Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 17 | #include "assembler_x86.h" |
| 18 | |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 19 | #include "casts.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 20 | #include "memory_region.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 21 | #include "thread.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 22 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 23 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 24 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 25 | |
| 26 | class DirectCallRelocation : public AssemblerFixup { |
| 27 | public: |
| 28 | void Process(const MemoryRegion& region, int position) { |
| 29 | // Direct calls are relative to the following instruction on x86. |
| 30 | int32_t pointer = region.Load<int32_t>(position); |
| 31 | int32_t start = reinterpret_cast<int32_t>(region.start()); |
| 32 | int32_t delta = start + position + sizeof(int32_t); |
| 33 | region.Store<int32_t>(position, pointer - delta); |
| 34 | } |
| 35 | }; |
| 36 | |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 37 | static const char* kRegisterNames[] = { |
| 38 | "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi", |
| 39 | }; |
| 40 | std::ostream& operator<<(std::ostream& os, const Register& rhs) { |
| 41 | if (rhs >= EAX && rhs <= EDI) { |
| 42 | os << kRegisterNames[rhs]; |
| 43 | } else { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 44 | os << "Register[" << static_cast<int>(rhs) << "]"; |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 45 | } |
| 46 | return os; |
| 47 | } |
| 48 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 49 | std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) { |
| 50 | return os << "XMM" << static_cast<int>(reg); |
| 51 | } |
| 52 | |
| 53 | std::ostream& operator<<(std::ostream& os, const X87Register& reg) { |
| 54 | return os << "ST" << static_cast<int>(reg); |
| 55 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 56 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 57 | void X86Assembler::call(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 58 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 59 | EmitUint8(0xFF); |
| 60 | EmitRegisterOperand(2, reg); |
| 61 | } |
| 62 | |
| 63 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 64 | void X86Assembler::call(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 65 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 66 | EmitUint8(0xFF); |
| 67 | EmitOperand(2, address); |
| 68 | } |
| 69 | |
| 70 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 71 | void X86Assembler::call(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 72 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 73 | EmitUint8(0xE8); |
| 74 | static const int kSize = 5; |
| 75 | EmitLabel(label, kSize); |
| 76 | } |
| 77 | |
| 78 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 79 | void X86Assembler::pushl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 80 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 81 | EmitUint8(0x50 + reg); |
| 82 | } |
| 83 | |
| 84 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 85 | void X86Assembler::pushl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 86 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 87 | EmitUint8(0xFF); |
| 88 | EmitOperand(6, address); |
| 89 | } |
| 90 | |
| 91 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 92 | void X86Assembler::pushl(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 93 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 94 | EmitUint8(0x68); |
| 95 | EmitImmediate(imm); |
| 96 | } |
| 97 | |
| 98 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 99 | void X86Assembler::popl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 100 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 101 | EmitUint8(0x58 + reg); |
| 102 | } |
| 103 | |
| 104 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 105 | void X86Assembler::popl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 106 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 107 | EmitUint8(0x8F); |
| 108 | EmitOperand(0, address); |
| 109 | } |
| 110 | |
| 111 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 112 | void X86Assembler::movl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 113 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 114 | EmitUint8(0xB8 + dst); |
| 115 | EmitImmediate(imm); |
| 116 | } |
| 117 | |
| 118 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 119 | void X86Assembler::movl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 120 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 121 | EmitUint8(0x89); |
| 122 | EmitRegisterOperand(src, dst); |
| 123 | } |
| 124 | |
| 125 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 126 | void X86Assembler::movl(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 127 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 128 | EmitUint8(0x8B); |
| 129 | EmitOperand(dst, src); |
| 130 | } |
| 131 | |
| 132 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 133 | void X86Assembler::movl(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 134 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 135 | EmitUint8(0x89); |
| 136 | EmitOperand(src, dst); |
| 137 | } |
| 138 | |
| 139 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 140 | void X86Assembler::movl(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 141 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 142 | EmitUint8(0xC7); |
| 143 | EmitOperand(0, dst); |
| 144 | EmitImmediate(imm); |
| 145 | } |
| 146 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 147 | void X86Assembler::movl(const Address& dst, Label* lbl) { |
| 148 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 149 | EmitUint8(0xC7); |
| 150 | EmitOperand(0, dst); |
| 151 | EmitLabel(lbl, dst.length_ + 5); |
| 152 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 153 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 154 | void X86Assembler::movzxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 155 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 156 | EmitUint8(0x0F); |
| 157 | EmitUint8(0xB6); |
| 158 | EmitRegisterOperand(dst, src); |
| 159 | } |
| 160 | |
| 161 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 162 | void X86Assembler::movzxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 163 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 164 | EmitUint8(0x0F); |
| 165 | EmitUint8(0xB6); |
| 166 | EmitOperand(dst, src); |
| 167 | } |
| 168 | |
| 169 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 170 | void X86Assembler::movsxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 171 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 172 | EmitUint8(0x0F); |
| 173 | EmitUint8(0xBE); |
| 174 | EmitRegisterOperand(dst, src); |
| 175 | } |
| 176 | |
| 177 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 178 | void X86Assembler::movsxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 179 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 180 | EmitUint8(0x0F); |
| 181 | EmitUint8(0xBE); |
| 182 | EmitOperand(dst, src); |
| 183 | } |
| 184 | |
| 185 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 186 | void X86Assembler::movb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 187 | LOG(FATAL) << "Use movzxb or movsxb instead."; |
| 188 | } |
| 189 | |
| 190 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 191 | void X86Assembler::movb(const Address& dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 192 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 193 | EmitUint8(0x88); |
| 194 | EmitOperand(src, dst); |
| 195 | } |
| 196 | |
| 197 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 198 | void X86Assembler::movb(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 199 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 200 | EmitUint8(0xC6); |
| 201 | EmitOperand(EAX, dst); |
| 202 | CHECK(imm.is_int8()); |
| 203 | EmitUint8(imm.value() & 0xFF); |
| 204 | } |
| 205 | |
| 206 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 207 | void X86Assembler::movzxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 208 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 209 | EmitUint8(0x0F); |
| 210 | EmitUint8(0xB7); |
| 211 | EmitRegisterOperand(dst, src); |
| 212 | } |
| 213 | |
| 214 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 215 | void X86Assembler::movzxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 216 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 217 | EmitUint8(0x0F); |
| 218 | EmitUint8(0xB7); |
| 219 | EmitOperand(dst, src); |
| 220 | } |
| 221 | |
| 222 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 223 | void X86Assembler::movsxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 224 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 225 | EmitUint8(0x0F); |
| 226 | EmitUint8(0xBF); |
| 227 | EmitRegisterOperand(dst, src); |
| 228 | } |
| 229 | |
| 230 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 231 | void X86Assembler::movsxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 232 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 233 | EmitUint8(0x0F); |
| 234 | EmitUint8(0xBF); |
| 235 | EmitOperand(dst, src); |
| 236 | } |
| 237 | |
| 238 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 239 | void X86Assembler::movw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 240 | LOG(FATAL) << "Use movzxw or movsxw instead."; |
| 241 | } |
| 242 | |
| 243 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 244 | void X86Assembler::movw(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 245 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 246 | EmitOperandSizeOverride(); |
| 247 | EmitUint8(0x89); |
| 248 | EmitOperand(src, dst); |
| 249 | } |
| 250 | |
| 251 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 252 | void X86Assembler::leal(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 253 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 254 | EmitUint8(0x8D); |
| 255 | EmitOperand(dst, src); |
| 256 | } |
| 257 | |
| 258 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 259 | void X86Assembler::cmovl(Condition condition, Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 260 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 261 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 262 | EmitUint8(0x40 + condition); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 263 | EmitRegisterOperand(dst, src); |
| 264 | } |
| 265 | |
| 266 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 267 | void X86Assembler::setb(Condition condition, Register dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 268 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 269 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 270 | EmitUint8(0x90 + condition); |
| 271 | EmitOperand(0, Operand(dst)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 272 | } |
| 273 | |
| 274 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 275 | void X86Assembler::movss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 276 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 277 | EmitUint8(0xF3); |
| 278 | EmitUint8(0x0F); |
| 279 | EmitUint8(0x10); |
| 280 | EmitOperand(dst, src); |
| 281 | } |
| 282 | |
| 283 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 284 | void X86Assembler::movss(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 285 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 286 | EmitUint8(0xF3); |
| 287 | EmitUint8(0x0F); |
| 288 | EmitUint8(0x11); |
| 289 | EmitOperand(src, dst); |
| 290 | } |
| 291 | |
| 292 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 293 | void X86Assembler::movss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 294 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 295 | EmitUint8(0xF3); |
| 296 | EmitUint8(0x0F); |
| 297 | EmitUint8(0x11); |
| 298 | EmitXmmRegisterOperand(src, dst); |
| 299 | } |
| 300 | |
| 301 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 302 | void X86Assembler::movd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 303 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 304 | EmitUint8(0x66); |
| 305 | EmitUint8(0x0F); |
| 306 | EmitUint8(0x6E); |
| 307 | EmitOperand(dst, Operand(src)); |
| 308 | } |
| 309 | |
| 310 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 311 | void X86Assembler::movd(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 312 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 313 | EmitUint8(0x66); |
| 314 | EmitUint8(0x0F); |
| 315 | EmitUint8(0x7E); |
| 316 | EmitOperand(src, Operand(dst)); |
| 317 | } |
| 318 | |
| 319 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 320 | void X86Assembler::addss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 321 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 322 | EmitUint8(0xF3); |
| 323 | EmitUint8(0x0F); |
| 324 | EmitUint8(0x58); |
| 325 | EmitXmmRegisterOperand(dst, src); |
| 326 | } |
| 327 | |
| 328 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 329 | void X86Assembler::addss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 330 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 331 | EmitUint8(0xF3); |
| 332 | EmitUint8(0x0F); |
| 333 | EmitUint8(0x58); |
| 334 | EmitOperand(dst, src); |
| 335 | } |
| 336 | |
| 337 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 338 | void X86Assembler::subss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 339 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 340 | EmitUint8(0xF3); |
| 341 | EmitUint8(0x0F); |
| 342 | EmitUint8(0x5C); |
| 343 | EmitXmmRegisterOperand(dst, src); |
| 344 | } |
| 345 | |
| 346 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 347 | void X86Assembler::subss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 348 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 349 | EmitUint8(0xF3); |
| 350 | EmitUint8(0x0F); |
| 351 | EmitUint8(0x5C); |
| 352 | EmitOperand(dst, src); |
| 353 | } |
| 354 | |
| 355 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 356 | void X86Assembler::mulss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 357 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 358 | EmitUint8(0xF3); |
| 359 | EmitUint8(0x0F); |
| 360 | EmitUint8(0x59); |
| 361 | EmitXmmRegisterOperand(dst, src); |
| 362 | } |
| 363 | |
| 364 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 365 | void X86Assembler::mulss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 366 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 367 | EmitUint8(0xF3); |
| 368 | EmitUint8(0x0F); |
| 369 | EmitUint8(0x59); |
| 370 | EmitOperand(dst, src); |
| 371 | } |
| 372 | |
| 373 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 374 | void X86Assembler::divss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 375 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 376 | EmitUint8(0xF3); |
| 377 | EmitUint8(0x0F); |
| 378 | EmitUint8(0x5E); |
| 379 | EmitXmmRegisterOperand(dst, src); |
| 380 | } |
| 381 | |
| 382 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 383 | void X86Assembler::divss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 384 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 385 | EmitUint8(0xF3); |
| 386 | EmitUint8(0x0F); |
| 387 | EmitUint8(0x5E); |
| 388 | EmitOperand(dst, src); |
| 389 | } |
| 390 | |
| 391 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 392 | void X86Assembler::flds(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 393 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 394 | EmitUint8(0xD9); |
| 395 | EmitOperand(0, src); |
| 396 | } |
| 397 | |
| 398 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 399 | void X86Assembler::fstps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 400 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 401 | EmitUint8(0xD9); |
| 402 | EmitOperand(3, dst); |
| 403 | } |
| 404 | |
| 405 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 406 | void X86Assembler::movsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 407 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 408 | EmitUint8(0xF2); |
| 409 | EmitUint8(0x0F); |
| 410 | EmitUint8(0x10); |
| 411 | EmitOperand(dst, src); |
| 412 | } |
| 413 | |
| 414 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 415 | void X86Assembler::movsd(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 416 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 417 | EmitUint8(0xF2); |
| 418 | EmitUint8(0x0F); |
| 419 | EmitUint8(0x11); |
| 420 | EmitOperand(src, dst); |
| 421 | } |
| 422 | |
| 423 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 424 | void X86Assembler::movsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 425 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 426 | EmitUint8(0xF2); |
| 427 | EmitUint8(0x0F); |
| 428 | EmitUint8(0x11); |
| 429 | EmitXmmRegisterOperand(src, dst); |
| 430 | } |
| 431 | |
| 432 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 433 | void X86Assembler::addsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 434 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 435 | EmitUint8(0xF2); |
| 436 | EmitUint8(0x0F); |
| 437 | EmitUint8(0x58); |
| 438 | EmitXmmRegisterOperand(dst, src); |
| 439 | } |
| 440 | |
| 441 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 442 | void X86Assembler::addsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 443 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 444 | EmitUint8(0xF2); |
| 445 | EmitUint8(0x0F); |
| 446 | EmitUint8(0x58); |
| 447 | EmitOperand(dst, src); |
| 448 | } |
| 449 | |
| 450 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 451 | void X86Assembler::subsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 452 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 453 | EmitUint8(0xF2); |
| 454 | EmitUint8(0x0F); |
| 455 | EmitUint8(0x5C); |
| 456 | EmitXmmRegisterOperand(dst, src); |
| 457 | } |
| 458 | |
| 459 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 460 | void X86Assembler::subsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 461 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 462 | EmitUint8(0xF2); |
| 463 | EmitUint8(0x0F); |
| 464 | EmitUint8(0x5C); |
| 465 | EmitOperand(dst, src); |
| 466 | } |
| 467 | |
| 468 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 469 | void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 470 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 471 | EmitUint8(0xF2); |
| 472 | EmitUint8(0x0F); |
| 473 | EmitUint8(0x59); |
| 474 | EmitXmmRegisterOperand(dst, src); |
| 475 | } |
| 476 | |
| 477 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 478 | void X86Assembler::mulsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 479 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 480 | EmitUint8(0xF2); |
| 481 | EmitUint8(0x0F); |
| 482 | EmitUint8(0x59); |
| 483 | EmitOperand(dst, src); |
| 484 | } |
| 485 | |
| 486 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 487 | void X86Assembler::divsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 488 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 489 | EmitUint8(0xF2); |
| 490 | EmitUint8(0x0F); |
| 491 | EmitUint8(0x5E); |
| 492 | EmitXmmRegisterOperand(dst, src); |
| 493 | } |
| 494 | |
| 495 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 496 | void X86Assembler::divsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 497 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 498 | EmitUint8(0xF2); |
| 499 | EmitUint8(0x0F); |
| 500 | EmitUint8(0x5E); |
| 501 | EmitOperand(dst, src); |
| 502 | } |
| 503 | |
| 504 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 505 | void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 506 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 507 | EmitUint8(0xF3); |
| 508 | EmitUint8(0x0F); |
| 509 | EmitUint8(0x2A); |
| 510 | EmitOperand(dst, Operand(src)); |
| 511 | } |
| 512 | |
| 513 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 514 | void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 515 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 516 | EmitUint8(0xF2); |
| 517 | EmitUint8(0x0F); |
| 518 | EmitUint8(0x2A); |
| 519 | EmitOperand(dst, Operand(src)); |
| 520 | } |
| 521 | |
| 522 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 523 | void X86Assembler::cvtss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 524 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 525 | EmitUint8(0xF3); |
| 526 | EmitUint8(0x0F); |
| 527 | EmitUint8(0x2D); |
| 528 | EmitXmmRegisterOperand(dst, src); |
| 529 | } |
| 530 | |
| 531 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 532 | void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 533 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 534 | EmitUint8(0xF3); |
| 535 | EmitUint8(0x0F); |
| 536 | EmitUint8(0x5A); |
| 537 | EmitXmmRegisterOperand(dst, src); |
| 538 | } |
| 539 | |
| 540 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 541 | void X86Assembler::cvtsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 542 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 543 | EmitUint8(0xF2); |
| 544 | EmitUint8(0x0F); |
| 545 | EmitUint8(0x2D); |
| 546 | EmitXmmRegisterOperand(dst, src); |
| 547 | } |
| 548 | |
| 549 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 550 | void X86Assembler::cvttss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 551 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 552 | EmitUint8(0xF3); |
| 553 | EmitUint8(0x0F); |
| 554 | EmitUint8(0x2C); |
| 555 | EmitXmmRegisterOperand(dst, src); |
| 556 | } |
| 557 | |
| 558 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 559 | void X86Assembler::cvttsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 560 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 561 | EmitUint8(0xF2); |
| 562 | EmitUint8(0x0F); |
| 563 | EmitUint8(0x2C); |
| 564 | EmitXmmRegisterOperand(dst, src); |
| 565 | } |
| 566 | |
| 567 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 568 | void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 569 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 570 | EmitUint8(0xF2); |
| 571 | EmitUint8(0x0F); |
| 572 | EmitUint8(0x5A); |
| 573 | EmitXmmRegisterOperand(dst, src); |
| 574 | } |
| 575 | |
| 576 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 577 | void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 578 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 579 | EmitUint8(0xF3); |
| 580 | EmitUint8(0x0F); |
| 581 | EmitUint8(0xE6); |
| 582 | EmitXmmRegisterOperand(dst, src); |
| 583 | } |
| 584 | |
| 585 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 586 | void X86Assembler::comiss(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 587 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 588 | EmitUint8(0x0F); |
| 589 | EmitUint8(0x2F); |
| 590 | EmitXmmRegisterOperand(a, b); |
| 591 | } |
| 592 | |
| 593 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 594 | void X86Assembler::comisd(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 595 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 596 | EmitUint8(0x66); |
| 597 | EmitUint8(0x0F); |
| 598 | EmitUint8(0x2F); |
| 599 | EmitXmmRegisterOperand(a, b); |
| 600 | } |
| 601 | |
| 602 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 603 | void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 604 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 605 | EmitUint8(0xF2); |
| 606 | EmitUint8(0x0F); |
| 607 | EmitUint8(0x51); |
| 608 | EmitXmmRegisterOperand(dst, src); |
| 609 | } |
| 610 | |
| 611 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 612 | void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 613 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 614 | EmitUint8(0xF3); |
| 615 | EmitUint8(0x0F); |
| 616 | EmitUint8(0x51); |
| 617 | EmitXmmRegisterOperand(dst, src); |
| 618 | } |
| 619 | |
| 620 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 621 | void X86Assembler::xorpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 622 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 623 | EmitUint8(0x66); |
| 624 | EmitUint8(0x0F); |
| 625 | EmitUint8(0x57); |
| 626 | EmitOperand(dst, src); |
| 627 | } |
| 628 | |
| 629 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 630 | void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 631 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 632 | EmitUint8(0x66); |
| 633 | EmitUint8(0x0F); |
| 634 | EmitUint8(0x57); |
| 635 | EmitXmmRegisterOperand(dst, src); |
| 636 | } |
| 637 | |
| 638 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 639 | void X86Assembler::xorps(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 640 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 641 | EmitUint8(0x0F); |
| 642 | EmitUint8(0x57); |
| 643 | EmitOperand(dst, src); |
| 644 | } |
| 645 | |
| 646 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 647 | void X86Assembler::xorps(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 648 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 649 | EmitUint8(0x0F); |
| 650 | EmitUint8(0x57); |
| 651 | EmitXmmRegisterOperand(dst, src); |
| 652 | } |
| 653 | |
| 654 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 655 | void X86Assembler::andpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 656 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 657 | EmitUint8(0x66); |
| 658 | EmitUint8(0x0F); |
| 659 | EmitUint8(0x54); |
| 660 | EmitOperand(dst, src); |
| 661 | } |
| 662 | |
| 663 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 664 | void X86Assembler::fldl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 665 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 666 | EmitUint8(0xDD); |
| 667 | EmitOperand(0, src); |
| 668 | } |
| 669 | |
| 670 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 671 | void X86Assembler::fstpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 672 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 673 | EmitUint8(0xDD); |
| 674 | EmitOperand(3, dst); |
| 675 | } |
| 676 | |
| 677 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 678 | void X86Assembler::fnstcw(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 679 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 680 | EmitUint8(0xD9); |
| 681 | EmitOperand(7, dst); |
| 682 | } |
| 683 | |
| 684 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 685 | void X86Assembler::fldcw(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 686 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 687 | EmitUint8(0xD9); |
| 688 | EmitOperand(5, src); |
| 689 | } |
| 690 | |
| 691 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 692 | void X86Assembler::fistpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 693 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 694 | EmitUint8(0xDF); |
| 695 | EmitOperand(7, dst); |
| 696 | } |
| 697 | |
| 698 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 699 | void X86Assembler::fistps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 700 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 701 | EmitUint8(0xDB); |
| 702 | EmitOperand(3, dst); |
| 703 | } |
| 704 | |
| 705 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 706 | void X86Assembler::fildl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 707 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 708 | EmitUint8(0xDF); |
| 709 | EmitOperand(5, src); |
| 710 | } |
| 711 | |
| 712 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 713 | void X86Assembler::fincstp() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 714 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 715 | EmitUint8(0xD9); |
| 716 | EmitUint8(0xF7); |
| 717 | } |
| 718 | |
| 719 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 720 | void X86Assembler::ffree(const Immediate& index) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 721 | CHECK_LT(index.value(), 7); |
| 722 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 723 | EmitUint8(0xDD); |
| 724 | EmitUint8(0xC0 + index.value()); |
| 725 | } |
| 726 | |
| 727 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 728 | void X86Assembler::fsin() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 729 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 730 | EmitUint8(0xD9); |
| 731 | EmitUint8(0xFE); |
| 732 | } |
| 733 | |
| 734 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 735 | void X86Assembler::fcos() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 736 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 737 | EmitUint8(0xD9); |
| 738 | EmitUint8(0xFF); |
| 739 | } |
| 740 | |
| 741 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 742 | void X86Assembler::fptan() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 743 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 744 | EmitUint8(0xD9); |
| 745 | EmitUint8(0xF2); |
| 746 | } |
| 747 | |
| 748 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 749 | void X86Assembler::xchgl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 750 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 751 | EmitUint8(0x87); |
| 752 | EmitRegisterOperand(dst, src); |
| 753 | } |
| 754 | |
| 755 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 756 | void X86Assembler::cmpl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 757 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 758 | EmitComplex(7, Operand(reg), imm); |
| 759 | } |
| 760 | |
| 761 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 762 | void X86Assembler::cmpl(Register reg0, Register reg1) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 763 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 764 | EmitUint8(0x3B); |
| 765 | EmitOperand(reg0, Operand(reg1)); |
| 766 | } |
| 767 | |
| 768 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 769 | void X86Assembler::cmpl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 770 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 771 | EmitUint8(0x3B); |
| 772 | EmitOperand(reg, address); |
| 773 | } |
| 774 | |
| 775 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 776 | void X86Assembler::addl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 777 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 778 | EmitUint8(0x03); |
| 779 | EmitRegisterOperand(dst, src); |
| 780 | } |
| 781 | |
| 782 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 783 | void X86Assembler::addl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 784 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 785 | EmitUint8(0x03); |
| 786 | EmitOperand(reg, address); |
| 787 | } |
| 788 | |
| 789 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 790 | void X86Assembler::cmpl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 791 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 792 | EmitUint8(0x39); |
| 793 | EmitOperand(reg, address); |
| 794 | } |
| 795 | |
| 796 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 797 | void X86Assembler::cmpl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 798 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 799 | EmitComplex(7, address, imm); |
| 800 | } |
| 801 | |
| 802 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 803 | void X86Assembler::testl(Register reg1, Register reg2) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 804 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 805 | EmitUint8(0x85); |
| 806 | EmitRegisterOperand(reg1, reg2); |
| 807 | } |
| 808 | |
| 809 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 810 | void X86Assembler::testl(Register reg, const Immediate& immediate) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 811 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 812 | // For registers that have a byte variant (EAX, EBX, ECX, and EDX) |
| 813 | // we only test the byte register to keep the encoding short. |
| 814 | if (immediate.is_uint8() && reg < 4) { |
| 815 | // Use zero-extended 8-bit immediate. |
| 816 | if (reg == EAX) { |
| 817 | EmitUint8(0xA8); |
| 818 | } else { |
| 819 | EmitUint8(0xF6); |
| 820 | EmitUint8(0xC0 + reg); |
| 821 | } |
| 822 | EmitUint8(immediate.value() & 0xFF); |
| 823 | } else if (reg == EAX) { |
| 824 | // Use short form if the destination is EAX. |
| 825 | EmitUint8(0xA9); |
| 826 | EmitImmediate(immediate); |
| 827 | } else { |
| 828 | EmitUint8(0xF7); |
| 829 | EmitOperand(0, Operand(reg)); |
| 830 | EmitImmediate(immediate); |
| 831 | } |
| 832 | } |
| 833 | |
| 834 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 835 | void X86Assembler::andl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 836 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 837 | EmitUint8(0x23); |
| 838 | EmitOperand(dst, Operand(src)); |
| 839 | } |
| 840 | |
| 841 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 842 | void X86Assembler::andl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 843 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 844 | EmitComplex(4, Operand(dst), imm); |
| 845 | } |
| 846 | |
| 847 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 848 | void X86Assembler::orl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 849 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 850 | EmitUint8(0x0B); |
| 851 | EmitOperand(dst, Operand(src)); |
| 852 | } |
| 853 | |
| 854 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 855 | void X86Assembler::orl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 856 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 857 | EmitComplex(1, Operand(dst), imm); |
| 858 | } |
| 859 | |
| 860 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 861 | void X86Assembler::xorl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 862 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 863 | EmitUint8(0x33); |
| 864 | EmitOperand(dst, Operand(src)); |
| 865 | } |
| 866 | |
| 867 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 868 | void X86Assembler::addl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 869 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 870 | EmitComplex(0, Operand(reg), imm); |
| 871 | } |
| 872 | |
| 873 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 874 | void X86Assembler::addl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 875 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 876 | EmitUint8(0x01); |
| 877 | EmitOperand(reg, address); |
| 878 | } |
| 879 | |
| 880 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 881 | void X86Assembler::addl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 882 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 883 | EmitComplex(0, address, imm); |
| 884 | } |
| 885 | |
| 886 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 887 | void X86Assembler::adcl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 888 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 889 | EmitComplex(2, Operand(reg), imm); |
| 890 | } |
| 891 | |
| 892 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 893 | void X86Assembler::adcl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 894 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 895 | EmitUint8(0x13); |
| 896 | EmitOperand(dst, Operand(src)); |
| 897 | } |
| 898 | |
| 899 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 900 | void X86Assembler::adcl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 901 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 902 | EmitUint8(0x13); |
| 903 | EmitOperand(dst, address); |
| 904 | } |
| 905 | |
| 906 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 907 | void X86Assembler::subl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 908 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 909 | EmitUint8(0x2B); |
| 910 | EmitOperand(dst, Operand(src)); |
| 911 | } |
| 912 | |
| 913 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 914 | void X86Assembler::subl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 915 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 916 | EmitComplex(5, Operand(reg), imm); |
| 917 | } |
| 918 | |
| 919 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 920 | void X86Assembler::subl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 921 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 922 | EmitUint8(0x2B); |
| 923 | EmitOperand(reg, address); |
| 924 | } |
| 925 | |
| 926 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 927 | void X86Assembler::cdq() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 928 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 929 | EmitUint8(0x99); |
| 930 | } |
| 931 | |
| 932 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 933 | void X86Assembler::idivl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 934 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 935 | EmitUint8(0xF7); |
| 936 | EmitUint8(0xF8 | reg); |
| 937 | } |
| 938 | |
| 939 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 940 | void X86Assembler::imull(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 941 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 942 | EmitUint8(0x0F); |
| 943 | EmitUint8(0xAF); |
| 944 | EmitOperand(dst, Operand(src)); |
| 945 | } |
| 946 | |
| 947 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 948 | void X86Assembler::imull(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 949 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 950 | EmitUint8(0x69); |
| 951 | EmitOperand(reg, Operand(reg)); |
| 952 | EmitImmediate(imm); |
| 953 | } |
| 954 | |
| 955 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 956 | void X86Assembler::imull(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 957 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 958 | EmitUint8(0x0F); |
| 959 | EmitUint8(0xAF); |
| 960 | EmitOperand(reg, address); |
| 961 | } |
| 962 | |
| 963 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 964 | void X86Assembler::imull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 965 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 966 | EmitUint8(0xF7); |
| 967 | EmitOperand(5, Operand(reg)); |
| 968 | } |
| 969 | |
| 970 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 971 | void X86Assembler::imull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 972 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 973 | EmitUint8(0xF7); |
| 974 | EmitOperand(5, address); |
| 975 | } |
| 976 | |
| 977 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 978 | void X86Assembler::mull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 979 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 980 | EmitUint8(0xF7); |
| 981 | EmitOperand(4, Operand(reg)); |
| 982 | } |
| 983 | |
| 984 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 985 | void X86Assembler::mull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 986 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 987 | EmitUint8(0xF7); |
| 988 | EmitOperand(4, address); |
| 989 | } |
| 990 | |
| 991 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 992 | void X86Assembler::sbbl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 993 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 994 | EmitUint8(0x1B); |
| 995 | EmitOperand(dst, Operand(src)); |
| 996 | } |
| 997 | |
| 998 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 999 | void X86Assembler::sbbl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1000 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1001 | EmitComplex(3, Operand(reg), imm); |
| 1002 | } |
| 1003 | |
| 1004 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1005 | void X86Assembler::sbbl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1006 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1007 | EmitUint8(0x1B); |
| 1008 | EmitOperand(dst, address); |
| 1009 | } |
| 1010 | |
| 1011 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1012 | void X86Assembler::incl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1013 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1014 | EmitUint8(0x40 + reg); |
| 1015 | } |
| 1016 | |
| 1017 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1018 | void X86Assembler::incl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1019 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1020 | EmitUint8(0xFF); |
| 1021 | EmitOperand(0, address); |
| 1022 | } |
| 1023 | |
| 1024 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1025 | void X86Assembler::decl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1026 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1027 | EmitUint8(0x48 + reg); |
| 1028 | } |
| 1029 | |
| 1030 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1031 | void X86Assembler::decl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1032 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1033 | EmitUint8(0xFF); |
| 1034 | EmitOperand(1, address); |
| 1035 | } |
| 1036 | |
| 1037 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1038 | void X86Assembler::shll(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1039 | EmitGenericShift(4, reg, imm); |
| 1040 | } |
| 1041 | |
| 1042 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1043 | void X86Assembler::shll(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1044 | EmitGenericShift(4, operand, shifter); |
| 1045 | } |
| 1046 | |
| 1047 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1048 | void X86Assembler::shrl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1049 | EmitGenericShift(5, reg, imm); |
| 1050 | } |
| 1051 | |
| 1052 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1053 | void X86Assembler::shrl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1054 | EmitGenericShift(5, operand, shifter); |
| 1055 | } |
| 1056 | |
| 1057 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1058 | void X86Assembler::sarl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1059 | EmitGenericShift(7, reg, imm); |
| 1060 | } |
| 1061 | |
| 1062 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1063 | void X86Assembler::sarl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1064 | EmitGenericShift(7, operand, shifter); |
| 1065 | } |
| 1066 | |
| 1067 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1068 | void X86Assembler::shld(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1069 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1070 | EmitUint8(0x0F); |
| 1071 | EmitUint8(0xA5); |
| 1072 | EmitRegisterOperand(src, dst); |
| 1073 | } |
| 1074 | |
| 1075 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1076 | void X86Assembler::negl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1077 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1078 | EmitUint8(0xF7); |
| 1079 | EmitOperand(3, Operand(reg)); |
| 1080 | } |
| 1081 | |
| 1082 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1083 | void X86Assembler::notl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1084 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1085 | EmitUint8(0xF7); |
| 1086 | EmitUint8(0xD0 | reg); |
| 1087 | } |
| 1088 | |
| 1089 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1090 | void X86Assembler::enter(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1091 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1092 | EmitUint8(0xC8); |
| 1093 | CHECK(imm.is_uint16()); |
| 1094 | EmitUint8(imm.value() & 0xFF); |
| 1095 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1096 | EmitUint8(0x00); |
| 1097 | } |
| 1098 | |
| 1099 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1100 | void X86Assembler::leave() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1101 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1102 | EmitUint8(0xC9); |
| 1103 | } |
| 1104 | |
| 1105 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1106 | void X86Assembler::ret() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1107 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1108 | EmitUint8(0xC3); |
| 1109 | } |
| 1110 | |
| 1111 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1112 | void X86Assembler::ret(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1113 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1114 | EmitUint8(0xC2); |
| 1115 | CHECK(imm.is_uint16()); |
| 1116 | EmitUint8(imm.value() & 0xFF); |
| 1117 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1118 | } |
| 1119 | |
| 1120 | |
| 1121 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1122 | void X86Assembler::nop() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1123 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1124 | EmitUint8(0x90); |
| 1125 | } |
| 1126 | |
| 1127 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1128 | void X86Assembler::int3() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1129 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1130 | EmitUint8(0xCC); |
| 1131 | } |
| 1132 | |
| 1133 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1134 | void X86Assembler::hlt() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1135 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1136 | EmitUint8(0xF4); |
| 1137 | } |
| 1138 | |
| 1139 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1140 | void X86Assembler::j(Condition condition, Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1141 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1142 | if (label->IsBound()) { |
| 1143 | static const int kShortSize = 2; |
| 1144 | static const int kLongSize = 6; |
| 1145 | int offset = label->Position() - buffer_.Size(); |
| 1146 | CHECK_LE(offset, 0); |
| 1147 | if (IsInt(8, offset - kShortSize)) { |
| 1148 | EmitUint8(0x70 + condition); |
| 1149 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1150 | } else { |
| 1151 | EmitUint8(0x0F); |
| 1152 | EmitUint8(0x80 + condition); |
| 1153 | EmitInt32(offset - kLongSize); |
| 1154 | } |
| 1155 | } else { |
| 1156 | EmitUint8(0x0F); |
| 1157 | EmitUint8(0x80 + condition); |
| 1158 | EmitLabelLink(label); |
| 1159 | } |
| 1160 | } |
| 1161 | |
| 1162 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1163 | void X86Assembler::jmp(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1164 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1165 | EmitUint8(0xFF); |
| 1166 | EmitRegisterOperand(4, reg); |
| 1167 | } |
| 1168 | |
| 1169 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1170 | void X86Assembler::jmp(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1171 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1172 | if (label->IsBound()) { |
| 1173 | static const int kShortSize = 2; |
| 1174 | static const int kLongSize = 5; |
| 1175 | int offset = label->Position() - buffer_.Size(); |
| 1176 | CHECK_LE(offset, 0); |
| 1177 | if (IsInt(8, offset - kShortSize)) { |
| 1178 | EmitUint8(0xEB); |
| 1179 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1180 | } else { |
| 1181 | EmitUint8(0xE9); |
| 1182 | EmitInt32(offset - kLongSize); |
| 1183 | } |
| 1184 | } else { |
| 1185 | EmitUint8(0xE9); |
| 1186 | EmitLabelLink(label); |
| 1187 | } |
| 1188 | } |
| 1189 | |
| 1190 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1191 | X86Assembler* X86Assembler::lock() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1192 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1193 | EmitUint8(0xF0); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1194 | return this; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1195 | } |
| 1196 | |
| 1197 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1198 | void X86Assembler::cmpxchgl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1199 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1200 | EmitUint8(0x0F); |
| 1201 | EmitUint8(0xB1); |
| 1202 | EmitOperand(reg, address); |
| 1203 | } |
| 1204 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1205 | void X86Assembler::mfence() { |
| 1206 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1207 | EmitUint8(0x0F); |
| 1208 | EmitUint8(0xAE); |
| 1209 | EmitUint8(0xF0); |
| 1210 | } |
| 1211 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1212 | X86Assembler* X86Assembler::fs() { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1213 | // TODO: fs is a prefix and not an instruction |
| 1214 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1215 | EmitUint8(0x64); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1216 | return this; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1217 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1218 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1219 | void X86Assembler::AddImmediate(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1220 | int value = imm.value(); |
| 1221 | if (value > 0) { |
| 1222 | if (value == 1) { |
| 1223 | incl(reg); |
| 1224 | } else if (value != 0) { |
| 1225 | addl(reg, imm); |
| 1226 | } |
| 1227 | } else if (value < 0) { |
| 1228 | value = -value; |
| 1229 | if (value == 1) { |
| 1230 | decl(reg); |
| 1231 | } else if (value != 0) { |
| 1232 | subl(reg, Immediate(value)); |
| 1233 | } |
| 1234 | } |
| 1235 | } |
| 1236 | |
| 1237 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1238 | void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1239 | // TODO: Need to have a code constants table. |
| 1240 | int64_t constant = bit_cast<int64_t, double>(value); |
| 1241 | pushl(Immediate(High32Bits(constant))); |
| 1242 | pushl(Immediate(Low32Bits(constant))); |
| 1243 | movsd(dst, Address(ESP, 0)); |
| 1244 | addl(ESP, Immediate(2 * kWordSize)); |
| 1245 | } |
| 1246 | |
| 1247 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1248 | void X86Assembler::FloatNegate(XmmRegister f) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1249 | static const struct { |
| 1250 | uint32_t a; |
| 1251 | uint32_t b; |
| 1252 | uint32_t c; |
| 1253 | uint32_t d; |
| 1254 | } float_negate_constant __attribute__((aligned(16))) = |
| 1255 | { 0x80000000, 0x00000000, 0x80000000, 0x00000000 }; |
| 1256 | xorps(f, Address::Absolute(reinterpret_cast<uword>(&float_negate_constant))); |
| 1257 | } |
| 1258 | |
| 1259 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1260 | void X86Assembler::DoubleNegate(XmmRegister d) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1261 | static const struct { |
| 1262 | uint64_t a; |
| 1263 | uint64_t b; |
| 1264 | } double_negate_constant __attribute__((aligned(16))) = |
| 1265 | {0x8000000000000000LL, 0x8000000000000000LL}; |
| 1266 | xorpd(d, Address::Absolute(reinterpret_cast<uword>(&double_negate_constant))); |
| 1267 | } |
| 1268 | |
| 1269 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1270 | void X86Assembler::DoubleAbs(XmmRegister reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1271 | static const struct { |
| 1272 | uint64_t a; |
| 1273 | uint64_t b; |
| 1274 | } double_abs_constant __attribute__((aligned(16))) = |
| 1275 | {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL}; |
| 1276 | andpd(reg, Address::Absolute(reinterpret_cast<uword>(&double_abs_constant))); |
| 1277 | } |
| 1278 | |
| 1279 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1280 | void X86Assembler::Align(int alignment, int offset) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1281 | CHECK(IsPowerOfTwo(alignment)); |
| 1282 | // Emit nop instruction until the real position is aligned. |
| 1283 | while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) { |
| 1284 | nop(); |
| 1285 | } |
| 1286 | } |
| 1287 | |
| 1288 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1289 | void X86Assembler::Bind(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1290 | int bound = buffer_.Size(); |
| 1291 | CHECK(!label->IsBound()); // Labels can only be bound once. |
| 1292 | while (label->IsLinked()) { |
| 1293 | int position = label->LinkPosition(); |
| 1294 | int next = buffer_.Load<int32_t>(position); |
| 1295 | buffer_.Store<int32_t>(position, bound - (position + 4)); |
| 1296 | label->position_ = next; |
| 1297 | } |
| 1298 | label->BindTo(bound); |
| 1299 | } |
| 1300 | |
| 1301 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1302 | void X86Assembler::Stop(const char* message) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1303 | // Emit the message address as immediate operand in the test rax instruction, |
| 1304 | // followed by the int3 instruction. |
| 1305 | // Execution can be resumed with the 'cont' command in gdb. |
| 1306 | testl(EAX, Immediate(reinterpret_cast<int32_t>(message))); |
| 1307 | int3(); |
| 1308 | } |
| 1309 | |
| 1310 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1311 | void X86Assembler::EmitOperand(int rm, const Operand& operand) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1312 | CHECK_GE(rm, 0); |
| 1313 | CHECK_LT(rm, 8); |
| 1314 | const int length = operand.length_; |
| 1315 | CHECK_GT(length, 0); |
| 1316 | // Emit the ModRM byte updated with the given RM value. |
| 1317 | CHECK_EQ(operand.encoding_[0] & 0x38, 0); |
| 1318 | EmitUint8(operand.encoding_[0] + (rm << 3)); |
| 1319 | // Emit the rest of the encoded operand. |
| 1320 | for (int i = 1; i < length; i++) { |
| 1321 | EmitUint8(operand.encoding_[i]); |
| 1322 | } |
| 1323 | } |
| 1324 | |
| 1325 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1326 | void X86Assembler::EmitImmediate(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1327 | EmitInt32(imm.value()); |
| 1328 | } |
| 1329 | |
| 1330 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1331 | void X86Assembler::EmitComplex(int rm, |
| 1332 | const Operand& operand, |
| 1333 | const Immediate& immediate) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1334 | CHECK_GE(rm, 0); |
| 1335 | CHECK_LT(rm, 8); |
| 1336 | if (immediate.is_int8()) { |
| 1337 | // Use sign-extended 8-bit immediate. |
| 1338 | EmitUint8(0x83); |
| 1339 | EmitOperand(rm, operand); |
| 1340 | EmitUint8(immediate.value() & 0xFF); |
| 1341 | } else if (operand.IsRegister(EAX)) { |
| 1342 | // Use short form if the destination is eax. |
| 1343 | EmitUint8(0x05 + (rm << 3)); |
| 1344 | EmitImmediate(immediate); |
| 1345 | } else { |
| 1346 | EmitUint8(0x81); |
| 1347 | EmitOperand(rm, operand); |
| 1348 | EmitImmediate(immediate); |
| 1349 | } |
| 1350 | } |
| 1351 | |
| 1352 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1353 | void X86Assembler::EmitLabel(Label* label, int instruction_size) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1354 | if (label->IsBound()) { |
| 1355 | int offset = label->Position() - buffer_.Size(); |
| 1356 | CHECK_LE(offset, 0); |
| 1357 | EmitInt32(offset - instruction_size); |
| 1358 | } else { |
| 1359 | EmitLabelLink(label); |
| 1360 | } |
| 1361 | } |
| 1362 | |
| 1363 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1364 | void X86Assembler::EmitLabelLink(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1365 | CHECK(!label->IsBound()); |
| 1366 | int position = buffer_.Size(); |
| 1367 | EmitInt32(label->position_); |
| 1368 | label->LinkTo(position); |
| 1369 | } |
| 1370 | |
| 1371 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1372 | void X86Assembler::EmitGenericShift(int rm, |
| 1373 | Register reg, |
| 1374 | const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1375 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1376 | CHECK(imm.is_int8()); |
| 1377 | if (imm.value() == 1) { |
| 1378 | EmitUint8(0xD1); |
| 1379 | EmitOperand(rm, Operand(reg)); |
| 1380 | } else { |
| 1381 | EmitUint8(0xC1); |
| 1382 | EmitOperand(rm, Operand(reg)); |
| 1383 | EmitUint8(imm.value() & 0xFF); |
| 1384 | } |
| 1385 | } |
| 1386 | |
| 1387 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1388 | void X86Assembler::EmitGenericShift(int rm, |
| 1389 | Register operand, |
| 1390 | Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1391 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1392 | CHECK_EQ(shifter, ECX); |
| 1393 | EmitUint8(0xD3); |
| 1394 | EmitOperand(rm, Operand(operand)); |
| 1395 | } |
| 1396 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1397 | void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg, |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1398 | const std::vector<ManagedRegister>& spill_regs, |
| 1399 | const std::vector<ManagedRegister>& entry_spills) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1400 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1401 | CHECK_EQ(0u, spill_regs.size()); // no spilled regs on x86 |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1402 | // return address then method on stack |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1403 | addl(ESP, Immediate(-frame_size + kPointerSize /*method*/ + |
| 1404 | kPointerSize /*return address*/)); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1405 | pushl(method_reg.AsX86().AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1406 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
| 1407 | movl(Address(ESP, frame_size + kPointerSize + (i * kPointerSize)), |
| 1408 | entry_spills.at(i).AsX86().AsCpuRegister()); |
| 1409 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1410 | } |
| 1411 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1412 | void X86Assembler::RemoveFrame(size_t frame_size, |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1413 | const std::vector<ManagedRegister>& spill_regs) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1414 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1415 | CHECK_EQ(0u, spill_regs.size()); // no spilled regs on x86 |
| 1416 | addl(ESP, Immediate(frame_size - kPointerSize)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1417 | ret(); |
| 1418 | } |
| 1419 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1420 | void X86Assembler::IncreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1421 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1422 | addl(ESP, Immediate(-adjust)); |
| 1423 | } |
| 1424 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1425 | void X86Assembler::DecreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1426 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1427 | addl(ESP, Immediate(adjust)); |
| 1428 | } |
| 1429 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1430 | void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) { |
| 1431 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1432 | if (src.IsNoRegister()) { |
| 1433 | CHECK_EQ(0u, size); |
| 1434 | } else if (src.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1435 | CHECK_EQ(4u, size); |
| 1436 | movl(Address(ESP, offs), src.AsCpuRegister()); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1437 | } else if (src.IsRegisterPair()) { |
| 1438 | CHECK_EQ(8u, size); |
| 1439 | movl(Address(ESP, offs), src.AsRegisterPairLow()); |
| 1440 | movl(Address(ESP, FrameOffset(offs.Int32Value()+4)), |
| 1441 | src.AsRegisterPairHigh()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1442 | } else if (src.IsX87Register()) { |
| 1443 | if (size == 4) { |
| 1444 | fstps(Address(ESP, offs)); |
| 1445 | } else { |
| 1446 | fstpl(Address(ESP, offs)); |
| 1447 | } |
| 1448 | } else { |
| 1449 | CHECK(src.IsXmmRegister()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1450 | if (size == 4) { |
| 1451 | movss(Address(ESP, offs), src.AsXmmRegister()); |
| 1452 | } else { |
| 1453 | movsd(Address(ESP, offs), src.AsXmmRegister()); |
| 1454 | } |
| 1455 | } |
| 1456 | } |
| 1457 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1458 | void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 1459 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1460 | CHECK(src.IsCpuRegister()); |
| 1461 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1462 | } |
| 1463 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1464 | void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 1465 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1466 | CHECK(src.IsCpuRegister()); |
| 1467 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1468 | } |
| 1469 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1470 | void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 1471 | ManagedRegister) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1472 | movl(Address(ESP, dest), Immediate(imm)); |
| 1473 | } |
| 1474 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1475 | void X86Assembler::StoreImmediateToThread(ThreadOffset dest, uint32_t imm, |
| 1476 | ManagedRegister) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1477 | fs()->movl(Address::Absolute(dest), Immediate(imm)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1478 | } |
| 1479 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1480 | void X86Assembler::StoreStackOffsetToThread(ThreadOffset thr_offs, |
| 1481 | FrameOffset fr_offs, |
| 1482 | ManagedRegister mscratch) { |
| 1483 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1484 | CHECK(scratch.IsCpuRegister()); |
| 1485 | leal(scratch.AsCpuRegister(), Address(ESP, fr_offs)); |
| 1486 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1487 | } |
| 1488 | |
| 1489 | void X86Assembler::StoreStackPointerToThread(ThreadOffset thr_offs) { |
| 1490 | fs()->movl(Address::Absolute(thr_offs), ESP); |
| 1491 | } |
| 1492 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1493 | void X86Assembler::StoreLabelToThread(ThreadOffset thr_offs, Label* lbl) { |
| 1494 | fs()->movl(Address::Absolute(thr_offs), lbl); |
| 1495 | } |
| 1496 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1497 | void X86Assembler::StoreSpanning(FrameOffset dest, ManagedRegister src, |
| 1498 | FrameOffset in_off, ManagedRegister scratch) { |
| 1499 | UNIMPLEMENTED(FATAL); // this case only currently exists for ARM |
| 1500 | } |
| 1501 | |
| 1502 | void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) { |
| 1503 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1504 | if (dest.IsNoRegister()) { |
| 1505 | CHECK_EQ(0u, size); |
| 1506 | } else if (dest.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1507 | CHECK_EQ(4u, size); |
| 1508 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1509 | } else if (dest.IsRegisterPair()) { |
| 1510 | CHECK_EQ(8u, size); |
| 1511 | movl(dest.AsRegisterPairLow(), Address(ESP, src)); |
| 1512 | movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4))); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1513 | } else if (dest.IsX87Register()) { |
| 1514 | if (size == 4) { |
| 1515 | flds(Address(ESP, src)); |
| 1516 | } else { |
| 1517 | fldl(Address(ESP, src)); |
| 1518 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1519 | } else { |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1520 | CHECK(dest.IsXmmRegister()); |
| 1521 | if (size == 4) { |
| 1522 | movss(dest.AsXmmRegister(), Address(ESP, src)); |
| 1523 | } else { |
| 1524 | movsd(dest.AsXmmRegister(), Address(ESP, src)); |
| 1525 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1526 | } |
| 1527 | } |
| 1528 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1529 | void X86Assembler::Load(ManagedRegister mdest, ThreadOffset src, size_t size) { |
| 1530 | X86ManagedRegister dest = mdest.AsX86(); |
| 1531 | if (dest.IsNoRegister()) { |
| 1532 | CHECK_EQ(0u, size); |
| 1533 | } else if (dest.IsCpuRegister()) { |
| 1534 | CHECK_EQ(4u, size); |
| 1535 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(src)); |
| 1536 | } else if (dest.IsRegisterPair()) { |
| 1537 | CHECK_EQ(8u, size); |
| 1538 | fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src)); |
| 1539 | fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset(src.Int32Value()+4))); |
| 1540 | } else if (dest.IsX87Register()) { |
| 1541 | if (size == 4) { |
| 1542 | fs()->flds(Address::Absolute(src)); |
| 1543 | } else { |
| 1544 | fs()->fldl(Address::Absolute(src)); |
| 1545 | } |
| 1546 | } else { |
| 1547 | CHECK(dest.IsXmmRegister()); |
| 1548 | if (size == 4) { |
| 1549 | fs()->movss(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1550 | } else { |
| 1551 | fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1552 | } |
| 1553 | } |
| 1554 | } |
| 1555 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1556 | void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
| 1557 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1558 | CHECK(dest.IsCpuRegister()); |
| 1559 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
| 1560 | } |
| 1561 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1562 | void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, |
| 1563 | MemberOffset offs) { |
| 1564 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1565 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1566 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1567 | } |
| 1568 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1569 | void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, |
| 1570 | Offset offs) { |
| 1571 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1572 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1573 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1574 | } |
| 1575 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1576 | void X86Assembler::LoadRawPtrFromThread(ManagedRegister mdest, |
| 1577 | ThreadOffset offs) { |
| 1578 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1579 | CHECK(dest.IsCpuRegister()); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1580 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1581 | } |
| 1582 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1583 | void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1584 | X86ManagedRegister dest = mdest.AsX86(); |
| 1585 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1586 | if (!dest.Equals(src)) { |
| 1587 | if (dest.IsCpuRegister() && src.IsCpuRegister()) { |
| 1588 | movl(dest.AsCpuRegister(), src.AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1589 | } else if (src.IsX87Register() && dest.IsXmmRegister()) { |
| 1590 | // Pass via stack and pop X87 register |
| 1591 | subl(ESP, Immediate(16)); |
| 1592 | if (size == 4) { |
| 1593 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1594 | fstps(Address(ESP, 0)); |
| 1595 | movss(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1596 | } else { |
| 1597 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1598 | fstpl(Address(ESP, 0)); |
| 1599 | movsd(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1600 | } |
| 1601 | addl(ESP, Immediate(16)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1602 | } else { |
| 1603 | // TODO: x87, SSE |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1604 | UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1605 | } |
| 1606 | } |
| 1607 | } |
| 1608 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1609 | void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src, |
| 1610 | ManagedRegister mscratch) { |
| 1611 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1612 | CHECK(scratch.IsCpuRegister()); |
| 1613 | movl(scratch.AsCpuRegister(), Address(ESP, src)); |
| 1614 | movl(Address(ESP, dest), scratch.AsCpuRegister()); |
| 1615 | } |
| 1616 | |
| 1617 | void X86Assembler::CopyRawPtrFromThread(FrameOffset fr_offs, |
| 1618 | ThreadOffset thr_offs, |
| 1619 | ManagedRegister mscratch) { |
| 1620 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1621 | CHECK(scratch.IsCpuRegister()); |
| 1622 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs)); |
| 1623 | Store(fr_offs, scratch, 4); |
| 1624 | } |
| 1625 | |
| 1626 | void X86Assembler::CopyRawPtrToThread(ThreadOffset thr_offs, |
| 1627 | FrameOffset fr_offs, |
| 1628 | ManagedRegister mscratch) { |
| 1629 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1630 | CHECK(scratch.IsCpuRegister()); |
| 1631 | Load(scratch, fr_offs, 4); |
| 1632 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1633 | } |
| 1634 | |
| 1635 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src, |
| 1636 | ManagedRegister mscratch, |
| 1637 | size_t size) { |
| 1638 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1639 | if (scratch.IsCpuRegister() && size == 8) { |
| 1640 | Load(scratch, src, 4); |
| 1641 | Store(dest, scratch, 4); |
| 1642 | Load(scratch, FrameOffset(src.Int32Value() + 4), 4); |
| 1643 | Store(FrameOffset(dest.Int32Value() + 4), scratch, 4); |
| 1644 | } else { |
| 1645 | Load(scratch, src, size); |
| 1646 | Store(dest, scratch, size); |
| 1647 | } |
| 1648 | } |
| 1649 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1650 | void X86Assembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, |
| 1651 | ManagedRegister scratch, size_t size) { |
| 1652 | UNIMPLEMENTED(FATAL); |
| 1653 | } |
| 1654 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1655 | void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
| 1656 | ManagedRegister scratch, size_t size) { |
| 1657 | CHECK(scratch.IsNoRegister()); |
| 1658 | CHECK_EQ(size, 4u); |
| 1659 | pushl(Address(ESP, src)); |
| 1660 | popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset)); |
| 1661 | } |
| 1662 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1663 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, |
| 1664 | ManagedRegister mscratch, size_t size) { |
| 1665 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1666 | CHECK_EQ(size, 4u); |
| 1667 | movl(scratch, Address(ESP, src_base)); |
| 1668 | movl(scratch, Address(scratch, src_offset)); |
| 1669 | movl(Address(ESP, dest), scratch); |
| 1670 | } |
| 1671 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1672 | void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset, |
| 1673 | ManagedRegister src, Offset src_offset, |
| 1674 | ManagedRegister scratch, size_t size) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1675 | CHECK_EQ(size, 4u); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1676 | CHECK(scratch.IsNoRegister()); |
| 1677 | pushl(Address(src.AsX86().AsCpuRegister(), src_offset)); |
| 1678 | popl(Address(dest.AsX86().AsCpuRegister(), dest_offset)); |
| 1679 | } |
| 1680 | |
| 1681 | void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 1682 | ManagedRegister mscratch, size_t size) { |
| 1683 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1684 | CHECK_EQ(size, 4u); |
| 1685 | CHECK_EQ(dest.Int32Value(), src.Int32Value()); |
| 1686 | movl(scratch, Address(ESP, src)); |
| 1687 | pushl(Address(scratch, src_offset)); |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1688 | popl(Address(scratch, dest_offset)); |
| 1689 | } |
| 1690 | |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1691 | void X86Assembler::MemoryBarrier(ManagedRegister) { |
| 1692 | #if ANDROID_SMP != 0 |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1693 | mfence(); |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1694 | #endif |
| 1695 | } |
| 1696 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1697 | void X86Assembler::CreateSirtEntry(ManagedRegister mout_reg, |
| 1698 | FrameOffset sirt_offset, |
| 1699 | ManagedRegister min_reg, bool null_allowed) { |
| 1700 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 1701 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1702 | CHECK(in_reg.IsCpuRegister()); |
| 1703 | CHECK(out_reg.IsCpuRegister()); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1704 | VerifyObject(in_reg, null_allowed); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1705 | if (null_allowed) { |
| 1706 | Label null_arg; |
| 1707 | if (!out_reg.Equals(in_reg)) { |
| 1708 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 1709 | } |
| 1710 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1711 | j(kZero, &null_arg); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1712 | leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1713 | Bind(&null_arg); |
| 1714 | } else { |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1715 | leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1716 | } |
| 1717 | } |
| 1718 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1719 | void X86Assembler::CreateSirtEntry(FrameOffset out_off, |
| 1720 | FrameOffset sirt_offset, |
| 1721 | ManagedRegister mscratch, |
| 1722 | bool null_allowed) { |
| 1723 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1724 | CHECK(scratch.IsCpuRegister()); |
| 1725 | if (null_allowed) { |
| 1726 | Label null_arg; |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1727 | movl(scratch.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1728 | testl(scratch.AsCpuRegister(), scratch.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1729 | j(kZero, &null_arg); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1730 | leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1731 | Bind(&null_arg); |
| 1732 | } else { |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1733 | leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1734 | } |
| 1735 | Store(out_off, scratch, 4); |
| 1736 | } |
| 1737 | |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1738 | // Given a SIRT entry, load the associated reference. |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1739 | void X86Assembler::LoadReferenceFromSirt(ManagedRegister mout_reg, |
| 1740 | ManagedRegister min_reg) { |
| 1741 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 1742 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1743 | CHECK(out_reg.IsCpuRegister()); |
| 1744 | CHECK(in_reg.IsCpuRegister()); |
| 1745 | Label null_arg; |
| 1746 | if (!out_reg.Equals(in_reg)) { |
| 1747 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 1748 | } |
| 1749 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1750 | j(kZero, &null_arg); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1751 | movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0)); |
| 1752 | Bind(&null_arg); |
| 1753 | } |
| 1754 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1755 | void X86Assembler::VerifyObject(ManagedRegister src, bool could_be_null) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1756 | // TODO: not validating references |
| 1757 | } |
| 1758 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1759 | void X86Assembler::VerifyObject(FrameOffset src, bool could_be_null) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1760 | // TODO: not validating references |
| 1761 | } |
| 1762 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1763 | void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) { |
| 1764 | X86ManagedRegister base = mbase.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1765 | CHECK(base.IsCpuRegister()); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1766 | call(Address(base.AsCpuRegister(), offset.Int32Value())); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1767 | // TODO: place reference map on call |
| 1768 | } |
| 1769 | |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1770 | void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) { |
| 1771 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1772 | movl(scratch, Address(ESP, base)); |
| 1773 | call(Address(scratch, offset)); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 1774 | } |
| 1775 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1776 | void X86Assembler::Call(ThreadOffset offset, ManagedRegister mscratch) { |
| 1777 | fs()->call(Address::Absolute(offset)); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1778 | } |
| 1779 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1780 | void X86Assembler::GetCurrentThread(ManagedRegister tr) { |
| 1781 | fs()->movl(tr.AsX86().AsCpuRegister(), |
| 1782 | Address::Absolute(Thread::SelfOffset())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1783 | } |
| 1784 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1785 | void X86Assembler::GetCurrentThread(FrameOffset offset, |
| 1786 | ManagedRegister mscratch) { |
| 1787 | X86ManagedRegister scratch = mscratch.AsX86(); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1788 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset())); |
| 1789 | movl(Address(ESP, offset), scratch.AsCpuRegister()); |
| 1790 | } |
| 1791 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1792 | void X86Assembler::SuspendPoll(ManagedRegister scratch, |
| 1793 | ManagedRegister return_reg, |
| 1794 | FrameOffset return_save_location, |
| 1795 | size_t return_size) { |
| 1796 | X86SuspendCountSlowPath* slow = |
| 1797 | new X86SuspendCountSlowPath(return_reg.AsX86(), return_save_location, |
| 1798 | return_size); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1799 | buffer_.EnqueueSlowPath(slow); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1800 | fs()->cmpl(Address::Absolute(Thread::SuspendCountOffset()), Immediate(0)); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1801 | j(kNotEqual, slow->Entry()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1802 | Bind(slow->Continuation()); |
| 1803 | } |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1804 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1805 | void X86SuspendCountSlowPath::Emit(Assembler *sasm) { |
| 1806 | X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1807 | #define __ sp_asm-> |
| 1808 | __ Bind(&entry_); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1809 | // Save return value |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1810 | __ Store(return_save_location_, return_register_, return_size_); |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1811 | // Pass Thread::Current as argument |
| 1812 | __ fs()->pushl(Address::Absolute(Thread::SelfOffset())); |
| 1813 | __ fs()->call(Address::Absolute(OFFSETOF_MEMBER(Thread, pCheckSuspendFromCode))); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1814 | // Release argument |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1815 | __ addl(ESP, Immediate(kPointerSize)); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1816 | // Reload return value |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1817 | __ Load(return_register_, return_save_location_, return_size_); |
| 1818 | __ jmp(&continuation_); |
| 1819 | #undef __ |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1820 | } |
| 1821 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1822 | void X86Assembler::ExceptionPoll(ManagedRegister scratch) { |
| 1823 | X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1824 | buffer_.EnqueueSlowPath(slow); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1825 | fs()->cmpl(Address::Absolute(Thread::ExceptionOffset()), Immediate(0)); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1826 | j(kNotEqual, slow->Entry()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1827 | } |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1828 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1829 | void X86ExceptionSlowPath::Emit(Assembler *sasm) { |
| 1830 | X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1831 | #define __ sp_asm-> |
| 1832 | __ Bind(&entry_); |
Elliott Hughes | 20cde90 | 2011-10-04 17:37:27 -0700 | [diff] [blame] | 1833 | // Note: the return value is dead |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1834 | // Pass exception as argument in EAX |
| 1835 | __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset())); |
| 1836 | __ fs()->call(Address::Absolute(OFFSETOF_MEMBER(Thread, pDeliverException))); |
| 1837 | // this call should never return |
| 1838 | __ int3(); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1839 | #undef __ |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1840 | } |
| 1841 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1842 | } // namespace x86 |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1843 | } // namespace art |