blob: 7682ca7800538f52363dad03cbbd56134f2d8972 [file] [log] [blame]
Alexey Frunze4dda3372015-06-01 18:31:49 -07001/*
2 * Copyright (C) 2015 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "code_generator_mips64.h"
18
Alexey Frunzec857c742015-09-23 15:12:39 -070019#include "art_method.h"
20#include "code_generator_utils.h"
Alexey Frunze4dda3372015-06-01 18:31:49 -070021#include "entrypoints/quick/quick_entrypoints.h"
22#include "entrypoints/quick/quick_entrypoints_enum.h"
23#include "gc/accounting/card_table.h"
24#include "intrinsics.h"
Chris Larsen3039e382015-08-26 07:54:08 -070025#include "intrinsics_mips64.h"
Alexey Frunze4dda3372015-06-01 18:31:49 -070026#include "mirror/array-inl.h"
27#include "mirror/class-inl.h"
28#include "offsets.h"
29#include "thread.h"
Alexey Frunze4dda3372015-06-01 18:31:49 -070030#include "utils/assembler.h"
Alexey Frunzea0e87b02015-09-24 22:57:20 -070031#include "utils/mips64/assembler_mips64.h"
Alexey Frunze4dda3372015-06-01 18:31:49 -070032#include "utils/stack_checks.h"
33
34namespace art {
35namespace mips64 {
36
37static constexpr int kCurrentMethodStackOffset = 0;
38static constexpr GpuRegister kMethodRegisterArgument = A0;
39
40// We need extra temporary/scratch registers (in addition to AT) in some cases.
Alexey Frunze4dda3372015-06-01 18:31:49 -070041static constexpr FpuRegister FTMP = F8;
42
Alexey Frunze4dda3372015-06-01 18:31:49 -070043Location Mips64ReturnLocation(Primitive::Type return_type) {
44 switch (return_type) {
45 case Primitive::kPrimBoolean:
46 case Primitive::kPrimByte:
47 case Primitive::kPrimChar:
48 case Primitive::kPrimShort:
49 case Primitive::kPrimInt:
50 case Primitive::kPrimNot:
51 case Primitive::kPrimLong:
52 return Location::RegisterLocation(V0);
53
54 case Primitive::kPrimFloat:
55 case Primitive::kPrimDouble:
56 return Location::FpuRegisterLocation(F0);
57
58 case Primitive::kPrimVoid:
59 return Location();
60 }
61 UNREACHABLE();
62}
63
64Location InvokeDexCallingConventionVisitorMIPS64::GetReturnLocation(Primitive::Type type) const {
65 return Mips64ReturnLocation(type);
66}
67
68Location InvokeDexCallingConventionVisitorMIPS64::GetMethodLocation() const {
69 return Location::RegisterLocation(kMethodRegisterArgument);
70}
71
72Location InvokeDexCallingConventionVisitorMIPS64::GetNextLocation(Primitive::Type type) {
73 Location next_location;
74 if (type == Primitive::kPrimVoid) {
75 LOG(FATAL) << "Unexpected parameter type " << type;
76 }
77
78 if (Primitive::IsFloatingPointType(type) &&
79 (float_index_ < calling_convention.GetNumberOfFpuRegisters())) {
80 next_location = Location::FpuRegisterLocation(
81 calling_convention.GetFpuRegisterAt(float_index_++));
82 gp_index_++;
83 } else if (!Primitive::IsFloatingPointType(type) &&
84 (gp_index_ < calling_convention.GetNumberOfRegisters())) {
85 next_location = Location::RegisterLocation(calling_convention.GetRegisterAt(gp_index_++));
86 float_index_++;
87 } else {
88 size_t stack_offset = calling_convention.GetStackOffsetOf(stack_index_);
89 next_location = Primitive::Is64BitType(type) ? Location::DoubleStackSlot(stack_offset)
90 : Location::StackSlot(stack_offset);
91 }
92
93 // Space on the stack is reserved for all arguments.
94 stack_index_ += Primitive::Is64BitType(type) ? 2 : 1;
95
96 // TODO: review
97
98 // TODO: shouldn't we use a whole machine word per argument on the stack?
99 // Implicit 4-byte method pointer (and such) will cause misalignment.
100
101 return next_location;
102}
103
104Location InvokeRuntimeCallingConvention::GetReturnLocation(Primitive::Type type) {
105 return Mips64ReturnLocation(type);
106}
107
108#define __ down_cast<CodeGeneratorMIPS64*>(codegen)->GetAssembler()->
109#define QUICK_ENTRY_POINT(x) QUICK_ENTRYPOINT_OFFSET(kMips64WordSize, x).Int32Value()
110
111class BoundsCheckSlowPathMIPS64 : public SlowPathCodeMIPS64 {
112 public:
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100113 explicit BoundsCheckSlowPathMIPS64(HBoundsCheck* instruction) : instruction_(instruction) {}
Alexey Frunze4dda3372015-06-01 18:31:49 -0700114
115 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100116 LocationSummary* locations = instruction_->GetLocations();
Alexey Frunze4dda3372015-06-01 18:31:49 -0700117 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
118 __ Bind(GetEntryLabel());
David Brazdil77a48ae2015-09-15 12:34:04 +0000119 if (instruction_->CanThrowIntoCatchBlock()) {
120 // Live registers will be restored in the catch block if caught.
121 SaveLiveRegisters(codegen, instruction_->GetLocations());
122 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700123 // We're moving two locations to locations that could overlap, so we need a parallel
124 // move resolver.
125 InvokeRuntimeCallingConvention calling_convention;
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100126 codegen->EmitParallelMoves(locations->InAt(0),
Alexey Frunze4dda3372015-06-01 18:31:49 -0700127 Location::RegisterLocation(calling_convention.GetRegisterAt(0)),
128 Primitive::kPrimInt,
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100129 locations->InAt(1),
Alexey Frunze4dda3372015-06-01 18:31:49 -0700130 Location::RegisterLocation(calling_convention.GetRegisterAt(1)),
131 Primitive::kPrimInt);
132 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pThrowArrayBounds),
133 instruction_,
134 instruction_->GetDexPc(),
135 this);
136 CheckEntrypointTypes<kQuickThrowArrayBounds, void, int32_t, int32_t>();
137 }
138
Alexandre Rames8158f282015-08-07 10:26:17 +0100139 bool IsFatal() const OVERRIDE { return true; }
140
Roland Levillain46648892015-06-19 16:07:18 +0100141 const char* GetDescription() const OVERRIDE { return "BoundsCheckSlowPathMIPS64"; }
142
Alexey Frunze4dda3372015-06-01 18:31:49 -0700143 private:
144 HBoundsCheck* const instruction_;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700145
146 DISALLOW_COPY_AND_ASSIGN(BoundsCheckSlowPathMIPS64);
147};
148
149class DivZeroCheckSlowPathMIPS64 : public SlowPathCodeMIPS64 {
150 public:
151 explicit DivZeroCheckSlowPathMIPS64(HDivZeroCheck* instruction) : instruction_(instruction) {}
152
153 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
154 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
155 __ Bind(GetEntryLabel());
David Brazdil77a48ae2015-09-15 12:34:04 +0000156 if (instruction_->CanThrowIntoCatchBlock()) {
157 // Live registers will be restored in the catch block if caught.
158 SaveLiveRegisters(codegen, instruction_->GetLocations());
159 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700160 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pThrowDivZero),
161 instruction_,
162 instruction_->GetDexPc(),
163 this);
164 CheckEntrypointTypes<kQuickThrowDivZero, void, void>();
165 }
166
Alexandre Rames8158f282015-08-07 10:26:17 +0100167 bool IsFatal() const OVERRIDE { return true; }
168
Roland Levillain46648892015-06-19 16:07:18 +0100169 const char* GetDescription() const OVERRIDE { return "DivZeroCheckSlowPathMIPS64"; }
170
Alexey Frunze4dda3372015-06-01 18:31:49 -0700171 private:
172 HDivZeroCheck* const instruction_;
173 DISALLOW_COPY_AND_ASSIGN(DivZeroCheckSlowPathMIPS64);
174};
175
176class LoadClassSlowPathMIPS64 : public SlowPathCodeMIPS64 {
177 public:
178 LoadClassSlowPathMIPS64(HLoadClass* cls,
179 HInstruction* at,
180 uint32_t dex_pc,
181 bool do_clinit)
182 : cls_(cls), at_(at), dex_pc_(dex_pc), do_clinit_(do_clinit) {
183 DCHECK(at->IsLoadClass() || at->IsClinitCheck());
184 }
185
186 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
187 LocationSummary* locations = at_->GetLocations();
188 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
189
190 __ Bind(GetEntryLabel());
191 SaveLiveRegisters(codegen, locations);
192
193 InvokeRuntimeCallingConvention calling_convention;
194 __ LoadConst32(calling_convention.GetRegisterAt(0), cls_->GetTypeIndex());
195 int32_t entry_point_offset = do_clinit_ ? QUICK_ENTRY_POINT(pInitializeStaticStorage)
196 : QUICK_ENTRY_POINT(pInitializeType);
197 mips64_codegen->InvokeRuntime(entry_point_offset, at_, dex_pc_, this);
198 if (do_clinit_) {
199 CheckEntrypointTypes<kQuickInitializeStaticStorage, void*, uint32_t>();
200 } else {
201 CheckEntrypointTypes<kQuickInitializeType, void*, uint32_t>();
202 }
203
204 // Move the class to the desired location.
205 Location out = locations->Out();
206 if (out.IsValid()) {
207 DCHECK(out.IsRegister() && !locations->GetLiveRegisters()->ContainsCoreRegister(out.reg()));
208 Primitive::Type type = at_->GetType();
209 mips64_codegen->MoveLocation(out, calling_convention.GetReturnLocation(type), type);
210 }
211
212 RestoreLiveRegisters(codegen, locations);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700213 __ Bc(GetExitLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700214 }
215
Roland Levillain46648892015-06-19 16:07:18 +0100216 const char* GetDescription() const OVERRIDE { return "LoadClassSlowPathMIPS64"; }
217
Alexey Frunze4dda3372015-06-01 18:31:49 -0700218 private:
219 // The class this slow path will load.
220 HLoadClass* const cls_;
221
222 // The instruction where this slow path is happening.
223 // (Might be the load class or an initialization check).
224 HInstruction* const at_;
225
226 // The dex PC of `at_`.
227 const uint32_t dex_pc_;
228
229 // Whether to initialize the class.
230 const bool do_clinit_;
231
232 DISALLOW_COPY_AND_ASSIGN(LoadClassSlowPathMIPS64);
233};
234
235class LoadStringSlowPathMIPS64 : public SlowPathCodeMIPS64 {
236 public:
237 explicit LoadStringSlowPathMIPS64(HLoadString* instruction) : instruction_(instruction) {}
238
239 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
240 LocationSummary* locations = instruction_->GetLocations();
241 DCHECK(!locations->GetLiveRegisters()->ContainsCoreRegister(locations->Out().reg()));
242 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
243
244 __ Bind(GetEntryLabel());
245 SaveLiveRegisters(codegen, locations);
246
247 InvokeRuntimeCallingConvention calling_convention;
248 __ LoadConst32(calling_convention.GetRegisterAt(0), instruction_->GetStringIndex());
249 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pResolveString),
250 instruction_,
251 instruction_->GetDexPc(),
252 this);
253 CheckEntrypointTypes<kQuickResolveString, void*, uint32_t>();
254 Primitive::Type type = instruction_->GetType();
255 mips64_codegen->MoveLocation(locations->Out(),
256 calling_convention.GetReturnLocation(type),
257 type);
258
259 RestoreLiveRegisters(codegen, locations);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700260 __ Bc(GetExitLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700261 }
262
Roland Levillain46648892015-06-19 16:07:18 +0100263 const char* GetDescription() const OVERRIDE { return "LoadStringSlowPathMIPS64"; }
264
Alexey Frunze4dda3372015-06-01 18:31:49 -0700265 private:
266 HLoadString* const instruction_;
267
268 DISALLOW_COPY_AND_ASSIGN(LoadStringSlowPathMIPS64);
269};
270
271class NullCheckSlowPathMIPS64 : public SlowPathCodeMIPS64 {
272 public:
273 explicit NullCheckSlowPathMIPS64(HNullCheck* instr) : instruction_(instr) {}
274
275 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
276 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
277 __ Bind(GetEntryLabel());
David Brazdil77a48ae2015-09-15 12:34:04 +0000278 if (instruction_->CanThrowIntoCatchBlock()) {
279 // Live registers will be restored in the catch block if caught.
280 SaveLiveRegisters(codegen, instruction_->GetLocations());
281 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700282 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pThrowNullPointer),
283 instruction_,
284 instruction_->GetDexPc(),
285 this);
286 CheckEntrypointTypes<kQuickThrowNullPointer, void, void>();
287 }
288
Alexandre Rames8158f282015-08-07 10:26:17 +0100289 bool IsFatal() const OVERRIDE { return true; }
290
Roland Levillain46648892015-06-19 16:07:18 +0100291 const char* GetDescription() const OVERRIDE { return "NullCheckSlowPathMIPS64"; }
292
Alexey Frunze4dda3372015-06-01 18:31:49 -0700293 private:
294 HNullCheck* const instruction_;
295
296 DISALLOW_COPY_AND_ASSIGN(NullCheckSlowPathMIPS64);
297};
298
299class SuspendCheckSlowPathMIPS64 : public SlowPathCodeMIPS64 {
300 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100301 SuspendCheckSlowPathMIPS64(HSuspendCheck* instruction, HBasicBlock* successor)
Alexey Frunze4dda3372015-06-01 18:31:49 -0700302 : instruction_(instruction), successor_(successor) {}
303
304 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
305 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
306 __ Bind(GetEntryLabel());
307 SaveLiveRegisters(codegen, instruction_->GetLocations());
308 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pTestSuspend),
309 instruction_,
310 instruction_->GetDexPc(),
311 this);
312 CheckEntrypointTypes<kQuickTestSuspend, void, void>();
313 RestoreLiveRegisters(codegen, instruction_->GetLocations());
314 if (successor_ == nullptr) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700315 __ Bc(GetReturnLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700316 } else {
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700317 __ Bc(mips64_codegen->GetLabelOf(successor_));
Alexey Frunze4dda3372015-06-01 18:31:49 -0700318 }
319 }
320
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700321 Mips64Label* GetReturnLabel() {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700322 DCHECK(successor_ == nullptr);
323 return &return_label_;
324 }
325
Roland Levillain46648892015-06-19 16:07:18 +0100326 const char* GetDescription() const OVERRIDE { return "SuspendCheckSlowPathMIPS64"; }
327
Alexey Frunze4dda3372015-06-01 18:31:49 -0700328 private:
329 HSuspendCheck* const instruction_;
330 // If not null, the block to branch to after the suspend check.
331 HBasicBlock* const successor_;
332
333 // If `successor_` is null, the label to branch to after the suspend check.
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700334 Mips64Label return_label_;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700335
336 DISALLOW_COPY_AND_ASSIGN(SuspendCheckSlowPathMIPS64);
337};
338
339class TypeCheckSlowPathMIPS64 : public SlowPathCodeMIPS64 {
340 public:
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100341 explicit TypeCheckSlowPathMIPS64(HInstruction* instruction) : instruction_(instruction) {}
Alexey Frunze4dda3372015-06-01 18:31:49 -0700342
343 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
344 LocationSummary* locations = instruction_->GetLocations();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200345 Location object_class = instruction_->IsCheckCast() ? locations->GetTemp(0) : locations->Out();
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100346 uint32_t dex_pc = instruction_->GetDexPc();
Alexey Frunze4dda3372015-06-01 18:31:49 -0700347 DCHECK(instruction_->IsCheckCast()
348 || !locations->GetLiveRegisters()->ContainsCoreRegister(locations->Out().reg()));
349 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
350
351 __ Bind(GetEntryLabel());
352 SaveLiveRegisters(codegen, locations);
353
354 // We're moving two locations to locations that could overlap, so we need a parallel
355 // move resolver.
356 InvokeRuntimeCallingConvention calling_convention;
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100357 codegen->EmitParallelMoves(locations->InAt(1),
Alexey Frunze4dda3372015-06-01 18:31:49 -0700358 Location::RegisterLocation(calling_convention.GetRegisterAt(0)),
359 Primitive::kPrimNot,
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100360 object_class,
Alexey Frunze4dda3372015-06-01 18:31:49 -0700361 Location::RegisterLocation(calling_convention.GetRegisterAt(1)),
362 Primitive::kPrimNot);
363
364 if (instruction_->IsInstanceOf()) {
365 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pInstanceofNonTrivial),
366 instruction_,
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100367 dex_pc,
Alexey Frunze4dda3372015-06-01 18:31:49 -0700368 this);
Roland Levillain888d0672015-11-23 18:53:50 +0000369 CheckEntrypointTypes<
370 kQuickInstanceofNonTrivial, uint32_t, const mirror::Class*, const mirror::Class*>();
Alexey Frunze4dda3372015-06-01 18:31:49 -0700371 Primitive::Type ret_type = instruction_->GetType();
372 Location ret_loc = calling_convention.GetReturnLocation(ret_type);
373 mips64_codegen->MoveLocation(locations->Out(), ret_loc, ret_type);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700374 } else {
375 DCHECK(instruction_->IsCheckCast());
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100376 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pCheckCast), instruction_, dex_pc, this);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700377 CheckEntrypointTypes<kQuickCheckCast, void, const mirror::Class*, const mirror::Class*>();
378 }
379
380 RestoreLiveRegisters(codegen, locations);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700381 __ Bc(GetExitLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700382 }
383
Roland Levillain46648892015-06-19 16:07:18 +0100384 const char* GetDescription() const OVERRIDE { return "TypeCheckSlowPathMIPS64"; }
385
Alexey Frunze4dda3372015-06-01 18:31:49 -0700386 private:
387 HInstruction* const instruction_;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700388
389 DISALLOW_COPY_AND_ASSIGN(TypeCheckSlowPathMIPS64);
390};
391
392class DeoptimizationSlowPathMIPS64 : public SlowPathCodeMIPS64 {
393 public:
394 explicit DeoptimizationSlowPathMIPS64(HInstruction* instruction)
395 : instruction_(instruction) {}
396
397 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
398 __ Bind(GetEntryLabel());
399 SaveLiveRegisters(codegen, instruction_->GetLocations());
400 DCHECK(instruction_->IsDeoptimize());
401 HDeoptimize* deoptimize = instruction_->AsDeoptimize();
402 uint32_t dex_pc = deoptimize->GetDexPc();
403 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
404 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pDeoptimize), instruction_, dex_pc, this);
Roland Levillain888d0672015-11-23 18:53:50 +0000405 CheckEntrypointTypes<kQuickDeoptimize, void, void>();
Alexey Frunze4dda3372015-06-01 18:31:49 -0700406 }
407
Roland Levillain46648892015-06-19 16:07:18 +0100408 const char* GetDescription() const OVERRIDE { return "DeoptimizationSlowPathMIPS64"; }
409
Alexey Frunze4dda3372015-06-01 18:31:49 -0700410 private:
411 HInstruction* const instruction_;
412 DISALLOW_COPY_AND_ASSIGN(DeoptimizationSlowPathMIPS64);
413};
414
415CodeGeneratorMIPS64::CodeGeneratorMIPS64(HGraph* graph,
416 const Mips64InstructionSetFeatures& isa_features,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100417 const CompilerOptions& compiler_options,
418 OptimizingCompilerStats* stats)
Alexey Frunze4dda3372015-06-01 18:31:49 -0700419 : CodeGenerator(graph,
420 kNumberOfGpuRegisters,
421 kNumberOfFpuRegisters,
Roland Levillain0d5a2812015-11-13 10:07:31 +0000422 /* number_of_register_pairs */ 0,
Alexey Frunze4dda3372015-06-01 18:31:49 -0700423 ComputeRegisterMask(reinterpret_cast<const int*>(kCoreCalleeSaves),
424 arraysize(kCoreCalleeSaves)),
425 ComputeRegisterMask(reinterpret_cast<const int*>(kFpuCalleeSaves),
426 arraysize(kFpuCalleeSaves)),
Serban Constantinescuecc43662015-08-13 13:33:12 +0100427 compiler_options,
428 stats),
Vladimir Marko225b6462015-09-28 12:17:40 +0100429 block_labels_(nullptr),
Alexey Frunze4dda3372015-06-01 18:31:49 -0700430 location_builder_(graph, this),
431 instruction_visitor_(graph, this),
432 move_resolver_(graph->GetArena(), this),
433 isa_features_(isa_features) {
434 // Save RA (containing the return address) to mimic Quick.
435 AddAllocatedRegister(Location::RegisterLocation(RA));
436}
437
438#undef __
439#define __ down_cast<Mips64Assembler*>(GetAssembler())->
440#define QUICK_ENTRY_POINT(x) QUICK_ENTRYPOINT_OFFSET(kMips64WordSize, x).Int32Value()
441
442void CodeGeneratorMIPS64::Finalize(CodeAllocator* allocator) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700443 // Ensure that we fix up branches.
444 __ FinalizeCode();
445
446 // Adjust native pc offsets in stack maps.
447 for (size_t i = 0, num = stack_map_stream_.GetNumberOfStackMaps(); i != num; ++i) {
448 uint32_t old_position = stack_map_stream_.GetStackMap(i).native_pc_offset;
449 uint32_t new_position = __ GetAdjustedPosition(old_position);
450 DCHECK_GE(new_position, old_position);
451 stack_map_stream_.SetStackMapNativePcOffset(i, new_position);
452 }
453
454 // Adjust pc offsets for the disassembly information.
455 if (disasm_info_ != nullptr) {
456 GeneratedCodeInterval* frame_entry_interval = disasm_info_->GetFrameEntryInterval();
457 frame_entry_interval->start = __ GetAdjustedPosition(frame_entry_interval->start);
458 frame_entry_interval->end = __ GetAdjustedPosition(frame_entry_interval->end);
459 for (auto& it : *disasm_info_->GetInstructionIntervals()) {
460 it.second.start = __ GetAdjustedPosition(it.second.start);
461 it.second.end = __ GetAdjustedPosition(it.second.end);
462 }
463 for (auto& it : *disasm_info_->GetSlowPathIntervals()) {
464 it.code_interval.start = __ GetAdjustedPosition(it.code_interval.start);
465 it.code_interval.end = __ GetAdjustedPosition(it.code_interval.end);
466 }
467 }
468
Alexey Frunze4dda3372015-06-01 18:31:49 -0700469 CodeGenerator::Finalize(allocator);
470}
471
472Mips64Assembler* ParallelMoveResolverMIPS64::GetAssembler() const {
473 return codegen_->GetAssembler();
474}
475
476void ParallelMoveResolverMIPS64::EmitMove(size_t index) {
Vladimir Marko225b6462015-09-28 12:17:40 +0100477 MoveOperands* move = moves_[index];
Alexey Frunze4dda3372015-06-01 18:31:49 -0700478 codegen_->MoveLocation(move->GetDestination(), move->GetSource(), move->GetType());
479}
480
481void ParallelMoveResolverMIPS64::EmitSwap(size_t index) {
Vladimir Marko225b6462015-09-28 12:17:40 +0100482 MoveOperands* move = moves_[index];
Alexey Frunze4dda3372015-06-01 18:31:49 -0700483 codegen_->SwapLocations(move->GetDestination(), move->GetSource(), move->GetType());
484}
485
486void ParallelMoveResolverMIPS64::RestoreScratch(int reg) {
487 // Pop reg
488 __ Ld(GpuRegister(reg), SP, 0);
489 __ DecreaseFrameSize(kMips64WordSize);
490}
491
492void ParallelMoveResolverMIPS64::SpillScratch(int reg) {
493 // Push reg
494 __ IncreaseFrameSize(kMips64WordSize);
495 __ Sd(GpuRegister(reg), SP, 0);
496}
497
498void ParallelMoveResolverMIPS64::Exchange(int index1, int index2, bool double_slot) {
499 LoadOperandType load_type = double_slot ? kLoadDoubleword : kLoadWord;
500 StoreOperandType store_type = double_slot ? kStoreDoubleword : kStoreWord;
501 // Allocate a scratch register other than TMP, if available.
502 // Else, spill V0 (arbitrary choice) and use it as a scratch register (it will be
503 // automatically unspilled when the scratch scope object is destroyed).
504 ScratchRegisterScope ensure_scratch(this, TMP, V0, codegen_->GetNumberOfCoreRegisters());
505 // If V0 spills onto the stack, SP-relative offsets need to be adjusted.
506 int stack_offset = ensure_scratch.IsSpilled() ? kMips64WordSize : 0;
507 __ LoadFromOffset(load_type,
508 GpuRegister(ensure_scratch.GetRegister()),
509 SP,
510 index1 + stack_offset);
511 __ LoadFromOffset(load_type,
512 TMP,
513 SP,
514 index2 + stack_offset);
515 __ StoreToOffset(store_type,
516 GpuRegister(ensure_scratch.GetRegister()),
517 SP,
518 index2 + stack_offset);
519 __ StoreToOffset(store_type, TMP, SP, index1 + stack_offset);
520}
521
522static dwarf::Reg DWARFReg(GpuRegister reg) {
523 return dwarf::Reg::Mips64Core(static_cast<int>(reg));
524}
525
526// TODO: mapping of floating-point registers to DWARF
527
528void CodeGeneratorMIPS64::GenerateFrameEntry() {
529 __ Bind(&frame_entry_label_);
530
531 bool do_overflow_check = FrameNeedsStackCheck(GetFrameSize(), kMips64) || !IsLeafMethod();
532
533 if (do_overflow_check) {
534 __ LoadFromOffset(kLoadWord,
535 ZERO,
536 SP,
537 -static_cast<int32_t>(GetStackOverflowReservedBytes(kMips64)));
538 RecordPcInfo(nullptr, 0);
539 }
540
541 // TODO: anything related to T9/GP/GOT/PIC/.so's?
542
543 if (HasEmptyFrame()) {
544 return;
545 }
546
547 // Make sure the frame size isn't unreasonably large. Per the various APIs
548 // it looks like it should always be less than 2GB in size, which allows
549 // us using 32-bit signed offsets from the stack pointer.
550 if (GetFrameSize() > 0x7FFFFFFF)
551 LOG(FATAL) << "Stack frame larger than 2GB";
552
553 // Spill callee-saved registers.
554 // Note that their cumulative size is small and they can be indexed using
555 // 16-bit offsets.
556
557 // TODO: increment/decrement SP in one step instead of two or remove this comment.
558
559 uint32_t ofs = FrameEntrySpillSize();
560 __ IncreaseFrameSize(ofs);
561
562 for (int i = arraysize(kCoreCalleeSaves) - 1; i >= 0; --i) {
563 GpuRegister reg = kCoreCalleeSaves[i];
564 if (allocated_registers_.ContainsCoreRegister(reg)) {
565 ofs -= kMips64WordSize;
566 __ Sd(reg, SP, ofs);
567 __ cfi().RelOffset(DWARFReg(reg), ofs);
568 }
569 }
570
571 for (int i = arraysize(kFpuCalleeSaves) - 1; i >= 0; --i) {
572 FpuRegister reg = kFpuCalleeSaves[i];
573 if (allocated_registers_.ContainsFloatingPointRegister(reg)) {
574 ofs -= kMips64WordSize;
575 __ Sdc1(reg, SP, ofs);
576 // TODO: __ cfi().RelOffset(DWARFReg(reg), ofs);
577 }
578 }
579
580 // Allocate the rest of the frame and store the current method pointer
581 // at its end.
582
583 __ IncreaseFrameSize(GetFrameSize() - FrameEntrySpillSize());
584
585 static_assert(IsInt<16>(kCurrentMethodStackOffset),
586 "kCurrentMethodStackOffset must fit into int16_t");
587 __ Sd(kMethodRegisterArgument, SP, kCurrentMethodStackOffset);
588}
589
590void CodeGeneratorMIPS64::GenerateFrameExit() {
591 __ cfi().RememberState();
592
593 // TODO: anything related to T9/GP/GOT/PIC/.so's?
594
595 if (!HasEmptyFrame()) {
596 // Deallocate the rest of the frame.
597
598 __ DecreaseFrameSize(GetFrameSize() - FrameEntrySpillSize());
599
600 // Restore callee-saved registers.
601 // Note that their cumulative size is small and they can be indexed using
602 // 16-bit offsets.
603
604 // TODO: increment/decrement SP in one step instead of two or remove this comment.
605
606 uint32_t ofs = 0;
607
608 for (size_t i = 0; i < arraysize(kFpuCalleeSaves); ++i) {
609 FpuRegister reg = kFpuCalleeSaves[i];
610 if (allocated_registers_.ContainsFloatingPointRegister(reg)) {
611 __ Ldc1(reg, SP, ofs);
612 ofs += kMips64WordSize;
613 // TODO: __ cfi().Restore(DWARFReg(reg));
614 }
615 }
616
617 for (size_t i = 0; i < arraysize(kCoreCalleeSaves); ++i) {
618 GpuRegister reg = kCoreCalleeSaves[i];
619 if (allocated_registers_.ContainsCoreRegister(reg)) {
620 __ Ld(reg, SP, ofs);
621 ofs += kMips64WordSize;
622 __ cfi().Restore(DWARFReg(reg));
623 }
624 }
625
626 DCHECK_EQ(ofs, FrameEntrySpillSize());
627 __ DecreaseFrameSize(ofs);
628 }
629
630 __ Jr(RA);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700631 __ Nop();
Alexey Frunze4dda3372015-06-01 18:31:49 -0700632
633 __ cfi().RestoreState();
634 __ cfi().DefCFAOffset(GetFrameSize());
635}
636
637void CodeGeneratorMIPS64::Bind(HBasicBlock* block) {
638 __ Bind(GetLabelOf(block));
639}
640
641void CodeGeneratorMIPS64::MoveLocation(Location destination,
642 Location source,
Calin Juravlee460d1d2015-09-29 04:52:17 +0100643 Primitive::Type dst_type) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700644 if (source.Equals(destination)) {
645 return;
646 }
647
648 // A valid move can always be inferred from the destination and source
649 // locations. When moving from and to a register, the argument type can be
650 // used to generate 32bit instead of 64bit moves.
Calin Juravlee460d1d2015-09-29 04:52:17 +0100651 bool unspecified_type = (dst_type == Primitive::kPrimVoid);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700652 DCHECK_EQ(unspecified_type, false);
653
654 if (destination.IsRegister() || destination.IsFpuRegister()) {
655 if (unspecified_type) {
656 HConstant* src_cst = source.IsConstant() ? source.GetConstant() : nullptr;
657 if (source.IsStackSlot() ||
658 (src_cst != nullptr && (src_cst->IsIntConstant()
659 || src_cst->IsFloatConstant()
660 || src_cst->IsNullConstant()))) {
661 // For stack slots and 32bit constants, a 64bit type is appropriate.
Calin Juravlee460d1d2015-09-29 04:52:17 +0100662 dst_type = destination.IsRegister() ? Primitive::kPrimInt : Primitive::kPrimFloat;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700663 } else {
664 // If the source is a double stack slot or a 64bit constant, a 64bit
665 // type is appropriate. Else the source is a register, and since the
666 // type has not been specified, we chose a 64bit type to force a 64bit
667 // move.
Calin Juravlee460d1d2015-09-29 04:52:17 +0100668 dst_type = destination.IsRegister() ? Primitive::kPrimLong : Primitive::kPrimDouble;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700669 }
670 }
Calin Juravlee460d1d2015-09-29 04:52:17 +0100671 DCHECK((destination.IsFpuRegister() && Primitive::IsFloatingPointType(dst_type)) ||
672 (destination.IsRegister() && !Primitive::IsFloatingPointType(dst_type)));
Alexey Frunze4dda3372015-06-01 18:31:49 -0700673 if (source.IsStackSlot() || source.IsDoubleStackSlot()) {
674 // Move to GPR/FPR from stack
675 LoadOperandType load_type = source.IsStackSlot() ? kLoadWord : kLoadDoubleword;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100676 if (Primitive::IsFloatingPointType(dst_type)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700677 __ LoadFpuFromOffset(load_type,
678 destination.AsFpuRegister<FpuRegister>(),
679 SP,
680 source.GetStackIndex());
681 } else {
682 // TODO: use load_type = kLoadUnsignedWord when type == Primitive::kPrimNot.
683 __ LoadFromOffset(load_type,
684 destination.AsRegister<GpuRegister>(),
685 SP,
686 source.GetStackIndex());
687 }
688 } else if (source.IsConstant()) {
689 // Move to GPR/FPR from constant
690 GpuRegister gpr = AT;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100691 if (!Primitive::IsFloatingPointType(dst_type)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700692 gpr = destination.AsRegister<GpuRegister>();
693 }
Calin Juravlee460d1d2015-09-29 04:52:17 +0100694 if (dst_type == Primitive::kPrimInt || dst_type == Primitive::kPrimFloat) {
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700695 int32_t value = GetInt32ValueOf(source.GetConstant()->AsConstant());
696 if (Primitive::IsFloatingPointType(dst_type) && value == 0) {
697 gpr = ZERO;
698 } else {
699 __ LoadConst32(gpr, value);
700 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700701 } else {
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700702 int64_t value = GetInt64ValueOf(source.GetConstant()->AsConstant());
703 if (Primitive::IsFloatingPointType(dst_type) && value == 0) {
704 gpr = ZERO;
705 } else {
706 __ LoadConst64(gpr, value);
707 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700708 }
Calin Juravlee460d1d2015-09-29 04:52:17 +0100709 if (dst_type == Primitive::kPrimFloat) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700710 __ Mtc1(gpr, destination.AsFpuRegister<FpuRegister>());
Calin Juravlee460d1d2015-09-29 04:52:17 +0100711 } else if (dst_type == Primitive::kPrimDouble) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700712 __ Dmtc1(gpr, destination.AsFpuRegister<FpuRegister>());
713 }
Calin Juravlee460d1d2015-09-29 04:52:17 +0100714 } else if (source.IsRegister()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700715 if (destination.IsRegister()) {
716 // Move to GPR from GPR
717 __ Move(destination.AsRegister<GpuRegister>(), source.AsRegister<GpuRegister>());
718 } else {
Calin Juravlee460d1d2015-09-29 04:52:17 +0100719 DCHECK(destination.IsFpuRegister());
720 if (Primitive::Is64BitType(dst_type)) {
721 __ Dmtc1(source.AsRegister<GpuRegister>(), destination.AsFpuRegister<FpuRegister>());
722 } else {
723 __ Mtc1(source.AsRegister<GpuRegister>(), destination.AsFpuRegister<FpuRegister>());
724 }
725 }
726 } else if (source.IsFpuRegister()) {
727 if (destination.IsFpuRegister()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700728 // Move to FPR from FPR
Calin Juravlee460d1d2015-09-29 04:52:17 +0100729 if (dst_type == Primitive::kPrimFloat) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700730 __ MovS(destination.AsFpuRegister<FpuRegister>(), source.AsFpuRegister<FpuRegister>());
731 } else {
Calin Juravlee460d1d2015-09-29 04:52:17 +0100732 DCHECK_EQ(dst_type, Primitive::kPrimDouble);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700733 __ MovD(destination.AsFpuRegister<FpuRegister>(), source.AsFpuRegister<FpuRegister>());
734 }
Calin Juravlee460d1d2015-09-29 04:52:17 +0100735 } else {
736 DCHECK(destination.IsRegister());
737 if (Primitive::Is64BitType(dst_type)) {
738 __ Dmfc1(destination.AsRegister<GpuRegister>(), source.AsFpuRegister<FpuRegister>());
739 } else {
740 __ Mfc1(destination.AsRegister<GpuRegister>(), source.AsFpuRegister<FpuRegister>());
741 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700742 }
743 }
744 } else { // The destination is not a register. It must be a stack slot.
745 DCHECK(destination.IsStackSlot() || destination.IsDoubleStackSlot());
746 if (source.IsRegister() || source.IsFpuRegister()) {
747 if (unspecified_type) {
748 if (source.IsRegister()) {
Calin Juravlee460d1d2015-09-29 04:52:17 +0100749 dst_type = destination.IsStackSlot() ? Primitive::kPrimInt : Primitive::kPrimLong;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700750 } else {
Calin Juravlee460d1d2015-09-29 04:52:17 +0100751 dst_type = destination.IsStackSlot() ? Primitive::kPrimFloat : Primitive::kPrimDouble;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700752 }
753 }
Calin Juravlee460d1d2015-09-29 04:52:17 +0100754 DCHECK((destination.IsDoubleStackSlot() == Primitive::Is64BitType(dst_type)) &&
755 (source.IsFpuRegister() == Primitive::IsFloatingPointType(dst_type)));
Alexey Frunze4dda3372015-06-01 18:31:49 -0700756 // Move to stack from GPR/FPR
757 StoreOperandType store_type = destination.IsStackSlot() ? kStoreWord : kStoreDoubleword;
758 if (source.IsRegister()) {
759 __ StoreToOffset(store_type,
760 source.AsRegister<GpuRegister>(),
761 SP,
762 destination.GetStackIndex());
763 } else {
764 __ StoreFpuToOffset(store_type,
765 source.AsFpuRegister<FpuRegister>(),
766 SP,
767 destination.GetStackIndex());
768 }
769 } else if (source.IsConstant()) {
770 // Move to stack from constant
771 HConstant* src_cst = source.GetConstant();
772 StoreOperandType store_type = destination.IsStackSlot() ? kStoreWord : kStoreDoubleword;
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700773 GpuRegister gpr = ZERO;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700774 if (destination.IsStackSlot()) {
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700775 int32_t value = GetInt32ValueOf(src_cst->AsConstant());
776 if (value != 0) {
777 gpr = TMP;
778 __ LoadConst32(gpr, value);
779 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700780 } else {
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700781 DCHECK(destination.IsDoubleStackSlot());
782 int64_t value = GetInt64ValueOf(src_cst->AsConstant());
783 if (value != 0) {
784 gpr = TMP;
785 __ LoadConst64(gpr, value);
786 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700787 }
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700788 __ StoreToOffset(store_type, gpr, SP, destination.GetStackIndex());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700789 } else {
790 DCHECK(source.IsStackSlot() || source.IsDoubleStackSlot());
791 DCHECK_EQ(source.IsDoubleStackSlot(), destination.IsDoubleStackSlot());
792 // Move to stack from stack
793 if (destination.IsStackSlot()) {
794 __ LoadFromOffset(kLoadWord, TMP, SP, source.GetStackIndex());
795 __ StoreToOffset(kStoreWord, TMP, SP, destination.GetStackIndex());
796 } else {
797 __ LoadFromOffset(kLoadDoubleword, TMP, SP, source.GetStackIndex());
798 __ StoreToOffset(kStoreDoubleword, TMP, SP, destination.GetStackIndex());
799 }
800 }
801 }
802}
803
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700804void CodeGeneratorMIPS64::SwapLocations(Location loc1, Location loc2, Primitive::Type type) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700805 DCHECK(!loc1.IsConstant());
806 DCHECK(!loc2.IsConstant());
807
808 if (loc1.Equals(loc2)) {
809 return;
810 }
811
812 bool is_slot1 = loc1.IsStackSlot() || loc1.IsDoubleStackSlot();
813 bool is_slot2 = loc2.IsStackSlot() || loc2.IsDoubleStackSlot();
814 bool is_fp_reg1 = loc1.IsFpuRegister();
815 bool is_fp_reg2 = loc2.IsFpuRegister();
816
817 if (loc2.IsRegister() && loc1.IsRegister()) {
818 // Swap 2 GPRs
819 GpuRegister r1 = loc1.AsRegister<GpuRegister>();
820 GpuRegister r2 = loc2.AsRegister<GpuRegister>();
821 __ Move(TMP, r2);
822 __ Move(r2, r1);
823 __ Move(r1, TMP);
824 } else if (is_fp_reg2 && is_fp_reg1) {
825 // Swap 2 FPRs
826 FpuRegister r1 = loc1.AsFpuRegister<FpuRegister>();
827 FpuRegister r2 = loc2.AsFpuRegister<FpuRegister>();
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700828 if (type == Primitive::kPrimFloat) {
829 __ MovS(FTMP, r1);
830 __ MovS(r1, r2);
831 __ MovS(r2, FTMP);
832 } else {
833 DCHECK_EQ(type, Primitive::kPrimDouble);
834 __ MovD(FTMP, r1);
835 __ MovD(r1, r2);
836 __ MovD(r2, FTMP);
837 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700838 } else if (is_slot1 != is_slot2) {
839 // Swap GPR/FPR and stack slot
840 Location reg_loc = is_slot1 ? loc2 : loc1;
841 Location mem_loc = is_slot1 ? loc1 : loc2;
842 LoadOperandType load_type = mem_loc.IsStackSlot() ? kLoadWord : kLoadDoubleword;
843 StoreOperandType store_type = mem_loc.IsStackSlot() ? kStoreWord : kStoreDoubleword;
844 // TODO: use load_type = kLoadUnsignedWord when type == Primitive::kPrimNot.
845 __ LoadFromOffset(load_type, TMP, SP, mem_loc.GetStackIndex());
846 if (reg_loc.IsFpuRegister()) {
847 __ StoreFpuToOffset(store_type,
848 reg_loc.AsFpuRegister<FpuRegister>(),
849 SP,
850 mem_loc.GetStackIndex());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700851 if (mem_loc.IsStackSlot()) {
852 __ Mtc1(TMP, reg_loc.AsFpuRegister<FpuRegister>());
853 } else {
854 DCHECK(mem_loc.IsDoubleStackSlot());
855 __ Dmtc1(TMP, reg_loc.AsFpuRegister<FpuRegister>());
856 }
857 } else {
858 __ StoreToOffset(store_type, reg_loc.AsRegister<GpuRegister>(), SP, mem_loc.GetStackIndex());
859 __ Move(reg_loc.AsRegister<GpuRegister>(), TMP);
860 }
861 } else if (is_slot1 && is_slot2) {
862 move_resolver_.Exchange(loc1.GetStackIndex(),
863 loc2.GetStackIndex(),
864 loc1.IsDoubleStackSlot());
865 } else {
866 LOG(FATAL) << "Unimplemented swap between locations " << loc1 << " and " << loc2;
867 }
868}
869
870void CodeGeneratorMIPS64::Move(HInstruction* instruction,
871 Location location,
872 HInstruction* move_for) {
873 LocationSummary* locations = instruction->GetLocations();
874 Primitive::Type type = instruction->GetType();
875 DCHECK_NE(type, Primitive::kPrimVoid);
876
877 if (instruction->IsCurrentMethod()) {
878 MoveLocation(location, Location::DoubleStackSlot(kCurrentMethodStackOffset), type);
879 } else if (locations != nullptr && locations->Out().Equals(location)) {
880 return;
881 } else if (instruction->IsIntConstant()
882 || instruction->IsLongConstant()
883 || instruction->IsNullConstant()) {
884 if (location.IsRegister()) {
885 // Move to GPR from constant
886 GpuRegister dst = location.AsRegister<GpuRegister>();
887 if (instruction->IsNullConstant() || instruction->IsIntConstant()) {
888 __ LoadConst32(dst, GetInt32ValueOf(instruction->AsConstant()));
889 } else {
890 __ LoadConst64(dst, instruction->AsLongConstant()->GetValue());
891 }
892 } else {
893 DCHECK(location.IsStackSlot() || location.IsDoubleStackSlot());
894 // Move to stack from constant
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700895 GpuRegister gpr = ZERO;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700896 if (location.IsStackSlot()) {
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700897 int32_t value = GetInt32ValueOf(instruction->AsConstant());
898 if (value != 0) {
899 gpr = TMP;
900 __ LoadConst32(gpr, value);
901 }
902 __ StoreToOffset(kStoreWord, gpr, SP, location.GetStackIndex());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700903 } else {
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700904 DCHECK(location.IsDoubleStackSlot());
905 int64_t value = instruction->AsLongConstant()->GetValue();
906 if (value != 0) {
907 gpr = TMP;
908 __ LoadConst64(gpr, value);
909 }
910 __ StoreToOffset(kStoreDoubleword, gpr, SP, location.GetStackIndex());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700911 }
912 }
913 } else if (instruction->IsTemporary()) {
914 Location temp_location = GetTemporaryLocation(instruction->AsTemporary());
915 MoveLocation(location, temp_location, type);
916 } else if (instruction->IsLoadLocal()) {
917 uint32_t stack_slot = GetStackSlot(instruction->AsLoadLocal()->GetLocal());
918 if (Primitive::Is64BitType(type)) {
919 MoveLocation(location, Location::DoubleStackSlot(stack_slot), type);
920 } else {
921 MoveLocation(location, Location::StackSlot(stack_slot), type);
922 }
923 } else {
924 DCHECK((instruction->GetNext() == move_for) || instruction->GetNext()->IsTemporary());
925 MoveLocation(location, locations->Out(), type);
926 }
927}
928
Calin Juravle175dc732015-08-25 15:42:32 +0100929void CodeGeneratorMIPS64::MoveConstant(Location location, int32_t value) {
930 DCHECK(location.IsRegister());
931 __ LoadConst32(location.AsRegister<GpuRegister>(), value);
932}
933
Calin Juravlee460d1d2015-09-29 04:52:17 +0100934void CodeGeneratorMIPS64::AddLocationAsTemp(Location location, LocationSummary* locations) {
935 if (location.IsRegister()) {
936 locations->AddTemp(location);
937 } else {
938 UNIMPLEMENTED(FATAL) << "AddLocationAsTemp not implemented for location " << location;
939 }
940}
941
Alexey Frunze4dda3372015-06-01 18:31:49 -0700942Location CodeGeneratorMIPS64::GetStackLocation(HLoadLocal* load) const {
943 Primitive::Type type = load->GetType();
944
945 switch (type) {
946 case Primitive::kPrimNot:
947 case Primitive::kPrimInt:
948 case Primitive::kPrimFloat:
949 return Location::StackSlot(GetStackSlot(load->GetLocal()));
950
951 case Primitive::kPrimLong:
952 case Primitive::kPrimDouble:
953 return Location::DoubleStackSlot(GetStackSlot(load->GetLocal()));
954
955 case Primitive::kPrimBoolean:
956 case Primitive::kPrimByte:
957 case Primitive::kPrimChar:
958 case Primitive::kPrimShort:
959 case Primitive::kPrimVoid:
960 LOG(FATAL) << "Unexpected type " << type;
961 }
962
963 LOG(FATAL) << "Unreachable";
964 return Location::NoLocation();
965}
966
967void CodeGeneratorMIPS64::MarkGCCard(GpuRegister object, GpuRegister value) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700968 Mips64Label done;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700969 GpuRegister card = AT;
970 GpuRegister temp = TMP;
971 __ Beqzc(value, &done);
972 __ LoadFromOffset(kLoadDoubleword,
973 card,
974 TR,
975 Thread::CardTableOffset<kMips64WordSize>().Int32Value());
976 __ Dsrl(temp, object, gc::accounting::CardTable::kCardShift);
977 __ Daddu(temp, card, temp);
978 __ Sb(card, temp, 0);
979 __ Bind(&done);
980}
981
982void CodeGeneratorMIPS64::SetupBlockedRegisters(bool is_baseline ATTRIBUTE_UNUSED) const {
983 // ZERO, K0, K1, GP, SP, RA are always reserved and can't be allocated.
984 blocked_core_registers_[ZERO] = true;
985 blocked_core_registers_[K0] = true;
986 blocked_core_registers_[K1] = true;
987 blocked_core_registers_[GP] = true;
988 blocked_core_registers_[SP] = true;
989 blocked_core_registers_[RA] = true;
990
991 // AT and TMP(T8) are used as temporary/scratch registers
992 // (similar to how AT is used by MIPS assemblers).
993 blocked_core_registers_[AT] = true;
994 blocked_core_registers_[TMP] = true;
995 blocked_fpu_registers_[FTMP] = true;
996
997 // Reserve suspend and thread registers.
998 blocked_core_registers_[S0] = true;
999 blocked_core_registers_[TR] = true;
1000
1001 // Reserve T9 for function calls
1002 blocked_core_registers_[T9] = true;
1003
1004 // TODO: review; anything else?
1005
1006 // TODO: make these two for's conditional on is_baseline once
1007 // all the issues with register saving/restoring are sorted out.
1008 for (size_t i = 0; i < arraysize(kCoreCalleeSaves); ++i) {
1009 blocked_core_registers_[kCoreCalleeSaves[i]] = true;
1010 }
1011
1012 for (size_t i = 0; i < arraysize(kFpuCalleeSaves); ++i) {
1013 blocked_fpu_registers_[kFpuCalleeSaves[i]] = true;
1014 }
1015}
1016
1017Location CodeGeneratorMIPS64::AllocateFreeRegister(Primitive::Type type) const {
1018 if (type == Primitive::kPrimVoid) {
1019 LOG(FATAL) << "Unreachable type " << type;
1020 }
1021
1022 if (Primitive::IsFloatingPointType(type)) {
1023 size_t reg = FindFreeEntry(blocked_fpu_registers_, kNumberOfFpuRegisters);
1024 return Location::FpuRegisterLocation(reg);
1025 } else {
1026 size_t reg = FindFreeEntry(blocked_core_registers_, kNumberOfGpuRegisters);
1027 return Location::RegisterLocation(reg);
1028 }
1029}
1030
1031size_t CodeGeneratorMIPS64::SaveCoreRegister(size_t stack_index, uint32_t reg_id) {
1032 __ StoreToOffset(kStoreDoubleword, GpuRegister(reg_id), SP, stack_index);
1033 return kMips64WordSize;
1034}
1035
1036size_t CodeGeneratorMIPS64::RestoreCoreRegister(size_t stack_index, uint32_t reg_id) {
1037 __ LoadFromOffset(kLoadDoubleword, GpuRegister(reg_id), SP, stack_index);
1038 return kMips64WordSize;
1039}
1040
1041size_t CodeGeneratorMIPS64::SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) {
1042 __ StoreFpuToOffset(kStoreDoubleword, FpuRegister(reg_id), SP, stack_index);
1043 return kMips64WordSize;
1044}
1045
1046size_t CodeGeneratorMIPS64::RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) {
1047 __ LoadFpuFromOffset(kLoadDoubleword, FpuRegister(reg_id), SP, stack_index);
1048 return kMips64WordSize;
1049}
1050
1051void CodeGeneratorMIPS64::DumpCoreRegister(std::ostream& stream, int reg) const {
David Brazdil9f0dece2015-09-21 18:20:26 +01001052 stream << GpuRegister(reg);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001053}
1054
1055void CodeGeneratorMIPS64::DumpFloatingPointRegister(std::ostream& stream, int reg) const {
David Brazdil9f0dece2015-09-21 18:20:26 +01001056 stream << FpuRegister(reg);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001057}
1058
Calin Juravle175dc732015-08-25 15:42:32 +01001059void CodeGeneratorMIPS64::InvokeRuntime(QuickEntrypointEnum entrypoint,
1060 HInstruction* instruction,
1061 uint32_t dex_pc,
1062 SlowPathCode* slow_path) {
1063 InvokeRuntime(GetThreadOffset<kMips64WordSize>(entrypoint).Int32Value(),
1064 instruction,
1065 dex_pc,
1066 slow_path);
1067}
1068
Alexey Frunze4dda3372015-06-01 18:31:49 -07001069void CodeGeneratorMIPS64::InvokeRuntime(int32_t entry_point_offset,
1070 HInstruction* instruction,
1071 uint32_t dex_pc,
1072 SlowPathCode* slow_path) {
Alexandre Rames78e3ef62015-08-12 13:43:29 +01001073 ValidateInvokeRuntime(instruction, slow_path);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001074 // TODO: anything related to T9/GP/GOT/PIC/.so's?
1075 __ LoadFromOffset(kLoadDoubleword, T9, TR, entry_point_offset);
1076 __ Jalr(T9);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07001077 __ Nop();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001078 RecordPcInfo(instruction, dex_pc, slow_path);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001079}
1080
1081void InstructionCodeGeneratorMIPS64::GenerateClassInitializationCheck(SlowPathCodeMIPS64* slow_path,
1082 GpuRegister class_reg) {
1083 __ LoadFromOffset(kLoadWord, TMP, class_reg, mirror::Class::StatusOffset().Int32Value());
1084 __ LoadConst32(AT, mirror::Class::kStatusInitialized);
1085 __ Bltc(TMP, AT, slow_path->GetEntryLabel());
1086 // TODO: barrier needed?
1087 __ Bind(slow_path->GetExitLabel());
1088}
1089
1090void InstructionCodeGeneratorMIPS64::GenerateMemoryBarrier(MemBarrierKind kind ATTRIBUTE_UNUSED) {
1091 __ Sync(0); // only stype 0 is supported
1092}
1093
1094void InstructionCodeGeneratorMIPS64::GenerateSuspendCheck(HSuspendCheck* instruction,
1095 HBasicBlock* successor) {
1096 SuspendCheckSlowPathMIPS64* slow_path =
1097 new (GetGraph()->GetArena()) SuspendCheckSlowPathMIPS64(instruction, successor);
1098 codegen_->AddSlowPath(slow_path);
1099
1100 __ LoadFromOffset(kLoadUnsignedHalfword,
1101 TMP,
1102 TR,
1103 Thread::ThreadFlagsOffset<kMips64WordSize>().Int32Value());
1104 if (successor == nullptr) {
1105 __ Bnezc(TMP, slow_path->GetEntryLabel());
1106 __ Bind(slow_path->GetReturnLabel());
1107 } else {
1108 __ Beqzc(TMP, codegen_->GetLabelOf(successor));
Alexey Frunzea0e87b02015-09-24 22:57:20 -07001109 __ Bc(slow_path->GetEntryLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -07001110 // slow_path will return to GetLabelOf(successor).
1111 }
1112}
1113
1114InstructionCodeGeneratorMIPS64::InstructionCodeGeneratorMIPS64(HGraph* graph,
1115 CodeGeneratorMIPS64* codegen)
1116 : HGraphVisitor(graph),
1117 assembler_(codegen->GetAssembler()),
1118 codegen_(codegen) {}
1119
1120void LocationsBuilderMIPS64::HandleBinaryOp(HBinaryOperation* instruction) {
1121 DCHECK_EQ(instruction->InputCount(), 2U);
1122 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
1123 Primitive::Type type = instruction->GetResultType();
1124 switch (type) {
1125 case Primitive::kPrimInt:
1126 case Primitive::kPrimLong: {
1127 locations->SetInAt(0, Location::RequiresRegister());
1128 HInstruction* right = instruction->InputAt(1);
1129 bool can_use_imm = false;
1130 if (right->IsConstant()) {
1131 int64_t imm = CodeGenerator::GetInt64ValueOf(right->AsConstant());
1132 if (instruction->IsAnd() || instruction->IsOr() || instruction->IsXor()) {
1133 can_use_imm = IsUint<16>(imm);
1134 } else if (instruction->IsAdd()) {
1135 can_use_imm = IsInt<16>(imm);
1136 } else {
1137 DCHECK(instruction->IsSub());
1138 can_use_imm = IsInt<16>(-imm);
1139 }
1140 }
1141 if (can_use_imm)
1142 locations->SetInAt(1, Location::ConstantLocation(right->AsConstant()));
1143 else
1144 locations->SetInAt(1, Location::RequiresRegister());
1145 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1146 }
1147 break;
1148
1149 case Primitive::kPrimFloat:
1150 case Primitive::kPrimDouble:
1151 locations->SetInAt(0, Location::RequiresFpuRegister());
1152 locations->SetInAt(1, Location::RequiresFpuRegister());
1153 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
1154 break;
1155
1156 default:
1157 LOG(FATAL) << "Unexpected " << instruction->DebugName() << " type " << type;
1158 }
1159}
1160
1161void InstructionCodeGeneratorMIPS64::HandleBinaryOp(HBinaryOperation* instruction) {
1162 Primitive::Type type = instruction->GetType();
1163 LocationSummary* locations = instruction->GetLocations();
1164
1165 switch (type) {
1166 case Primitive::kPrimInt:
1167 case Primitive::kPrimLong: {
1168 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
1169 GpuRegister lhs = locations->InAt(0).AsRegister<GpuRegister>();
1170 Location rhs_location = locations->InAt(1);
1171
1172 GpuRegister rhs_reg = ZERO;
1173 int64_t rhs_imm = 0;
1174 bool use_imm = rhs_location.IsConstant();
1175 if (use_imm) {
1176 rhs_imm = CodeGenerator::GetInt64ValueOf(rhs_location.GetConstant());
1177 } else {
1178 rhs_reg = rhs_location.AsRegister<GpuRegister>();
1179 }
1180
1181 if (instruction->IsAnd()) {
1182 if (use_imm)
1183 __ Andi(dst, lhs, rhs_imm);
1184 else
1185 __ And(dst, lhs, rhs_reg);
1186 } else if (instruction->IsOr()) {
1187 if (use_imm)
1188 __ Ori(dst, lhs, rhs_imm);
1189 else
1190 __ Or(dst, lhs, rhs_reg);
1191 } else if (instruction->IsXor()) {
1192 if (use_imm)
1193 __ Xori(dst, lhs, rhs_imm);
1194 else
1195 __ Xor(dst, lhs, rhs_reg);
1196 } else if (instruction->IsAdd()) {
1197 if (type == Primitive::kPrimInt) {
1198 if (use_imm)
1199 __ Addiu(dst, lhs, rhs_imm);
1200 else
1201 __ Addu(dst, lhs, rhs_reg);
1202 } else {
1203 if (use_imm)
1204 __ Daddiu(dst, lhs, rhs_imm);
1205 else
1206 __ Daddu(dst, lhs, rhs_reg);
1207 }
1208 } else {
1209 DCHECK(instruction->IsSub());
1210 if (type == Primitive::kPrimInt) {
1211 if (use_imm)
1212 __ Addiu(dst, lhs, -rhs_imm);
1213 else
1214 __ Subu(dst, lhs, rhs_reg);
1215 } else {
1216 if (use_imm)
1217 __ Daddiu(dst, lhs, -rhs_imm);
1218 else
1219 __ Dsubu(dst, lhs, rhs_reg);
1220 }
1221 }
1222 break;
1223 }
1224 case Primitive::kPrimFloat:
1225 case Primitive::kPrimDouble: {
1226 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
1227 FpuRegister lhs = locations->InAt(0).AsFpuRegister<FpuRegister>();
1228 FpuRegister rhs = locations->InAt(1).AsFpuRegister<FpuRegister>();
1229 if (instruction->IsAdd()) {
1230 if (type == Primitive::kPrimFloat)
1231 __ AddS(dst, lhs, rhs);
1232 else
1233 __ AddD(dst, lhs, rhs);
1234 } else if (instruction->IsSub()) {
1235 if (type == Primitive::kPrimFloat)
1236 __ SubS(dst, lhs, rhs);
1237 else
1238 __ SubD(dst, lhs, rhs);
1239 } else {
1240 LOG(FATAL) << "Unexpected floating-point binary operation";
1241 }
1242 break;
1243 }
1244 default:
1245 LOG(FATAL) << "Unexpected binary operation type " << type;
1246 }
1247}
1248
1249void LocationsBuilderMIPS64::HandleShift(HBinaryOperation* instr) {
1250 DCHECK(instr->IsShl() || instr->IsShr() || instr->IsUShr());
1251
1252 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instr);
1253 Primitive::Type type = instr->GetResultType();
1254 switch (type) {
1255 case Primitive::kPrimInt:
1256 case Primitive::kPrimLong: {
1257 locations->SetInAt(0, Location::RequiresRegister());
1258 locations->SetInAt(1, Location::RegisterOrConstant(instr->InputAt(1)));
Alexey Frunze5c75ffa2015-09-24 14:41:59 -07001259 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001260 break;
1261 }
1262 default:
1263 LOG(FATAL) << "Unexpected shift type " << type;
1264 }
1265}
1266
1267void InstructionCodeGeneratorMIPS64::HandleShift(HBinaryOperation* instr) {
1268 DCHECK(instr->IsShl() || instr->IsShr() || instr->IsUShr());
1269 LocationSummary* locations = instr->GetLocations();
1270 Primitive::Type type = instr->GetType();
1271
1272 switch (type) {
1273 case Primitive::kPrimInt:
1274 case Primitive::kPrimLong: {
1275 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
1276 GpuRegister lhs = locations->InAt(0).AsRegister<GpuRegister>();
1277 Location rhs_location = locations->InAt(1);
1278
1279 GpuRegister rhs_reg = ZERO;
1280 int64_t rhs_imm = 0;
1281 bool use_imm = rhs_location.IsConstant();
1282 if (use_imm) {
1283 rhs_imm = CodeGenerator::GetInt64ValueOf(rhs_location.GetConstant());
1284 } else {
1285 rhs_reg = rhs_location.AsRegister<GpuRegister>();
1286 }
1287
1288 if (use_imm) {
1289 uint32_t shift_value = (type == Primitive::kPrimInt)
1290 ? static_cast<uint32_t>(rhs_imm & kMaxIntShiftValue)
1291 : static_cast<uint32_t>(rhs_imm & kMaxLongShiftValue);
1292
1293 if (type == Primitive::kPrimInt) {
1294 if (instr->IsShl()) {
1295 __ Sll(dst, lhs, shift_value);
1296 } else if (instr->IsShr()) {
1297 __ Sra(dst, lhs, shift_value);
1298 } else {
1299 __ Srl(dst, lhs, shift_value);
1300 }
1301 } else {
1302 if (shift_value < 32) {
1303 if (instr->IsShl()) {
1304 __ Dsll(dst, lhs, shift_value);
1305 } else if (instr->IsShr()) {
1306 __ Dsra(dst, lhs, shift_value);
1307 } else {
1308 __ Dsrl(dst, lhs, shift_value);
1309 }
1310 } else {
1311 shift_value -= 32;
1312 if (instr->IsShl()) {
1313 __ Dsll32(dst, lhs, shift_value);
1314 } else if (instr->IsShr()) {
1315 __ Dsra32(dst, lhs, shift_value);
1316 } else {
1317 __ Dsrl32(dst, lhs, shift_value);
1318 }
1319 }
1320 }
1321 } else {
1322 if (type == Primitive::kPrimInt) {
1323 if (instr->IsShl()) {
1324 __ Sllv(dst, lhs, rhs_reg);
1325 } else if (instr->IsShr()) {
1326 __ Srav(dst, lhs, rhs_reg);
1327 } else {
1328 __ Srlv(dst, lhs, rhs_reg);
1329 }
1330 } else {
1331 if (instr->IsShl()) {
1332 __ Dsllv(dst, lhs, rhs_reg);
1333 } else if (instr->IsShr()) {
1334 __ Dsrav(dst, lhs, rhs_reg);
1335 } else {
1336 __ Dsrlv(dst, lhs, rhs_reg);
1337 }
1338 }
1339 }
1340 break;
1341 }
1342 default:
1343 LOG(FATAL) << "Unexpected shift operation type " << type;
1344 }
1345}
1346
1347void LocationsBuilderMIPS64::VisitAdd(HAdd* instruction) {
1348 HandleBinaryOp(instruction);
1349}
1350
1351void InstructionCodeGeneratorMIPS64::VisitAdd(HAdd* instruction) {
1352 HandleBinaryOp(instruction);
1353}
1354
1355void LocationsBuilderMIPS64::VisitAnd(HAnd* instruction) {
1356 HandleBinaryOp(instruction);
1357}
1358
1359void InstructionCodeGeneratorMIPS64::VisitAnd(HAnd* instruction) {
1360 HandleBinaryOp(instruction);
1361}
1362
1363void LocationsBuilderMIPS64::VisitArrayGet(HArrayGet* instruction) {
1364 LocationSummary* locations =
1365 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
1366 locations->SetInAt(0, Location::RequiresRegister());
1367 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
1368 if (Primitive::IsFloatingPointType(instruction->GetType())) {
1369 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
1370 } else {
1371 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1372 }
1373}
1374
1375void InstructionCodeGeneratorMIPS64::VisitArrayGet(HArrayGet* instruction) {
1376 LocationSummary* locations = instruction->GetLocations();
1377 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
1378 Location index = locations->InAt(1);
1379 Primitive::Type type = instruction->GetType();
1380
1381 switch (type) {
1382 case Primitive::kPrimBoolean: {
1383 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint8_t)).Uint32Value();
1384 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1385 if (index.IsConstant()) {
1386 size_t offset =
1387 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_1) + data_offset;
1388 __ LoadFromOffset(kLoadUnsignedByte, out, obj, offset);
1389 } else {
1390 __ Daddu(TMP, obj, index.AsRegister<GpuRegister>());
1391 __ LoadFromOffset(kLoadUnsignedByte, out, TMP, data_offset);
1392 }
1393 break;
1394 }
1395
1396 case Primitive::kPrimByte: {
1397 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int8_t)).Uint32Value();
1398 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1399 if (index.IsConstant()) {
1400 size_t offset =
1401 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_1) + data_offset;
1402 __ LoadFromOffset(kLoadSignedByte, out, obj, offset);
1403 } else {
1404 __ Daddu(TMP, obj, index.AsRegister<GpuRegister>());
1405 __ LoadFromOffset(kLoadSignedByte, out, TMP, data_offset);
1406 }
1407 break;
1408 }
1409
1410 case Primitive::kPrimShort: {
1411 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int16_t)).Uint32Value();
1412 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1413 if (index.IsConstant()) {
1414 size_t offset =
1415 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_2) + data_offset;
1416 __ LoadFromOffset(kLoadSignedHalfword, out, obj, offset);
1417 } else {
1418 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_2);
1419 __ Daddu(TMP, obj, TMP);
1420 __ LoadFromOffset(kLoadSignedHalfword, out, TMP, data_offset);
1421 }
1422 break;
1423 }
1424
1425 case Primitive::kPrimChar: {
1426 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Uint32Value();
1427 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1428 if (index.IsConstant()) {
1429 size_t offset =
1430 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_2) + data_offset;
1431 __ LoadFromOffset(kLoadUnsignedHalfword, out, obj, offset);
1432 } else {
1433 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_2);
1434 __ Daddu(TMP, obj, TMP);
1435 __ LoadFromOffset(kLoadUnsignedHalfword, out, TMP, data_offset);
1436 }
1437 break;
1438 }
1439
1440 case Primitive::kPrimInt:
1441 case Primitive::kPrimNot: {
1442 DCHECK_EQ(sizeof(mirror::HeapReference<mirror::Object>), sizeof(int32_t));
1443 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Uint32Value();
1444 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1445 LoadOperandType load_type = (type == Primitive::kPrimNot) ? kLoadUnsignedWord : kLoadWord;
1446 if (index.IsConstant()) {
1447 size_t offset =
1448 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
1449 __ LoadFromOffset(load_type, out, obj, offset);
1450 } else {
1451 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_4);
1452 __ Daddu(TMP, obj, TMP);
1453 __ LoadFromOffset(load_type, out, TMP, data_offset);
1454 }
1455 break;
1456 }
1457
1458 case Primitive::kPrimLong: {
1459 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Uint32Value();
1460 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1461 if (index.IsConstant()) {
1462 size_t offset =
1463 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
1464 __ LoadFromOffset(kLoadDoubleword, out, obj, offset);
1465 } else {
1466 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_8);
1467 __ Daddu(TMP, obj, TMP);
1468 __ LoadFromOffset(kLoadDoubleword, out, TMP, data_offset);
1469 }
1470 break;
1471 }
1472
1473 case Primitive::kPrimFloat: {
1474 uint32_t data_offset = mirror::Array::DataOffset(sizeof(float)).Uint32Value();
1475 FpuRegister out = locations->Out().AsFpuRegister<FpuRegister>();
1476 if (index.IsConstant()) {
1477 size_t offset =
1478 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
1479 __ LoadFpuFromOffset(kLoadWord, out, obj, offset);
1480 } else {
1481 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_4);
1482 __ Daddu(TMP, obj, TMP);
1483 __ LoadFpuFromOffset(kLoadWord, out, TMP, data_offset);
1484 }
1485 break;
1486 }
1487
1488 case Primitive::kPrimDouble: {
1489 uint32_t data_offset = mirror::Array::DataOffset(sizeof(double)).Uint32Value();
1490 FpuRegister out = locations->Out().AsFpuRegister<FpuRegister>();
1491 if (index.IsConstant()) {
1492 size_t offset =
1493 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
1494 __ LoadFpuFromOffset(kLoadDoubleword, out, obj, offset);
1495 } else {
1496 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_8);
1497 __ Daddu(TMP, obj, TMP);
1498 __ LoadFpuFromOffset(kLoadDoubleword, out, TMP, data_offset);
1499 }
1500 break;
1501 }
1502
1503 case Primitive::kPrimVoid:
1504 LOG(FATAL) << "Unreachable type " << instruction->GetType();
1505 UNREACHABLE();
1506 }
1507 codegen_->MaybeRecordImplicitNullCheck(instruction);
1508}
1509
1510void LocationsBuilderMIPS64::VisitArrayLength(HArrayLength* instruction) {
1511 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
1512 locations->SetInAt(0, Location::RequiresRegister());
1513 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1514}
1515
1516void InstructionCodeGeneratorMIPS64::VisitArrayLength(HArrayLength* instruction) {
1517 LocationSummary* locations = instruction->GetLocations();
1518 uint32_t offset = mirror::Array::LengthOffset().Uint32Value();
1519 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
1520 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1521 __ LoadFromOffset(kLoadWord, out, obj, offset);
1522 codegen_->MaybeRecordImplicitNullCheck(instruction);
1523}
1524
1525void LocationsBuilderMIPS64::VisitArraySet(HArraySet* instruction) {
David Brazdilbb3d5052015-09-21 18:39:16 +01001526 bool needs_runtime_call = instruction->NeedsTypeCheck();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001527 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(
1528 instruction,
David Brazdilbb3d5052015-09-21 18:39:16 +01001529 needs_runtime_call ? LocationSummary::kCall : LocationSummary::kNoCall);
1530 if (needs_runtime_call) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001531 InvokeRuntimeCallingConvention calling_convention;
1532 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
1533 locations->SetInAt(1, Location::RegisterLocation(calling_convention.GetRegisterAt(1)));
1534 locations->SetInAt(2, Location::RegisterLocation(calling_convention.GetRegisterAt(2)));
1535 } else {
1536 locations->SetInAt(0, Location::RequiresRegister());
1537 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
1538 if (Primitive::IsFloatingPointType(instruction->InputAt(2)->GetType())) {
1539 locations->SetInAt(2, Location::RequiresFpuRegister());
1540 } else {
1541 locations->SetInAt(2, Location::RequiresRegister());
1542 }
1543 }
1544}
1545
1546void InstructionCodeGeneratorMIPS64::VisitArraySet(HArraySet* instruction) {
1547 LocationSummary* locations = instruction->GetLocations();
1548 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
1549 Location index = locations->InAt(1);
1550 Primitive::Type value_type = instruction->GetComponentType();
1551 bool needs_runtime_call = locations->WillCall();
1552 bool needs_write_barrier =
1553 CodeGenerator::StoreNeedsWriteBarrier(value_type, instruction->GetValue());
1554
1555 switch (value_type) {
1556 case Primitive::kPrimBoolean:
1557 case Primitive::kPrimByte: {
1558 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint8_t)).Uint32Value();
1559 GpuRegister value = locations->InAt(2).AsRegister<GpuRegister>();
1560 if (index.IsConstant()) {
1561 size_t offset =
1562 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_1) + data_offset;
1563 __ StoreToOffset(kStoreByte, value, obj, offset);
1564 } else {
1565 __ Daddu(TMP, obj, index.AsRegister<GpuRegister>());
1566 __ StoreToOffset(kStoreByte, value, TMP, data_offset);
1567 }
1568 break;
1569 }
1570
1571 case Primitive::kPrimShort:
1572 case Primitive::kPrimChar: {
1573 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Uint32Value();
1574 GpuRegister value = locations->InAt(2).AsRegister<GpuRegister>();
1575 if (index.IsConstant()) {
1576 size_t offset =
1577 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_2) + data_offset;
1578 __ StoreToOffset(kStoreHalfword, value, obj, offset);
1579 } else {
1580 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_2);
1581 __ Daddu(TMP, obj, TMP);
1582 __ StoreToOffset(kStoreHalfword, value, TMP, data_offset);
1583 }
1584 break;
1585 }
1586
1587 case Primitive::kPrimInt:
1588 case Primitive::kPrimNot: {
1589 if (!needs_runtime_call) {
1590 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Uint32Value();
1591 GpuRegister value = locations->InAt(2).AsRegister<GpuRegister>();
1592 if (index.IsConstant()) {
1593 size_t offset =
1594 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
1595 __ StoreToOffset(kStoreWord, value, obj, offset);
1596 } else {
1597 DCHECK(index.IsRegister()) << index;
1598 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_4);
1599 __ Daddu(TMP, obj, TMP);
1600 __ StoreToOffset(kStoreWord, value, TMP, data_offset);
1601 }
1602 codegen_->MaybeRecordImplicitNullCheck(instruction);
1603 if (needs_write_barrier) {
1604 DCHECK_EQ(value_type, Primitive::kPrimNot);
1605 codegen_->MarkGCCard(obj, value);
1606 }
1607 } else {
1608 DCHECK_EQ(value_type, Primitive::kPrimNot);
1609 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pAputObject),
1610 instruction,
1611 instruction->GetDexPc(),
1612 nullptr);
Roland Levillain888d0672015-11-23 18:53:50 +00001613 CheckEntrypointTypes<kQuickAputObject, void, mirror::Array*, int32_t, mirror::Object*>();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001614 }
1615 break;
1616 }
1617
1618 case Primitive::kPrimLong: {
1619 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Uint32Value();
1620 GpuRegister value = locations->InAt(2).AsRegister<GpuRegister>();
1621 if (index.IsConstant()) {
1622 size_t offset =
1623 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
1624 __ StoreToOffset(kStoreDoubleword, value, obj, offset);
1625 } else {
1626 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_8);
1627 __ Daddu(TMP, obj, TMP);
1628 __ StoreToOffset(kStoreDoubleword, value, TMP, data_offset);
1629 }
1630 break;
1631 }
1632
1633 case Primitive::kPrimFloat: {
1634 uint32_t data_offset = mirror::Array::DataOffset(sizeof(float)).Uint32Value();
1635 FpuRegister value = locations->InAt(2).AsFpuRegister<FpuRegister>();
1636 DCHECK(locations->InAt(2).IsFpuRegister());
1637 if (index.IsConstant()) {
1638 size_t offset =
1639 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
1640 __ StoreFpuToOffset(kStoreWord, value, obj, offset);
1641 } else {
1642 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_4);
1643 __ Daddu(TMP, obj, TMP);
1644 __ StoreFpuToOffset(kStoreWord, value, TMP, data_offset);
1645 }
1646 break;
1647 }
1648
1649 case Primitive::kPrimDouble: {
1650 uint32_t data_offset = mirror::Array::DataOffset(sizeof(double)).Uint32Value();
1651 FpuRegister value = locations->InAt(2).AsFpuRegister<FpuRegister>();
1652 DCHECK(locations->InAt(2).IsFpuRegister());
1653 if (index.IsConstant()) {
1654 size_t offset =
1655 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
1656 __ StoreFpuToOffset(kStoreDoubleword, value, obj, offset);
1657 } else {
1658 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_8);
1659 __ Daddu(TMP, obj, TMP);
1660 __ StoreFpuToOffset(kStoreDoubleword, value, TMP, data_offset);
1661 }
1662 break;
1663 }
1664
1665 case Primitive::kPrimVoid:
1666 LOG(FATAL) << "Unreachable type " << instruction->GetType();
1667 UNREACHABLE();
1668 }
1669
1670 // Ints and objects are handled in the switch.
1671 if (value_type != Primitive::kPrimInt && value_type != Primitive::kPrimNot) {
1672 codegen_->MaybeRecordImplicitNullCheck(instruction);
1673 }
1674}
1675
1676void LocationsBuilderMIPS64::VisitBoundsCheck(HBoundsCheck* instruction) {
David Brazdil77a48ae2015-09-15 12:34:04 +00001677 LocationSummary::CallKind call_kind = instruction->CanThrowIntoCatchBlock()
1678 ? LocationSummary::kCallOnSlowPath
1679 : LocationSummary::kNoCall;
1680 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001681 locations->SetInAt(0, Location::RequiresRegister());
1682 locations->SetInAt(1, Location::RequiresRegister());
1683 if (instruction->HasUses()) {
1684 locations->SetOut(Location::SameAsFirstInput());
1685 }
1686}
1687
1688void InstructionCodeGeneratorMIPS64::VisitBoundsCheck(HBoundsCheck* instruction) {
1689 LocationSummary* locations = instruction->GetLocations();
Serban Constantinescu5a6cc492015-08-13 15:20:25 +01001690 BoundsCheckSlowPathMIPS64* slow_path =
1691 new (GetGraph()->GetArena()) BoundsCheckSlowPathMIPS64(instruction);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001692 codegen_->AddSlowPath(slow_path);
1693
1694 GpuRegister index = locations->InAt(0).AsRegister<GpuRegister>();
1695 GpuRegister length = locations->InAt(1).AsRegister<GpuRegister>();
1696
1697 // length is limited by the maximum positive signed 32-bit integer.
1698 // Unsigned comparison of length and index checks for index < 0
1699 // and for length <= index simultaneously.
Alexey Frunzea0e87b02015-09-24 22:57:20 -07001700 __ Bgeuc(index, length, slow_path->GetEntryLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -07001701}
1702
1703void LocationsBuilderMIPS64::VisitCheckCast(HCheckCast* instruction) {
1704 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(
1705 instruction,
1706 LocationSummary::kCallOnSlowPath);
1707 locations->SetInAt(0, Location::RequiresRegister());
1708 locations->SetInAt(1, Location::RequiresRegister());
Serban Constantinescu5a6cc492015-08-13 15:20:25 +01001709 // Note that TypeCheckSlowPathMIPS64 uses this register too.
Alexey Frunze4dda3372015-06-01 18:31:49 -07001710 locations->AddTemp(Location::RequiresRegister());
1711}
1712
1713void InstructionCodeGeneratorMIPS64::VisitCheckCast(HCheckCast* instruction) {
1714 LocationSummary* locations = instruction->GetLocations();
1715 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
1716 GpuRegister cls = locations->InAt(1).AsRegister<GpuRegister>();
1717 GpuRegister obj_cls = locations->GetTemp(0).AsRegister<GpuRegister>();
1718
Serban Constantinescu5a6cc492015-08-13 15:20:25 +01001719 SlowPathCodeMIPS64* slow_path =
1720 new (GetGraph()->GetArena()) TypeCheckSlowPathMIPS64(instruction);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001721 codegen_->AddSlowPath(slow_path);
1722
1723 // TODO: avoid this check if we know obj is not null.
1724 __ Beqzc(obj, slow_path->GetExitLabel());
1725 // Compare the class of `obj` with `cls`.
1726 __ LoadFromOffset(kLoadUnsignedWord, obj_cls, obj, mirror::Object::ClassOffset().Int32Value());
1727 __ Bnec(obj_cls, cls, slow_path->GetEntryLabel());
1728 __ Bind(slow_path->GetExitLabel());
1729}
1730
1731void LocationsBuilderMIPS64::VisitClinitCheck(HClinitCheck* check) {
1732 LocationSummary* locations =
1733 new (GetGraph()->GetArena()) LocationSummary(check, LocationSummary::kCallOnSlowPath);
1734 locations->SetInAt(0, Location::RequiresRegister());
1735 if (check->HasUses()) {
1736 locations->SetOut(Location::SameAsFirstInput());
1737 }
1738}
1739
1740void InstructionCodeGeneratorMIPS64::VisitClinitCheck(HClinitCheck* check) {
1741 // We assume the class is not null.
1742 SlowPathCodeMIPS64* slow_path = new (GetGraph()->GetArena()) LoadClassSlowPathMIPS64(
1743 check->GetLoadClass(),
1744 check,
1745 check->GetDexPc(),
1746 true);
1747 codegen_->AddSlowPath(slow_path);
1748 GenerateClassInitializationCheck(slow_path,
1749 check->GetLocations()->InAt(0).AsRegister<GpuRegister>());
1750}
1751
1752void LocationsBuilderMIPS64::VisitCompare(HCompare* compare) {
1753 Primitive::Type in_type = compare->InputAt(0)->GetType();
1754
Alexey Frunze299a9392015-12-08 16:08:02 -08001755 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(compare);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001756
1757 switch (in_type) {
1758 case Primitive::kPrimLong:
1759 locations->SetInAt(0, Location::RequiresRegister());
Alexey Frunze5c75ffa2015-09-24 14:41:59 -07001760 locations->SetInAt(1, Location::RegisterOrConstant(compare->InputAt(1)));
Alexey Frunze4dda3372015-06-01 18:31:49 -07001761 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1762 break;
1763
1764 case Primitive::kPrimFloat:
Alexey Frunze299a9392015-12-08 16:08:02 -08001765 case Primitive::kPrimDouble:
1766 locations->SetInAt(0, Location::RequiresFpuRegister());
1767 locations->SetInAt(1, Location::RequiresFpuRegister());
1768 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001769 break;
Alexey Frunze4dda3372015-06-01 18:31:49 -07001770
1771 default:
1772 LOG(FATAL) << "Unexpected type for compare operation " << in_type;
1773 }
1774}
1775
1776void InstructionCodeGeneratorMIPS64::VisitCompare(HCompare* instruction) {
1777 LocationSummary* locations = instruction->GetLocations();
Alexey Frunze299a9392015-12-08 16:08:02 -08001778 GpuRegister res = locations->Out().AsRegister<GpuRegister>();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001779 Primitive::Type in_type = instruction->InputAt(0)->GetType();
Alexey Frunze299a9392015-12-08 16:08:02 -08001780 bool gt_bias = instruction->IsGtBias();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001781
1782 // 0 if: left == right
1783 // 1 if: left > right
1784 // -1 if: left < right
1785 switch (in_type) {
1786 case Primitive::kPrimLong: {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001787 GpuRegister lhs = locations->InAt(0).AsRegister<GpuRegister>();
Alexey Frunze5c75ffa2015-09-24 14:41:59 -07001788 Location rhs_location = locations->InAt(1);
1789 bool use_imm = rhs_location.IsConstant();
1790 GpuRegister rhs = ZERO;
1791 if (use_imm) {
1792 int64_t value = CodeGenerator::GetInt64ValueOf(rhs_location.GetConstant()->AsConstant());
1793 if (value != 0) {
1794 rhs = AT;
1795 __ LoadConst64(rhs, value);
1796 }
1797 } else {
1798 rhs = rhs_location.AsRegister<GpuRegister>();
1799 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07001800 __ Slt(TMP, lhs, rhs);
Alexey Frunze299a9392015-12-08 16:08:02 -08001801 __ Slt(res, rhs, lhs);
1802 __ Subu(res, res, TMP);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001803 break;
1804 }
1805
Alexey Frunze299a9392015-12-08 16:08:02 -08001806 case Primitive::kPrimFloat: {
1807 FpuRegister lhs = locations->InAt(0).AsFpuRegister<FpuRegister>();
1808 FpuRegister rhs = locations->InAt(1).AsFpuRegister<FpuRegister>();
1809 Mips64Label done;
1810 __ CmpEqS(FTMP, lhs, rhs);
1811 __ LoadConst32(res, 0);
1812 __ Bc1nez(FTMP, &done);
1813 if (gt_bias) {
1814 __ CmpLtS(FTMP, lhs, rhs);
1815 __ LoadConst32(res, -1);
1816 __ Bc1nez(FTMP, &done);
1817 __ LoadConst32(res, 1);
1818 } else {
1819 __ CmpLtS(FTMP, rhs, lhs);
1820 __ LoadConst32(res, 1);
1821 __ Bc1nez(FTMP, &done);
1822 __ LoadConst32(res, -1);
1823 }
1824 __ Bind(&done);
1825 break;
1826 }
1827
Alexey Frunze4dda3372015-06-01 18:31:49 -07001828 case Primitive::kPrimDouble: {
Alexey Frunze299a9392015-12-08 16:08:02 -08001829 FpuRegister lhs = locations->InAt(0).AsFpuRegister<FpuRegister>();
1830 FpuRegister rhs = locations->InAt(1).AsFpuRegister<FpuRegister>();
1831 Mips64Label done;
1832 __ CmpEqD(FTMP, lhs, rhs);
1833 __ LoadConst32(res, 0);
1834 __ Bc1nez(FTMP, &done);
1835 if (gt_bias) {
1836 __ CmpLtD(FTMP, lhs, rhs);
1837 __ LoadConst32(res, -1);
1838 __ Bc1nez(FTMP, &done);
1839 __ LoadConst32(res, 1);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001840 } else {
Alexey Frunze299a9392015-12-08 16:08:02 -08001841 __ CmpLtD(FTMP, rhs, lhs);
1842 __ LoadConst32(res, 1);
1843 __ Bc1nez(FTMP, &done);
1844 __ LoadConst32(res, -1);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001845 }
Alexey Frunze299a9392015-12-08 16:08:02 -08001846 __ Bind(&done);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001847 break;
1848 }
1849
1850 default:
1851 LOG(FATAL) << "Unimplemented compare type " << in_type;
1852 }
1853}
1854
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00001855void LocationsBuilderMIPS64::HandleCondition(HCondition* instruction) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001856 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
Alexey Frunze299a9392015-12-08 16:08:02 -08001857 switch (instruction->InputAt(0)->GetType()) {
1858 default:
1859 case Primitive::kPrimLong:
1860 locations->SetInAt(0, Location::RequiresRegister());
1861 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
1862 break;
1863
1864 case Primitive::kPrimFloat:
1865 case Primitive::kPrimDouble:
1866 locations->SetInAt(0, Location::RequiresFpuRegister());
1867 locations->SetInAt(1, Location::RequiresFpuRegister());
1868 break;
1869 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07001870 if (instruction->NeedsMaterialization()) {
1871 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1872 }
1873}
1874
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00001875void InstructionCodeGeneratorMIPS64::HandleCondition(HCondition* instruction) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001876 if (!instruction->NeedsMaterialization()) {
1877 return;
1878 }
1879
Alexey Frunze299a9392015-12-08 16:08:02 -08001880 Primitive::Type type = instruction->InputAt(0)->GetType();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001881 LocationSummary* locations = instruction->GetLocations();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001882 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
Alexey Frunze299a9392015-12-08 16:08:02 -08001883 Mips64Label true_label;
Alexey Frunze4dda3372015-06-01 18:31:49 -07001884
Alexey Frunze299a9392015-12-08 16:08:02 -08001885 switch (type) {
1886 default:
1887 // Integer case.
1888 GenerateIntLongCompare(instruction->GetCondition(), /* is64bit */ false, locations);
1889 return;
1890 case Primitive::kPrimLong:
1891 GenerateIntLongCompare(instruction->GetCondition(), /* is64bit */ true, locations);
1892 return;
Alexey Frunze4dda3372015-06-01 18:31:49 -07001893
Alexey Frunze299a9392015-12-08 16:08:02 -08001894 case Primitive::kPrimFloat:
1895 case Primitive::kPrimDouble:
1896 // TODO: don't use branches.
1897 GenerateFpCompareAndBranch(instruction->GetCondition(),
1898 instruction->IsGtBias(),
1899 type,
1900 locations,
1901 &true_label);
Aart Bike9f37602015-10-09 11:15:55 -07001902 break;
Alexey Frunze4dda3372015-06-01 18:31:49 -07001903 }
Alexey Frunze299a9392015-12-08 16:08:02 -08001904
1905 // Convert the branches into the result.
1906 Mips64Label done;
1907
1908 // False case: result = 0.
1909 __ LoadConst32(dst, 0);
1910 __ Bc(&done);
1911
1912 // True case: result = 1.
1913 __ Bind(&true_label);
1914 __ LoadConst32(dst, 1);
1915 __ Bind(&done);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001916}
1917
Alexey Frunzec857c742015-09-23 15:12:39 -07001918void InstructionCodeGeneratorMIPS64::DivRemOneOrMinusOne(HBinaryOperation* instruction) {
1919 DCHECK(instruction->IsDiv() || instruction->IsRem());
1920 Primitive::Type type = instruction->GetResultType();
1921
1922 LocationSummary* locations = instruction->GetLocations();
1923 Location second = locations->InAt(1);
1924 DCHECK(second.IsConstant());
1925
1926 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1927 GpuRegister dividend = locations->InAt(0).AsRegister<GpuRegister>();
1928 int64_t imm = Int64FromConstant(second.GetConstant());
1929 DCHECK(imm == 1 || imm == -1);
1930
1931 if (instruction->IsRem()) {
1932 __ Move(out, ZERO);
1933 } else {
1934 if (imm == -1) {
1935 if (type == Primitive::kPrimInt) {
1936 __ Subu(out, ZERO, dividend);
1937 } else {
1938 DCHECK_EQ(type, Primitive::kPrimLong);
1939 __ Dsubu(out, ZERO, dividend);
1940 }
1941 } else if (out != dividend) {
1942 __ Move(out, dividend);
1943 }
1944 }
1945}
1946
1947void InstructionCodeGeneratorMIPS64::DivRemByPowerOfTwo(HBinaryOperation* instruction) {
1948 DCHECK(instruction->IsDiv() || instruction->IsRem());
1949 Primitive::Type type = instruction->GetResultType();
1950
1951 LocationSummary* locations = instruction->GetLocations();
1952 Location second = locations->InAt(1);
1953 DCHECK(second.IsConstant());
1954
1955 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1956 GpuRegister dividend = locations->InAt(0).AsRegister<GpuRegister>();
1957 int64_t imm = Int64FromConstant(second.GetConstant());
Nicolas Geoffray68f62892016-01-04 08:39:49 +00001958 uint64_t abs_imm = static_cast<uint64_t>(AbsOrMin(imm));
Alexey Frunzec857c742015-09-23 15:12:39 -07001959 int ctz_imm = CTZ(abs_imm);
1960
1961 if (instruction->IsDiv()) {
1962 if (type == Primitive::kPrimInt) {
1963 if (ctz_imm == 1) {
1964 // Fast path for division by +/-2, which is very common.
1965 __ Srl(TMP, dividend, 31);
1966 } else {
1967 __ Sra(TMP, dividend, 31);
1968 __ Srl(TMP, TMP, 32 - ctz_imm);
1969 }
1970 __ Addu(out, dividend, TMP);
1971 __ Sra(out, out, ctz_imm);
1972 if (imm < 0) {
1973 __ Subu(out, ZERO, out);
1974 }
1975 } else {
1976 DCHECK_EQ(type, Primitive::kPrimLong);
1977 if (ctz_imm == 1) {
1978 // Fast path for division by +/-2, which is very common.
1979 __ Dsrl32(TMP, dividend, 31);
1980 } else {
1981 __ Dsra32(TMP, dividend, 31);
1982 if (ctz_imm > 32) {
1983 __ Dsrl(TMP, TMP, 64 - ctz_imm);
1984 } else {
1985 __ Dsrl32(TMP, TMP, 32 - ctz_imm);
1986 }
1987 }
1988 __ Daddu(out, dividend, TMP);
1989 if (ctz_imm < 32) {
1990 __ Dsra(out, out, ctz_imm);
1991 } else {
1992 __ Dsra32(out, out, ctz_imm - 32);
1993 }
1994 if (imm < 0) {
1995 __ Dsubu(out, ZERO, out);
1996 }
1997 }
1998 } else {
1999 if (type == Primitive::kPrimInt) {
2000 if (ctz_imm == 1) {
2001 // Fast path for modulo +/-2, which is very common.
2002 __ Sra(TMP, dividend, 31);
2003 __ Subu(out, dividend, TMP);
2004 __ Andi(out, out, 1);
2005 __ Addu(out, out, TMP);
2006 } else {
2007 __ Sra(TMP, dividend, 31);
2008 __ Srl(TMP, TMP, 32 - ctz_imm);
2009 __ Addu(out, dividend, TMP);
2010 if (IsUint<16>(abs_imm - 1)) {
2011 __ Andi(out, out, abs_imm - 1);
2012 } else {
2013 __ Sll(out, out, 32 - ctz_imm);
2014 __ Srl(out, out, 32 - ctz_imm);
2015 }
2016 __ Subu(out, out, TMP);
2017 }
2018 } else {
2019 DCHECK_EQ(type, Primitive::kPrimLong);
2020 if (ctz_imm == 1) {
2021 // Fast path for modulo +/-2, which is very common.
2022 __ Dsra32(TMP, dividend, 31);
2023 __ Dsubu(out, dividend, TMP);
2024 __ Andi(out, out, 1);
2025 __ Daddu(out, out, TMP);
2026 } else {
2027 __ Dsra32(TMP, dividend, 31);
2028 if (ctz_imm > 32) {
2029 __ Dsrl(TMP, TMP, 64 - ctz_imm);
2030 } else {
2031 __ Dsrl32(TMP, TMP, 32 - ctz_imm);
2032 }
2033 __ Daddu(out, dividend, TMP);
2034 if (IsUint<16>(abs_imm - 1)) {
2035 __ Andi(out, out, abs_imm - 1);
2036 } else {
2037 if (ctz_imm > 32) {
2038 __ Dsll(out, out, 64 - ctz_imm);
2039 __ Dsrl(out, out, 64 - ctz_imm);
2040 } else {
2041 __ Dsll32(out, out, 32 - ctz_imm);
2042 __ Dsrl32(out, out, 32 - ctz_imm);
2043 }
2044 }
2045 __ Dsubu(out, out, TMP);
2046 }
2047 }
2048 }
2049}
2050
2051void InstructionCodeGeneratorMIPS64::GenerateDivRemWithAnyConstant(HBinaryOperation* instruction) {
2052 DCHECK(instruction->IsDiv() || instruction->IsRem());
2053
2054 LocationSummary* locations = instruction->GetLocations();
2055 Location second = locations->InAt(1);
2056 DCHECK(second.IsConstant());
2057
2058 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
2059 GpuRegister dividend = locations->InAt(0).AsRegister<GpuRegister>();
2060 int64_t imm = Int64FromConstant(second.GetConstant());
2061
2062 Primitive::Type type = instruction->GetResultType();
2063 DCHECK(type == Primitive::kPrimInt || type == Primitive::kPrimLong) << type;
2064
2065 int64_t magic;
2066 int shift;
2067 CalculateMagicAndShiftForDivRem(imm,
2068 (type == Primitive::kPrimLong),
2069 &magic,
2070 &shift);
2071
2072 if (type == Primitive::kPrimInt) {
2073 __ LoadConst32(TMP, magic);
2074 __ MuhR6(TMP, dividend, TMP);
2075
2076 if (imm > 0 && magic < 0) {
2077 __ Addu(TMP, TMP, dividend);
2078 } else if (imm < 0 && magic > 0) {
2079 __ Subu(TMP, TMP, dividend);
2080 }
2081
2082 if (shift != 0) {
2083 __ Sra(TMP, TMP, shift);
2084 }
2085
2086 if (instruction->IsDiv()) {
2087 __ Sra(out, TMP, 31);
2088 __ Subu(out, TMP, out);
2089 } else {
2090 __ Sra(AT, TMP, 31);
2091 __ Subu(AT, TMP, AT);
2092 __ LoadConst32(TMP, imm);
2093 __ MulR6(TMP, AT, TMP);
2094 __ Subu(out, dividend, TMP);
2095 }
2096 } else {
2097 __ LoadConst64(TMP, magic);
2098 __ Dmuh(TMP, dividend, TMP);
2099
2100 if (imm > 0 && magic < 0) {
2101 __ Daddu(TMP, TMP, dividend);
2102 } else if (imm < 0 && magic > 0) {
2103 __ Dsubu(TMP, TMP, dividend);
2104 }
2105
2106 if (shift >= 32) {
2107 __ Dsra32(TMP, TMP, shift - 32);
2108 } else if (shift > 0) {
2109 __ Dsra(TMP, TMP, shift);
2110 }
2111
2112 if (instruction->IsDiv()) {
2113 __ Dsra32(out, TMP, 31);
2114 __ Dsubu(out, TMP, out);
2115 } else {
2116 __ Dsra32(AT, TMP, 31);
2117 __ Dsubu(AT, TMP, AT);
2118 __ LoadConst64(TMP, imm);
2119 __ Dmul(TMP, AT, TMP);
2120 __ Dsubu(out, dividend, TMP);
2121 }
2122 }
2123}
2124
2125void InstructionCodeGeneratorMIPS64::GenerateDivRemIntegral(HBinaryOperation* instruction) {
2126 DCHECK(instruction->IsDiv() || instruction->IsRem());
2127 Primitive::Type type = instruction->GetResultType();
2128 DCHECK(type == Primitive::kPrimInt || type == Primitive::kPrimLong) << type;
2129
2130 LocationSummary* locations = instruction->GetLocations();
2131 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
2132 Location second = locations->InAt(1);
2133
2134 if (second.IsConstant()) {
2135 int64_t imm = Int64FromConstant(second.GetConstant());
2136 if (imm == 0) {
2137 // Do not generate anything. DivZeroCheck would prevent any code to be executed.
2138 } else if (imm == 1 || imm == -1) {
2139 DivRemOneOrMinusOne(instruction);
Nicolas Geoffray68f62892016-01-04 08:39:49 +00002140 } else if (IsPowerOfTwo(AbsOrMin(imm))) {
Alexey Frunzec857c742015-09-23 15:12:39 -07002141 DivRemByPowerOfTwo(instruction);
2142 } else {
2143 DCHECK(imm <= -2 || imm >= 2);
2144 GenerateDivRemWithAnyConstant(instruction);
2145 }
2146 } else {
2147 GpuRegister dividend = locations->InAt(0).AsRegister<GpuRegister>();
2148 GpuRegister divisor = second.AsRegister<GpuRegister>();
2149 if (instruction->IsDiv()) {
2150 if (type == Primitive::kPrimInt)
2151 __ DivR6(out, dividend, divisor);
2152 else
2153 __ Ddiv(out, dividend, divisor);
2154 } else {
2155 if (type == Primitive::kPrimInt)
2156 __ ModR6(out, dividend, divisor);
2157 else
2158 __ Dmod(out, dividend, divisor);
2159 }
2160 }
2161}
2162
Alexey Frunze4dda3372015-06-01 18:31:49 -07002163void LocationsBuilderMIPS64::VisitDiv(HDiv* div) {
2164 LocationSummary* locations =
2165 new (GetGraph()->GetArena()) LocationSummary(div, LocationSummary::kNoCall);
2166 switch (div->GetResultType()) {
2167 case Primitive::kPrimInt:
2168 case Primitive::kPrimLong:
2169 locations->SetInAt(0, Location::RequiresRegister());
Alexey Frunzec857c742015-09-23 15:12:39 -07002170 locations->SetInAt(1, Location::RegisterOrConstant(div->InputAt(1)));
Alexey Frunze4dda3372015-06-01 18:31:49 -07002171 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2172 break;
2173
2174 case Primitive::kPrimFloat:
2175 case Primitive::kPrimDouble:
2176 locations->SetInAt(0, Location::RequiresFpuRegister());
2177 locations->SetInAt(1, Location::RequiresFpuRegister());
2178 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
2179 break;
2180
2181 default:
2182 LOG(FATAL) << "Unexpected div type " << div->GetResultType();
2183 }
2184}
2185
2186void InstructionCodeGeneratorMIPS64::VisitDiv(HDiv* instruction) {
2187 Primitive::Type type = instruction->GetType();
2188 LocationSummary* locations = instruction->GetLocations();
2189
2190 switch (type) {
2191 case Primitive::kPrimInt:
Alexey Frunzec857c742015-09-23 15:12:39 -07002192 case Primitive::kPrimLong:
2193 GenerateDivRemIntegral(instruction);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002194 break;
Alexey Frunze4dda3372015-06-01 18:31:49 -07002195 case Primitive::kPrimFloat:
2196 case Primitive::kPrimDouble: {
2197 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
2198 FpuRegister lhs = locations->InAt(0).AsFpuRegister<FpuRegister>();
2199 FpuRegister rhs = locations->InAt(1).AsFpuRegister<FpuRegister>();
2200 if (type == Primitive::kPrimFloat)
2201 __ DivS(dst, lhs, rhs);
2202 else
2203 __ DivD(dst, lhs, rhs);
2204 break;
2205 }
2206 default:
2207 LOG(FATAL) << "Unexpected div type " << type;
2208 }
2209}
2210
2211void LocationsBuilderMIPS64::VisitDivZeroCheck(HDivZeroCheck* instruction) {
David Brazdil77a48ae2015-09-15 12:34:04 +00002212 LocationSummary::CallKind call_kind = instruction->CanThrowIntoCatchBlock()
2213 ? LocationSummary::kCallOnSlowPath
2214 : LocationSummary::kNoCall;
2215 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002216 locations->SetInAt(0, Location::RegisterOrConstant(instruction->InputAt(0)));
2217 if (instruction->HasUses()) {
2218 locations->SetOut(Location::SameAsFirstInput());
2219 }
2220}
2221
2222void InstructionCodeGeneratorMIPS64::VisitDivZeroCheck(HDivZeroCheck* instruction) {
2223 SlowPathCodeMIPS64* slow_path =
2224 new (GetGraph()->GetArena()) DivZeroCheckSlowPathMIPS64(instruction);
2225 codegen_->AddSlowPath(slow_path);
2226 Location value = instruction->GetLocations()->InAt(0);
2227
2228 Primitive::Type type = instruction->GetType();
2229
Serguei Katkov8c0676c2015-08-03 13:55:33 +06002230 if ((type == Primitive::kPrimBoolean) || !Primitive::IsIntegralType(type)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002231 LOG(FATAL) << "Unexpected type " << type << " for DivZeroCheck.";
Serguei Katkov8c0676c2015-08-03 13:55:33 +06002232 return;
Alexey Frunze4dda3372015-06-01 18:31:49 -07002233 }
2234
2235 if (value.IsConstant()) {
2236 int64_t divisor = codegen_->GetInt64ValueOf(value.GetConstant()->AsConstant());
2237 if (divisor == 0) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002238 __ Bc(slow_path->GetEntryLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -07002239 } else {
2240 // A division by a non-null constant is valid. We don't need to perform
2241 // any check, so simply fall through.
2242 }
2243 } else {
2244 __ Beqzc(value.AsRegister<GpuRegister>(), slow_path->GetEntryLabel());
2245 }
2246}
2247
2248void LocationsBuilderMIPS64::VisitDoubleConstant(HDoubleConstant* constant) {
2249 LocationSummary* locations =
2250 new (GetGraph()->GetArena()) LocationSummary(constant, LocationSummary::kNoCall);
2251 locations->SetOut(Location::ConstantLocation(constant));
2252}
2253
2254void InstructionCodeGeneratorMIPS64::VisitDoubleConstant(HDoubleConstant* cst ATTRIBUTE_UNUSED) {
2255 // Will be generated at use site.
2256}
2257
2258void LocationsBuilderMIPS64::VisitExit(HExit* exit) {
2259 exit->SetLocations(nullptr);
2260}
2261
2262void InstructionCodeGeneratorMIPS64::VisitExit(HExit* exit ATTRIBUTE_UNUSED) {
2263}
2264
2265void LocationsBuilderMIPS64::VisitFloatConstant(HFloatConstant* constant) {
2266 LocationSummary* locations =
2267 new (GetGraph()->GetArena()) LocationSummary(constant, LocationSummary::kNoCall);
2268 locations->SetOut(Location::ConstantLocation(constant));
2269}
2270
2271void InstructionCodeGeneratorMIPS64::VisitFloatConstant(HFloatConstant* constant ATTRIBUTE_UNUSED) {
2272 // Will be generated at use site.
2273}
2274
David Brazdilfc6a86a2015-06-26 10:33:45 +00002275void InstructionCodeGeneratorMIPS64::HandleGoto(HInstruction* got, HBasicBlock* successor) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002276 DCHECK(!successor->IsExitBlock());
2277 HBasicBlock* block = got->GetBlock();
2278 HInstruction* previous = got->GetPrevious();
2279 HLoopInformation* info = block->GetLoopInformation();
2280
2281 if (info != nullptr && info->IsBackEdge(*block) && info->HasSuspendCheck()) {
2282 codegen_->ClearSpillSlotsFromLoopPhisInStackMap(info->GetSuspendCheck());
2283 GenerateSuspendCheck(info->GetSuspendCheck(), successor);
2284 return;
2285 }
2286 if (block->IsEntryBlock() && (previous != nullptr) && previous->IsSuspendCheck()) {
2287 GenerateSuspendCheck(previous->AsSuspendCheck(), nullptr);
2288 }
2289 if (!codegen_->GoesToNextBlock(block, successor)) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002290 __ Bc(codegen_->GetLabelOf(successor));
Alexey Frunze4dda3372015-06-01 18:31:49 -07002291 }
2292}
2293
David Brazdilfc6a86a2015-06-26 10:33:45 +00002294void LocationsBuilderMIPS64::VisitGoto(HGoto* got) {
2295 got->SetLocations(nullptr);
2296}
2297
2298void InstructionCodeGeneratorMIPS64::VisitGoto(HGoto* got) {
2299 HandleGoto(got, got->GetSuccessor());
2300}
2301
2302void LocationsBuilderMIPS64::VisitTryBoundary(HTryBoundary* try_boundary) {
2303 try_boundary->SetLocations(nullptr);
2304}
2305
2306void InstructionCodeGeneratorMIPS64::VisitTryBoundary(HTryBoundary* try_boundary) {
2307 HBasicBlock* successor = try_boundary->GetNormalFlowSuccessor();
2308 if (!successor->IsExitBlock()) {
2309 HandleGoto(try_boundary, successor);
2310 }
2311}
2312
Alexey Frunze299a9392015-12-08 16:08:02 -08002313void InstructionCodeGeneratorMIPS64::GenerateIntLongCompare(IfCondition cond,
2314 bool is64bit,
2315 LocationSummary* locations) {
2316 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
2317 GpuRegister lhs = locations->InAt(0).AsRegister<GpuRegister>();
2318 Location rhs_location = locations->InAt(1);
2319 GpuRegister rhs_reg = ZERO;
2320 int64_t rhs_imm = 0;
2321 bool use_imm = rhs_location.IsConstant();
2322 if (use_imm) {
2323 if (is64bit) {
2324 rhs_imm = CodeGenerator::GetInt64ValueOf(rhs_location.GetConstant());
2325 } else {
2326 rhs_imm = CodeGenerator::GetInt32ValueOf(rhs_location.GetConstant());
2327 }
2328 } else {
2329 rhs_reg = rhs_location.AsRegister<GpuRegister>();
2330 }
2331 int64_t rhs_imm_plus_one = rhs_imm + UINT64_C(1);
2332
2333 switch (cond) {
2334 case kCondEQ:
2335 case kCondNE:
2336 if (use_imm && IsUint<16>(rhs_imm)) {
2337 __ Xori(dst, lhs, rhs_imm);
2338 } else {
2339 if (use_imm) {
2340 rhs_reg = TMP;
2341 __ LoadConst64(rhs_reg, rhs_imm);
2342 }
2343 __ Xor(dst, lhs, rhs_reg);
2344 }
2345 if (cond == kCondEQ) {
2346 __ Sltiu(dst, dst, 1);
2347 } else {
2348 __ Sltu(dst, ZERO, dst);
2349 }
2350 break;
2351
2352 case kCondLT:
2353 case kCondGE:
2354 if (use_imm && IsInt<16>(rhs_imm)) {
2355 __ Slti(dst, lhs, rhs_imm);
2356 } else {
2357 if (use_imm) {
2358 rhs_reg = TMP;
2359 __ LoadConst64(rhs_reg, rhs_imm);
2360 }
2361 __ Slt(dst, lhs, rhs_reg);
2362 }
2363 if (cond == kCondGE) {
2364 // Simulate lhs >= rhs via !(lhs < rhs) since there's
2365 // only the slt instruction but no sge.
2366 __ Xori(dst, dst, 1);
2367 }
2368 break;
2369
2370 case kCondLE:
2371 case kCondGT:
2372 if (use_imm && IsInt<16>(rhs_imm_plus_one)) {
2373 // Simulate lhs <= rhs via lhs < rhs + 1.
2374 __ Slti(dst, lhs, rhs_imm_plus_one);
2375 if (cond == kCondGT) {
2376 // Simulate lhs > rhs via !(lhs <= rhs) since there's
2377 // only the slti instruction but no sgti.
2378 __ Xori(dst, dst, 1);
2379 }
2380 } else {
2381 if (use_imm) {
2382 rhs_reg = TMP;
2383 __ LoadConst64(rhs_reg, rhs_imm);
2384 }
2385 __ Slt(dst, rhs_reg, lhs);
2386 if (cond == kCondLE) {
2387 // Simulate lhs <= rhs via !(rhs < lhs) since there's
2388 // only the slt instruction but no sle.
2389 __ Xori(dst, dst, 1);
2390 }
2391 }
2392 break;
2393
2394 case kCondB:
2395 case kCondAE:
2396 if (use_imm && IsInt<16>(rhs_imm)) {
2397 // Sltiu sign-extends its 16-bit immediate operand before
2398 // the comparison and thus lets us compare directly with
2399 // unsigned values in the ranges [0, 0x7fff] and
2400 // [0x[ffffffff]ffff8000, 0x[ffffffff]ffffffff].
2401 __ Sltiu(dst, lhs, rhs_imm);
2402 } else {
2403 if (use_imm) {
2404 rhs_reg = TMP;
2405 __ LoadConst64(rhs_reg, rhs_imm);
2406 }
2407 __ Sltu(dst, lhs, rhs_reg);
2408 }
2409 if (cond == kCondAE) {
2410 // Simulate lhs >= rhs via !(lhs < rhs) since there's
2411 // only the sltu instruction but no sgeu.
2412 __ Xori(dst, dst, 1);
2413 }
2414 break;
2415
2416 case kCondBE:
2417 case kCondA:
2418 if (use_imm && (rhs_imm_plus_one != 0) && IsInt<16>(rhs_imm_plus_one)) {
2419 // Simulate lhs <= rhs via lhs < rhs + 1.
2420 // Note that this only works if rhs + 1 does not overflow
2421 // to 0, hence the check above.
2422 // Sltiu sign-extends its 16-bit immediate operand before
2423 // the comparison and thus lets us compare directly with
2424 // unsigned values in the ranges [0, 0x7fff] and
2425 // [0x[ffffffff]ffff8000, 0x[ffffffff]ffffffff].
2426 __ Sltiu(dst, lhs, rhs_imm_plus_one);
2427 if (cond == kCondA) {
2428 // Simulate lhs > rhs via !(lhs <= rhs) since there's
2429 // only the sltiu instruction but no sgtiu.
2430 __ Xori(dst, dst, 1);
2431 }
2432 } else {
2433 if (use_imm) {
2434 rhs_reg = TMP;
2435 __ LoadConst64(rhs_reg, rhs_imm);
2436 }
2437 __ Sltu(dst, rhs_reg, lhs);
2438 if (cond == kCondBE) {
2439 // Simulate lhs <= rhs via !(rhs < lhs) since there's
2440 // only the sltu instruction but no sleu.
2441 __ Xori(dst, dst, 1);
2442 }
2443 }
2444 break;
2445 }
2446}
2447
2448void InstructionCodeGeneratorMIPS64::GenerateIntLongCompareAndBranch(IfCondition cond,
2449 bool is64bit,
2450 LocationSummary* locations,
2451 Mips64Label* label) {
2452 GpuRegister lhs = locations->InAt(0).AsRegister<GpuRegister>();
2453 Location rhs_location = locations->InAt(1);
2454 GpuRegister rhs_reg = ZERO;
2455 int64_t rhs_imm = 0;
2456 bool use_imm = rhs_location.IsConstant();
2457 if (use_imm) {
2458 if (is64bit) {
2459 rhs_imm = CodeGenerator::GetInt64ValueOf(rhs_location.GetConstant());
2460 } else {
2461 rhs_imm = CodeGenerator::GetInt32ValueOf(rhs_location.GetConstant());
2462 }
2463 } else {
2464 rhs_reg = rhs_location.AsRegister<GpuRegister>();
2465 }
2466
2467 if (use_imm && rhs_imm == 0) {
2468 switch (cond) {
2469 case kCondEQ:
2470 case kCondBE: // <= 0 if zero
2471 __ Beqzc(lhs, label);
2472 break;
2473 case kCondNE:
2474 case kCondA: // > 0 if non-zero
2475 __ Bnezc(lhs, label);
2476 break;
2477 case kCondLT:
2478 __ Bltzc(lhs, label);
2479 break;
2480 case kCondGE:
2481 __ Bgezc(lhs, label);
2482 break;
2483 case kCondLE:
2484 __ Blezc(lhs, label);
2485 break;
2486 case kCondGT:
2487 __ Bgtzc(lhs, label);
2488 break;
2489 case kCondB: // always false
2490 break;
2491 case kCondAE: // always true
2492 __ Bc(label);
2493 break;
2494 }
2495 } else {
2496 if (use_imm) {
2497 rhs_reg = TMP;
2498 __ LoadConst64(rhs_reg, rhs_imm);
2499 }
2500 switch (cond) {
2501 case kCondEQ:
2502 __ Beqc(lhs, rhs_reg, label);
2503 break;
2504 case kCondNE:
2505 __ Bnec(lhs, rhs_reg, label);
2506 break;
2507 case kCondLT:
2508 __ Bltc(lhs, rhs_reg, label);
2509 break;
2510 case kCondGE:
2511 __ Bgec(lhs, rhs_reg, label);
2512 break;
2513 case kCondLE:
2514 __ Bgec(rhs_reg, lhs, label);
2515 break;
2516 case kCondGT:
2517 __ Bltc(rhs_reg, lhs, label);
2518 break;
2519 case kCondB:
2520 __ Bltuc(lhs, rhs_reg, label);
2521 break;
2522 case kCondAE:
2523 __ Bgeuc(lhs, rhs_reg, label);
2524 break;
2525 case kCondBE:
2526 __ Bgeuc(rhs_reg, lhs, label);
2527 break;
2528 case kCondA:
2529 __ Bltuc(rhs_reg, lhs, label);
2530 break;
2531 }
2532 }
2533}
2534
2535void InstructionCodeGeneratorMIPS64::GenerateFpCompareAndBranch(IfCondition cond,
2536 bool gt_bias,
2537 Primitive::Type type,
2538 LocationSummary* locations,
2539 Mips64Label* label) {
2540 FpuRegister lhs = locations->InAt(0).AsFpuRegister<FpuRegister>();
2541 FpuRegister rhs = locations->InAt(1).AsFpuRegister<FpuRegister>();
2542 if (type == Primitive::kPrimFloat) {
2543 switch (cond) {
2544 case kCondEQ:
2545 __ CmpEqS(FTMP, lhs, rhs);
2546 __ Bc1nez(FTMP, label);
2547 break;
2548 case kCondNE:
2549 __ CmpEqS(FTMP, lhs, rhs);
2550 __ Bc1eqz(FTMP, label);
2551 break;
2552 case kCondLT:
2553 if (gt_bias) {
2554 __ CmpLtS(FTMP, lhs, rhs);
2555 } else {
2556 __ CmpUltS(FTMP, lhs, rhs);
2557 }
2558 __ Bc1nez(FTMP, label);
2559 break;
2560 case kCondLE:
2561 if (gt_bias) {
2562 __ CmpLeS(FTMP, lhs, rhs);
2563 } else {
2564 __ CmpUleS(FTMP, lhs, rhs);
2565 }
2566 __ Bc1nez(FTMP, label);
2567 break;
2568 case kCondGT:
2569 if (gt_bias) {
2570 __ CmpUltS(FTMP, rhs, lhs);
2571 } else {
2572 __ CmpLtS(FTMP, rhs, lhs);
2573 }
2574 __ Bc1nez(FTMP, label);
2575 break;
2576 case kCondGE:
2577 if (gt_bias) {
2578 __ CmpUleS(FTMP, rhs, lhs);
2579 } else {
2580 __ CmpLeS(FTMP, rhs, lhs);
2581 }
2582 __ Bc1nez(FTMP, label);
2583 break;
2584 default:
2585 LOG(FATAL) << "Unexpected non-floating-point condition";
2586 }
2587 } else {
2588 DCHECK_EQ(type, Primitive::kPrimDouble);
2589 switch (cond) {
2590 case kCondEQ:
2591 __ CmpEqD(FTMP, lhs, rhs);
2592 __ Bc1nez(FTMP, label);
2593 break;
2594 case kCondNE:
2595 __ CmpEqD(FTMP, lhs, rhs);
2596 __ Bc1eqz(FTMP, label);
2597 break;
2598 case kCondLT:
2599 if (gt_bias) {
2600 __ CmpLtD(FTMP, lhs, rhs);
2601 } else {
2602 __ CmpUltD(FTMP, lhs, rhs);
2603 }
2604 __ Bc1nez(FTMP, label);
2605 break;
2606 case kCondLE:
2607 if (gt_bias) {
2608 __ CmpLeD(FTMP, lhs, rhs);
2609 } else {
2610 __ CmpUleD(FTMP, lhs, rhs);
2611 }
2612 __ Bc1nez(FTMP, label);
2613 break;
2614 case kCondGT:
2615 if (gt_bias) {
2616 __ CmpUltD(FTMP, rhs, lhs);
2617 } else {
2618 __ CmpLtD(FTMP, rhs, lhs);
2619 }
2620 __ Bc1nez(FTMP, label);
2621 break;
2622 case kCondGE:
2623 if (gt_bias) {
2624 __ CmpUleD(FTMP, rhs, lhs);
2625 } else {
2626 __ CmpLeD(FTMP, rhs, lhs);
2627 }
2628 __ Bc1nez(FTMP, label);
2629 break;
2630 default:
2631 LOG(FATAL) << "Unexpected non-floating-point condition";
2632 }
2633 }
2634}
2635
Alexey Frunze4dda3372015-06-01 18:31:49 -07002636void InstructionCodeGeneratorMIPS64::GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +00002637 size_t condition_input_index,
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002638 Mips64Label* true_target,
2639 Mips64Label* false_target) {
David Brazdil0debae72015-11-12 18:37:00 +00002640 HInstruction* cond = instruction->InputAt(condition_input_index);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002641
David Brazdil0debae72015-11-12 18:37:00 +00002642 if (true_target == nullptr && false_target == nullptr) {
2643 // Nothing to do. The code always falls through.
2644 return;
2645 } else if (cond->IsIntConstant()) {
2646 // Constant condition, statically compared against 1.
2647 if (cond->AsIntConstant()->IsOne()) {
2648 if (true_target != nullptr) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002649 __ Bc(true_target);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002650 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07002651 } else {
David Brazdil0debae72015-11-12 18:37:00 +00002652 DCHECK(cond->AsIntConstant()->IsZero());
2653 if (false_target != nullptr) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002654 __ Bc(false_target);
David Brazdil0debae72015-11-12 18:37:00 +00002655 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07002656 }
David Brazdil0debae72015-11-12 18:37:00 +00002657 return;
2658 }
2659
2660 // The following code generates these patterns:
2661 // (1) true_target == nullptr && false_target != nullptr
2662 // - opposite condition true => branch to false_target
2663 // (2) true_target != nullptr && false_target == nullptr
2664 // - condition true => branch to true_target
2665 // (3) true_target != nullptr && false_target != nullptr
2666 // - condition true => branch to true_target
2667 // - branch to false_target
2668 if (IsBooleanValueOrMaterializedCondition(cond)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002669 // The condition instruction has been materialized, compare the output to 0.
David Brazdil0debae72015-11-12 18:37:00 +00002670 Location cond_val = instruction->GetLocations()->InAt(condition_input_index);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002671 DCHECK(cond_val.IsRegister());
David Brazdil0debae72015-11-12 18:37:00 +00002672 if (true_target == nullptr) {
2673 __ Beqzc(cond_val.AsRegister<GpuRegister>(), false_target);
2674 } else {
2675 __ Bnezc(cond_val.AsRegister<GpuRegister>(), true_target);
2676 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07002677 } else {
2678 // The condition instruction has not been materialized, use its inputs as
2679 // the comparison and its condition as the branch condition.
David Brazdil0debae72015-11-12 18:37:00 +00002680 HCondition* condition = cond->AsCondition();
Alexey Frunze299a9392015-12-08 16:08:02 -08002681 Primitive::Type type = condition->InputAt(0)->GetType();
2682 LocationSummary* locations = cond->GetLocations();
2683 IfCondition if_cond = condition->GetCondition();
2684 Mips64Label* branch_target = true_target;
David Brazdil0debae72015-11-12 18:37:00 +00002685
David Brazdil0debae72015-11-12 18:37:00 +00002686 if (true_target == nullptr) {
2687 if_cond = condition->GetOppositeCondition();
Alexey Frunze299a9392015-12-08 16:08:02 -08002688 branch_target = false_target;
David Brazdil0debae72015-11-12 18:37:00 +00002689 }
2690
Alexey Frunze299a9392015-12-08 16:08:02 -08002691 switch (type) {
2692 default:
2693 GenerateIntLongCompareAndBranch(if_cond, /* is64bit */ false, locations, branch_target);
2694 break;
2695 case Primitive::kPrimLong:
2696 GenerateIntLongCompareAndBranch(if_cond, /* is64bit */ true, locations, branch_target);
2697 break;
2698 case Primitive::kPrimFloat:
2699 case Primitive::kPrimDouble:
2700 GenerateFpCompareAndBranch(if_cond, condition->IsGtBias(), type, locations, branch_target);
2701 break;
Alexey Frunze4dda3372015-06-01 18:31:49 -07002702 }
2703 }
David Brazdil0debae72015-11-12 18:37:00 +00002704
2705 // If neither branch falls through (case 3), the conditional branch to `true_target`
2706 // was already emitted (case 2) and we need to emit a jump to `false_target`.
2707 if (true_target != nullptr && false_target != nullptr) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002708 __ Bc(false_target);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002709 }
2710}
2711
2712void LocationsBuilderMIPS64::VisitIf(HIf* if_instr) {
2713 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(if_instr);
David Brazdil0debae72015-11-12 18:37:00 +00002714 if (IsBooleanValueOrMaterializedCondition(if_instr->InputAt(0))) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002715 locations->SetInAt(0, Location::RequiresRegister());
2716 }
2717}
2718
2719void InstructionCodeGeneratorMIPS64::VisitIf(HIf* if_instr) {
David Brazdil0debae72015-11-12 18:37:00 +00002720 HBasicBlock* true_successor = if_instr->IfTrueSuccessor();
2721 HBasicBlock* false_successor = if_instr->IfFalseSuccessor();
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002722 Mips64Label* true_target = codegen_->GoesToNextBlock(if_instr->GetBlock(), true_successor) ?
David Brazdil0debae72015-11-12 18:37:00 +00002723 nullptr : codegen_->GetLabelOf(true_successor);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002724 Mips64Label* false_target = codegen_->GoesToNextBlock(if_instr->GetBlock(), false_successor) ?
David Brazdil0debae72015-11-12 18:37:00 +00002725 nullptr : codegen_->GetLabelOf(false_successor);
2726 GenerateTestAndBranch(if_instr, /* condition_input_index */ 0, true_target, false_target);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002727}
2728
2729void LocationsBuilderMIPS64::VisitDeoptimize(HDeoptimize* deoptimize) {
2730 LocationSummary* locations = new (GetGraph()->GetArena())
2731 LocationSummary(deoptimize, LocationSummary::kCallOnSlowPath);
David Brazdil0debae72015-11-12 18:37:00 +00002732 if (IsBooleanValueOrMaterializedCondition(deoptimize->InputAt(0))) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002733 locations->SetInAt(0, Location::RequiresRegister());
2734 }
2735}
2736
2737void InstructionCodeGeneratorMIPS64::VisitDeoptimize(HDeoptimize* deoptimize) {
2738 SlowPathCodeMIPS64* slow_path = new (GetGraph()->GetArena())
2739 DeoptimizationSlowPathMIPS64(deoptimize);
2740 codegen_->AddSlowPath(slow_path);
David Brazdil0debae72015-11-12 18:37:00 +00002741 GenerateTestAndBranch(deoptimize,
2742 /* condition_input_index */ 0,
2743 slow_path->GetEntryLabel(),
2744 /* false_target */ nullptr);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002745}
2746
David Srbecky0cf44932015-12-09 14:09:59 +00002747void LocationsBuilderMIPS64::VisitNativeDebugInfo(HNativeDebugInfo* info) {
2748 new (GetGraph()->GetArena()) LocationSummary(info);
2749}
2750
2751void InstructionCodeGeneratorMIPS64::VisitNativeDebugInfo(HNativeDebugInfo* info) {
David Srbeckyb7070a22016-01-08 18:13:53 +00002752 if (codegen_->HasStackMapAtCurrentPc()) {
2753 // Ensure that we do not collide with the stack map of the previous instruction.
2754 __ Nop();
2755 }
David Srbecky0cf44932015-12-09 14:09:59 +00002756 codegen_->RecordPcInfo(info, info->GetDexPc());
2757}
2758
Alexey Frunze4dda3372015-06-01 18:31:49 -07002759void LocationsBuilderMIPS64::HandleFieldGet(HInstruction* instruction,
2760 const FieldInfo& field_info ATTRIBUTE_UNUSED) {
2761 LocationSummary* locations =
2762 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
2763 locations->SetInAt(0, Location::RequiresRegister());
2764 if (Primitive::IsFloatingPointType(instruction->GetType())) {
2765 locations->SetOut(Location::RequiresFpuRegister());
2766 } else {
2767 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2768 }
2769}
2770
2771void InstructionCodeGeneratorMIPS64::HandleFieldGet(HInstruction* instruction,
2772 const FieldInfo& field_info) {
2773 Primitive::Type type = field_info.GetFieldType();
2774 LocationSummary* locations = instruction->GetLocations();
2775 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
2776 LoadOperandType load_type = kLoadUnsignedByte;
2777 switch (type) {
2778 case Primitive::kPrimBoolean:
2779 load_type = kLoadUnsignedByte;
2780 break;
2781 case Primitive::kPrimByte:
2782 load_type = kLoadSignedByte;
2783 break;
2784 case Primitive::kPrimShort:
2785 load_type = kLoadSignedHalfword;
2786 break;
2787 case Primitive::kPrimChar:
2788 load_type = kLoadUnsignedHalfword;
2789 break;
2790 case Primitive::kPrimInt:
2791 case Primitive::kPrimFloat:
2792 load_type = kLoadWord;
2793 break;
2794 case Primitive::kPrimLong:
2795 case Primitive::kPrimDouble:
2796 load_type = kLoadDoubleword;
2797 break;
2798 case Primitive::kPrimNot:
2799 load_type = kLoadUnsignedWord;
2800 break;
2801 case Primitive::kPrimVoid:
2802 LOG(FATAL) << "Unreachable type " << type;
2803 UNREACHABLE();
2804 }
2805 if (!Primitive::IsFloatingPointType(type)) {
2806 DCHECK(locations->Out().IsRegister());
2807 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
2808 __ LoadFromOffset(load_type, dst, obj, field_info.GetFieldOffset().Uint32Value());
2809 } else {
2810 DCHECK(locations->Out().IsFpuRegister());
2811 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
2812 __ LoadFpuFromOffset(load_type, dst, obj, field_info.GetFieldOffset().Uint32Value());
2813 }
2814
2815 codegen_->MaybeRecordImplicitNullCheck(instruction);
2816 // TODO: memory barrier?
2817}
2818
2819void LocationsBuilderMIPS64::HandleFieldSet(HInstruction* instruction,
2820 const FieldInfo& field_info ATTRIBUTE_UNUSED) {
2821 LocationSummary* locations =
2822 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
2823 locations->SetInAt(0, Location::RequiresRegister());
2824 if (Primitive::IsFloatingPointType(instruction->InputAt(1)->GetType())) {
2825 locations->SetInAt(1, Location::RequiresFpuRegister());
2826 } else {
2827 locations->SetInAt(1, Location::RequiresRegister());
2828 }
2829}
2830
2831void InstructionCodeGeneratorMIPS64::HandleFieldSet(HInstruction* instruction,
2832 const FieldInfo& field_info) {
2833 Primitive::Type type = field_info.GetFieldType();
2834 LocationSummary* locations = instruction->GetLocations();
2835 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
2836 StoreOperandType store_type = kStoreByte;
2837 switch (type) {
2838 case Primitive::kPrimBoolean:
2839 case Primitive::kPrimByte:
2840 store_type = kStoreByte;
2841 break;
2842 case Primitive::kPrimShort:
2843 case Primitive::kPrimChar:
2844 store_type = kStoreHalfword;
2845 break;
2846 case Primitive::kPrimInt:
2847 case Primitive::kPrimFloat:
2848 case Primitive::kPrimNot:
2849 store_type = kStoreWord;
2850 break;
2851 case Primitive::kPrimLong:
2852 case Primitive::kPrimDouble:
2853 store_type = kStoreDoubleword;
2854 break;
2855 case Primitive::kPrimVoid:
2856 LOG(FATAL) << "Unreachable type " << type;
2857 UNREACHABLE();
2858 }
2859 if (!Primitive::IsFloatingPointType(type)) {
2860 DCHECK(locations->InAt(1).IsRegister());
2861 GpuRegister src = locations->InAt(1).AsRegister<GpuRegister>();
2862 __ StoreToOffset(store_type, src, obj, field_info.GetFieldOffset().Uint32Value());
2863 } else {
2864 DCHECK(locations->InAt(1).IsFpuRegister());
2865 FpuRegister src = locations->InAt(1).AsFpuRegister<FpuRegister>();
2866 __ StoreFpuToOffset(store_type, src, obj, field_info.GetFieldOffset().Uint32Value());
2867 }
2868
2869 codegen_->MaybeRecordImplicitNullCheck(instruction);
2870 // TODO: memory barriers?
2871 if (CodeGenerator::StoreNeedsWriteBarrier(type, instruction->InputAt(1))) {
2872 DCHECK(locations->InAt(1).IsRegister());
2873 GpuRegister src = locations->InAt(1).AsRegister<GpuRegister>();
2874 codegen_->MarkGCCard(obj, src);
2875 }
2876}
2877
2878void LocationsBuilderMIPS64::VisitInstanceFieldGet(HInstanceFieldGet* instruction) {
2879 HandleFieldGet(instruction, instruction->GetFieldInfo());
2880}
2881
2882void InstructionCodeGeneratorMIPS64::VisitInstanceFieldGet(HInstanceFieldGet* instruction) {
2883 HandleFieldGet(instruction, instruction->GetFieldInfo());
2884}
2885
2886void LocationsBuilderMIPS64::VisitInstanceFieldSet(HInstanceFieldSet* instruction) {
2887 HandleFieldSet(instruction, instruction->GetFieldInfo());
2888}
2889
2890void InstructionCodeGeneratorMIPS64::VisitInstanceFieldSet(HInstanceFieldSet* instruction) {
2891 HandleFieldSet(instruction, instruction->GetFieldInfo());
2892}
2893
2894void LocationsBuilderMIPS64::VisitInstanceOf(HInstanceOf* instruction) {
2895 LocationSummary::CallKind call_kind =
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00002896 instruction->IsExactCheck() ? LocationSummary::kNoCall : LocationSummary::kCallOnSlowPath;
Alexey Frunze4dda3372015-06-01 18:31:49 -07002897 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
2898 locations->SetInAt(0, Location::RequiresRegister());
2899 locations->SetInAt(1, Location::RequiresRegister());
2900 // The output does overlap inputs.
Serban Constantinescu5a6cc492015-08-13 15:20:25 +01002901 // Note that TypeCheckSlowPathMIPS64 uses this register too.
Alexey Frunze4dda3372015-06-01 18:31:49 -07002902 locations->SetOut(Location::RequiresRegister(), Location::kOutputOverlap);
2903}
2904
2905void InstructionCodeGeneratorMIPS64::VisitInstanceOf(HInstanceOf* instruction) {
2906 LocationSummary* locations = instruction->GetLocations();
2907 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
2908 GpuRegister cls = locations->InAt(1).AsRegister<GpuRegister>();
2909 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
2910
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002911 Mips64Label done;
Alexey Frunze4dda3372015-06-01 18:31:49 -07002912
2913 // Return 0 if `obj` is null.
2914 // TODO: Avoid this check if we know `obj` is not null.
2915 __ Move(out, ZERO);
2916 __ Beqzc(obj, &done);
2917
2918 // Compare the class of `obj` with `cls`.
2919 __ LoadFromOffset(kLoadUnsignedWord, out, obj, mirror::Object::ClassOffset().Int32Value());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00002920 if (instruction->IsExactCheck()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002921 // Classes must be equal for the instanceof to succeed.
2922 __ Xor(out, out, cls);
2923 __ Sltiu(out, out, 1);
2924 } else {
2925 // If the classes are not equal, we go into a slow path.
2926 DCHECK(locations->OnlyCallsOnSlowPath());
2927 SlowPathCodeMIPS64* slow_path =
Serban Constantinescu5a6cc492015-08-13 15:20:25 +01002928 new (GetGraph()->GetArena()) TypeCheckSlowPathMIPS64(instruction);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002929 codegen_->AddSlowPath(slow_path);
2930 __ Bnec(out, cls, slow_path->GetEntryLabel());
2931 __ LoadConst32(out, 1);
2932 __ Bind(slow_path->GetExitLabel());
2933 }
2934
2935 __ Bind(&done);
2936}
2937
2938void LocationsBuilderMIPS64::VisitIntConstant(HIntConstant* constant) {
2939 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(constant);
2940 locations->SetOut(Location::ConstantLocation(constant));
2941}
2942
2943void InstructionCodeGeneratorMIPS64::VisitIntConstant(HIntConstant* constant ATTRIBUTE_UNUSED) {
2944 // Will be generated at use site.
2945}
2946
2947void LocationsBuilderMIPS64::VisitNullConstant(HNullConstant* constant) {
2948 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(constant);
2949 locations->SetOut(Location::ConstantLocation(constant));
2950}
2951
2952void InstructionCodeGeneratorMIPS64::VisitNullConstant(HNullConstant* constant ATTRIBUTE_UNUSED) {
2953 // Will be generated at use site.
2954}
2955
Calin Juravle175dc732015-08-25 15:42:32 +01002956void LocationsBuilderMIPS64::VisitInvokeUnresolved(HInvokeUnresolved* invoke) {
2957 // The trampoline uses the same calling convention as dex calling conventions,
2958 // except instead of loading arg0/r0 with the target Method*, arg0/r0 will contain
2959 // the method_idx.
2960 HandleInvoke(invoke);
2961}
2962
2963void InstructionCodeGeneratorMIPS64::VisitInvokeUnresolved(HInvokeUnresolved* invoke) {
2964 codegen_->GenerateInvokeUnresolvedRuntimeCall(invoke);
2965}
2966
Alexey Frunze4dda3372015-06-01 18:31:49 -07002967void LocationsBuilderMIPS64::HandleInvoke(HInvoke* invoke) {
2968 InvokeDexCallingConventionVisitorMIPS64 calling_convention_visitor;
2969 CodeGenerator::CreateCommonInvokeLocationSummary(invoke, &calling_convention_visitor);
2970}
2971
2972void LocationsBuilderMIPS64::VisitInvokeInterface(HInvokeInterface* invoke) {
2973 HandleInvoke(invoke);
2974 // The register T0 is required to be used for the hidden argument in
2975 // art_quick_imt_conflict_trampoline, so add the hidden argument.
2976 invoke->GetLocations()->AddTemp(Location::RegisterLocation(T0));
2977}
2978
2979void InstructionCodeGeneratorMIPS64::VisitInvokeInterface(HInvokeInterface* invoke) {
2980 // TODO: b/18116999, our IMTs can miss an IncompatibleClassChangeError.
2981 GpuRegister temp = invoke->GetLocations()->GetTemp(0).AsRegister<GpuRegister>();
2982 uint32_t method_offset = mirror::Class::EmbeddedImTableEntryOffset(
2983 invoke->GetImtIndex() % mirror::Class::kImtSize, kMips64PointerSize).Uint32Value();
2984 Location receiver = invoke->GetLocations()->InAt(0);
2985 uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
2986 Offset entry_point = ArtMethod::EntryPointFromQuickCompiledCodeOffset(kMips64WordSize);
2987
2988 // Set the hidden argument.
2989 __ LoadConst32(invoke->GetLocations()->GetTemp(1).AsRegister<GpuRegister>(),
2990 invoke->GetDexMethodIndex());
2991
2992 // temp = object->GetClass();
2993 if (receiver.IsStackSlot()) {
2994 __ LoadFromOffset(kLoadUnsignedWord, temp, SP, receiver.GetStackIndex());
2995 __ LoadFromOffset(kLoadUnsignedWord, temp, temp, class_offset);
2996 } else {
2997 __ LoadFromOffset(kLoadUnsignedWord, temp, receiver.AsRegister<GpuRegister>(), class_offset);
2998 }
2999 codegen_->MaybeRecordImplicitNullCheck(invoke);
3000 // temp = temp->GetImtEntryAt(method_offset);
3001 __ LoadFromOffset(kLoadDoubleword, temp, temp, method_offset);
3002 // T9 = temp->GetEntryPoint();
3003 __ LoadFromOffset(kLoadDoubleword, T9, temp, entry_point.Int32Value());
3004 // T9();
3005 __ Jalr(T9);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003006 __ Nop();
Alexey Frunze4dda3372015-06-01 18:31:49 -07003007 DCHECK(!codegen_->IsLeafMethod());
3008 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
3009}
3010
3011void LocationsBuilderMIPS64::VisitInvokeVirtual(HInvokeVirtual* invoke) {
Chris Larsen3039e382015-08-26 07:54:08 -07003012 IntrinsicLocationsBuilderMIPS64 intrinsic(codegen_);
3013 if (intrinsic.TryDispatch(invoke)) {
3014 return;
3015 }
3016
Alexey Frunze4dda3372015-06-01 18:31:49 -07003017 HandleInvoke(invoke);
3018}
3019
3020void LocationsBuilderMIPS64::VisitInvokeStaticOrDirect(HInvokeStaticOrDirect* invoke) {
3021 // When we do not run baseline, explicit clinit checks triggered by static
3022 // invokes must have been pruned by art::PrepareForRegisterAllocation.
3023 DCHECK(codegen_->IsBaseline() || !invoke->IsStaticWithExplicitClinitCheck());
3024
Chris Larsen3039e382015-08-26 07:54:08 -07003025 IntrinsicLocationsBuilderMIPS64 intrinsic(codegen_);
3026 if (intrinsic.TryDispatch(invoke)) {
3027 return;
3028 }
3029
Alexey Frunze4dda3372015-06-01 18:31:49 -07003030 HandleInvoke(invoke);
3031
3032 // While SetupBlockedRegisters() blocks registers S2-S8 due to their
3033 // clobbering somewhere else, reduce further register pressure by avoiding
3034 // allocation of a register for the current method pointer like on x86 baseline.
3035 // TODO: remove this once all the issues with register saving/restoring are
3036 // sorted out.
Vladimir Marko6f6f3592015-11-09 12:54:16 +00003037 if (invoke->HasCurrentMethodInput()) {
3038 LocationSummary* locations = invoke->GetLocations();
Vladimir Markoc53c0792015-11-19 15:48:33 +00003039 Location location = locations->InAt(invoke->GetSpecialInputIndex());
Vladimir Marko6f6f3592015-11-09 12:54:16 +00003040 if (location.IsUnallocated() && location.GetPolicy() == Location::kRequiresRegister) {
Vladimir Markoc53c0792015-11-19 15:48:33 +00003041 locations->SetInAt(invoke->GetSpecialInputIndex(), Location::NoLocation());
Vladimir Marko6f6f3592015-11-09 12:54:16 +00003042 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003043 }
3044}
3045
Chris Larsen3039e382015-08-26 07:54:08 -07003046static bool TryGenerateIntrinsicCode(HInvoke* invoke, CodeGeneratorMIPS64* codegen) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003047 if (invoke->GetLocations()->Intrinsified()) {
Chris Larsen3039e382015-08-26 07:54:08 -07003048 IntrinsicCodeGeneratorMIPS64 intrinsic(codegen);
3049 intrinsic.Dispatch(invoke);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003050 return true;
3051 }
3052 return false;
3053}
3054
Vladimir Markodc151b22015-10-15 18:02:30 +01003055HInvokeStaticOrDirect::DispatchInfo CodeGeneratorMIPS64::GetSupportedInvokeStaticOrDirectDispatch(
3056 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
3057 MethodReference target_method ATTRIBUTE_UNUSED) {
3058 switch (desired_dispatch_info.method_load_kind) {
3059 case HInvokeStaticOrDirect::MethodLoadKind::kDirectAddressWithFixup:
3060 case HInvokeStaticOrDirect::MethodLoadKind::kDexCachePcRelative:
3061 // TODO: Implement these types. For the moment, we fall back to kDexCacheViaMethod.
3062 return HInvokeStaticOrDirect::DispatchInfo {
3063 HInvokeStaticOrDirect::MethodLoadKind::kDexCacheViaMethod,
3064 HInvokeStaticOrDirect::CodePtrLocation::kCallArtMethod,
3065 0u,
3066 0u
3067 };
3068 default:
3069 break;
3070 }
3071 switch (desired_dispatch_info.code_ptr_location) {
3072 case HInvokeStaticOrDirect::CodePtrLocation::kCallDirectWithFixup:
3073 case HInvokeStaticOrDirect::CodePtrLocation::kCallPCRelative:
3074 // TODO: Implement these types. For the moment, we fall back to kCallArtMethod.
3075 return HInvokeStaticOrDirect::DispatchInfo {
3076 desired_dispatch_info.method_load_kind,
3077 HInvokeStaticOrDirect::CodePtrLocation::kCallArtMethod,
3078 desired_dispatch_info.method_load_data,
3079 0u
3080 };
3081 default:
3082 return desired_dispatch_info;
3083 }
3084}
3085
Alexey Frunze4dda3372015-06-01 18:31:49 -07003086void CodeGeneratorMIPS64::GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, Location temp) {
3087 // All registers are assumed to be correctly set up per the calling convention.
3088
Vladimir Marko58155012015-08-19 12:49:41 +00003089 Location callee_method = temp; // For all kinds except kRecursive, callee will be in temp.
3090 switch (invoke->GetMethodLoadKind()) {
3091 case HInvokeStaticOrDirect::MethodLoadKind::kStringInit:
3092 // temp = thread->string_init_entrypoint
3093 __ LoadFromOffset(kLoadDoubleword,
3094 temp.AsRegister<GpuRegister>(),
3095 TR,
3096 invoke->GetStringInitOffset());
3097 break;
3098 case HInvokeStaticOrDirect::MethodLoadKind::kRecursive:
Vladimir Markoc53c0792015-11-19 15:48:33 +00003099 callee_method = invoke->GetLocations()->InAt(invoke->GetSpecialInputIndex());
Vladimir Marko58155012015-08-19 12:49:41 +00003100 break;
3101 case HInvokeStaticOrDirect::MethodLoadKind::kDirectAddress:
3102 __ LoadConst64(temp.AsRegister<GpuRegister>(), invoke->GetMethodAddress());
3103 break;
3104 case HInvokeStaticOrDirect::MethodLoadKind::kDirectAddressWithFixup:
Vladimir Marko58155012015-08-19 12:49:41 +00003105 case HInvokeStaticOrDirect::MethodLoadKind::kDexCachePcRelative:
Vladimir Markodc151b22015-10-15 18:02:30 +01003106 // TODO: Implement these types.
3107 // Currently filtered out by GetSupportedInvokeStaticOrDirectDispatch().
3108 LOG(FATAL) << "Unsupported";
3109 UNREACHABLE();
Vladimir Marko58155012015-08-19 12:49:41 +00003110 case HInvokeStaticOrDirect::MethodLoadKind::kDexCacheViaMethod: {
Vladimir Markoc53c0792015-11-19 15:48:33 +00003111 Location current_method = invoke->GetLocations()->InAt(invoke->GetSpecialInputIndex());
Vladimir Marko58155012015-08-19 12:49:41 +00003112 GpuRegister reg = temp.AsRegister<GpuRegister>();
3113 GpuRegister method_reg;
3114 if (current_method.IsRegister()) {
3115 method_reg = current_method.AsRegister<GpuRegister>();
3116 } else {
3117 // TODO: use the appropriate DCHECK() here if possible.
3118 // DCHECK(invoke->GetLocations()->Intrinsified());
3119 DCHECK(!current_method.IsValid());
3120 method_reg = reg;
3121 __ Ld(reg, SP, kCurrentMethodStackOffset);
3122 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003123
Vladimir Marko58155012015-08-19 12:49:41 +00003124 // temp = temp->dex_cache_resolved_methods_;
Vladimir Marko05792b92015-08-03 11:56:49 +01003125 __ LoadFromOffset(kLoadDoubleword,
Vladimir Marko58155012015-08-19 12:49:41 +00003126 reg,
3127 method_reg,
Vladimir Marko05792b92015-08-03 11:56:49 +01003128 ArtMethod::DexCacheResolvedMethodsOffset(kMips64PointerSize).Int32Value());
Vladimir Marko58155012015-08-19 12:49:41 +00003129 // temp = temp[index_in_cache]
3130 uint32_t index_in_cache = invoke->GetTargetMethod().dex_method_index;
3131 __ LoadFromOffset(kLoadDoubleword,
3132 reg,
3133 reg,
3134 CodeGenerator::GetCachePointerOffset(index_in_cache));
3135 break;
Alexey Frunze4dda3372015-06-01 18:31:49 -07003136 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003137 }
3138
Vladimir Marko58155012015-08-19 12:49:41 +00003139 switch (invoke->GetCodePtrLocation()) {
3140 case HInvokeStaticOrDirect::CodePtrLocation::kCallSelf:
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003141 __ Jialc(&frame_entry_label_, T9);
Vladimir Marko58155012015-08-19 12:49:41 +00003142 break;
3143 case HInvokeStaticOrDirect::CodePtrLocation::kCallDirect:
3144 // LR = invoke->GetDirectCodePtr();
3145 __ LoadConst64(T9, invoke->GetDirectCodePtr());
3146 // LR()
3147 __ Jalr(T9);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003148 __ Nop();
Vladimir Marko58155012015-08-19 12:49:41 +00003149 break;
Vladimir Marko58155012015-08-19 12:49:41 +00003150 case HInvokeStaticOrDirect::CodePtrLocation::kCallDirectWithFixup:
Vladimir Markodc151b22015-10-15 18:02:30 +01003151 case HInvokeStaticOrDirect::CodePtrLocation::kCallPCRelative:
3152 // TODO: Implement these types.
3153 // Currently filtered out by GetSupportedInvokeStaticOrDirectDispatch().
3154 LOG(FATAL) << "Unsupported";
3155 UNREACHABLE();
Vladimir Marko58155012015-08-19 12:49:41 +00003156 case HInvokeStaticOrDirect::CodePtrLocation::kCallArtMethod:
3157 // T9 = callee_method->entry_point_from_quick_compiled_code_;
3158 __ LoadFromOffset(kLoadDoubleword,
3159 T9,
3160 callee_method.AsRegister<GpuRegister>(),
3161 ArtMethod::EntryPointFromQuickCompiledCodeOffset(
3162 kMips64WordSize).Int32Value());
3163 // T9()
3164 __ Jalr(T9);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003165 __ Nop();
Vladimir Marko58155012015-08-19 12:49:41 +00003166 break;
3167 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003168 DCHECK(!IsLeafMethod());
3169}
3170
3171void InstructionCodeGeneratorMIPS64::VisitInvokeStaticOrDirect(HInvokeStaticOrDirect* invoke) {
3172 // When we do not run baseline, explicit clinit checks triggered by static
3173 // invokes must have been pruned by art::PrepareForRegisterAllocation.
3174 DCHECK(codegen_->IsBaseline() || !invoke->IsStaticWithExplicitClinitCheck());
3175
3176 if (TryGenerateIntrinsicCode(invoke, codegen_)) {
3177 return;
3178 }
3179
3180 LocationSummary* locations = invoke->GetLocations();
3181 codegen_->GenerateStaticOrDirectCall(invoke,
3182 locations->HasTemps()
3183 ? locations->GetTemp(0)
3184 : Location::NoLocation());
3185 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
3186}
3187
Alexey Frunze53afca12015-11-05 16:34:23 -08003188void CodeGeneratorMIPS64::GenerateVirtualCall(HInvokeVirtual* invoke, Location temp_location) {
Nicolas Geoffraye5234232015-12-02 09:06:11 +00003189 // Use the calling convention instead of the location of the receiver, as
3190 // intrinsics may have put the receiver in a different register. In the intrinsics
3191 // slow path, the arguments have been moved to the right place, so here we are
3192 // guaranteed that the receiver is the first register of the calling convention.
3193 InvokeDexCallingConvention calling_convention;
3194 GpuRegister receiver = calling_convention.GetRegisterAt(0);
3195
Alexey Frunze53afca12015-11-05 16:34:23 -08003196 GpuRegister temp = temp_location.AsRegister<GpuRegister>();
Alexey Frunze4dda3372015-06-01 18:31:49 -07003197 size_t method_offset = mirror::Class::EmbeddedVTableEntryOffset(
3198 invoke->GetVTableIndex(), kMips64PointerSize).SizeValue();
3199 uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
3200 Offset entry_point = ArtMethod::EntryPointFromQuickCompiledCodeOffset(kMips64WordSize);
3201
3202 // temp = object->GetClass();
Nicolas Geoffraye5234232015-12-02 09:06:11 +00003203 __ LoadFromOffset(kLoadUnsignedWord, temp, receiver, class_offset);
Alexey Frunze53afca12015-11-05 16:34:23 -08003204 MaybeRecordImplicitNullCheck(invoke);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003205 // temp = temp->GetMethodAt(method_offset);
3206 __ LoadFromOffset(kLoadDoubleword, temp, temp, method_offset);
3207 // T9 = temp->GetEntryPoint();
3208 __ LoadFromOffset(kLoadDoubleword, T9, temp, entry_point.Int32Value());
3209 // T9();
3210 __ Jalr(T9);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003211 __ Nop();
Alexey Frunze53afca12015-11-05 16:34:23 -08003212}
3213
3214void InstructionCodeGeneratorMIPS64::VisitInvokeVirtual(HInvokeVirtual* invoke) {
3215 if (TryGenerateIntrinsicCode(invoke, codegen_)) {
3216 return;
3217 }
3218
3219 codegen_->GenerateVirtualCall(invoke, invoke->GetLocations()->GetTemp(0));
Alexey Frunze4dda3372015-06-01 18:31:49 -07003220 DCHECK(!codegen_->IsLeafMethod());
3221 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
3222}
3223
3224void LocationsBuilderMIPS64::VisitLoadClass(HLoadClass* cls) {
Calin Juravle98893e12015-10-02 21:05:03 +01003225 InvokeRuntimeCallingConvention calling_convention;
3226 CodeGenerator::CreateLoadClassLocationSummary(
3227 cls,
3228 Location::RegisterLocation(calling_convention.GetRegisterAt(0)),
Alexey Frunze00580bd2015-11-11 13:31:12 -08003229 calling_convention.GetReturnLocation(cls->GetType()));
Alexey Frunze4dda3372015-06-01 18:31:49 -07003230}
3231
3232void InstructionCodeGeneratorMIPS64::VisitLoadClass(HLoadClass* cls) {
3233 LocationSummary* locations = cls->GetLocations();
Calin Juravle98893e12015-10-02 21:05:03 +01003234 if (cls->NeedsAccessCheck()) {
3235 codegen_->MoveConstant(locations->GetTemp(0), cls->GetTypeIndex());
3236 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pInitializeTypeAndVerifyAccess),
3237 cls,
3238 cls->GetDexPc(),
3239 nullptr);
Roland Levillain888d0672015-11-23 18:53:50 +00003240 CheckEntrypointTypes<kQuickInitializeTypeAndVerifyAccess, void*, uint32_t>();
Calin Juravle580b6092015-10-06 17:35:58 +01003241 return;
3242 }
3243
3244 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
3245 GpuRegister current_method = locations->InAt(0).AsRegister<GpuRegister>();
3246 if (cls->IsReferrersClass()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003247 DCHECK(!cls->CanCallRuntime());
3248 DCHECK(!cls->MustGenerateClinitCheck());
3249 __ LoadFromOffset(kLoadUnsignedWord, out, current_method,
3250 ArtMethod::DeclaringClassOffset().Int32Value());
3251 } else {
Vladimir Marko05792b92015-08-03 11:56:49 +01003252 __ LoadFromOffset(kLoadDoubleword, out, current_method,
3253 ArtMethod::DexCacheResolvedTypesOffset(kMips64PointerSize).Int32Value());
Roland Levillain698fa972015-12-16 17:06:47 +00003254 __ LoadFromOffset(
3255 kLoadUnsignedWord, out, out, CodeGenerator::GetCacheOffset(cls->GetTypeIndex()));
Vladimir Marko05792b92015-08-03 11:56:49 +01003256 // TODO: We will need a read barrier here.
Nicolas Geoffray42e372e2015-11-24 15:48:56 +00003257 if (!cls->IsInDexCache() || cls->MustGenerateClinitCheck()) {
3258 DCHECK(cls->CanCallRuntime());
3259 SlowPathCodeMIPS64* slow_path = new (GetGraph()->GetArena()) LoadClassSlowPathMIPS64(
3260 cls,
3261 cls,
3262 cls->GetDexPc(),
3263 cls->MustGenerateClinitCheck());
3264 codegen_->AddSlowPath(slow_path);
3265 if (!cls->IsInDexCache()) {
3266 __ Beqzc(out, slow_path->GetEntryLabel());
3267 }
3268 if (cls->MustGenerateClinitCheck()) {
3269 GenerateClassInitializationCheck(slow_path, out);
3270 } else {
3271 __ Bind(slow_path->GetExitLabel());
3272 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003273 }
3274 }
3275}
3276
David Brazdilcb1c0552015-08-04 16:22:25 +01003277static int32_t GetExceptionTlsOffset() {
3278 return Thread::ExceptionOffset<kMips64WordSize>().Int32Value();
3279}
3280
Alexey Frunze4dda3372015-06-01 18:31:49 -07003281void LocationsBuilderMIPS64::VisitLoadException(HLoadException* load) {
3282 LocationSummary* locations =
3283 new (GetGraph()->GetArena()) LocationSummary(load, LocationSummary::kNoCall);
3284 locations->SetOut(Location::RequiresRegister());
3285}
3286
3287void InstructionCodeGeneratorMIPS64::VisitLoadException(HLoadException* load) {
3288 GpuRegister out = load->GetLocations()->Out().AsRegister<GpuRegister>();
David Brazdilcb1c0552015-08-04 16:22:25 +01003289 __ LoadFromOffset(kLoadUnsignedWord, out, TR, GetExceptionTlsOffset());
3290}
3291
3292void LocationsBuilderMIPS64::VisitClearException(HClearException* clear) {
3293 new (GetGraph()->GetArena()) LocationSummary(clear, LocationSummary::kNoCall);
3294}
3295
3296void InstructionCodeGeneratorMIPS64::VisitClearException(HClearException* clear ATTRIBUTE_UNUSED) {
3297 __ StoreToOffset(kStoreWord, ZERO, TR, GetExceptionTlsOffset());
Alexey Frunze4dda3372015-06-01 18:31:49 -07003298}
3299
3300void LocationsBuilderMIPS64::VisitLoadLocal(HLoadLocal* load) {
3301 load->SetLocations(nullptr);
3302}
3303
3304void InstructionCodeGeneratorMIPS64::VisitLoadLocal(HLoadLocal* load ATTRIBUTE_UNUSED) {
3305 // Nothing to do, this is driven by the code generator.
3306}
3307
3308void LocationsBuilderMIPS64::VisitLoadString(HLoadString* load) {
Roland Levillain698fa972015-12-16 17:06:47 +00003309 LocationSummary::CallKind call_kind = load->IsInDexCache()
3310 ? LocationSummary::kNoCall
3311 : LocationSummary::kCallOnSlowPath;
Nicolas Geoffray917d0162015-11-24 18:25:35 +00003312 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(load, call_kind);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003313 locations->SetInAt(0, Location::RequiresRegister());
3314 locations->SetOut(Location::RequiresRegister());
3315}
3316
3317void InstructionCodeGeneratorMIPS64::VisitLoadString(HLoadString* load) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003318 LocationSummary* locations = load->GetLocations();
3319 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
3320 GpuRegister current_method = locations->InAt(0).AsRegister<GpuRegister>();
3321 __ LoadFromOffset(kLoadUnsignedWord, out, current_method,
3322 ArtMethod::DeclaringClassOffset().Int32Value());
Vladimir Marko05792b92015-08-03 11:56:49 +01003323 __ LoadFromOffset(kLoadDoubleword, out, out, mirror::Class::DexCacheStringsOffset().Int32Value());
Roland Levillain698fa972015-12-16 17:06:47 +00003324 __ LoadFromOffset(
3325 kLoadUnsignedWord, out, out, CodeGenerator::GetCacheOffset(load->GetStringIndex()));
Vladimir Marko05792b92015-08-03 11:56:49 +01003326 // TODO: We will need a read barrier here.
Nicolas Geoffray917d0162015-11-24 18:25:35 +00003327
3328 if (!load->IsInDexCache()) {
3329 SlowPathCodeMIPS64* slow_path = new (GetGraph()->GetArena()) LoadStringSlowPathMIPS64(load);
3330 codegen_->AddSlowPath(slow_path);
3331 __ Beqzc(out, slow_path->GetEntryLabel());
3332 __ Bind(slow_path->GetExitLabel());
3333 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003334}
3335
3336void LocationsBuilderMIPS64::VisitLocal(HLocal* local) {
3337 local->SetLocations(nullptr);
3338}
3339
3340void InstructionCodeGeneratorMIPS64::VisitLocal(HLocal* local) {
3341 DCHECK_EQ(local->GetBlock(), GetGraph()->GetEntryBlock());
3342}
3343
3344void LocationsBuilderMIPS64::VisitLongConstant(HLongConstant* constant) {
3345 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(constant);
3346 locations->SetOut(Location::ConstantLocation(constant));
3347}
3348
3349void InstructionCodeGeneratorMIPS64::VisitLongConstant(HLongConstant* constant ATTRIBUTE_UNUSED) {
3350 // Will be generated at use site.
3351}
3352
3353void LocationsBuilderMIPS64::VisitMonitorOperation(HMonitorOperation* instruction) {
3354 LocationSummary* locations =
3355 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
3356 InvokeRuntimeCallingConvention calling_convention;
3357 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3358}
3359
3360void InstructionCodeGeneratorMIPS64::VisitMonitorOperation(HMonitorOperation* instruction) {
3361 codegen_->InvokeRuntime(instruction->IsEnter()
3362 ? QUICK_ENTRY_POINT(pLockObject)
3363 : QUICK_ENTRY_POINT(pUnlockObject),
3364 instruction,
3365 instruction->GetDexPc(),
3366 nullptr);
Roland Levillain888d0672015-11-23 18:53:50 +00003367 if (instruction->IsEnter()) {
3368 CheckEntrypointTypes<kQuickLockObject, void, mirror::Object*>();
3369 } else {
3370 CheckEntrypointTypes<kQuickUnlockObject, void, mirror::Object*>();
3371 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003372}
3373
3374void LocationsBuilderMIPS64::VisitMul(HMul* mul) {
3375 LocationSummary* locations =
3376 new (GetGraph()->GetArena()) LocationSummary(mul, LocationSummary::kNoCall);
3377 switch (mul->GetResultType()) {
3378 case Primitive::kPrimInt:
3379 case Primitive::kPrimLong:
3380 locations->SetInAt(0, Location::RequiresRegister());
3381 locations->SetInAt(1, Location::RequiresRegister());
3382 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3383 break;
3384
3385 case Primitive::kPrimFloat:
3386 case Primitive::kPrimDouble:
3387 locations->SetInAt(0, Location::RequiresFpuRegister());
3388 locations->SetInAt(1, Location::RequiresFpuRegister());
3389 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
3390 break;
3391
3392 default:
3393 LOG(FATAL) << "Unexpected mul type " << mul->GetResultType();
3394 }
3395}
3396
3397void InstructionCodeGeneratorMIPS64::VisitMul(HMul* instruction) {
3398 Primitive::Type type = instruction->GetType();
3399 LocationSummary* locations = instruction->GetLocations();
3400
3401 switch (type) {
3402 case Primitive::kPrimInt:
3403 case Primitive::kPrimLong: {
3404 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
3405 GpuRegister lhs = locations->InAt(0).AsRegister<GpuRegister>();
3406 GpuRegister rhs = locations->InAt(1).AsRegister<GpuRegister>();
3407 if (type == Primitive::kPrimInt)
3408 __ MulR6(dst, lhs, rhs);
3409 else
3410 __ Dmul(dst, lhs, rhs);
3411 break;
3412 }
3413 case Primitive::kPrimFloat:
3414 case Primitive::kPrimDouble: {
3415 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
3416 FpuRegister lhs = locations->InAt(0).AsFpuRegister<FpuRegister>();
3417 FpuRegister rhs = locations->InAt(1).AsFpuRegister<FpuRegister>();
3418 if (type == Primitive::kPrimFloat)
3419 __ MulS(dst, lhs, rhs);
3420 else
3421 __ MulD(dst, lhs, rhs);
3422 break;
3423 }
3424 default:
3425 LOG(FATAL) << "Unexpected mul type " << type;
3426 }
3427}
3428
3429void LocationsBuilderMIPS64::VisitNeg(HNeg* neg) {
3430 LocationSummary* locations =
3431 new (GetGraph()->GetArena()) LocationSummary(neg, LocationSummary::kNoCall);
3432 switch (neg->GetResultType()) {
3433 case Primitive::kPrimInt:
3434 case Primitive::kPrimLong:
3435 locations->SetInAt(0, Location::RequiresRegister());
3436 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3437 break;
3438
3439 case Primitive::kPrimFloat:
3440 case Primitive::kPrimDouble:
3441 locations->SetInAt(0, Location::RequiresFpuRegister());
3442 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
3443 break;
3444
3445 default:
3446 LOG(FATAL) << "Unexpected neg type " << neg->GetResultType();
3447 }
3448}
3449
3450void InstructionCodeGeneratorMIPS64::VisitNeg(HNeg* instruction) {
3451 Primitive::Type type = instruction->GetType();
3452 LocationSummary* locations = instruction->GetLocations();
3453
3454 switch (type) {
3455 case Primitive::kPrimInt:
3456 case Primitive::kPrimLong: {
3457 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
3458 GpuRegister src = locations->InAt(0).AsRegister<GpuRegister>();
3459 if (type == Primitive::kPrimInt)
3460 __ Subu(dst, ZERO, src);
3461 else
3462 __ Dsubu(dst, ZERO, src);
3463 break;
3464 }
3465 case Primitive::kPrimFloat:
3466 case Primitive::kPrimDouble: {
3467 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
3468 FpuRegister src = locations->InAt(0).AsFpuRegister<FpuRegister>();
3469 if (type == Primitive::kPrimFloat)
3470 __ NegS(dst, src);
3471 else
3472 __ NegD(dst, src);
3473 break;
3474 }
3475 default:
3476 LOG(FATAL) << "Unexpected neg type " << type;
3477 }
3478}
3479
3480void LocationsBuilderMIPS64::VisitNewArray(HNewArray* instruction) {
3481 LocationSummary* locations =
3482 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
3483 InvokeRuntimeCallingConvention calling_convention;
3484 locations->AddTemp(Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3485 locations->SetOut(calling_convention.GetReturnLocation(Primitive::kPrimNot));
3486 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(1)));
3487 locations->SetInAt(1, Location::RegisterLocation(calling_convention.GetRegisterAt(2)));
3488}
3489
3490void InstructionCodeGeneratorMIPS64::VisitNewArray(HNewArray* instruction) {
3491 LocationSummary* locations = instruction->GetLocations();
3492 // Move an uint16_t value to a register.
3493 __ LoadConst32(locations->GetTemp(0).AsRegister<GpuRegister>(), instruction->GetTypeIndex());
Calin Juravle175dc732015-08-25 15:42:32 +01003494 codegen_->InvokeRuntime(instruction->GetEntrypoint(),
3495 instruction,
3496 instruction->GetDexPc(),
3497 nullptr);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003498 CheckEntrypointTypes<kQuickAllocArrayWithAccessCheck, void*, uint32_t, int32_t, ArtMethod*>();
3499}
3500
3501void LocationsBuilderMIPS64::VisitNewInstance(HNewInstance* instruction) {
3502 LocationSummary* locations =
3503 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
3504 InvokeRuntimeCallingConvention calling_convention;
Nicolas Geoffray729645a2015-11-19 13:29:02 +00003505 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3506 locations->SetInAt(1, Location::RegisterLocation(calling_convention.GetRegisterAt(1)));
Alexey Frunze4dda3372015-06-01 18:31:49 -07003507 locations->SetOut(calling_convention.GetReturnLocation(Primitive::kPrimNot));
3508}
3509
3510void InstructionCodeGeneratorMIPS64::VisitNewInstance(HNewInstance* instruction) {
Calin Juravle175dc732015-08-25 15:42:32 +01003511 codegen_->InvokeRuntime(instruction->GetEntrypoint(),
3512 instruction,
3513 instruction->GetDexPc(),
3514 nullptr);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003515 CheckEntrypointTypes<kQuickAllocObjectWithAccessCheck, void*, uint32_t, ArtMethod*>();
3516}
3517
3518void LocationsBuilderMIPS64::VisitNot(HNot* instruction) {
3519 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
3520 locations->SetInAt(0, Location::RequiresRegister());
3521 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3522}
3523
3524void InstructionCodeGeneratorMIPS64::VisitNot(HNot* instruction) {
3525 Primitive::Type type = instruction->GetType();
3526 LocationSummary* locations = instruction->GetLocations();
3527
3528 switch (type) {
3529 case Primitive::kPrimInt:
3530 case Primitive::kPrimLong: {
3531 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
3532 GpuRegister src = locations->InAt(0).AsRegister<GpuRegister>();
3533 __ Nor(dst, src, ZERO);
3534 break;
3535 }
3536
3537 default:
3538 LOG(FATAL) << "Unexpected type for not operation " << instruction->GetResultType();
3539 }
3540}
3541
3542void LocationsBuilderMIPS64::VisitBooleanNot(HBooleanNot* instruction) {
3543 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
3544 locations->SetInAt(0, Location::RequiresRegister());
3545 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3546}
3547
3548void InstructionCodeGeneratorMIPS64::VisitBooleanNot(HBooleanNot* instruction) {
3549 LocationSummary* locations = instruction->GetLocations();
3550 __ Xori(locations->Out().AsRegister<GpuRegister>(),
3551 locations->InAt(0).AsRegister<GpuRegister>(),
3552 1);
3553}
3554
3555void LocationsBuilderMIPS64::VisitNullCheck(HNullCheck* instruction) {
David Brazdil77a48ae2015-09-15 12:34:04 +00003556 LocationSummary::CallKind call_kind = instruction->CanThrowIntoCatchBlock()
3557 ? LocationSummary::kCallOnSlowPath
3558 : LocationSummary::kNoCall;
3559 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003560 locations->SetInAt(0, Location::RequiresRegister());
3561 if (instruction->HasUses()) {
3562 locations->SetOut(Location::SameAsFirstInput());
3563 }
3564}
3565
3566void InstructionCodeGeneratorMIPS64::GenerateImplicitNullCheck(HNullCheck* instruction) {
3567 if (codegen_->CanMoveNullCheckToUser(instruction)) {
3568 return;
3569 }
3570 Location obj = instruction->GetLocations()->InAt(0);
3571
3572 __ Lw(ZERO, obj.AsRegister<GpuRegister>(), 0);
3573 codegen_->RecordPcInfo(instruction, instruction->GetDexPc());
3574}
3575
3576void InstructionCodeGeneratorMIPS64::GenerateExplicitNullCheck(HNullCheck* instruction) {
3577 SlowPathCodeMIPS64* slow_path = new (GetGraph()->GetArena()) NullCheckSlowPathMIPS64(instruction);
3578 codegen_->AddSlowPath(slow_path);
3579
3580 Location obj = instruction->GetLocations()->InAt(0);
3581
3582 __ Beqzc(obj.AsRegister<GpuRegister>(), slow_path->GetEntryLabel());
3583}
3584
3585void InstructionCodeGeneratorMIPS64::VisitNullCheck(HNullCheck* instruction) {
David Brazdil77a48ae2015-09-15 12:34:04 +00003586 if (codegen_->IsImplicitNullCheckAllowed(instruction)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003587 GenerateImplicitNullCheck(instruction);
3588 } else {
3589 GenerateExplicitNullCheck(instruction);
3590 }
3591}
3592
3593void LocationsBuilderMIPS64::VisitOr(HOr* instruction) {
3594 HandleBinaryOp(instruction);
3595}
3596
3597void InstructionCodeGeneratorMIPS64::VisitOr(HOr* instruction) {
3598 HandleBinaryOp(instruction);
3599}
3600
3601void LocationsBuilderMIPS64::VisitParallelMove(HParallelMove* instruction ATTRIBUTE_UNUSED) {
3602 LOG(FATAL) << "Unreachable";
3603}
3604
3605void InstructionCodeGeneratorMIPS64::VisitParallelMove(HParallelMove* instruction) {
3606 codegen_->GetMoveResolver()->EmitNativeCode(instruction);
3607}
3608
3609void LocationsBuilderMIPS64::VisitParameterValue(HParameterValue* instruction) {
3610 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
3611 Location location = parameter_visitor_.GetNextLocation(instruction->GetType());
3612 if (location.IsStackSlot()) {
3613 location = Location::StackSlot(location.GetStackIndex() + codegen_->GetFrameSize());
3614 } else if (location.IsDoubleStackSlot()) {
3615 location = Location::DoubleStackSlot(location.GetStackIndex() + codegen_->GetFrameSize());
3616 }
3617 locations->SetOut(location);
3618}
3619
3620void InstructionCodeGeneratorMIPS64::VisitParameterValue(HParameterValue* instruction
3621 ATTRIBUTE_UNUSED) {
3622 // Nothing to do, the parameter is already at its location.
3623}
3624
3625void LocationsBuilderMIPS64::VisitCurrentMethod(HCurrentMethod* instruction) {
3626 LocationSummary* locations =
3627 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
3628 locations->SetOut(Location::RegisterLocation(kMethodRegisterArgument));
3629}
3630
3631void InstructionCodeGeneratorMIPS64::VisitCurrentMethod(HCurrentMethod* instruction
3632 ATTRIBUTE_UNUSED) {
3633 // Nothing to do, the method is already at its location.
3634}
3635
3636void LocationsBuilderMIPS64::VisitPhi(HPhi* instruction) {
3637 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
3638 for (size_t i = 0, e = instruction->InputCount(); i < e; ++i) {
3639 locations->SetInAt(i, Location::Any());
3640 }
3641 locations->SetOut(Location::Any());
3642}
3643
3644void InstructionCodeGeneratorMIPS64::VisitPhi(HPhi* instruction ATTRIBUTE_UNUSED) {
3645 LOG(FATAL) << "Unreachable";
3646}
3647
3648void LocationsBuilderMIPS64::VisitRem(HRem* rem) {
3649 Primitive::Type type = rem->GetResultType();
3650 LocationSummary::CallKind call_kind =
3651 Primitive::IsFloatingPointType(type) ? LocationSummary::kCall : LocationSummary::kNoCall;
3652 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(rem, call_kind);
3653
3654 switch (type) {
3655 case Primitive::kPrimInt:
3656 case Primitive::kPrimLong:
3657 locations->SetInAt(0, Location::RequiresRegister());
Alexey Frunzec857c742015-09-23 15:12:39 -07003658 locations->SetInAt(1, Location::RegisterOrConstant(rem->InputAt(1)));
Alexey Frunze4dda3372015-06-01 18:31:49 -07003659 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3660 break;
3661
3662 case Primitive::kPrimFloat:
3663 case Primitive::kPrimDouble: {
3664 InvokeRuntimeCallingConvention calling_convention;
3665 locations->SetInAt(0, Location::FpuRegisterLocation(calling_convention.GetFpuRegisterAt(0)));
3666 locations->SetInAt(1, Location::FpuRegisterLocation(calling_convention.GetFpuRegisterAt(1)));
3667 locations->SetOut(calling_convention.GetReturnLocation(type));
3668 break;
3669 }
3670
3671 default:
3672 LOG(FATAL) << "Unexpected rem type " << type;
3673 }
3674}
3675
3676void InstructionCodeGeneratorMIPS64::VisitRem(HRem* instruction) {
3677 Primitive::Type type = instruction->GetType();
Alexey Frunze4dda3372015-06-01 18:31:49 -07003678
3679 switch (type) {
3680 case Primitive::kPrimInt:
Alexey Frunzec857c742015-09-23 15:12:39 -07003681 case Primitive::kPrimLong:
3682 GenerateDivRemIntegral(instruction);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003683 break;
Alexey Frunze4dda3372015-06-01 18:31:49 -07003684
3685 case Primitive::kPrimFloat:
3686 case Primitive::kPrimDouble: {
3687 int32_t entry_offset = (type == Primitive::kPrimFloat) ? QUICK_ENTRY_POINT(pFmodf)
3688 : QUICK_ENTRY_POINT(pFmod);
3689 codegen_->InvokeRuntime(entry_offset, instruction, instruction->GetDexPc(), nullptr);
Roland Levillain888d0672015-11-23 18:53:50 +00003690 if (type == Primitive::kPrimFloat) {
3691 CheckEntrypointTypes<kQuickFmodf, float, float, float>();
3692 } else {
3693 CheckEntrypointTypes<kQuickFmod, double, double, double>();
3694 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003695 break;
3696 }
3697 default:
3698 LOG(FATAL) << "Unexpected rem type " << type;
3699 }
3700}
3701
3702void LocationsBuilderMIPS64::VisitMemoryBarrier(HMemoryBarrier* memory_barrier) {
3703 memory_barrier->SetLocations(nullptr);
3704}
3705
3706void InstructionCodeGeneratorMIPS64::VisitMemoryBarrier(HMemoryBarrier* memory_barrier) {
3707 GenerateMemoryBarrier(memory_barrier->GetBarrierKind());
3708}
3709
3710void LocationsBuilderMIPS64::VisitReturn(HReturn* ret) {
3711 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(ret);
3712 Primitive::Type return_type = ret->InputAt(0)->GetType();
3713 locations->SetInAt(0, Mips64ReturnLocation(return_type));
3714}
3715
3716void InstructionCodeGeneratorMIPS64::VisitReturn(HReturn* ret ATTRIBUTE_UNUSED) {
3717 codegen_->GenerateFrameExit();
3718}
3719
3720void LocationsBuilderMIPS64::VisitReturnVoid(HReturnVoid* ret) {
3721 ret->SetLocations(nullptr);
3722}
3723
3724void InstructionCodeGeneratorMIPS64::VisitReturnVoid(HReturnVoid* ret ATTRIBUTE_UNUSED) {
3725 codegen_->GenerateFrameExit();
3726}
3727
Scott Wakeling40a04bf2015-12-11 09:50:36 +00003728void LocationsBuilderMIPS64::VisitRor(HRor* ror ATTRIBUTE_UNUSED) {
3729 LOG(FATAL) << "Unreachable";
3730 UNREACHABLE();
3731}
3732
3733void InstructionCodeGeneratorMIPS64::VisitRor(HRor* ror ATTRIBUTE_UNUSED) {
3734 LOG(FATAL) << "Unreachable";
3735 UNREACHABLE();
3736}
3737
Alexey Frunze4dda3372015-06-01 18:31:49 -07003738void LocationsBuilderMIPS64::VisitShl(HShl* shl) {
3739 HandleShift(shl);
3740}
3741
3742void InstructionCodeGeneratorMIPS64::VisitShl(HShl* shl) {
3743 HandleShift(shl);
3744}
3745
3746void LocationsBuilderMIPS64::VisitShr(HShr* shr) {
3747 HandleShift(shr);
3748}
3749
3750void InstructionCodeGeneratorMIPS64::VisitShr(HShr* shr) {
3751 HandleShift(shr);
3752}
3753
3754void LocationsBuilderMIPS64::VisitStoreLocal(HStoreLocal* store) {
3755 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(store);
3756 Primitive::Type field_type = store->InputAt(1)->GetType();
3757 switch (field_type) {
3758 case Primitive::kPrimNot:
3759 case Primitive::kPrimBoolean:
3760 case Primitive::kPrimByte:
3761 case Primitive::kPrimChar:
3762 case Primitive::kPrimShort:
3763 case Primitive::kPrimInt:
3764 case Primitive::kPrimFloat:
3765 locations->SetInAt(1, Location::StackSlot(codegen_->GetStackSlot(store->GetLocal())));
3766 break;
3767
3768 case Primitive::kPrimLong:
3769 case Primitive::kPrimDouble:
3770 locations->SetInAt(1, Location::DoubleStackSlot(codegen_->GetStackSlot(store->GetLocal())));
3771 break;
3772
3773 default:
3774 LOG(FATAL) << "Unimplemented local type " << field_type;
3775 }
3776}
3777
3778void InstructionCodeGeneratorMIPS64::VisitStoreLocal(HStoreLocal* store ATTRIBUTE_UNUSED) {
3779}
3780
3781void LocationsBuilderMIPS64::VisitSub(HSub* instruction) {
3782 HandleBinaryOp(instruction);
3783}
3784
3785void InstructionCodeGeneratorMIPS64::VisitSub(HSub* instruction) {
3786 HandleBinaryOp(instruction);
3787}
3788
3789void LocationsBuilderMIPS64::VisitStaticFieldGet(HStaticFieldGet* instruction) {
3790 HandleFieldGet(instruction, instruction->GetFieldInfo());
3791}
3792
3793void InstructionCodeGeneratorMIPS64::VisitStaticFieldGet(HStaticFieldGet* instruction) {
3794 HandleFieldGet(instruction, instruction->GetFieldInfo());
3795}
3796
3797void LocationsBuilderMIPS64::VisitStaticFieldSet(HStaticFieldSet* instruction) {
3798 HandleFieldSet(instruction, instruction->GetFieldInfo());
3799}
3800
3801void InstructionCodeGeneratorMIPS64::VisitStaticFieldSet(HStaticFieldSet* instruction) {
3802 HandleFieldSet(instruction, instruction->GetFieldInfo());
3803}
3804
Calin Juravlee460d1d2015-09-29 04:52:17 +01003805void LocationsBuilderMIPS64::VisitUnresolvedInstanceFieldGet(
3806 HUnresolvedInstanceFieldGet* instruction) {
3807 FieldAccessCallingConventionMIPS64 calling_convention;
3808 codegen_->CreateUnresolvedFieldLocationSummary(
3809 instruction, instruction->GetFieldType(), calling_convention);
3810}
3811
3812void InstructionCodeGeneratorMIPS64::VisitUnresolvedInstanceFieldGet(
3813 HUnresolvedInstanceFieldGet* instruction) {
3814 FieldAccessCallingConventionMIPS64 calling_convention;
3815 codegen_->GenerateUnresolvedFieldAccess(instruction,
3816 instruction->GetFieldType(),
3817 instruction->GetFieldIndex(),
3818 instruction->GetDexPc(),
3819 calling_convention);
3820}
3821
3822void LocationsBuilderMIPS64::VisitUnresolvedInstanceFieldSet(
3823 HUnresolvedInstanceFieldSet* instruction) {
3824 FieldAccessCallingConventionMIPS64 calling_convention;
3825 codegen_->CreateUnresolvedFieldLocationSummary(
3826 instruction, instruction->GetFieldType(), calling_convention);
3827}
3828
3829void InstructionCodeGeneratorMIPS64::VisitUnresolvedInstanceFieldSet(
3830 HUnresolvedInstanceFieldSet* instruction) {
3831 FieldAccessCallingConventionMIPS64 calling_convention;
3832 codegen_->GenerateUnresolvedFieldAccess(instruction,
3833 instruction->GetFieldType(),
3834 instruction->GetFieldIndex(),
3835 instruction->GetDexPc(),
3836 calling_convention);
3837}
3838
3839void LocationsBuilderMIPS64::VisitUnresolvedStaticFieldGet(
3840 HUnresolvedStaticFieldGet* instruction) {
3841 FieldAccessCallingConventionMIPS64 calling_convention;
3842 codegen_->CreateUnresolvedFieldLocationSummary(
3843 instruction, instruction->GetFieldType(), calling_convention);
3844}
3845
3846void InstructionCodeGeneratorMIPS64::VisitUnresolvedStaticFieldGet(
3847 HUnresolvedStaticFieldGet* instruction) {
3848 FieldAccessCallingConventionMIPS64 calling_convention;
3849 codegen_->GenerateUnresolvedFieldAccess(instruction,
3850 instruction->GetFieldType(),
3851 instruction->GetFieldIndex(),
3852 instruction->GetDexPc(),
3853 calling_convention);
3854}
3855
3856void LocationsBuilderMIPS64::VisitUnresolvedStaticFieldSet(
3857 HUnresolvedStaticFieldSet* instruction) {
3858 FieldAccessCallingConventionMIPS64 calling_convention;
3859 codegen_->CreateUnresolvedFieldLocationSummary(
3860 instruction, instruction->GetFieldType(), calling_convention);
3861}
3862
3863void InstructionCodeGeneratorMIPS64::VisitUnresolvedStaticFieldSet(
3864 HUnresolvedStaticFieldSet* instruction) {
3865 FieldAccessCallingConventionMIPS64 calling_convention;
3866 codegen_->GenerateUnresolvedFieldAccess(instruction,
3867 instruction->GetFieldType(),
3868 instruction->GetFieldIndex(),
3869 instruction->GetDexPc(),
3870 calling_convention);
3871}
3872
Alexey Frunze4dda3372015-06-01 18:31:49 -07003873void LocationsBuilderMIPS64::VisitSuspendCheck(HSuspendCheck* instruction) {
3874 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCallOnSlowPath);
3875}
3876
3877void InstructionCodeGeneratorMIPS64::VisitSuspendCheck(HSuspendCheck* instruction) {
3878 HBasicBlock* block = instruction->GetBlock();
3879 if (block->GetLoopInformation() != nullptr) {
3880 DCHECK(block->GetLoopInformation()->GetSuspendCheck() == instruction);
3881 // The back edge will generate the suspend check.
3882 return;
3883 }
3884 if (block->IsEntryBlock() && instruction->GetNext()->IsGoto()) {
3885 // The goto will generate the suspend check.
3886 return;
3887 }
3888 GenerateSuspendCheck(instruction, nullptr);
3889}
3890
3891void LocationsBuilderMIPS64::VisitTemporary(HTemporary* temp) {
3892 temp->SetLocations(nullptr);
3893}
3894
3895void InstructionCodeGeneratorMIPS64::VisitTemporary(HTemporary* temp ATTRIBUTE_UNUSED) {
3896 // Nothing to do, this is driven by the code generator.
3897}
3898
3899void LocationsBuilderMIPS64::VisitThrow(HThrow* instruction) {
3900 LocationSummary* locations =
3901 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
3902 InvokeRuntimeCallingConvention calling_convention;
3903 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3904}
3905
3906void InstructionCodeGeneratorMIPS64::VisitThrow(HThrow* instruction) {
3907 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pDeliverException),
3908 instruction,
3909 instruction->GetDexPc(),
3910 nullptr);
3911 CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>();
3912}
3913
3914void LocationsBuilderMIPS64::VisitTypeConversion(HTypeConversion* conversion) {
3915 Primitive::Type input_type = conversion->GetInputType();
3916 Primitive::Type result_type = conversion->GetResultType();
3917 DCHECK_NE(input_type, result_type);
3918
3919 if ((input_type == Primitive::kPrimNot) || (input_type == Primitive::kPrimVoid) ||
3920 (result_type == Primitive::kPrimNot) || (result_type == Primitive::kPrimVoid)) {
3921 LOG(FATAL) << "Unexpected type conversion from " << input_type << " to " << result_type;
3922 }
3923
3924 LocationSummary::CallKind call_kind = LocationSummary::kNoCall;
3925 if ((Primitive::IsFloatingPointType(result_type) && input_type == Primitive::kPrimLong) ||
3926 (Primitive::IsIntegralType(result_type) && Primitive::IsFloatingPointType(input_type))) {
3927 call_kind = LocationSummary::kCall;
3928 }
3929
3930 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(conversion, call_kind);
3931
3932 if (call_kind == LocationSummary::kNoCall) {
3933 if (Primitive::IsFloatingPointType(input_type)) {
3934 locations->SetInAt(0, Location::RequiresFpuRegister());
3935 } else {
3936 locations->SetInAt(0, Location::RequiresRegister());
3937 }
3938
3939 if (Primitive::IsFloatingPointType(result_type)) {
3940 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
3941 } else {
3942 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3943 }
3944 } else {
3945 InvokeRuntimeCallingConvention calling_convention;
3946
3947 if (Primitive::IsFloatingPointType(input_type)) {
3948 locations->SetInAt(0, Location::FpuRegisterLocation(calling_convention.GetFpuRegisterAt(0)));
3949 } else {
3950 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3951 }
3952
3953 locations->SetOut(calling_convention.GetReturnLocation(result_type));
3954 }
3955}
3956
3957void InstructionCodeGeneratorMIPS64::VisitTypeConversion(HTypeConversion* conversion) {
3958 LocationSummary* locations = conversion->GetLocations();
3959 Primitive::Type result_type = conversion->GetResultType();
3960 Primitive::Type input_type = conversion->GetInputType();
3961
3962 DCHECK_NE(input_type, result_type);
3963
3964 if (Primitive::IsIntegralType(result_type) && Primitive::IsIntegralType(input_type)) {
3965 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
3966 GpuRegister src = locations->InAt(0).AsRegister<GpuRegister>();
3967
3968 switch (result_type) {
3969 case Primitive::kPrimChar:
3970 __ Andi(dst, src, 0xFFFF);
3971 break;
3972 case Primitive::kPrimByte:
3973 // long is never converted into types narrower than int directly,
3974 // so SEB and SEH can be used without ever causing unpredictable results
3975 // on 64-bit inputs
3976 DCHECK(input_type != Primitive::kPrimLong);
3977 __ Seb(dst, src);
3978 break;
3979 case Primitive::kPrimShort:
3980 // long is never converted into types narrower than int directly,
3981 // so SEB and SEH can be used without ever causing unpredictable results
3982 // on 64-bit inputs
3983 DCHECK(input_type != Primitive::kPrimLong);
3984 __ Seh(dst, src);
3985 break;
3986 case Primitive::kPrimInt:
3987 case Primitive::kPrimLong:
3988 // Sign-extend 32-bit int into bits 32 through 63 for
3989 // int-to-long and long-to-int conversions
3990 __ Sll(dst, src, 0);
3991 break;
3992
3993 default:
3994 LOG(FATAL) << "Unexpected type conversion from " << input_type
3995 << " to " << result_type;
3996 }
3997 } else if (Primitive::IsFloatingPointType(result_type) && Primitive::IsIntegralType(input_type)) {
3998 if (input_type != Primitive::kPrimLong) {
3999 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
4000 GpuRegister src = locations->InAt(0).AsRegister<GpuRegister>();
4001 __ Mtc1(src, FTMP);
4002 if (result_type == Primitive::kPrimFloat) {
4003 __ Cvtsw(dst, FTMP);
4004 } else {
4005 __ Cvtdw(dst, FTMP);
4006 }
4007 } else {
4008 int32_t entry_offset = (result_type == Primitive::kPrimFloat) ? QUICK_ENTRY_POINT(pL2f)
4009 : QUICK_ENTRY_POINT(pL2d);
4010 codegen_->InvokeRuntime(entry_offset,
4011 conversion,
4012 conversion->GetDexPc(),
4013 nullptr);
Roland Levillain888d0672015-11-23 18:53:50 +00004014 if (result_type == Primitive::kPrimFloat) {
4015 CheckEntrypointTypes<kQuickL2f, float, int64_t>();
4016 } else {
4017 CheckEntrypointTypes<kQuickL2d, double, int64_t>();
4018 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07004019 }
4020 } else if (Primitive::IsIntegralType(result_type) && Primitive::IsFloatingPointType(input_type)) {
4021 CHECK(result_type == Primitive::kPrimInt || result_type == Primitive::kPrimLong);
4022 int32_t entry_offset;
4023 if (result_type != Primitive::kPrimLong) {
4024 entry_offset = (input_type == Primitive::kPrimFloat) ? QUICK_ENTRY_POINT(pF2iz)
4025 : QUICK_ENTRY_POINT(pD2iz);
4026 } else {
4027 entry_offset = (input_type == Primitive::kPrimFloat) ? QUICK_ENTRY_POINT(pF2l)
4028 : QUICK_ENTRY_POINT(pD2l);
4029 }
4030 codegen_->InvokeRuntime(entry_offset,
4031 conversion,
4032 conversion->GetDexPc(),
4033 nullptr);
Roland Levillain888d0672015-11-23 18:53:50 +00004034 if (result_type != Primitive::kPrimLong) {
4035 if (input_type == Primitive::kPrimFloat) {
4036 CheckEntrypointTypes<kQuickF2iz, int32_t, float>();
4037 } else {
4038 CheckEntrypointTypes<kQuickD2iz, int32_t, double>();
4039 }
4040 } else {
4041 if (input_type == Primitive::kPrimFloat) {
4042 CheckEntrypointTypes<kQuickF2l, int64_t, float>();
4043 } else {
4044 CheckEntrypointTypes<kQuickD2l, int64_t, double>();
4045 }
4046 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07004047 } else if (Primitive::IsFloatingPointType(result_type) &&
4048 Primitive::IsFloatingPointType(input_type)) {
4049 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
4050 FpuRegister src = locations->InAt(0).AsFpuRegister<FpuRegister>();
4051 if (result_type == Primitive::kPrimFloat) {
4052 __ Cvtsd(dst, src);
4053 } else {
4054 __ Cvtds(dst, src);
4055 }
4056 } else {
4057 LOG(FATAL) << "Unexpected or unimplemented type conversion from " << input_type
4058 << " to " << result_type;
4059 }
4060}
4061
4062void LocationsBuilderMIPS64::VisitUShr(HUShr* ushr) {
4063 HandleShift(ushr);
4064}
4065
4066void InstructionCodeGeneratorMIPS64::VisitUShr(HUShr* ushr) {
4067 HandleShift(ushr);
4068}
4069
4070void LocationsBuilderMIPS64::VisitXor(HXor* instruction) {
4071 HandleBinaryOp(instruction);
4072}
4073
4074void InstructionCodeGeneratorMIPS64::VisitXor(HXor* instruction) {
4075 HandleBinaryOp(instruction);
4076}
4077
4078void LocationsBuilderMIPS64::VisitBoundType(HBoundType* instruction ATTRIBUTE_UNUSED) {
4079 // Nothing to do, this should be removed during prepare for register allocator.
4080 LOG(FATAL) << "Unreachable";
4081}
4082
4083void InstructionCodeGeneratorMIPS64::VisitBoundType(HBoundType* instruction ATTRIBUTE_UNUSED) {
4084 // Nothing to do, this should be removed during prepare for register allocator.
4085 LOG(FATAL) << "Unreachable";
4086}
4087
4088void LocationsBuilderMIPS64::VisitEqual(HEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004089 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004090}
4091
4092void InstructionCodeGeneratorMIPS64::VisitEqual(HEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004093 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004094}
4095
4096void LocationsBuilderMIPS64::VisitNotEqual(HNotEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004097 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004098}
4099
4100void InstructionCodeGeneratorMIPS64::VisitNotEqual(HNotEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004101 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004102}
4103
4104void LocationsBuilderMIPS64::VisitLessThan(HLessThan* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004105 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004106}
4107
4108void InstructionCodeGeneratorMIPS64::VisitLessThan(HLessThan* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004109 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004110}
4111
4112void LocationsBuilderMIPS64::VisitLessThanOrEqual(HLessThanOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004113 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004114}
4115
4116void InstructionCodeGeneratorMIPS64::VisitLessThanOrEqual(HLessThanOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004117 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004118}
4119
4120void LocationsBuilderMIPS64::VisitGreaterThan(HGreaterThan* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004121 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004122}
4123
4124void InstructionCodeGeneratorMIPS64::VisitGreaterThan(HGreaterThan* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004125 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004126}
4127
4128void LocationsBuilderMIPS64::VisitGreaterThanOrEqual(HGreaterThanOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004129 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004130}
4131
4132void InstructionCodeGeneratorMIPS64::VisitGreaterThanOrEqual(HGreaterThanOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004133 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004134}
4135
Aart Bike9f37602015-10-09 11:15:55 -07004136void LocationsBuilderMIPS64::VisitBelow(HBelow* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004137 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004138}
4139
4140void InstructionCodeGeneratorMIPS64::VisitBelow(HBelow* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004141 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004142}
4143
4144void LocationsBuilderMIPS64::VisitBelowOrEqual(HBelowOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004145 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004146}
4147
4148void InstructionCodeGeneratorMIPS64::VisitBelowOrEqual(HBelowOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004149 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004150}
4151
4152void LocationsBuilderMIPS64::VisitAbove(HAbove* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004153 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004154}
4155
4156void InstructionCodeGeneratorMIPS64::VisitAbove(HAbove* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004157 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004158}
4159
4160void LocationsBuilderMIPS64::VisitAboveOrEqual(HAboveOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004161 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004162}
4163
4164void InstructionCodeGeneratorMIPS64::VisitAboveOrEqual(HAboveOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004165 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004166}
4167
Nicolas Geoffray2e7cd752015-07-10 11:38:52 +01004168void LocationsBuilderMIPS64::VisitFakeString(HFakeString* instruction) {
4169 DCHECK(codegen_->IsBaseline());
4170 LocationSummary* locations =
4171 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
4172 locations->SetOut(Location::ConstantLocation(GetGraph()->GetNullConstant()));
4173}
4174
4175void InstructionCodeGeneratorMIPS64::VisitFakeString(HFakeString* instruction ATTRIBUTE_UNUSED) {
4176 DCHECK(codegen_->IsBaseline());
4177 // Will be generated at use site.
4178}
4179
Mark Mendellfe57faa2015-09-18 09:26:15 -04004180// Simple implementation of packed switch - generate cascaded compare/jumps.
4181void LocationsBuilderMIPS64::VisitPackedSwitch(HPackedSwitch* switch_instr) {
4182 LocationSummary* locations =
4183 new (GetGraph()->GetArena()) LocationSummary(switch_instr, LocationSummary::kNoCall);
4184 locations->SetInAt(0, Location::RequiresRegister());
4185}
4186
4187void InstructionCodeGeneratorMIPS64::VisitPackedSwitch(HPackedSwitch* switch_instr) {
4188 int32_t lower_bound = switch_instr->GetStartValue();
4189 int32_t num_entries = switch_instr->GetNumEntries();
4190 LocationSummary* locations = switch_instr->GetLocations();
4191 GpuRegister value_reg = locations->InAt(0).AsRegister<GpuRegister>();
4192 HBasicBlock* default_block = switch_instr->GetDefaultBlock();
4193
Vladimir Markof3e0ee22015-12-17 15:23:13 +00004194 // Create a set of compare/jumps.
4195 GpuRegister temp_reg = TMP;
4196 if (IsInt<16>(-lower_bound)) {
4197 __ Addiu(temp_reg, value_reg, -lower_bound);
4198 } else {
4199 __ LoadConst32(AT, -lower_bound);
4200 __ Addu(temp_reg, value_reg, AT);
4201 }
4202 // Jump to default if index is negative
4203 // Note: We don't check the case that index is positive while value < lower_bound, because in
4204 // this case, index >= num_entries must be true. So that we can save one branch instruction.
4205 __ Bltzc(temp_reg, codegen_->GetLabelOf(default_block));
4206
Mark Mendellfe57faa2015-09-18 09:26:15 -04004207 const ArenaVector<HBasicBlock*>& successors = switch_instr->GetBlock()->GetSuccessors();
Vladimir Markof3e0ee22015-12-17 15:23:13 +00004208 // Jump to successors[0] if value == lower_bound.
4209 __ Beqzc(temp_reg, codegen_->GetLabelOf(successors[0]));
4210 int32_t last_index = 0;
4211 for (; num_entries - last_index > 2; last_index += 2) {
4212 __ Addiu(temp_reg, temp_reg, -2);
4213 // Jump to successors[last_index + 1] if value < case_value[last_index + 2].
4214 __ Bltzc(temp_reg, codegen_->GetLabelOf(successors[last_index + 1]));
4215 // Jump to successors[last_index + 2] if value == case_value[last_index + 2].
4216 __ Beqzc(temp_reg, codegen_->GetLabelOf(successors[last_index + 2]));
4217 }
4218 if (num_entries - last_index == 2) {
4219 // The last missing case_value.
4220 __ Addiu(temp_reg, temp_reg, -1);
4221 __ Beqzc(temp_reg, codegen_->GetLabelOf(successors[last_index + 1]));
Mark Mendellfe57faa2015-09-18 09:26:15 -04004222 }
4223
4224 // And the default for any other value.
4225 if (!codegen_->GoesToNextBlock(switch_instr->GetBlock(), default_block)) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07004226 __ Bc(codegen_->GetLabelOf(default_block));
Mark Mendellfe57faa2015-09-18 09:26:15 -04004227 }
4228}
4229
Alexey Frunze4dda3372015-06-01 18:31:49 -07004230} // namespace mips64
4231} // namespace art