jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #include "assembler_mips.h" |
| 18 | |
Vladimir Marko | 80afd02 | 2015-05-19 18:08:00 +0100 | [diff] [blame] | 19 | #include "base/bit_utils.h" |
Elliott Hughes | 1aa246d | 2012-12-13 09:29:36 -0800 | [diff] [blame] | 20 | #include "base/casts.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 21 | #include "entrypoints/quick/quick_entrypoints.h" |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 22 | #include "entrypoints/quick/quick_entrypoints_enum.h" |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 23 | #include "memory_region.h" |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 24 | #include "thread.h" |
| 25 | |
| 26 | namespace art { |
| 27 | namespace mips { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 28 | |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 29 | static_assert(static_cast<size_t>(kMipsPointerSize) == kMipsWordSize, |
| 30 | "Unexpected Mips pointer size."); |
| 31 | static_assert(kMipsPointerSize == PointerSize::k32, "Unexpected Mips pointer size."); |
| 32 | |
| 33 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 34 | std::ostream& operator<<(std::ostream& os, const DRegister& rhs) { |
| 35 | if (rhs >= D0 && rhs < kNumberOfDRegisters) { |
| 36 | os << "d" << static_cast<int>(rhs); |
| 37 | } else { |
| 38 | os << "DRegister[" << static_cast<int>(rhs) << "]"; |
| 39 | } |
| 40 | return os; |
| 41 | } |
| 42 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 43 | MipsAssembler::DelaySlot::DelaySlot() |
| 44 | : instruction_(0), |
| 45 | gpr_outs_mask_(0), |
| 46 | gpr_ins_mask_(0), |
| 47 | fpr_outs_mask_(0), |
| 48 | fpr_ins_mask_(0), |
| 49 | cc_outs_mask_(0), |
| 50 | cc_ins_mask_(0) {} |
| 51 | |
| 52 | void MipsAssembler::DsFsmInstr(uint32_t instruction, |
| 53 | uint32_t gpr_outs_mask, |
| 54 | uint32_t gpr_ins_mask, |
| 55 | uint32_t fpr_outs_mask, |
| 56 | uint32_t fpr_ins_mask, |
| 57 | uint32_t cc_outs_mask, |
| 58 | uint32_t cc_ins_mask) { |
| 59 | if (!reordering_) { |
| 60 | CHECK_EQ(ds_fsm_state_, kExpectingLabel); |
| 61 | CHECK_EQ(delay_slot_.instruction_, 0u); |
| 62 | return; |
| 63 | } |
| 64 | switch (ds_fsm_state_) { |
| 65 | case kExpectingLabel: |
| 66 | break; |
| 67 | case kExpectingInstruction: |
| 68 | CHECK_EQ(ds_fsm_target_pc_ + sizeof(uint32_t), buffer_.Size()); |
| 69 | // If the last instruction is not suitable for delay slots, drop |
| 70 | // the PC of the label preceding it so that no unconditional branch |
| 71 | // uses this instruction to fill its delay slot. |
| 72 | if (instruction == 0) { |
| 73 | DsFsmDropLabel(); // Sets ds_fsm_state_ = kExpectingLabel. |
| 74 | } else { |
| 75 | // Otherwise wait for another instruction or label before we can |
| 76 | // commit the label PC. The label PC will be dropped if instead |
| 77 | // of another instruction or label there's a call from the code |
| 78 | // generator to CodePosition() to record the buffer size. |
| 79 | // Instructions after which the buffer size is recorded cannot |
| 80 | // be moved into delay slots or anywhere else because they may |
| 81 | // trigger signals and the signal handlers expect these signals |
| 82 | // to be coming from the instructions immediately preceding the |
| 83 | // recorded buffer locations. |
| 84 | ds_fsm_state_ = kExpectingCommit; |
| 85 | } |
| 86 | break; |
| 87 | case kExpectingCommit: |
| 88 | CHECK_EQ(ds_fsm_target_pc_ + 2 * sizeof(uint32_t), buffer_.Size()); |
| 89 | DsFsmCommitLabel(); // Sets ds_fsm_state_ = kExpectingLabel. |
| 90 | break; |
| 91 | } |
| 92 | delay_slot_.instruction_ = instruction; |
| 93 | delay_slot_.gpr_outs_mask_ = gpr_outs_mask & ~1u; // Ignore register ZERO. |
| 94 | delay_slot_.gpr_ins_mask_ = gpr_ins_mask & ~1u; // Ignore register ZERO. |
| 95 | delay_slot_.fpr_outs_mask_ = fpr_outs_mask; |
| 96 | delay_slot_.fpr_ins_mask_ = fpr_ins_mask; |
| 97 | delay_slot_.cc_outs_mask_ = cc_outs_mask; |
| 98 | delay_slot_.cc_ins_mask_ = cc_ins_mask; |
| 99 | } |
| 100 | |
| 101 | void MipsAssembler::DsFsmLabel() { |
| 102 | if (!reordering_) { |
| 103 | CHECK_EQ(ds_fsm_state_, kExpectingLabel); |
| 104 | CHECK_EQ(delay_slot_.instruction_, 0u); |
| 105 | return; |
| 106 | } |
| 107 | switch (ds_fsm_state_) { |
| 108 | case kExpectingLabel: |
| 109 | ds_fsm_target_pc_ = buffer_.Size(); |
| 110 | ds_fsm_state_ = kExpectingInstruction; |
| 111 | break; |
| 112 | case kExpectingInstruction: |
| 113 | // Allow consecutive labels. |
| 114 | CHECK_EQ(ds_fsm_target_pc_, buffer_.Size()); |
| 115 | break; |
| 116 | case kExpectingCommit: |
| 117 | CHECK_EQ(ds_fsm_target_pc_ + sizeof(uint32_t), buffer_.Size()); |
| 118 | DsFsmCommitLabel(); |
| 119 | ds_fsm_target_pc_ = buffer_.Size(); |
| 120 | ds_fsm_state_ = kExpectingInstruction; |
| 121 | break; |
| 122 | } |
| 123 | // We cannot move instructions into delay slots across labels. |
| 124 | delay_slot_.instruction_ = 0; |
| 125 | } |
| 126 | |
| 127 | void MipsAssembler::DsFsmCommitLabel() { |
| 128 | if (ds_fsm_state_ == kExpectingCommit) { |
| 129 | ds_fsm_target_pcs_.emplace_back(ds_fsm_target_pc_); |
| 130 | } |
| 131 | ds_fsm_state_ = kExpectingLabel; |
| 132 | } |
| 133 | |
| 134 | void MipsAssembler::DsFsmDropLabel() { |
| 135 | ds_fsm_state_ = kExpectingLabel; |
| 136 | } |
| 137 | |
| 138 | bool MipsAssembler::SetReorder(bool enable) { |
| 139 | bool last_state = reordering_; |
| 140 | if (last_state != enable) { |
| 141 | DsFsmCommitLabel(); |
| 142 | DsFsmInstrNop(0); |
| 143 | } |
| 144 | reordering_ = enable; |
| 145 | return last_state; |
| 146 | } |
| 147 | |
| 148 | size_t MipsAssembler::CodePosition() { |
| 149 | // The last instruction cannot be used in a delay slot, do not commit |
| 150 | // the label before it (if any) and clear the delay slot. |
| 151 | DsFsmDropLabel(); |
| 152 | DsFsmInstrNop(0); |
| 153 | size_t size = buffer_.Size(); |
| 154 | // In theory we can get the following sequence: |
| 155 | // label1: |
| 156 | // instr |
| 157 | // label2: # label1 gets committed when label2 is seen |
| 158 | // CodePosition() call |
| 159 | // and we need to uncommit label1. |
| 160 | if (ds_fsm_target_pcs_.size() != 0 && ds_fsm_target_pcs_.back() + sizeof(uint32_t) == size) { |
| 161 | ds_fsm_target_pcs_.pop_back(); |
| 162 | } |
| 163 | return size; |
| 164 | } |
| 165 | |
| 166 | void MipsAssembler::DsFsmInstrNop(uint32_t instruction ATTRIBUTE_UNUSED) { |
| 167 | DsFsmInstr(0, 0, 0, 0, 0, 0, 0); |
| 168 | } |
| 169 | |
| 170 | void MipsAssembler::DsFsmInstrRrr(uint32_t instruction, Register out, Register in1, Register in2) { |
| 171 | DsFsmInstr(instruction, (1u << out), (1u << in1) | (1u << in2), 0, 0, 0, 0); |
| 172 | } |
| 173 | |
| 174 | void MipsAssembler::DsFsmInstrRrrr(uint32_t instruction, |
| 175 | Register in1_out, |
| 176 | Register in2, |
| 177 | Register in3) { |
| 178 | DsFsmInstr(instruction, (1u << in1_out), (1u << in1_out) | (1u << in2) | (1u << in3), 0, 0, 0, 0); |
| 179 | } |
| 180 | |
| 181 | void MipsAssembler::DsFsmInstrFff(uint32_t instruction, |
| 182 | FRegister out, |
| 183 | FRegister in1, |
| 184 | FRegister in2) { |
| 185 | DsFsmInstr(instruction, 0, 0, (1u << out), (1u << in1) | (1u << in2), 0, 0); |
| 186 | } |
| 187 | |
| 188 | void MipsAssembler::DsFsmInstrFfff(uint32_t instruction, |
| 189 | FRegister in1_out, |
| 190 | FRegister in2, |
| 191 | FRegister in3) { |
| 192 | DsFsmInstr(instruction, 0, 0, (1u << in1_out), (1u << in1_out) | (1u << in2) | (1u << in3), 0, 0); |
| 193 | } |
| 194 | |
| 195 | void MipsAssembler::DsFsmInstrRf(uint32_t instruction, Register out, FRegister in) { |
| 196 | DsFsmInstr(instruction, (1u << out), 0, 0, (1u << in), 0, 0); |
| 197 | } |
| 198 | |
| 199 | void MipsAssembler::DsFsmInstrFr(uint32_t instruction, FRegister out, Register in) { |
| 200 | DsFsmInstr(instruction, 0, (1u << in), (1u << out), 0, 0, 0); |
| 201 | } |
| 202 | |
| 203 | void MipsAssembler::DsFsmInstrFR(uint32_t instruction, FRegister in1, Register in2) { |
| 204 | DsFsmInstr(instruction, 0, (1u << in2), 0, (1u << in1), 0, 0); |
| 205 | } |
| 206 | |
| 207 | void MipsAssembler::DsFsmInstrCff(uint32_t instruction, int cc_out, FRegister in1, FRegister in2) { |
| 208 | DsFsmInstr(instruction, 0, 0, 0, (1u << in1) | (1u << in2), (1 << cc_out), 0); |
| 209 | } |
| 210 | |
| 211 | void MipsAssembler::DsFsmInstrRrrc(uint32_t instruction, |
| 212 | Register in1_out, |
| 213 | Register in2, |
| 214 | int cc_in) { |
| 215 | DsFsmInstr(instruction, (1u << in1_out), (1u << in1_out) | (1u << in2), 0, 0, 0, (1 << cc_in)); |
| 216 | } |
| 217 | |
| 218 | void MipsAssembler::DsFsmInstrFffc(uint32_t instruction, |
| 219 | FRegister in1_out, |
| 220 | FRegister in2, |
| 221 | int cc_in) { |
| 222 | DsFsmInstr(instruction, 0, 0, (1u << in1_out), (1u << in1_out) | (1u << in2), 0, (1 << cc_in)); |
| 223 | } |
| 224 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 225 | void MipsAssembler::FinalizeCode() { |
| 226 | for (auto& exception_block : exception_blocks_) { |
| 227 | EmitExceptionPoll(&exception_block); |
| 228 | } |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 229 | // Commit the last branch target label (if any) and disable instruction reordering. |
| 230 | DsFsmCommitLabel(); |
| 231 | SetReorder(false); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 232 | EmitLiterals(); |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 233 | ReserveJumpTableSpace(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 234 | PromoteBranches(); |
| 235 | } |
| 236 | |
| 237 | void MipsAssembler::FinalizeInstructions(const MemoryRegion& region) { |
Vladimir Marko | 10ef694 | 2015-10-22 15:25:54 +0100 | [diff] [blame] | 238 | size_t number_of_delayed_adjust_pcs = cfi().NumberOfDelayedAdvancePCs(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 239 | EmitBranches(); |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 240 | EmitJumpTables(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 241 | Assembler::FinalizeInstructions(region); |
Vladimir Marko | 10ef694 | 2015-10-22 15:25:54 +0100 | [diff] [blame] | 242 | PatchCFI(number_of_delayed_adjust_pcs); |
| 243 | } |
| 244 | |
| 245 | void MipsAssembler::PatchCFI(size_t number_of_delayed_adjust_pcs) { |
| 246 | if (cfi().NumberOfDelayedAdvancePCs() == 0u) { |
| 247 | DCHECK_EQ(number_of_delayed_adjust_pcs, 0u); |
| 248 | return; |
| 249 | } |
| 250 | |
| 251 | typedef DebugFrameOpCodeWriterForAssembler::DelayedAdvancePC DelayedAdvancePC; |
| 252 | const auto data = cfi().ReleaseStreamAndPrepareForDelayedAdvancePC(); |
| 253 | const std::vector<uint8_t>& old_stream = data.first; |
| 254 | const std::vector<DelayedAdvancePC>& advances = data.second; |
| 255 | |
| 256 | // PCs recorded before EmitBranches() need to be adjusted. |
| 257 | // PCs recorded during EmitBranches() are already adjusted. |
| 258 | // Both ranges are separately sorted but they may overlap. |
| 259 | if (kIsDebugBuild) { |
| 260 | auto cmp = [](const DelayedAdvancePC& lhs, const DelayedAdvancePC& rhs) { |
| 261 | return lhs.pc < rhs.pc; |
| 262 | }; |
| 263 | CHECK(std::is_sorted(advances.begin(), advances.begin() + number_of_delayed_adjust_pcs, cmp)); |
| 264 | CHECK(std::is_sorted(advances.begin() + number_of_delayed_adjust_pcs, advances.end(), cmp)); |
| 265 | } |
| 266 | |
| 267 | // Append initial CFI data if any. |
| 268 | size_t size = advances.size(); |
| 269 | DCHECK_NE(size, 0u); |
| 270 | cfi().AppendRawData(old_stream, 0u, advances[0].stream_pos); |
| 271 | // Emit PC adjustments interleaved with the old CFI stream. |
| 272 | size_t adjust_pos = 0u; |
| 273 | size_t late_emit_pos = number_of_delayed_adjust_pcs; |
| 274 | while (adjust_pos != number_of_delayed_adjust_pcs || late_emit_pos != size) { |
| 275 | size_t adjusted_pc = (adjust_pos != number_of_delayed_adjust_pcs) |
| 276 | ? GetAdjustedPosition(advances[adjust_pos].pc) |
| 277 | : static_cast<size_t>(-1); |
| 278 | size_t late_emit_pc = (late_emit_pos != size) |
| 279 | ? advances[late_emit_pos].pc |
| 280 | : static_cast<size_t>(-1); |
| 281 | size_t advance_pc = std::min(adjusted_pc, late_emit_pc); |
| 282 | DCHECK_NE(advance_pc, static_cast<size_t>(-1)); |
| 283 | size_t entry = (adjusted_pc <= late_emit_pc) ? adjust_pos : late_emit_pos; |
| 284 | if (adjusted_pc <= late_emit_pc) { |
| 285 | ++adjust_pos; |
| 286 | } else { |
| 287 | ++late_emit_pos; |
| 288 | } |
| 289 | cfi().AdvancePC(advance_pc); |
| 290 | size_t end_pos = (entry + 1u == size) ? old_stream.size() : advances[entry + 1u].stream_pos; |
| 291 | cfi().AppendRawData(old_stream, advances[entry].stream_pos, end_pos); |
| 292 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 293 | } |
| 294 | |
| 295 | void MipsAssembler::EmitBranches() { |
| 296 | CHECK(!overwriting_); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 297 | CHECK(!reordering_); |
| 298 | // Now that everything has its final position in the buffer (the branches have |
| 299 | // been promoted), adjust the target label PCs. |
| 300 | for (size_t cnt = ds_fsm_target_pcs_.size(), i = 0; i < cnt; i++) { |
| 301 | ds_fsm_target_pcs_[i] = GetAdjustedPosition(ds_fsm_target_pcs_[i]); |
| 302 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 303 | // Switch from appending instructions at the end of the buffer to overwriting |
| 304 | // existing instructions (branch placeholders) in the buffer. |
| 305 | overwriting_ = true; |
| 306 | for (auto& branch : branches_) { |
| 307 | EmitBranch(&branch); |
| 308 | } |
| 309 | overwriting_ = false; |
| 310 | } |
| 311 | |
| 312 | void MipsAssembler::Emit(uint32_t value) { |
| 313 | if (overwriting_) { |
| 314 | // Branches to labels are emitted into their placeholders here. |
| 315 | buffer_.Store<uint32_t>(overwrite_location_, value); |
| 316 | overwrite_location_ += sizeof(uint32_t); |
| 317 | } else { |
| 318 | // Other instructions are simply appended at the end here. |
| 319 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 320 | buffer_.Emit<uint32_t>(value); |
| 321 | } |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 322 | } |
| 323 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 324 | uint32_t MipsAssembler::EmitR(int opcode, |
| 325 | Register rs, |
| 326 | Register rt, |
| 327 | Register rd, |
| 328 | int shamt, |
| 329 | int funct) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 330 | CHECK_NE(rs, kNoRegister); |
| 331 | CHECK_NE(rt, kNoRegister); |
| 332 | CHECK_NE(rd, kNoRegister); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 333 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 334 | static_cast<uint32_t>(rs) << kRsShift | |
| 335 | static_cast<uint32_t>(rt) << kRtShift | |
| 336 | static_cast<uint32_t>(rd) << kRdShift | |
| 337 | shamt << kShamtShift | |
| 338 | funct; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 339 | Emit(encoding); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 340 | return encoding; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 341 | } |
| 342 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 343 | uint32_t MipsAssembler::EmitI(int opcode, Register rs, Register rt, uint16_t imm) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 344 | CHECK_NE(rs, kNoRegister); |
| 345 | CHECK_NE(rt, kNoRegister); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 346 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 347 | static_cast<uint32_t>(rs) << kRsShift | |
| 348 | static_cast<uint32_t>(rt) << kRtShift | |
| 349 | imm; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 350 | Emit(encoding); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 351 | return encoding; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 352 | } |
| 353 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 354 | uint32_t MipsAssembler::EmitI21(int opcode, Register rs, uint32_t imm21) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 355 | CHECK_NE(rs, kNoRegister); |
| 356 | CHECK(IsUint<21>(imm21)) << imm21; |
| 357 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 358 | static_cast<uint32_t>(rs) << kRsShift | |
| 359 | imm21; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 360 | Emit(encoding); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 361 | return encoding; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 362 | } |
| 363 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 364 | uint32_t MipsAssembler::EmitI26(int opcode, uint32_t imm26) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 365 | CHECK(IsUint<26>(imm26)) << imm26; |
| 366 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | imm26; |
| 367 | Emit(encoding); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 368 | return encoding; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 369 | } |
| 370 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 371 | uint32_t MipsAssembler::EmitFR(int opcode, |
| 372 | int fmt, |
| 373 | FRegister ft, |
| 374 | FRegister fs, |
| 375 | FRegister fd, |
| 376 | int funct) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 377 | CHECK_NE(ft, kNoFRegister); |
| 378 | CHECK_NE(fs, kNoFRegister); |
| 379 | CHECK_NE(fd, kNoFRegister); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 380 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 381 | fmt << kFmtShift | |
| 382 | static_cast<uint32_t>(ft) << kFtShift | |
| 383 | static_cast<uint32_t>(fs) << kFsShift | |
| 384 | static_cast<uint32_t>(fd) << kFdShift | |
| 385 | funct; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 386 | Emit(encoding); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 387 | return encoding; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 388 | } |
| 389 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 390 | uint32_t MipsAssembler::EmitFI(int opcode, int fmt, FRegister ft, uint16_t imm) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 391 | CHECK_NE(ft, kNoFRegister); |
| 392 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 393 | fmt << kFmtShift | |
| 394 | static_cast<uint32_t>(ft) << kFtShift | |
| 395 | imm; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 396 | Emit(encoding); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 397 | return encoding; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 398 | } |
| 399 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 400 | void MipsAssembler::Addu(Register rd, Register rs, Register rt) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 401 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x21), rd, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 402 | } |
| 403 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 404 | void MipsAssembler::Addiu(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 405 | DsFsmInstrRrr(EmitI(0x9, rs, rt, imm16), rt, rs, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 406 | } |
| 407 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 408 | void MipsAssembler::Subu(Register rd, Register rs, Register rt) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 409 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x23), rd, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 410 | } |
| 411 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 412 | void MipsAssembler::MultR2(Register rs, Register rt) { |
| 413 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 414 | DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x18), ZERO, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 415 | } |
| 416 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 417 | void MipsAssembler::MultuR2(Register rs, Register rt) { |
| 418 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 419 | DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x19), ZERO, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 420 | } |
| 421 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 422 | void MipsAssembler::DivR2(Register rs, Register rt) { |
| 423 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 424 | DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1a), ZERO, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 425 | } |
| 426 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 427 | void MipsAssembler::DivuR2(Register rs, Register rt) { |
| 428 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 429 | DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1b), ZERO, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 430 | } |
| 431 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 432 | void MipsAssembler::MulR2(Register rd, Register rs, Register rt) { |
| 433 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 434 | DsFsmInstrRrr(EmitR(0x1c, rs, rt, rd, 0, 2), rd, rs, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 435 | } |
| 436 | |
| 437 | void MipsAssembler::DivR2(Register rd, Register rs, Register rt) { |
| 438 | CHECK(!IsR6()); |
| 439 | DivR2(rs, rt); |
| 440 | Mflo(rd); |
| 441 | } |
| 442 | |
| 443 | void MipsAssembler::ModR2(Register rd, Register rs, Register rt) { |
| 444 | CHECK(!IsR6()); |
| 445 | DivR2(rs, rt); |
| 446 | Mfhi(rd); |
| 447 | } |
| 448 | |
| 449 | void MipsAssembler::DivuR2(Register rd, Register rs, Register rt) { |
| 450 | CHECK(!IsR6()); |
| 451 | DivuR2(rs, rt); |
| 452 | Mflo(rd); |
| 453 | } |
| 454 | |
| 455 | void MipsAssembler::ModuR2(Register rd, Register rs, Register rt) { |
| 456 | CHECK(!IsR6()); |
| 457 | DivuR2(rs, rt); |
| 458 | Mfhi(rd); |
| 459 | } |
| 460 | |
| 461 | void MipsAssembler::MulR6(Register rd, Register rs, Register rt) { |
| 462 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 463 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 2, 0x18), rd, rs, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 464 | } |
| 465 | |
Alexey Frunze | 7e99e05 | 2015-11-24 19:28:01 -0800 | [diff] [blame] | 466 | void MipsAssembler::MuhR6(Register rd, Register rs, Register rt) { |
| 467 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 468 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x18), rd, rs, rt); |
Alexey Frunze | 7e99e05 | 2015-11-24 19:28:01 -0800 | [diff] [blame] | 469 | } |
| 470 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 471 | void MipsAssembler::MuhuR6(Register rd, Register rs, Register rt) { |
| 472 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 473 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x19), rd, rs, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 474 | } |
| 475 | |
| 476 | void MipsAssembler::DivR6(Register rd, Register rs, Register rt) { |
| 477 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 478 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 2, 0x1a), rd, rs, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 479 | } |
| 480 | |
| 481 | void MipsAssembler::ModR6(Register rd, Register rs, Register rt) { |
| 482 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 483 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x1a), rd, rs, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 484 | } |
| 485 | |
| 486 | void MipsAssembler::DivuR6(Register rd, Register rs, Register rt) { |
| 487 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 488 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 2, 0x1b), rd, rs, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 489 | } |
| 490 | |
| 491 | void MipsAssembler::ModuR6(Register rd, Register rs, Register rt) { |
| 492 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 493 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x1b), rd, rs, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 494 | } |
| 495 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 496 | void MipsAssembler::And(Register rd, Register rs, Register rt) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 497 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x24), rd, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 498 | } |
| 499 | |
| 500 | void MipsAssembler::Andi(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 501 | DsFsmInstrRrr(EmitI(0xc, rs, rt, imm16), rt, rs, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 502 | } |
| 503 | |
| 504 | void MipsAssembler::Or(Register rd, Register rs, Register rt) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 505 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x25), rd, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 506 | } |
| 507 | |
| 508 | void MipsAssembler::Ori(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 509 | DsFsmInstrRrr(EmitI(0xd, rs, rt, imm16), rt, rs, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 510 | } |
| 511 | |
| 512 | void MipsAssembler::Xor(Register rd, Register rs, Register rt) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 513 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x26), rd, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 514 | } |
| 515 | |
| 516 | void MipsAssembler::Xori(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 517 | DsFsmInstrRrr(EmitI(0xe, rs, rt, imm16), rt, rs, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 518 | } |
| 519 | |
| 520 | void MipsAssembler::Nor(Register rd, Register rs, Register rt) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 521 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x27), rd, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 522 | } |
| 523 | |
Chris Larsen | e384547 | 2015-11-18 12:27:15 -0800 | [diff] [blame] | 524 | void MipsAssembler::Movz(Register rd, Register rs, Register rt) { |
| 525 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 526 | DsFsmInstrRrrr(EmitR(0, rs, rt, rd, 0, 0x0A), rd, rs, rt); |
Chris Larsen | e384547 | 2015-11-18 12:27:15 -0800 | [diff] [blame] | 527 | } |
| 528 | |
| 529 | void MipsAssembler::Movn(Register rd, Register rs, Register rt) { |
| 530 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 531 | DsFsmInstrRrrr(EmitR(0, rs, rt, rd, 0, 0x0B), rd, rs, rt); |
Chris Larsen | e384547 | 2015-11-18 12:27:15 -0800 | [diff] [blame] | 532 | } |
| 533 | |
| 534 | void MipsAssembler::Seleqz(Register rd, Register rs, Register rt) { |
| 535 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 536 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x35), rd, rs, rt); |
Chris Larsen | e384547 | 2015-11-18 12:27:15 -0800 | [diff] [blame] | 537 | } |
| 538 | |
| 539 | void MipsAssembler::Selnez(Register rd, Register rs, Register rt) { |
| 540 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 541 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x37), rd, rs, rt); |
Chris Larsen | e384547 | 2015-11-18 12:27:15 -0800 | [diff] [blame] | 542 | } |
| 543 | |
| 544 | void MipsAssembler::ClzR6(Register rd, Register rs) { |
| 545 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 546 | DsFsmInstrRrr(EmitR(0, rs, static_cast<Register>(0), rd, 0x01, 0x10), rd, rs, rs); |
Chris Larsen | e384547 | 2015-11-18 12:27:15 -0800 | [diff] [blame] | 547 | } |
| 548 | |
| 549 | void MipsAssembler::ClzR2(Register rd, Register rs) { |
| 550 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 551 | DsFsmInstrRrr(EmitR(0x1C, rs, rd, rd, 0, 0x20), rd, rs, rs); |
Chris Larsen | e384547 | 2015-11-18 12:27:15 -0800 | [diff] [blame] | 552 | } |
| 553 | |
| 554 | void MipsAssembler::CloR6(Register rd, Register rs) { |
| 555 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 556 | DsFsmInstrRrr(EmitR(0, rs, static_cast<Register>(0), rd, 0x01, 0x11), rd, rs, rs); |
Chris Larsen | e384547 | 2015-11-18 12:27:15 -0800 | [diff] [blame] | 557 | } |
| 558 | |
| 559 | void MipsAssembler::CloR2(Register rd, Register rs) { |
| 560 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 561 | DsFsmInstrRrr(EmitR(0x1C, rs, rd, rd, 0, 0x21), rd, rs, rs); |
Chris Larsen | e384547 | 2015-11-18 12:27:15 -0800 | [diff] [blame] | 562 | } |
| 563 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 564 | void MipsAssembler::Seb(Register rd, Register rt) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 565 | DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x10, 0x20), rd, rt, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 566 | } |
| 567 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 568 | void MipsAssembler::Seh(Register rd, Register rt) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 569 | DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x18, 0x20), rd, rt, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 570 | } |
| 571 | |
Chris Larsen | 3f8bf65 | 2015-10-28 10:08:56 -0700 | [diff] [blame] | 572 | void MipsAssembler::Wsbh(Register rd, Register rt) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 573 | DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 2, 0x20), rd, rt, rt); |
Chris Larsen | 3f8bf65 | 2015-10-28 10:08:56 -0700 | [diff] [blame] | 574 | } |
| 575 | |
Chris Larsen | 70014c8 | 2015-11-18 12:26:08 -0800 | [diff] [blame] | 576 | void MipsAssembler::Bitswap(Register rd, Register rt) { |
| 577 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 578 | DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x0, 0x20), rd, rt, rt); |
Chris Larsen | 70014c8 | 2015-11-18 12:26:08 -0800 | [diff] [blame] | 579 | } |
| 580 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 581 | void MipsAssembler::Sll(Register rd, Register rt, int shamt) { |
Chris Larsen | 3f8bf65 | 2015-10-28 10:08:56 -0700 | [diff] [blame] | 582 | CHECK(IsUint<5>(shamt)) << shamt; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 583 | DsFsmInstrRrr(EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x00), rd, rt, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 584 | } |
| 585 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 586 | void MipsAssembler::Srl(Register rd, Register rt, int shamt) { |
Chris Larsen | 3f8bf65 | 2015-10-28 10:08:56 -0700 | [diff] [blame] | 587 | CHECK(IsUint<5>(shamt)) << shamt; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 588 | DsFsmInstrRrr(EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x02), rd, rt, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 589 | } |
| 590 | |
Chris Larsen | 3f8bf65 | 2015-10-28 10:08:56 -0700 | [diff] [blame] | 591 | void MipsAssembler::Rotr(Register rd, Register rt, int shamt) { |
| 592 | CHECK(IsUint<5>(shamt)) << shamt; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 593 | DsFsmInstrRrr(EmitR(0, static_cast<Register>(1), rt, rd, shamt, 0x02), rd, rt, rt); |
Chris Larsen | 3f8bf65 | 2015-10-28 10:08:56 -0700 | [diff] [blame] | 594 | } |
| 595 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 596 | void MipsAssembler::Sra(Register rd, Register rt, int shamt) { |
Chris Larsen | 3f8bf65 | 2015-10-28 10:08:56 -0700 | [diff] [blame] | 597 | CHECK(IsUint<5>(shamt)) << shamt; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 598 | DsFsmInstrRrr(EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x03), rd, rt, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 599 | } |
| 600 | |
| 601 | void MipsAssembler::Sllv(Register rd, Register rt, Register rs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 602 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x04), rd, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 603 | } |
| 604 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 605 | void MipsAssembler::Srlv(Register rd, Register rt, Register rs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 606 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x06), rd, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 607 | } |
| 608 | |
Chris Larsen | e16ce5a | 2015-11-18 12:30:20 -0800 | [diff] [blame] | 609 | void MipsAssembler::Rotrv(Register rd, Register rt, Register rs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 610 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 1, 0x06), rd, rs, rt); |
Chris Larsen | e16ce5a | 2015-11-18 12:30:20 -0800 | [diff] [blame] | 611 | } |
| 612 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 613 | void MipsAssembler::Srav(Register rd, Register rt, Register rs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 614 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x07), rd, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 615 | } |
| 616 | |
Alexey Frunze | 5c7aed3 | 2015-11-25 19:41:54 -0800 | [diff] [blame] | 617 | void MipsAssembler::Ext(Register rd, Register rt, int pos, int size) { |
| 618 | CHECK(IsUint<5>(pos)) << pos; |
| 619 | CHECK(0 < size && size <= 32) << size; |
| 620 | CHECK(0 < pos + size && pos + size <= 32) << pos << " + " << size; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 621 | DsFsmInstrRrr(EmitR(0x1f, rt, rd, static_cast<Register>(size - 1), pos, 0x00), rd, rt, rt); |
Alexey Frunze | 5c7aed3 | 2015-11-25 19:41:54 -0800 | [diff] [blame] | 622 | } |
| 623 | |
| 624 | void MipsAssembler::Ins(Register rd, Register rt, int pos, int size) { |
| 625 | CHECK(IsUint<5>(pos)) << pos; |
| 626 | CHECK(0 < size && size <= 32) << size; |
| 627 | CHECK(0 < pos + size && pos + size <= 32) << pos << " + " << size; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 628 | DsFsmInstrRrr(EmitR(0x1f, rt, rd, static_cast<Register>(pos + size - 1), pos, 0x04), rd, rd, rt); |
Alexey Frunze | 5c7aed3 | 2015-11-25 19:41:54 -0800 | [diff] [blame] | 629 | } |
| 630 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 631 | void MipsAssembler::Lb(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 632 | DsFsmInstrRrr(EmitI(0x20, rs, rt, imm16), rt, rs, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 633 | } |
| 634 | |
| 635 | void MipsAssembler::Lh(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 636 | DsFsmInstrRrr(EmitI(0x21, rs, rt, imm16), rt, rs, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 637 | } |
| 638 | |
| 639 | void MipsAssembler::Lw(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 640 | DsFsmInstrRrr(EmitI(0x23, rs, rt, imm16), rt, rs, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 641 | } |
| 642 | |
Chris Larsen | 3acee73 | 2015-11-18 13:31:08 -0800 | [diff] [blame] | 643 | void MipsAssembler::Lwl(Register rt, Register rs, uint16_t imm16) { |
| 644 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 645 | DsFsmInstrRrr(EmitI(0x22, rs, rt, imm16), rt, rt, rs); |
Chris Larsen | 3acee73 | 2015-11-18 13:31:08 -0800 | [diff] [blame] | 646 | } |
| 647 | |
| 648 | void MipsAssembler::Lwr(Register rt, Register rs, uint16_t imm16) { |
| 649 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 650 | DsFsmInstrRrr(EmitI(0x26, rs, rt, imm16), rt, rt, rs); |
Chris Larsen | 3acee73 | 2015-11-18 13:31:08 -0800 | [diff] [blame] | 651 | } |
| 652 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 653 | void MipsAssembler::Lbu(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 654 | DsFsmInstrRrr(EmitI(0x24, rs, rt, imm16), rt, rs, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 655 | } |
| 656 | |
| 657 | void MipsAssembler::Lhu(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 658 | DsFsmInstrRrr(EmitI(0x25, rs, rt, imm16), rt, rs, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 659 | } |
| 660 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 661 | void MipsAssembler::Lwpc(Register rs, uint32_t imm19) { |
| 662 | CHECK(IsR6()); |
| 663 | CHECK(IsUint<19>(imm19)) << imm19; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 664 | DsFsmInstrNop(EmitI21(0x3B, rs, (0x01 << 19) | imm19)); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 665 | } |
| 666 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 667 | void MipsAssembler::Lui(Register rt, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 668 | DsFsmInstrRrr(EmitI(0xf, static_cast<Register>(0), rt, imm16), rt, ZERO, ZERO); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 669 | } |
| 670 | |
Alexey Frunze | cad3a4c | 2016-06-07 23:40:37 -0700 | [diff] [blame] | 671 | void MipsAssembler::Aui(Register rt, Register rs, uint16_t imm16) { |
| 672 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 673 | DsFsmInstrRrr(EmitI(0xf, rs, rt, imm16), rt, rt, rs); |
Alexey Frunze | cad3a4c | 2016-06-07 23:40:37 -0700 | [diff] [blame] | 674 | } |
| 675 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 676 | void MipsAssembler::Sync(uint32_t stype) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 677 | DsFsmInstrNop(EmitR(0, ZERO, ZERO, ZERO, stype & 0x1f, 0xf)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 678 | } |
| 679 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 680 | void MipsAssembler::Mfhi(Register rd) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 681 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 682 | DsFsmInstrRrr(EmitR(0, ZERO, ZERO, rd, 0, 0x10), rd, ZERO, ZERO); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 683 | } |
| 684 | |
| 685 | void MipsAssembler::Mflo(Register rd) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 686 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 687 | DsFsmInstrRrr(EmitR(0, ZERO, ZERO, rd, 0, 0x12), rd, ZERO, ZERO); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 688 | } |
| 689 | |
| 690 | void MipsAssembler::Sb(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 691 | DsFsmInstrRrr(EmitI(0x28, rs, rt, imm16), ZERO, rt, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 692 | } |
| 693 | |
| 694 | void MipsAssembler::Sh(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 695 | DsFsmInstrRrr(EmitI(0x29, rs, rt, imm16), ZERO, rt, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 696 | } |
| 697 | |
| 698 | void MipsAssembler::Sw(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 699 | DsFsmInstrRrr(EmitI(0x2b, rs, rt, imm16), ZERO, rt, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 700 | } |
| 701 | |
Chris Larsen | 3acee73 | 2015-11-18 13:31:08 -0800 | [diff] [blame] | 702 | void MipsAssembler::Swl(Register rt, Register rs, uint16_t imm16) { |
| 703 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 704 | DsFsmInstrRrr(EmitI(0x2a, rs, rt, imm16), ZERO, rt, rs); |
Chris Larsen | 3acee73 | 2015-11-18 13:31:08 -0800 | [diff] [blame] | 705 | } |
| 706 | |
| 707 | void MipsAssembler::Swr(Register rt, Register rs, uint16_t imm16) { |
| 708 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 709 | DsFsmInstrRrr(EmitI(0x2e, rs, rt, imm16), ZERO, rt, rs); |
Chris Larsen | 3acee73 | 2015-11-18 13:31:08 -0800 | [diff] [blame] | 710 | } |
| 711 | |
Alexey Frunze | 51aff3a | 2016-03-17 17:21:45 -0700 | [diff] [blame] | 712 | void MipsAssembler::LlR2(Register rt, Register base, int16_t imm16) { |
| 713 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 714 | DsFsmInstrRrr(EmitI(0x30, base, rt, imm16), rt, base, base); |
Alexey Frunze | 51aff3a | 2016-03-17 17:21:45 -0700 | [diff] [blame] | 715 | } |
| 716 | |
| 717 | void MipsAssembler::ScR2(Register rt, Register base, int16_t imm16) { |
| 718 | CHECK(!IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 719 | DsFsmInstrRrr(EmitI(0x38, base, rt, imm16), rt, rt, base); |
Alexey Frunze | 51aff3a | 2016-03-17 17:21:45 -0700 | [diff] [blame] | 720 | } |
| 721 | |
| 722 | void MipsAssembler::LlR6(Register rt, Register base, int16_t imm9) { |
| 723 | CHECK(IsR6()); |
| 724 | CHECK(IsInt<9>(imm9)); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 725 | DsFsmInstrRrr(EmitI(0x1f, base, rt, ((imm9 & 0x1ff) << 7) | 0x36), rt, base, base); |
Alexey Frunze | 51aff3a | 2016-03-17 17:21:45 -0700 | [diff] [blame] | 726 | } |
| 727 | |
| 728 | void MipsAssembler::ScR6(Register rt, Register base, int16_t imm9) { |
| 729 | CHECK(IsR6()); |
| 730 | CHECK(IsInt<9>(imm9)); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 731 | DsFsmInstrRrr(EmitI(0x1f, base, rt, ((imm9 & 0x1ff) << 7) | 0x26), rt, rt, base); |
Alexey Frunze | 51aff3a | 2016-03-17 17:21:45 -0700 | [diff] [blame] | 732 | } |
| 733 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 734 | void MipsAssembler::Slt(Register rd, Register rs, Register rt) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 735 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x2a), rd, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 736 | } |
| 737 | |
| 738 | void MipsAssembler::Sltu(Register rd, Register rs, Register rt) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 739 | DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x2b), rd, rs, rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 740 | } |
| 741 | |
| 742 | void MipsAssembler::Slti(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 743 | DsFsmInstrRrr(EmitI(0xa, rs, rt, imm16), rt, rs, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 744 | } |
| 745 | |
| 746 | void MipsAssembler::Sltiu(Register rt, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 747 | DsFsmInstrRrr(EmitI(0xb, rs, rt, imm16), rt, rs, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 748 | } |
| 749 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 750 | void MipsAssembler::B(uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 751 | DsFsmInstrNop(EmitI(0x4, static_cast<Register>(0), static_cast<Register>(0), imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 752 | } |
| 753 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 754 | void MipsAssembler::Bal(uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 755 | DsFsmInstrNop(EmitI(0x1, static_cast<Register>(0), static_cast<Register>(0x11), imm16)); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 756 | } |
| 757 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 758 | void MipsAssembler::Beq(Register rs, Register rt, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 759 | DsFsmInstrNop(EmitI(0x4, rs, rt, imm16)); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 760 | } |
| 761 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 762 | void MipsAssembler::Bne(Register rs, Register rt, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 763 | DsFsmInstrNop(EmitI(0x5, rs, rt, imm16)); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 764 | } |
| 765 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 766 | void MipsAssembler::Beqz(Register rt, uint16_t imm16) { |
| 767 | Beq(ZERO, rt, imm16); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 768 | } |
| 769 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 770 | void MipsAssembler::Bnez(Register rt, uint16_t imm16) { |
| 771 | Bne(ZERO, rt, imm16); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 772 | } |
| 773 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 774 | void MipsAssembler::Bltz(Register rt, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 775 | DsFsmInstrNop(EmitI(0x1, rt, static_cast<Register>(0), imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 776 | } |
| 777 | |
| 778 | void MipsAssembler::Bgez(Register rt, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 779 | DsFsmInstrNop(EmitI(0x1, rt, static_cast<Register>(0x1), imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 780 | } |
| 781 | |
| 782 | void MipsAssembler::Blez(Register rt, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 783 | DsFsmInstrNop(EmitI(0x6, rt, static_cast<Register>(0), imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 784 | } |
| 785 | |
| 786 | void MipsAssembler::Bgtz(Register rt, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 787 | DsFsmInstrNop(EmitI(0x7, rt, static_cast<Register>(0), imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 788 | } |
| 789 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 790 | void MipsAssembler::Bc1f(uint16_t imm16) { |
| 791 | Bc1f(0, imm16); |
| 792 | } |
| 793 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 794 | void MipsAssembler::Bc1f(int cc, uint16_t imm16) { |
| 795 | CHECK(!IsR6()); |
| 796 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 797 | DsFsmInstrNop(EmitI(0x11, static_cast<Register>(0x8), static_cast<Register>(cc << 2), imm16)); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 798 | } |
| 799 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 800 | void MipsAssembler::Bc1t(uint16_t imm16) { |
| 801 | Bc1t(0, imm16); |
| 802 | } |
| 803 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 804 | void MipsAssembler::Bc1t(int cc, uint16_t imm16) { |
| 805 | CHECK(!IsR6()); |
| 806 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 807 | DsFsmInstrNop(EmitI(0x11, |
| 808 | static_cast<Register>(0x8), |
| 809 | static_cast<Register>((cc << 2) | 1), |
| 810 | imm16)); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 811 | } |
| 812 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 813 | void MipsAssembler::J(uint32_t addr26) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 814 | DsFsmInstrNop(EmitI26(0x2, addr26)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 815 | } |
| 816 | |
| 817 | void MipsAssembler::Jal(uint32_t addr26) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 818 | DsFsmInstrNop(EmitI26(0x3, addr26)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 819 | } |
| 820 | |
| 821 | void MipsAssembler::Jalr(Register rd, Register rs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 822 | uint32_t last_instruction = delay_slot_.instruction_; |
| 823 | bool exchange = (last_instruction != 0 && |
| 824 | (delay_slot_.gpr_outs_mask_ & (1u << rs)) == 0 && |
| 825 | ((delay_slot_.gpr_ins_mask_ | delay_slot_.gpr_outs_mask_) & (1u << rd)) == 0); |
| 826 | if (exchange) { |
| 827 | // The last instruction cannot be used in a different delay slot, |
| 828 | // do not commit the label before it (if any). |
| 829 | DsFsmDropLabel(); |
| 830 | } |
| 831 | DsFsmInstrNop(EmitR(0, rs, static_cast<Register>(0), rd, 0, 0x09)); |
| 832 | if (exchange) { |
| 833 | // Exchange the last two instructions in the assembler buffer. |
| 834 | size_t size = buffer_.Size(); |
| 835 | CHECK_GE(size, 2 * sizeof(uint32_t)); |
| 836 | size_t pos1 = size - 2 * sizeof(uint32_t); |
| 837 | size_t pos2 = size - sizeof(uint32_t); |
| 838 | uint32_t instr1 = buffer_.Load<uint32_t>(pos1); |
| 839 | uint32_t instr2 = buffer_.Load<uint32_t>(pos2); |
| 840 | CHECK_EQ(instr1, last_instruction); |
| 841 | buffer_.Store<uint32_t>(pos1, instr2); |
| 842 | buffer_.Store<uint32_t>(pos2, instr1); |
| 843 | } else if (reordering_) { |
| 844 | Nop(); |
| 845 | } |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 846 | } |
| 847 | |
| 848 | void MipsAssembler::Jalr(Register rs) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 849 | Jalr(RA, rs); |
| 850 | } |
| 851 | |
| 852 | void MipsAssembler::Jr(Register rs) { |
| 853 | Jalr(ZERO, rs); |
| 854 | } |
| 855 | |
| 856 | void MipsAssembler::Nal() { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 857 | DsFsmInstrNop(EmitI(0x1, static_cast<Register>(0), static_cast<Register>(0x10), 0)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 858 | } |
| 859 | |
| 860 | void MipsAssembler::Auipc(Register rs, uint16_t imm16) { |
| 861 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 862 | DsFsmInstrNop(EmitI(0x3B, rs, static_cast<Register>(0x1E), imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 863 | } |
| 864 | |
| 865 | void MipsAssembler::Addiupc(Register rs, uint32_t imm19) { |
| 866 | CHECK(IsR6()); |
| 867 | CHECK(IsUint<19>(imm19)) << imm19; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 868 | DsFsmInstrNop(EmitI21(0x3B, rs, imm19)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 869 | } |
| 870 | |
| 871 | void MipsAssembler::Bc(uint32_t imm26) { |
| 872 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 873 | DsFsmInstrNop(EmitI26(0x32, imm26)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 874 | } |
| 875 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 876 | void MipsAssembler::Balc(uint32_t imm26) { |
| 877 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 878 | DsFsmInstrNop(EmitI26(0x3A, imm26)); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 879 | } |
| 880 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 881 | void MipsAssembler::Jic(Register rt, uint16_t imm16) { |
| 882 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 883 | DsFsmInstrNop(EmitI(0x36, static_cast<Register>(0), rt, imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 884 | } |
| 885 | |
| 886 | void MipsAssembler::Jialc(Register rt, uint16_t imm16) { |
| 887 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 888 | DsFsmInstrNop(EmitI(0x3E, static_cast<Register>(0), rt, imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 889 | } |
| 890 | |
| 891 | void MipsAssembler::Bltc(Register rs, Register rt, uint16_t imm16) { |
| 892 | CHECK(IsR6()); |
| 893 | CHECK_NE(rs, ZERO); |
| 894 | CHECK_NE(rt, ZERO); |
| 895 | CHECK_NE(rs, rt); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 896 | DsFsmInstrNop(EmitI(0x17, rs, rt, imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 897 | } |
| 898 | |
| 899 | void MipsAssembler::Bltzc(Register rt, uint16_t imm16) { |
| 900 | CHECK(IsR6()); |
| 901 | CHECK_NE(rt, ZERO); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 902 | DsFsmInstrNop(EmitI(0x17, rt, rt, imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 903 | } |
| 904 | |
| 905 | void MipsAssembler::Bgtzc(Register rt, uint16_t imm16) { |
| 906 | CHECK(IsR6()); |
| 907 | CHECK_NE(rt, ZERO); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 908 | DsFsmInstrNop(EmitI(0x17, static_cast<Register>(0), rt, imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 909 | } |
| 910 | |
| 911 | void MipsAssembler::Bgec(Register rs, Register rt, uint16_t imm16) { |
| 912 | CHECK(IsR6()); |
| 913 | CHECK_NE(rs, ZERO); |
| 914 | CHECK_NE(rt, ZERO); |
| 915 | CHECK_NE(rs, rt); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 916 | DsFsmInstrNop(EmitI(0x16, rs, rt, imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 917 | } |
| 918 | |
| 919 | void MipsAssembler::Bgezc(Register rt, uint16_t imm16) { |
| 920 | CHECK(IsR6()); |
| 921 | CHECK_NE(rt, ZERO); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 922 | DsFsmInstrNop(EmitI(0x16, rt, rt, imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 923 | } |
| 924 | |
| 925 | void MipsAssembler::Blezc(Register rt, uint16_t imm16) { |
| 926 | CHECK(IsR6()); |
| 927 | CHECK_NE(rt, ZERO); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 928 | DsFsmInstrNop(EmitI(0x16, static_cast<Register>(0), rt, imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 929 | } |
| 930 | |
| 931 | void MipsAssembler::Bltuc(Register rs, Register rt, uint16_t imm16) { |
| 932 | CHECK(IsR6()); |
| 933 | CHECK_NE(rs, ZERO); |
| 934 | CHECK_NE(rt, ZERO); |
| 935 | CHECK_NE(rs, rt); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 936 | DsFsmInstrNop(EmitI(0x7, rs, rt, imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 937 | } |
| 938 | |
| 939 | void MipsAssembler::Bgeuc(Register rs, Register rt, uint16_t imm16) { |
| 940 | CHECK(IsR6()); |
| 941 | CHECK_NE(rs, ZERO); |
| 942 | CHECK_NE(rt, ZERO); |
| 943 | CHECK_NE(rs, rt); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 944 | DsFsmInstrNop(EmitI(0x6, rs, rt, imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 945 | } |
| 946 | |
| 947 | void MipsAssembler::Beqc(Register rs, Register rt, uint16_t imm16) { |
| 948 | CHECK(IsR6()); |
| 949 | CHECK_NE(rs, ZERO); |
| 950 | CHECK_NE(rt, ZERO); |
| 951 | CHECK_NE(rs, rt); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 952 | DsFsmInstrNop(EmitI(0x8, std::min(rs, rt), std::max(rs, rt), imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 953 | } |
| 954 | |
| 955 | void MipsAssembler::Bnec(Register rs, Register rt, uint16_t imm16) { |
| 956 | CHECK(IsR6()); |
| 957 | CHECK_NE(rs, ZERO); |
| 958 | CHECK_NE(rt, ZERO); |
| 959 | CHECK_NE(rs, rt); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 960 | DsFsmInstrNop(EmitI(0x18, std::min(rs, rt), std::max(rs, rt), imm16)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 961 | } |
| 962 | |
| 963 | void MipsAssembler::Beqzc(Register rs, uint32_t imm21) { |
| 964 | CHECK(IsR6()); |
| 965 | CHECK_NE(rs, ZERO); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 966 | DsFsmInstrNop(EmitI21(0x36, rs, imm21)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 967 | } |
| 968 | |
| 969 | void MipsAssembler::Bnezc(Register rs, uint32_t imm21) { |
| 970 | CHECK(IsR6()); |
| 971 | CHECK_NE(rs, ZERO); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 972 | DsFsmInstrNop(EmitI21(0x3E, rs, imm21)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 973 | } |
| 974 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 975 | void MipsAssembler::Bc1eqz(FRegister ft, uint16_t imm16) { |
| 976 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 977 | DsFsmInstrNop(EmitFI(0x11, 0x9, ft, imm16)); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 978 | } |
| 979 | |
| 980 | void MipsAssembler::Bc1nez(FRegister ft, uint16_t imm16) { |
| 981 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 982 | DsFsmInstrNop(EmitFI(0x11, 0xD, ft, imm16)); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 983 | } |
| 984 | |
| 985 | void MipsAssembler::EmitBcondR2(BranchCondition cond, Register rs, Register rt, uint16_t imm16) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 986 | switch (cond) { |
| 987 | case kCondLTZ: |
| 988 | CHECK_EQ(rt, ZERO); |
| 989 | Bltz(rs, imm16); |
| 990 | break; |
| 991 | case kCondGEZ: |
| 992 | CHECK_EQ(rt, ZERO); |
| 993 | Bgez(rs, imm16); |
| 994 | break; |
| 995 | case kCondLEZ: |
| 996 | CHECK_EQ(rt, ZERO); |
| 997 | Blez(rs, imm16); |
| 998 | break; |
| 999 | case kCondGTZ: |
| 1000 | CHECK_EQ(rt, ZERO); |
| 1001 | Bgtz(rs, imm16); |
| 1002 | break; |
| 1003 | case kCondEQ: |
| 1004 | Beq(rs, rt, imm16); |
| 1005 | break; |
| 1006 | case kCondNE: |
| 1007 | Bne(rs, rt, imm16); |
| 1008 | break; |
| 1009 | case kCondEQZ: |
| 1010 | CHECK_EQ(rt, ZERO); |
| 1011 | Beqz(rs, imm16); |
| 1012 | break; |
| 1013 | case kCondNEZ: |
| 1014 | CHECK_EQ(rt, ZERO); |
| 1015 | Bnez(rs, imm16); |
| 1016 | break; |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1017 | case kCondF: |
| 1018 | CHECK_EQ(rt, ZERO); |
| 1019 | Bc1f(static_cast<int>(rs), imm16); |
| 1020 | break; |
| 1021 | case kCondT: |
| 1022 | CHECK_EQ(rt, ZERO); |
| 1023 | Bc1t(static_cast<int>(rs), imm16); |
| 1024 | break; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1025 | case kCondLT: |
| 1026 | case kCondGE: |
| 1027 | case kCondLE: |
| 1028 | case kCondGT: |
| 1029 | case kCondLTU: |
| 1030 | case kCondGEU: |
| 1031 | case kUncond: |
| 1032 | // We don't support synthetic R2 branches (preceded with slt[u]) at this level |
| 1033 | // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >). |
| 1034 | LOG(FATAL) << "Unexpected branch condition " << cond; |
| 1035 | UNREACHABLE(); |
| 1036 | } |
| 1037 | } |
| 1038 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1039 | void MipsAssembler::EmitBcondR6(BranchCondition cond, Register rs, Register rt, uint32_t imm16_21) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1040 | switch (cond) { |
| 1041 | case kCondLT: |
| 1042 | Bltc(rs, rt, imm16_21); |
| 1043 | break; |
| 1044 | case kCondGE: |
| 1045 | Bgec(rs, rt, imm16_21); |
| 1046 | break; |
| 1047 | case kCondLE: |
| 1048 | Bgec(rt, rs, imm16_21); |
| 1049 | break; |
| 1050 | case kCondGT: |
| 1051 | Bltc(rt, rs, imm16_21); |
| 1052 | break; |
| 1053 | case kCondLTZ: |
| 1054 | CHECK_EQ(rt, ZERO); |
| 1055 | Bltzc(rs, imm16_21); |
| 1056 | break; |
| 1057 | case kCondGEZ: |
| 1058 | CHECK_EQ(rt, ZERO); |
| 1059 | Bgezc(rs, imm16_21); |
| 1060 | break; |
| 1061 | case kCondLEZ: |
| 1062 | CHECK_EQ(rt, ZERO); |
| 1063 | Blezc(rs, imm16_21); |
| 1064 | break; |
| 1065 | case kCondGTZ: |
| 1066 | CHECK_EQ(rt, ZERO); |
| 1067 | Bgtzc(rs, imm16_21); |
| 1068 | break; |
| 1069 | case kCondEQ: |
| 1070 | Beqc(rs, rt, imm16_21); |
| 1071 | break; |
| 1072 | case kCondNE: |
| 1073 | Bnec(rs, rt, imm16_21); |
| 1074 | break; |
| 1075 | case kCondEQZ: |
| 1076 | CHECK_EQ(rt, ZERO); |
| 1077 | Beqzc(rs, imm16_21); |
| 1078 | break; |
| 1079 | case kCondNEZ: |
| 1080 | CHECK_EQ(rt, ZERO); |
| 1081 | Bnezc(rs, imm16_21); |
| 1082 | break; |
| 1083 | case kCondLTU: |
| 1084 | Bltuc(rs, rt, imm16_21); |
| 1085 | break; |
| 1086 | case kCondGEU: |
| 1087 | Bgeuc(rs, rt, imm16_21); |
| 1088 | break; |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1089 | case kCondF: |
| 1090 | CHECK_EQ(rt, ZERO); |
| 1091 | Bc1eqz(static_cast<FRegister>(rs), imm16_21); |
| 1092 | break; |
| 1093 | case kCondT: |
| 1094 | CHECK_EQ(rt, ZERO); |
| 1095 | Bc1nez(static_cast<FRegister>(rs), imm16_21); |
| 1096 | break; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1097 | case kUncond: |
| 1098 | LOG(FATAL) << "Unexpected branch condition " << cond; |
| 1099 | UNREACHABLE(); |
| 1100 | } |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1101 | } |
| 1102 | |
| 1103 | void MipsAssembler::AddS(FRegister fd, FRegister fs, FRegister ft) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1104 | DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x0), fd, fs, ft); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1105 | } |
| 1106 | |
| 1107 | void MipsAssembler::SubS(FRegister fd, FRegister fs, FRegister ft) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1108 | DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x1), fd, fs, ft); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1109 | } |
| 1110 | |
| 1111 | void MipsAssembler::MulS(FRegister fd, FRegister fs, FRegister ft) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1112 | DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x2), fd, fs, ft); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1113 | } |
| 1114 | |
| 1115 | void MipsAssembler::DivS(FRegister fd, FRegister fs, FRegister ft) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1116 | DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x3), fd, fs, ft); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1117 | } |
| 1118 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1119 | void MipsAssembler::AddD(FRegister fd, FRegister fs, FRegister ft) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1120 | DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x0), fd, fs, ft); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1121 | } |
| 1122 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1123 | void MipsAssembler::SubD(FRegister fd, FRegister fs, FRegister ft) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1124 | DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x1), fd, fs, ft); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1125 | } |
| 1126 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1127 | void MipsAssembler::MulD(FRegister fd, FRegister fs, FRegister ft) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1128 | DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x2), fd, fs, ft); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1129 | } |
| 1130 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1131 | void MipsAssembler::DivD(FRegister fd, FRegister fs, FRegister ft) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1132 | DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x3), fd, fs, ft); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1133 | } |
| 1134 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1135 | void MipsAssembler::SqrtS(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1136 | DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x4), fd, fs, fs); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1137 | } |
| 1138 | |
| 1139 | void MipsAssembler::SqrtD(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1140 | DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x4), fd, fs, fs); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1141 | } |
| 1142 | |
| 1143 | void MipsAssembler::AbsS(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1144 | DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x5), fd, fs, fs); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1145 | } |
| 1146 | |
| 1147 | void MipsAssembler::AbsD(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1148 | DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x5), fd, fs, fs); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1149 | } |
| 1150 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1151 | void MipsAssembler::MovS(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1152 | DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x6), fd, fs, fs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1153 | } |
| 1154 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1155 | void MipsAssembler::MovD(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1156 | DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x6), fd, fs, fs); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1157 | } |
| 1158 | |
| 1159 | void MipsAssembler::NegS(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1160 | DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x7), fd, fs, fs); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1161 | } |
| 1162 | |
| 1163 | void MipsAssembler::NegD(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1164 | DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x7), fd, fs, fs); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1165 | } |
| 1166 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1167 | void MipsAssembler::CunS(FRegister fs, FRegister ft) { |
| 1168 | CunS(0, fs, ft); |
| 1169 | } |
| 1170 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1171 | void MipsAssembler::CunS(int cc, FRegister fs, FRegister ft) { |
| 1172 | CHECK(!IsR6()); |
| 1173 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1174 | DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x31), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1175 | } |
| 1176 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1177 | void MipsAssembler::CeqS(FRegister fs, FRegister ft) { |
| 1178 | CeqS(0, fs, ft); |
| 1179 | } |
| 1180 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1181 | void MipsAssembler::CeqS(int cc, FRegister fs, FRegister ft) { |
| 1182 | CHECK(!IsR6()); |
| 1183 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1184 | DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x32), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1185 | } |
| 1186 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1187 | void MipsAssembler::CueqS(FRegister fs, FRegister ft) { |
| 1188 | CueqS(0, fs, ft); |
| 1189 | } |
| 1190 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1191 | void MipsAssembler::CueqS(int cc, FRegister fs, FRegister ft) { |
| 1192 | CHECK(!IsR6()); |
| 1193 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1194 | DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x33), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1195 | } |
| 1196 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1197 | void MipsAssembler::ColtS(FRegister fs, FRegister ft) { |
| 1198 | ColtS(0, fs, ft); |
| 1199 | } |
| 1200 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1201 | void MipsAssembler::ColtS(int cc, FRegister fs, FRegister ft) { |
| 1202 | CHECK(!IsR6()); |
| 1203 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1204 | DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x34), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1205 | } |
| 1206 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1207 | void MipsAssembler::CultS(FRegister fs, FRegister ft) { |
| 1208 | CultS(0, fs, ft); |
| 1209 | } |
| 1210 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1211 | void MipsAssembler::CultS(int cc, FRegister fs, FRegister ft) { |
| 1212 | CHECK(!IsR6()); |
| 1213 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1214 | DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x35), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1215 | } |
| 1216 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1217 | void MipsAssembler::ColeS(FRegister fs, FRegister ft) { |
| 1218 | ColeS(0, fs, ft); |
| 1219 | } |
| 1220 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1221 | void MipsAssembler::ColeS(int cc, FRegister fs, FRegister ft) { |
| 1222 | CHECK(!IsR6()); |
| 1223 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1224 | DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x36), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1225 | } |
| 1226 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1227 | void MipsAssembler::CuleS(FRegister fs, FRegister ft) { |
| 1228 | CuleS(0, fs, ft); |
| 1229 | } |
| 1230 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1231 | void MipsAssembler::CuleS(int cc, FRegister fs, FRegister ft) { |
| 1232 | CHECK(!IsR6()); |
| 1233 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1234 | DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x37), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1235 | } |
| 1236 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1237 | void MipsAssembler::CunD(FRegister fs, FRegister ft) { |
| 1238 | CunD(0, fs, ft); |
| 1239 | } |
| 1240 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1241 | void MipsAssembler::CunD(int cc, FRegister fs, FRegister ft) { |
| 1242 | CHECK(!IsR6()); |
| 1243 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1244 | DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x31), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1245 | } |
| 1246 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1247 | void MipsAssembler::CeqD(FRegister fs, FRegister ft) { |
| 1248 | CeqD(0, fs, ft); |
| 1249 | } |
| 1250 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1251 | void MipsAssembler::CeqD(int cc, FRegister fs, FRegister ft) { |
| 1252 | CHECK(!IsR6()); |
| 1253 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1254 | DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x32), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1255 | } |
| 1256 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1257 | void MipsAssembler::CueqD(FRegister fs, FRegister ft) { |
| 1258 | CueqD(0, fs, ft); |
| 1259 | } |
| 1260 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1261 | void MipsAssembler::CueqD(int cc, FRegister fs, FRegister ft) { |
| 1262 | CHECK(!IsR6()); |
| 1263 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1264 | DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x33), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1265 | } |
| 1266 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1267 | void MipsAssembler::ColtD(FRegister fs, FRegister ft) { |
| 1268 | ColtD(0, fs, ft); |
| 1269 | } |
| 1270 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1271 | void MipsAssembler::ColtD(int cc, FRegister fs, FRegister ft) { |
| 1272 | CHECK(!IsR6()); |
| 1273 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1274 | DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x34), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1275 | } |
| 1276 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1277 | void MipsAssembler::CultD(FRegister fs, FRegister ft) { |
| 1278 | CultD(0, fs, ft); |
| 1279 | } |
| 1280 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1281 | void MipsAssembler::CultD(int cc, FRegister fs, FRegister ft) { |
| 1282 | CHECK(!IsR6()); |
| 1283 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1284 | DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x35), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1285 | } |
| 1286 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1287 | void MipsAssembler::ColeD(FRegister fs, FRegister ft) { |
| 1288 | ColeD(0, fs, ft); |
| 1289 | } |
| 1290 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1291 | void MipsAssembler::ColeD(int cc, FRegister fs, FRegister ft) { |
| 1292 | CHECK(!IsR6()); |
| 1293 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1294 | DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x36), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1295 | } |
| 1296 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1297 | void MipsAssembler::CuleD(FRegister fs, FRegister ft) { |
| 1298 | CuleD(0, fs, ft); |
| 1299 | } |
| 1300 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1301 | void MipsAssembler::CuleD(int cc, FRegister fs, FRegister ft) { |
| 1302 | CHECK(!IsR6()); |
| 1303 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1304 | DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x37), cc, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1305 | } |
| 1306 | |
| 1307 | void MipsAssembler::CmpUnS(FRegister fd, FRegister fs, FRegister ft) { |
| 1308 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1309 | DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x01), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1310 | } |
| 1311 | |
| 1312 | void MipsAssembler::CmpEqS(FRegister fd, FRegister fs, FRegister ft) { |
| 1313 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1314 | DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x02), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1315 | } |
| 1316 | |
| 1317 | void MipsAssembler::CmpUeqS(FRegister fd, FRegister fs, FRegister ft) { |
| 1318 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1319 | DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x03), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1320 | } |
| 1321 | |
| 1322 | void MipsAssembler::CmpLtS(FRegister fd, FRegister fs, FRegister ft) { |
| 1323 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1324 | DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x04), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1325 | } |
| 1326 | |
| 1327 | void MipsAssembler::CmpUltS(FRegister fd, FRegister fs, FRegister ft) { |
| 1328 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1329 | DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x05), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1330 | } |
| 1331 | |
| 1332 | void MipsAssembler::CmpLeS(FRegister fd, FRegister fs, FRegister ft) { |
| 1333 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1334 | DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x06), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1335 | } |
| 1336 | |
| 1337 | void MipsAssembler::CmpUleS(FRegister fd, FRegister fs, FRegister ft) { |
| 1338 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1339 | DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x07), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1340 | } |
| 1341 | |
| 1342 | void MipsAssembler::CmpOrS(FRegister fd, FRegister fs, FRegister ft) { |
| 1343 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1344 | DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x11), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1345 | } |
| 1346 | |
| 1347 | void MipsAssembler::CmpUneS(FRegister fd, FRegister fs, FRegister ft) { |
| 1348 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1349 | DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x12), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1350 | } |
| 1351 | |
| 1352 | void MipsAssembler::CmpNeS(FRegister fd, FRegister fs, FRegister ft) { |
| 1353 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1354 | DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x13), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1355 | } |
| 1356 | |
| 1357 | void MipsAssembler::CmpUnD(FRegister fd, FRegister fs, FRegister ft) { |
| 1358 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1359 | DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x01), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1360 | } |
| 1361 | |
| 1362 | void MipsAssembler::CmpEqD(FRegister fd, FRegister fs, FRegister ft) { |
| 1363 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1364 | DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x02), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1365 | } |
| 1366 | |
| 1367 | void MipsAssembler::CmpUeqD(FRegister fd, FRegister fs, FRegister ft) { |
| 1368 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1369 | DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x03), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1370 | } |
| 1371 | |
| 1372 | void MipsAssembler::CmpLtD(FRegister fd, FRegister fs, FRegister ft) { |
| 1373 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1374 | DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x04), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1375 | } |
| 1376 | |
| 1377 | void MipsAssembler::CmpUltD(FRegister fd, FRegister fs, FRegister ft) { |
| 1378 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1379 | DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x05), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1380 | } |
| 1381 | |
| 1382 | void MipsAssembler::CmpLeD(FRegister fd, FRegister fs, FRegister ft) { |
| 1383 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1384 | DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x06), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1385 | } |
| 1386 | |
| 1387 | void MipsAssembler::CmpUleD(FRegister fd, FRegister fs, FRegister ft) { |
| 1388 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1389 | DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x07), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1390 | } |
| 1391 | |
| 1392 | void MipsAssembler::CmpOrD(FRegister fd, FRegister fs, FRegister ft) { |
| 1393 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1394 | DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x11), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1395 | } |
| 1396 | |
| 1397 | void MipsAssembler::CmpUneD(FRegister fd, FRegister fs, FRegister ft) { |
| 1398 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1399 | DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x12), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1400 | } |
| 1401 | |
| 1402 | void MipsAssembler::CmpNeD(FRegister fd, FRegister fs, FRegister ft) { |
| 1403 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1404 | DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x13), fd, fs, ft); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1405 | } |
| 1406 | |
| 1407 | void MipsAssembler::Movf(Register rd, Register rs, int cc) { |
| 1408 | CHECK(!IsR6()); |
| 1409 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1410 | DsFsmInstrRrrc(EmitR(0, rs, static_cast<Register>(cc << 2), rd, 0, 0x01), rd, rs, cc); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1411 | } |
| 1412 | |
| 1413 | void MipsAssembler::Movt(Register rd, Register rs, int cc) { |
| 1414 | CHECK(!IsR6()); |
| 1415 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1416 | DsFsmInstrRrrc(EmitR(0, rs, static_cast<Register>((cc << 2) | 1), rd, 0, 0x01), rd, rs, cc); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1417 | } |
| 1418 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1419 | void MipsAssembler::MovfS(FRegister fd, FRegister fs, int cc) { |
| 1420 | CHECK(!IsR6()); |
| 1421 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1422 | DsFsmInstrFffc(EmitFR(0x11, 0x10, static_cast<FRegister>(cc << 2), fs, fd, 0x11), fd, fs, cc); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1423 | } |
| 1424 | |
| 1425 | void MipsAssembler::MovfD(FRegister fd, FRegister fs, int cc) { |
| 1426 | CHECK(!IsR6()); |
| 1427 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1428 | DsFsmInstrFffc(EmitFR(0x11, 0x11, static_cast<FRegister>(cc << 2), fs, fd, 0x11), fd, fs, cc); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1429 | } |
| 1430 | |
| 1431 | void MipsAssembler::MovtS(FRegister fd, FRegister fs, int cc) { |
| 1432 | CHECK(!IsR6()); |
| 1433 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1434 | DsFsmInstrFffc(EmitFR(0x11, 0x10, static_cast<FRegister>((cc << 2) | 1), fs, fd, 0x11), |
| 1435 | fd, |
| 1436 | fs, |
| 1437 | cc); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1438 | } |
| 1439 | |
| 1440 | void MipsAssembler::MovtD(FRegister fd, FRegister fs, int cc) { |
| 1441 | CHECK(!IsR6()); |
| 1442 | CHECK(IsUint<3>(cc)) << cc; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1443 | DsFsmInstrFffc(EmitFR(0x11, 0x11, static_cast<FRegister>((cc << 2) | 1), fs, fd, 0x11), |
| 1444 | fd, |
| 1445 | fs, |
| 1446 | cc); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1447 | } |
| 1448 | |
| 1449 | void MipsAssembler::SelS(FRegister fd, FRegister fs, FRegister ft) { |
| 1450 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1451 | DsFsmInstrFfff(EmitFR(0x11, 0x10, ft, fs, fd, 0x10), fd, fs, ft); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1452 | } |
| 1453 | |
| 1454 | void MipsAssembler::SelD(FRegister fd, FRegister fs, FRegister ft) { |
| 1455 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1456 | DsFsmInstrFfff(EmitFR(0x11, 0x11, ft, fs, fd, 0x10), fd, fs, ft); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1457 | } |
| 1458 | |
| 1459 | void MipsAssembler::ClassS(FRegister fd, FRegister fs) { |
| 1460 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1461 | DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x1b), fd, fs, fs); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1462 | } |
| 1463 | |
| 1464 | void MipsAssembler::ClassD(FRegister fd, FRegister fs) { |
| 1465 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1466 | DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x1b), fd, fs, fs); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1467 | } |
| 1468 | |
| 1469 | void MipsAssembler::MinS(FRegister fd, FRegister fs, FRegister ft) { |
| 1470 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1471 | DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x1c), fd, fs, ft); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1472 | } |
| 1473 | |
| 1474 | void MipsAssembler::MinD(FRegister fd, FRegister fs, FRegister ft) { |
| 1475 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1476 | DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x1c), fd, fs, ft); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1477 | } |
| 1478 | |
| 1479 | void MipsAssembler::MaxS(FRegister fd, FRegister fs, FRegister ft) { |
| 1480 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1481 | DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x1e), fd, fs, ft); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1482 | } |
| 1483 | |
| 1484 | void MipsAssembler::MaxD(FRegister fd, FRegister fs, FRegister ft) { |
| 1485 | CHECK(IsR6()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1486 | DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x1e), fd, fs, ft); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1487 | } |
| 1488 | |
Alexey Frunze | baf60b7 | 2015-12-22 15:15:03 -0800 | [diff] [blame] | 1489 | void MipsAssembler::TruncLS(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1490 | DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x09), fd, fs, fs); |
Alexey Frunze | baf60b7 | 2015-12-22 15:15:03 -0800 | [diff] [blame] | 1491 | } |
| 1492 | |
| 1493 | void MipsAssembler::TruncLD(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1494 | DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x09), fd, fs, fs); |
Alexey Frunze | baf60b7 | 2015-12-22 15:15:03 -0800 | [diff] [blame] | 1495 | } |
| 1496 | |
| 1497 | void MipsAssembler::TruncWS(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1498 | DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x0D), fd, fs, fs); |
Alexey Frunze | baf60b7 | 2015-12-22 15:15:03 -0800 | [diff] [blame] | 1499 | } |
| 1500 | |
| 1501 | void MipsAssembler::TruncWD(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1502 | DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x0D), fd, fs, fs); |
Alexey Frunze | baf60b7 | 2015-12-22 15:15:03 -0800 | [diff] [blame] | 1503 | } |
| 1504 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1505 | void MipsAssembler::Cvtsw(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1506 | DsFsmInstrFff(EmitFR(0x11, 0x14, static_cast<FRegister>(0), fs, fd, 0x20), fd, fs, fs); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1507 | } |
| 1508 | |
| 1509 | void MipsAssembler::Cvtdw(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1510 | DsFsmInstrFff(EmitFR(0x11, 0x14, static_cast<FRegister>(0), fs, fd, 0x21), fd, fs, fs); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1511 | } |
| 1512 | |
| 1513 | void MipsAssembler::Cvtsd(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1514 | DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x20), fd, fs, fs); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1515 | } |
| 1516 | |
| 1517 | void MipsAssembler::Cvtds(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1518 | DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x21), fd, fs, fs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1519 | } |
| 1520 | |
Alexey Frunze | baf60b7 | 2015-12-22 15:15:03 -0800 | [diff] [blame] | 1521 | void MipsAssembler::Cvtsl(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1522 | DsFsmInstrFff(EmitFR(0x11, 0x15, static_cast<FRegister>(0), fs, fd, 0x20), fd, fs, fs); |
Alexey Frunze | baf60b7 | 2015-12-22 15:15:03 -0800 | [diff] [blame] | 1523 | } |
| 1524 | |
| 1525 | void MipsAssembler::Cvtdl(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1526 | DsFsmInstrFff(EmitFR(0x11, 0x15, static_cast<FRegister>(0), fs, fd, 0x21), fd, fs, fs); |
Alexey Frunze | baf60b7 | 2015-12-22 15:15:03 -0800 | [diff] [blame] | 1527 | } |
| 1528 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1529 | void MipsAssembler::FloorWS(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1530 | DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0xf), fd, fs, fs); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1531 | } |
| 1532 | |
| 1533 | void MipsAssembler::FloorWD(FRegister fd, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1534 | DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0xf), fd, fs, fs); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 1535 | } |
| 1536 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1537 | void MipsAssembler::Mfc1(Register rt, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1538 | DsFsmInstrRf(EmitFR(0x11, 0x00, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0), |
| 1539 | rt, |
| 1540 | fs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1541 | } |
| 1542 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1543 | void MipsAssembler::Mtc1(Register rt, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1544 | DsFsmInstrFr(EmitFR(0x11, 0x04, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0), |
| 1545 | fs, |
| 1546 | rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1547 | } |
| 1548 | |
| 1549 | void MipsAssembler::Mfhc1(Register rt, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1550 | DsFsmInstrRf(EmitFR(0x11, 0x03, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0), |
| 1551 | rt, |
| 1552 | fs); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1553 | } |
| 1554 | |
| 1555 | void MipsAssembler::Mthc1(Register rt, FRegister fs) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1556 | DsFsmInstrFr(EmitFR(0x11, 0x07, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0), |
| 1557 | fs, |
| 1558 | rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1559 | } |
| 1560 | |
Alexey Frunze | bb9863a | 2016-01-11 15:51:16 -0800 | [diff] [blame] | 1561 | void MipsAssembler::MoveFromFpuHigh(Register rt, FRegister fs) { |
| 1562 | if (Is32BitFPU()) { |
| 1563 | CHECK_EQ(fs % 2, 0) << fs; |
| 1564 | Mfc1(rt, static_cast<FRegister>(fs + 1)); |
| 1565 | } else { |
| 1566 | Mfhc1(rt, fs); |
| 1567 | } |
| 1568 | } |
| 1569 | |
| 1570 | void MipsAssembler::MoveToFpuHigh(Register rt, FRegister fs) { |
| 1571 | if (Is32BitFPU()) { |
| 1572 | CHECK_EQ(fs % 2, 0) << fs; |
| 1573 | Mtc1(rt, static_cast<FRegister>(fs + 1)); |
| 1574 | } else { |
| 1575 | Mthc1(rt, fs); |
| 1576 | } |
| 1577 | } |
| 1578 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1579 | void MipsAssembler::Lwc1(FRegister ft, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1580 | DsFsmInstrFr(EmitI(0x31, rs, static_cast<Register>(ft), imm16), ft, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1581 | } |
| 1582 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1583 | void MipsAssembler::Ldc1(FRegister ft, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1584 | DsFsmInstrFr(EmitI(0x35, rs, static_cast<Register>(ft), imm16), ft, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1585 | } |
| 1586 | |
| 1587 | void MipsAssembler::Swc1(FRegister ft, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1588 | DsFsmInstrFR(EmitI(0x39, rs, static_cast<Register>(ft), imm16), ft, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1589 | } |
| 1590 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1591 | void MipsAssembler::Sdc1(FRegister ft, Register rs, uint16_t imm16) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1592 | DsFsmInstrFR(EmitI(0x3d, rs, static_cast<Register>(ft), imm16), ft, rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1593 | } |
| 1594 | |
| 1595 | void MipsAssembler::Break() { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1596 | DsFsmInstrNop(EmitR(0, ZERO, ZERO, ZERO, 0, 0xD)); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1597 | } |
| 1598 | |
jeffhao | 0703060 | 2012-09-26 14:33:14 -0700 | [diff] [blame] | 1599 | void MipsAssembler::Nop() { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1600 | DsFsmInstrNop(EmitR(0x0, ZERO, ZERO, ZERO, 0, 0x0)); |
| 1601 | } |
| 1602 | |
| 1603 | void MipsAssembler::NopIfNoReordering() { |
| 1604 | if (!reordering_) { |
| 1605 | Nop(); |
| 1606 | } |
jeffhao | 0703060 | 2012-09-26 14:33:14 -0700 | [diff] [blame] | 1607 | } |
| 1608 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1609 | void MipsAssembler::Move(Register rd, Register rs) { |
| 1610 | Or(rd, rs, ZERO); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1611 | } |
| 1612 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1613 | void MipsAssembler::Clear(Register rd) { |
| 1614 | Move(rd, ZERO); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1615 | } |
| 1616 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1617 | void MipsAssembler::Not(Register rd, Register rs) { |
| 1618 | Nor(rd, rs, ZERO); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1619 | } |
| 1620 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1621 | void MipsAssembler::Push(Register rs) { |
| 1622 | IncreaseFrameSize(kMipsWordSize); |
| 1623 | Sw(rs, SP, 0); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1624 | } |
| 1625 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1626 | void MipsAssembler::Pop(Register rd) { |
| 1627 | Lw(rd, SP, 0); |
| 1628 | DecreaseFrameSize(kMipsWordSize); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1629 | } |
| 1630 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1631 | void MipsAssembler::PopAndReturn(Register rd, Register rt) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1632 | bool reordering = SetReorder(false); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1633 | Lw(rd, SP, 0); |
| 1634 | Jr(rt); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1635 | DecreaseFrameSize(kMipsWordSize); // Single instruction in delay slot. |
| 1636 | SetReorder(reordering); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1637 | } |
| 1638 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1639 | void MipsAssembler::LoadConst32(Register rd, int32_t value) { |
| 1640 | if (IsUint<16>(value)) { |
| 1641 | // Use OR with (unsigned) immediate to encode 16b unsigned int. |
| 1642 | Ori(rd, ZERO, value); |
| 1643 | } else if (IsInt<16>(value)) { |
| 1644 | // Use ADD with (signed) immediate to encode 16b signed int. |
| 1645 | Addiu(rd, ZERO, value); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1646 | } else { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1647 | Lui(rd, High16Bits(value)); |
| 1648 | if (value & 0xFFFF) |
| 1649 | Ori(rd, rd, Low16Bits(value)); |
| 1650 | } |
| 1651 | } |
| 1652 | |
| 1653 | void MipsAssembler::LoadConst64(Register reg_hi, Register reg_lo, int64_t value) { |
Alexey Frunze | 5c7aed3 | 2015-11-25 19:41:54 -0800 | [diff] [blame] | 1654 | uint32_t low = Low32Bits(value); |
| 1655 | uint32_t high = High32Bits(value); |
| 1656 | LoadConst32(reg_lo, low); |
| 1657 | if (high != low) { |
| 1658 | LoadConst32(reg_hi, high); |
| 1659 | } else { |
| 1660 | Move(reg_hi, reg_lo); |
| 1661 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1662 | } |
| 1663 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1664 | void MipsAssembler::LoadSConst32(FRegister r, int32_t value, Register temp) { |
Alexey Frunze | 5c7aed3 | 2015-11-25 19:41:54 -0800 | [diff] [blame] | 1665 | if (value == 0) { |
| 1666 | temp = ZERO; |
| 1667 | } else { |
| 1668 | LoadConst32(temp, value); |
| 1669 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1670 | Mtc1(temp, r); |
| 1671 | } |
| 1672 | |
| 1673 | void MipsAssembler::LoadDConst64(FRegister rd, int64_t value, Register temp) { |
Alexey Frunze | 5c7aed3 | 2015-11-25 19:41:54 -0800 | [diff] [blame] | 1674 | uint32_t low = Low32Bits(value); |
| 1675 | uint32_t high = High32Bits(value); |
| 1676 | if (low == 0) { |
| 1677 | Mtc1(ZERO, rd); |
| 1678 | } else { |
| 1679 | LoadConst32(temp, low); |
| 1680 | Mtc1(temp, rd); |
| 1681 | } |
| 1682 | if (high == 0) { |
Alexey Frunze | bb9863a | 2016-01-11 15:51:16 -0800 | [diff] [blame] | 1683 | MoveToFpuHigh(ZERO, rd); |
Alexey Frunze | 5c7aed3 | 2015-11-25 19:41:54 -0800 | [diff] [blame] | 1684 | } else { |
| 1685 | LoadConst32(temp, high); |
Alexey Frunze | bb9863a | 2016-01-11 15:51:16 -0800 | [diff] [blame] | 1686 | MoveToFpuHigh(temp, rd); |
Alexey Frunze | 5c7aed3 | 2015-11-25 19:41:54 -0800 | [diff] [blame] | 1687 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1688 | } |
| 1689 | |
| 1690 | void MipsAssembler::Addiu32(Register rt, Register rs, int32_t value, Register temp) { |
Alexey Frunze | cad3a4c | 2016-06-07 23:40:37 -0700 | [diff] [blame] | 1691 | CHECK_NE(rs, temp); // Must not overwrite the register `rs` while loading `value`. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1692 | if (IsInt<16>(value)) { |
| 1693 | Addiu(rt, rs, value); |
Alexey Frunze | cad3a4c | 2016-06-07 23:40:37 -0700 | [diff] [blame] | 1694 | } else if (IsR6()) { |
| 1695 | int16_t high = High16Bits(value); |
| 1696 | int16_t low = Low16Bits(value); |
| 1697 | high += (low < 0) ? 1 : 0; // Account for sign extension in addiu. |
| 1698 | if (low != 0) { |
| 1699 | Aui(temp, rs, high); |
| 1700 | Addiu(rt, temp, low); |
| 1701 | } else { |
| 1702 | Aui(rt, rs, high); |
| 1703 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1704 | } else { |
Alexey Frunze | cad3a4c | 2016-06-07 23:40:37 -0700 | [diff] [blame] | 1705 | // Do not load the whole 32-bit `value` if it can be represented as |
| 1706 | // a sum of two 16-bit signed values. This can save an instruction. |
| 1707 | constexpr int32_t kMinValueForSimpleAdjustment = std::numeric_limits<int16_t>::min() * 2; |
| 1708 | constexpr int32_t kMaxValueForSimpleAdjustment = std::numeric_limits<int16_t>::max() * 2; |
| 1709 | if (0 <= value && value <= kMaxValueForSimpleAdjustment) { |
| 1710 | Addiu(temp, rs, kMaxValueForSimpleAdjustment / 2); |
| 1711 | Addiu(rt, temp, value - kMaxValueForSimpleAdjustment / 2); |
| 1712 | } else if (kMinValueForSimpleAdjustment <= value && value < 0) { |
| 1713 | Addiu(temp, rs, kMinValueForSimpleAdjustment / 2); |
| 1714 | Addiu(rt, temp, value - kMinValueForSimpleAdjustment / 2); |
| 1715 | } else { |
| 1716 | // Now that all shorter options have been exhausted, load the full 32-bit value. |
| 1717 | LoadConst32(temp, value); |
| 1718 | Addu(rt, rs, temp); |
| 1719 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1720 | } |
| 1721 | } |
| 1722 | |
| 1723 | void MipsAssembler::Branch::InitShortOrLong(MipsAssembler::Branch::OffsetBits offset_size, |
| 1724 | MipsAssembler::Branch::Type short_type, |
| 1725 | MipsAssembler::Branch::Type long_type) { |
| 1726 | type_ = (offset_size <= branch_info_[short_type].offset_size) ? short_type : long_type; |
| 1727 | } |
| 1728 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1729 | void MipsAssembler::Branch::InitializeType(Type initial_type, bool is_r6) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1730 | OffsetBits offset_size = GetOffsetSizeNeeded(location_, target_); |
| 1731 | if (is_r6) { |
| 1732 | // R6 |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1733 | switch (initial_type) { |
| 1734 | case kLabel: |
| 1735 | CHECK(!IsResolved()); |
| 1736 | type_ = kR6Label; |
| 1737 | break; |
| 1738 | case kLiteral: |
| 1739 | CHECK(!IsResolved()); |
| 1740 | type_ = kR6Literal; |
| 1741 | break; |
| 1742 | case kCall: |
| 1743 | InitShortOrLong(offset_size, kR6Call, kR6LongCall); |
| 1744 | break; |
| 1745 | case kCondBranch: |
| 1746 | switch (condition_) { |
| 1747 | case kUncond: |
| 1748 | InitShortOrLong(offset_size, kR6UncondBranch, kR6LongUncondBranch); |
| 1749 | break; |
| 1750 | case kCondEQZ: |
| 1751 | case kCondNEZ: |
| 1752 | // Special case for beqzc/bnezc with longer offset than in other b<cond>c instructions. |
| 1753 | type_ = (offset_size <= kOffset23) ? kR6CondBranch : kR6LongCondBranch; |
| 1754 | break; |
| 1755 | default: |
| 1756 | InitShortOrLong(offset_size, kR6CondBranch, kR6LongCondBranch); |
| 1757 | break; |
| 1758 | } |
| 1759 | break; |
| 1760 | default: |
| 1761 | LOG(FATAL) << "Unexpected branch type " << initial_type; |
| 1762 | UNREACHABLE(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1763 | } |
| 1764 | } else { |
| 1765 | // R2 |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1766 | switch (initial_type) { |
| 1767 | case kLabel: |
| 1768 | CHECK(!IsResolved()); |
| 1769 | type_ = kLabel; |
| 1770 | break; |
| 1771 | case kLiteral: |
| 1772 | CHECK(!IsResolved()); |
| 1773 | type_ = kLiteral; |
| 1774 | break; |
| 1775 | case kCall: |
| 1776 | InitShortOrLong(offset_size, kCall, kLongCall); |
| 1777 | break; |
| 1778 | case kCondBranch: |
| 1779 | switch (condition_) { |
| 1780 | case kUncond: |
| 1781 | InitShortOrLong(offset_size, kUncondBranch, kLongUncondBranch); |
| 1782 | break; |
| 1783 | default: |
| 1784 | InitShortOrLong(offset_size, kCondBranch, kLongCondBranch); |
| 1785 | break; |
| 1786 | } |
| 1787 | break; |
| 1788 | default: |
| 1789 | LOG(FATAL) << "Unexpected branch type " << initial_type; |
| 1790 | UNREACHABLE(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1791 | } |
| 1792 | } |
| 1793 | old_type_ = type_; |
| 1794 | } |
| 1795 | |
| 1796 | bool MipsAssembler::Branch::IsNop(BranchCondition condition, Register lhs, Register rhs) { |
| 1797 | switch (condition) { |
| 1798 | case kCondLT: |
| 1799 | case kCondGT: |
| 1800 | case kCondNE: |
| 1801 | case kCondLTU: |
| 1802 | return lhs == rhs; |
| 1803 | default: |
| 1804 | return false; |
| 1805 | } |
| 1806 | } |
| 1807 | |
| 1808 | bool MipsAssembler::Branch::IsUncond(BranchCondition condition, Register lhs, Register rhs) { |
| 1809 | switch (condition) { |
| 1810 | case kUncond: |
| 1811 | return true; |
| 1812 | case kCondGE: |
| 1813 | case kCondLE: |
| 1814 | case kCondEQ: |
| 1815 | case kCondGEU: |
| 1816 | return lhs == rhs; |
| 1817 | default: |
| 1818 | return false; |
| 1819 | } |
| 1820 | } |
| 1821 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1822 | MipsAssembler::Branch::Branch(bool is_r6, uint32_t location, uint32_t target, bool is_call) |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1823 | : old_location_(location), |
| 1824 | location_(location), |
| 1825 | target_(target), |
| 1826 | lhs_reg_(0), |
| 1827 | rhs_reg_(0), |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1828 | condition_(kUncond), |
| 1829 | delayed_instruction_(kUnfilledDelaySlot) { |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1830 | InitializeType((is_call ? kCall : kCondBranch), is_r6); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1831 | } |
| 1832 | |
| 1833 | MipsAssembler::Branch::Branch(bool is_r6, |
| 1834 | uint32_t location, |
| 1835 | uint32_t target, |
| 1836 | MipsAssembler::BranchCondition condition, |
| 1837 | Register lhs_reg, |
| 1838 | Register rhs_reg) |
| 1839 | : old_location_(location), |
| 1840 | location_(location), |
| 1841 | target_(target), |
| 1842 | lhs_reg_(lhs_reg), |
| 1843 | rhs_reg_(rhs_reg), |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1844 | condition_(condition), |
| 1845 | delayed_instruction_(kUnfilledDelaySlot) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1846 | CHECK_NE(condition, kUncond); |
| 1847 | switch (condition) { |
| 1848 | case kCondLT: |
| 1849 | case kCondGE: |
| 1850 | case kCondLE: |
| 1851 | case kCondGT: |
| 1852 | case kCondLTU: |
| 1853 | case kCondGEU: |
| 1854 | // We don't support synthetic R2 branches (preceded with slt[u]) at this level |
| 1855 | // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >). |
| 1856 | // We leave this up to the caller. |
| 1857 | CHECK(is_r6); |
| 1858 | FALLTHROUGH_INTENDED; |
| 1859 | case kCondEQ: |
| 1860 | case kCondNE: |
| 1861 | // Require registers other than 0 not only for R6, but also for R2 to catch errors. |
| 1862 | // To compare with 0, use dedicated kCond*Z conditions. |
| 1863 | CHECK_NE(lhs_reg, ZERO); |
| 1864 | CHECK_NE(rhs_reg, ZERO); |
| 1865 | break; |
| 1866 | case kCondLTZ: |
| 1867 | case kCondGEZ: |
| 1868 | case kCondLEZ: |
| 1869 | case kCondGTZ: |
| 1870 | case kCondEQZ: |
| 1871 | case kCondNEZ: |
| 1872 | // Require registers other than 0 not only for R6, but also for R2 to catch errors. |
| 1873 | CHECK_NE(lhs_reg, ZERO); |
| 1874 | CHECK_EQ(rhs_reg, ZERO); |
| 1875 | break; |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1876 | case kCondF: |
| 1877 | case kCondT: |
| 1878 | CHECK_EQ(rhs_reg, ZERO); |
| 1879 | break; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1880 | case kUncond: |
| 1881 | UNREACHABLE(); |
| 1882 | } |
| 1883 | CHECK(!IsNop(condition, lhs_reg, rhs_reg)); |
| 1884 | if (IsUncond(condition, lhs_reg, rhs_reg)) { |
| 1885 | // Branch condition is always true, make the branch unconditional. |
| 1886 | condition_ = kUncond; |
| 1887 | } |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1888 | InitializeType(kCondBranch, is_r6); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1889 | } |
| 1890 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1891 | MipsAssembler::Branch::Branch(bool is_r6, |
| 1892 | uint32_t location, |
| 1893 | Register dest_reg, |
| 1894 | Register base_reg, |
| 1895 | Type label_or_literal_type) |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1896 | : old_location_(location), |
| 1897 | location_(location), |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1898 | target_(kUnresolved), |
| 1899 | lhs_reg_(dest_reg), |
| 1900 | rhs_reg_(base_reg), |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1901 | condition_(kUncond), |
| 1902 | delayed_instruction_(kUnfilledDelaySlot) { |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1903 | CHECK_NE(dest_reg, ZERO); |
| 1904 | if (is_r6) { |
| 1905 | CHECK_EQ(base_reg, ZERO); |
| 1906 | } else { |
| 1907 | CHECK_NE(base_reg, ZERO); |
| 1908 | } |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1909 | InitializeType(label_or_literal_type, is_r6); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1910 | } |
| 1911 | |
| 1912 | MipsAssembler::BranchCondition MipsAssembler::Branch::OppositeCondition( |
| 1913 | MipsAssembler::BranchCondition cond) { |
| 1914 | switch (cond) { |
| 1915 | case kCondLT: |
| 1916 | return kCondGE; |
| 1917 | case kCondGE: |
| 1918 | return kCondLT; |
| 1919 | case kCondLE: |
| 1920 | return kCondGT; |
| 1921 | case kCondGT: |
| 1922 | return kCondLE; |
| 1923 | case kCondLTZ: |
| 1924 | return kCondGEZ; |
| 1925 | case kCondGEZ: |
| 1926 | return kCondLTZ; |
| 1927 | case kCondLEZ: |
| 1928 | return kCondGTZ; |
| 1929 | case kCondGTZ: |
| 1930 | return kCondLEZ; |
| 1931 | case kCondEQ: |
| 1932 | return kCondNE; |
| 1933 | case kCondNE: |
| 1934 | return kCondEQ; |
| 1935 | case kCondEQZ: |
| 1936 | return kCondNEZ; |
| 1937 | case kCondNEZ: |
| 1938 | return kCondEQZ; |
| 1939 | case kCondLTU: |
| 1940 | return kCondGEU; |
| 1941 | case kCondGEU: |
| 1942 | return kCondLTU; |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1943 | case kCondF: |
| 1944 | return kCondT; |
| 1945 | case kCondT: |
| 1946 | return kCondF; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1947 | case kUncond: |
| 1948 | LOG(FATAL) << "Unexpected branch condition " << cond; |
| 1949 | } |
| 1950 | UNREACHABLE(); |
| 1951 | } |
| 1952 | |
| 1953 | MipsAssembler::Branch::Type MipsAssembler::Branch::GetType() const { |
| 1954 | return type_; |
| 1955 | } |
| 1956 | |
| 1957 | MipsAssembler::BranchCondition MipsAssembler::Branch::GetCondition() const { |
| 1958 | return condition_; |
| 1959 | } |
| 1960 | |
| 1961 | Register MipsAssembler::Branch::GetLeftRegister() const { |
| 1962 | return static_cast<Register>(lhs_reg_); |
| 1963 | } |
| 1964 | |
| 1965 | Register MipsAssembler::Branch::GetRightRegister() const { |
| 1966 | return static_cast<Register>(rhs_reg_); |
| 1967 | } |
| 1968 | |
| 1969 | uint32_t MipsAssembler::Branch::GetTarget() const { |
| 1970 | return target_; |
| 1971 | } |
| 1972 | |
| 1973 | uint32_t MipsAssembler::Branch::GetLocation() const { |
| 1974 | return location_; |
| 1975 | } |
| 1976 | |
| 1977 | uint32_t MipsAssembler::Branch::GetOldLocation() const { |
| 1978 | return old_location_; |
| 1979 | } |
| 1980 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1981 | uint32_t MipsAssembler::Branch::GetPrecedingInstructionLength(Type type) const { |
| 1982 | // Short branches with delay slots always consist of two instructions, the branch |
| 1983 | // and the delay slot, irrespective of whether the delay slot is filled with a |
| 1984 | // useful instruction or not. |
| 1985 | // Long composite branches may have a length longer by one instruction than |
| 1986 | // specified in branch_info_[].length. This happens when an instruction is taken |
| 1987 | // to fill the short branch delay slot, but the branch eventually becomes long |
| 1988 | // and formally has no delay slot to fill. This instruction is placed at the |
| 1989 | // beginning of the long composite branch and this needs to be accounted for in |
| 1990 | // the branch length and the location of the offset encoded in the branch. |
| 1991 | switch (type) { |
| 1992 | case kLongUncondBranch: |
| 1993 | case kLongCondBranch: |
| 1994 | case kLongCall: |
| 1995 | case kR6LongCondBranch: |
| 1996 | return (delayed_instruction_ != kUnfilledDelaySlot && |
| 1997 | delayed_instruction_ != kUnfillableDelaySlot) ? 1 : 0; |
| 1998 | default: |
| 1999 | return 0; |
| 2000 | } |
| 2001 | } |
| 2002 | |
| 2003 | uint32_t MipsAssembler::Branch::GetPrecedingInstructionSize(Type type) const { |
| 2004 | return GetPrecedingInstructionLength(type) * sizeof(uint32_t); |
| 2005 | } |
| 2006 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2007 | uint32_t MipsAssembler::Branch::GetLength() const { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2008 | return GetPrecedingInstructionLength(type_) + branch_info_[type_].length; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2009 | } |
| 2010 | |
| 2011 | uint32_t MipsAssembler::Branch::GetOldLength() const { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2012 | return GetPrecedingInstructionLength(old_type_) + branch_info_[old_type_].length; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2013 | } |
| 2014 | |
| 2015 | uint32_t MipsAssembler::Branch::GetSize() const { |
| 2016 | return GetLength() * sizeof(uint32_t); |
| 2017 | } |
| 2018 | |
| 2019 | uint32_t MipsAssembler::Branch::GetOldSize() const { |
| 2020 | return GetOldLength() * sizeof(uint32_t); |
| 2021 | } |
| 2022 | |
| 2023 | uint32_t MipsAssembler::Branch::GetEndLocation() const { |
| 2024 | return GetLocation() + GetSize(); |
| 2025 | } |
| 2026 | |
| 2027 | uint32_t MipsAssembler::Branch::GetOldEndLocation() const { |
| 2028 | return GetOldLocation() + GetOldSize(); |
| 2029 | } |
| 2030 | |
| 2031 | bool MipsAssembler::Branch::IsLong() const { |
| 2032 | switch (type_) { |
| 2033 | // R2 short branches. |
| 2034 | case kUncondBranch: |
| 2035 | case kCondBranch: |
| 2036 | case kCall: |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2037 | // R2 near label. |
| 2038 | case kLabel: |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2039 | // R2 near literal. |
| 2040 | case kLiteral: |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2041 | // R6 short branches. |
| 2042 | case kR6UncondBranch: |
| 2043 | case kR6CondBranch: |
| 2044 | case kR6Call: |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2045 | // R6 near label. |
| 2046 | case kR6Label: |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2047 | // R6 near literal. |
| 2048 | case kR6Literal: |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2049 | return false; |
| 2050 | // R2 long branches. |
| 2051 | case kLongUncondBranch: |
| 2052 | case kLongCondBranch: |
| 2053 | case kLongCall: |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2054 | // R2 far label. |
| 2055 | case kFarLabel: |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2056 | // R2 far literal. |
| 2057 | case kFarLiteral: |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2058 | // R6 long branches. |
| 2059 | case kR6LongUncondBranch: |
| 2060 | case kR6LongCondBranch: |
| 2061 | case kR6LongCall: |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2062 | // R6 far label. |
| 2063 | case kR6FarLabel: |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2064 | // R6 far literal. |
| 2065 | case kR6FarLiteral: |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2066 | return true; |
| 2067 | } |
| 2068 | UNREACHABLE(); |
| 2069 | } |
| 2070 | |
| 2071 | bool MipsAssembler::Branch::IsResolved() const { |
| 2072 | return target_ != kUnresolved; |
| 2073 | } |
| 2074 | |
| 2075 | MipsAssembler::Branch::OffsetBits MipsAssembler::Branch::GetOffsetSize() const { |
| 2076 | OffsetBits offset_size = |
| 2077 | (type_ == kR6CondBranch && (condition_ == kCondEQZ || condition_ == kCondNEZ)) |
| 2078 | ? kOffset23 |
| 2079 | : branch_info_[type_].offset_size; |
| 2080 | return offset_size; |
| 2081 | } |
| 2082 | |
| 2083 | MipsAssembler::Branch::OffsetBits MipsAssembler::Branch::GetOffsetSizeNeeded(uint32_t location, |
| 2084 | uint32_t target) { |
| 2085 | // For unresolved targets assume the shortest encoding |
| 2086 | // (later it will be made longer if needed). |
| 2087 | if (target == kUnresolved) |
| 2088 | return kOffset16; |
| 2089 | int64_t distance = static_cast<int64_t>(target) - location; |
| 2090 | // To simplify calculations in composite branches consisting of multiple instructions |
| 2091 | // bump up the distance by a value larger than the max byte size of a composite branch. |
| 2092 | distance += (distance >= 0) ? kMaxBranchSize : -kMaxBranchSize; |
| 2093 | if (IsInt<kOffset16>(distance)) |
| 2094 | return kOffset16; |
| 2095 | else if (IsInt<kOffset18>(distance)) |
| 2096 | return kOffset18; |
| 2097 | else if (IsInt<kOffset21>(distance)) |
| 2098 | return kOffset21; |
| 2099 | else if (IsInt<kOffset23>(distance)) |
| 2100 | return kOffset23; |
| 2101 | else if (IsInt<kOffset28>(distance)) |
| 2102 | return kOffset28; |
| 2103 | return kOffset32; |
| 2104 | } |
| 2105 | |
| 2106 | void MipsAssembler::Branch::Resolve(uint32_t target) { |
| 2107 | target_ = target; |
| 2108 | } |
| 2109 | |
| 2110 | void MipsAssembler::Branch::Relocate(uint32_t expand_location, uint32_t delta) { |
| 2111 | if (location_ > expand_location) { |
| 2112 | location_ += delta; |
| 2113 | } |
| 2114 | if (!IsResolved()) { |
| 2115 | return; // Don't know the target yet. |
| 2116 | } |
| 2117 | if (target_ > expand_location) { |
| 2118 | target_ += delta; |
| 2119 | } |
| 2120 | } |
| 2121 | |
| 2122 | void MipsAssembler::Branch::PromoteToLong() { |
| 2123 | switch (type_) { |
| 2124 | // R2 short branches. |
| 2125 | case kUncondBranch: |
| 2126 | type_ = kLongUncondBranch; |
| 2127 | break; |
| 2128 | case kCondBranch: |
| 2129 | type_ = kLongCondBranch; |
| 2130 | break; |
| 2131 | case kCall: |
| 2132 | type_ = kLongCall; |
| 2133 | break; |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2134 | // R2 near label. |
| 2135 | case kLabel: |
| 2136 | type_ = kFarLabel; |
| 2137 | break; |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2138 | // R2 near literal. |
| 2139 | case kLiteral: |
| 2140 | type_ = kFarLiteral; |
| 2141 | break; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2142 | // R6 short branches. |
| 2143 | case kR6UncondBranch: |
| 2144 | type_ = kR6LongUncondBranch; |
| 2145 | break; |
| 2146 | case kR6CondBranch: |
| 2147 | type_ = kR6LongCondBranch; |
| 2148 | break; |
| 2149 | case kR6Call: |
| 2150 | type_ = kR6LongCall; |
| 2151 | break; |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2152 | // R6 near label. |
| 2153 | case kR6Label: |
| 2154 | type_ = kR6FarLabel; |
| 2155 | break; |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2156 | // R6 near literal. |
| 2157 | case kR6Literal: |
| 2158 | type_ = kR6FarLiteral; |
| 2159 | break; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2160 | default: |
| 2161 | // Note: 'type_' is already long. |
| 2162 | break; |
| 2163 | } |
| 2164 | CHECK(IsLong()); |
| 2165 | } |
| 2166 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2167 | uint32_t MipsAssembler::GetBranchLocationOrPcRelBase(const MipsAssembler::Branch* branch) const { |
| 2168 | switch (branch->GetType()) { |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2169 | case Branch::kLabel: |
| 2170 | case Branch::kFarLabel: |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2171 | case Branch::kLiteral: |
| 2172 | case Branch::kFarLiteral: |
| 2173 | return GetLabelLocation(&pc_rel_base_label_); |
| 2174 | default: |
| 2175 | return branch->GetLocation(); |
| 2176 | } |
| 2177 | } |
| 2178 | |
| 2179 | uint32_t MipsAssembler::Branch::PromoteIfNeeded(uint32_t location, uint32_t max_short_distance) { |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2180 | // `location` is either `GetLabelLocation(&pc_rel_base_label_)` for R2 labels/literals or |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2181 | // `this->GetLocation()` for everything else. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2182 | // If the branch is still unresolved or already long, nothing to do. |
| 2183 | if (IsLong() || !IsResolved()) { |
| 2184 | return 0; |
| 2185 | } |
| 2186 | // Promote the short branch to long if the offset size is too small |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2187 | // to hold the distance between location and target_. |
| 2188 | if (GetOffsetSizeNeeded(location, target_) > GetOffsetSize()) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2189 | PromoteToLong(); |
| 2190 | uint32_t old_size = GetOldSize(); |
| 2191 | uint32_t new_size = GetSize(); |
| 2192 | CHECK_GT(new_size, old_size); |
| 2193 | return new_size - old_size; |
| 2194 | } |
| 2195 | // The following logic is for debugging/testing purposes. |
| 2196 | // Promote some short branches to long when it's not really required. |
| 2197 | if (UNLIKELY(max_short_distance != std::numeric_limits<uint32_t>::max())) { |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2198 | int64_t distance = static_cast<int64_t>(target_) - location; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2199 | distance = (distance >= 0) ? distance : -distance; |
| 2200 | if (distance >= max_short_distance) { |
| 2201 | PromoteToLong(); |
| 2202 | uint32_t old_size = GetOldSize(); |
| 2203 | uint32_t new_size = GetSize(); |
| 2204 | CHECK_GT(new_size, old_size); |
| 2205 | return new_size - old_size; |
| 2206 | } |
| 2207 | } |
| 2208 | return 0; |
| 2209 | } |
| 2210 | |
| 2211 | uint32_t MipsAssembler::Branch::GetOffsetLocation() const { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2212 | return location_ + GetPrecedingInstructionSize(type_) + |
| 2213 | branch_info_[type_].instr_offset * sizeof(uint32_t); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2214 | } |
| 2215 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2216 | uint32_t MipsAssembler::GetBranchOrPcRelBaseForEncoding(const MipsAssembler::Branch* branch) const { |
| 2217 | switch (branch->GetType()) { |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2218 | case Branch::kLabel: |
| 2219 | case Branch::kFarLabel: |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2220 | case Branch::kLiteral: |
| 2221 | case Branch::kFarLiteral: |
| 2222 | return GetLabelLocation(&pc_rel_base_label_); |
| 2223 | default: |
| 2224 | return branch->GetOffsetLocation() + |
| 2225 | Branch::branch_info_[branch->GetType()].pc_org * sizeof(uint32_t); |
| 2226 | } |
| 2227 | } |
| 2228 | |
| 2229 | uint32_t MipsAssembler::Branch::GetOffset(uint32_t location) const { |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2230 | // `location` is either `GetLabelLocation(&pc_rel_base_label_)` for R2 labels/literals or |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2231 | // `this->GetOffsetLocation() + branch_info_[this->GetType()].pc_org * sizeof(uint32_t)` |
| 2232 | // for everything else. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2233 | CHECK(IsResolved()); |
| 2234 | uint32_t ofs_mask = 0xFFFFFFFF >> (32 - GetOffsetSize()); |
| 2235 | // Calculate the byte distance between instructions and also account for |
| 2236 | // different PC-relative origins. |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2237 | uint32_t offset = target_ - location; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2238 | // Prepare the offset for encoding into the instruction(s). |
| 2239 | offset = (offset & ofs_mask) >> branch_info_[type_].offset_shift; |
| 2240 | return offset; |
| 2241 | } |
| 2242 | |
| 2243 | MipsAssembler::Branch* MipsAssembler::GetBranch(uint32_t branch_id) { |
| 2244 | CHECK_LT(branch_id, branches_.size()); |
| 2245 | return &branches_[branch_id]; |
| 2246 | } |
| 2247 | |
| 2248 | const MipsAssembler::Branch* MipsAssembler::GetBranch(uint32_t branch_id) const { |
| 2249 | CHECK_LT(branch_id, branches_.size()); |
| 2250 | return &branches_[branch_id]; |
| 2251 | } |
| 2252 | |
| 2253 | void MipsAssembler::Bind(MipsLabel* label) { |
| 2254 | CHECK(!label->IsBound()); |
| 2255 | uint32_t bound_pc = buffer_.Size(); |
| 2256 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2257 | // Make the delay slot FSM aware of the new label. |
| 2258 | DsFsmLabel(); |
| 2259 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2260 | // Walk the list of branches referring to and preceding this label. |
| 2261 | // Store the previously unknown target addresses in them. |
| 2262 | while (label->IsLinked()) { |
| 2263 | uint32_t branch_id = label->Position(); |
| 2264 | Branch* branch = GetBranch(branch_id); |
| 2265 | branch->Resolve(bound_pc); |
| 2266 | |
| 2267 | uint32_t branch_location = branch->GetLocation(); |
| 2268 | // Extract the location of the previous branch in the list (walking the list backwards; |
| 2269 | // the previous branch ID was stored in the space reserved for this branch). |
| 2270 | uint32_t prev = buffer_.Load<uint32_t>(branch_location); |
| 2271 | |
| 2272 | // On to the previous branch in the list... |
| 2273 | label->position_ = prev; |
| 2274 | } |
| 2275 | |
| 2276 | // Now make the label object contain its own location (relative to the end of the preceding |
| 2277 | // branch, if any; it will be used by the branches referring to and following this label). |
| 2278 | label->prev_branch_id_plus_one_ = branches_.size(); |
| 2279 | if (label->prev_branch_id_plus_one_) { |
| 2280 | uint32_t branch_id = label->prev_branch_id_plus_one_ - 1; |
| 2281 | const Branch* branch = GetBranch(branch_id); |
| 2282 | bound_pc -= branch->GetEndLocation(); |
| 2283 | } |
| 2284 | label->BindTo(bound_pc); |
| 2285 | } |
| 2286 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2287 | uint32_t MipsAssembler::GetLabelLocation(const MipsLabel* label) const { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2288 | CHECK(label->IsBound()); |
| 2289 | uint32_t target = label->Position(); |
| 2290 | if (label->prev_branch_id_plus_one_) { |
| 2291 | // Get label location based on the branch preceding it. |
| 2292 | uint32_t branch_id = label->prev_branch_id_plus_one_ - 1; |
| 2293 | const Branch* branch = GetBranch(branch_id); |
| 2294 | target += branch->GetEndLocation(); |
| 2295 | } |
| 2296 | return target; |
| 2297 | } |
| 2298 | |
| 2299 | uint32_t MipsAssembler::GetAdjustedPosition(uint32_t old_position) { |
| 2300 | // We can reconstruct the adjustment by going through all the branches from the beginning |
| 2301 | // up to the old_position. Since we expect AdjustedPosition() to be called in a loop |
| 2302 | // with increasing old_position, we can use the data from last AdjustedPosition() to |
| 2303 | // continue where we left off and the whole loop should be O(m+n) where m is the number |
| 2304 | // of positions to adjust and n is the number of branches. |
| 2305 | if (old_position < last_old_position_) { |
| 2306 | last_position_adjustment_ = 0; |
| 2307 | last_old_position_ = 0; |
| 2308 | last_branch_id_ = 0; |
| 2309 | } |
| 2310 | while (last_branch_id_ != branches_.size()) { |
| 2311 | const Branch* branch = GetBranch(last_branch_id_); |
| 2312 | if (branch->GetLocation() >= old_position + last_position_adjustment_) { |
| 2313 | break; |
| 2314 | } |
| 2315 | last_position_adjustment_ += branch->GetSize() - branch->GetOldSize(); |
| 2316 | ++last_branch_id_; |
| 2317 | } |
| 2318 | last_old_position_ = old_position; |
| 2319 | return old_position + last_position_adjustment_; |
| 2320 | } |
| 2321 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2322 | void MipsAssembler::BindPcRelBaseLabel() { |
| 2323 | Bind(&pc_rel_base_label_); |
| 2324 | } |
| 2325 | |
Alexey Frunze | 06a46c4 | 2016-07-19 15:00:40 -0700 | [diff] [blame] | 2326 | uint32_t MipsAssembler::GetPcRelBaseLabelLocation() const { |
| 2327 | return GetLabelLocation(&pc_rel_base_label_); |
| 2328 | } |
| 2329 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2330 | void MipsAssembler::FinalizeLabeledBranch(MipsLabel* label) { |
| 2331 | uint32_t length = branches_.back().GetLength(); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2332 | // Commit the last branch target label (if any). |
| 2333 | DsFsmCommitLabel(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2334 | if (!label->IsBound()) { |
| 2335 | // Branch forward (to a following label), distance is unknown. |
| 2336 | // The first branch forward will contain 0, serving as the terminator of |
| 2337 | // the list of forward-reaching branches. |
| 2338 | Emit(label->position_); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2339 | // Nothing for the delay slot (yet). |
| 2340 | DsFsmInstrNop(0); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2341 | length--; |
| 2342 | // Now make the label object point to this branch |
| 2343 | // (this forms a linked list of branches preceding this label). |
| 2344 | uint32_t branch_id = branches_.size() - 1; |
| 2345 | label->LinkTo(branch_id); |
| 2346 | } |
| 2347 | // Reserve space for the branch. |
| 2348 | while (length--) { |
| 2349 | Nop(); |
| 2350 | } |
| 2351 | } |
| 2352 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2353 | bool MipsAssembler::Branch::CanHaveDelayedInstruction(const DelaySlot& delay_slot) const { |
| 2354 | if (delay_slot.instruction_ == 0) { |
| 2355 | // NOP or no instruction for the delay slot. |
| 2356 | return false; |
| 2357 | } |
| 2358 | switch (type_) { |
| 2359 | // R2 unconditional branches. |
| 2360 | case kUncondBranch: |
| 2361 | case kLongUncondBranch: |
| 2362 | // There are no register interdependencies. |
| 2363 | return true; |
| 2364 | |
| 2365 | // R2 calls. |
| 2366 | case kCall: |
| 2367 | case kLongCall: |
| 2368 | // Instructions depending on or modifying RA should not be moved into delay slots |
| 2369 | // of branches modifying RA. |
| 2370 | return ((delay_slot.gpr_ins_mask_ | delay_slot.gpr_outs_mask_) & (1u << RA)) == 0; |
| 2371 | |
| 2372 | // R2 conditional branches. |
| 2373 | case kCondBranch: |
| 2374 | case kLongCondBranch: |
| 2375 | switch (condition_) { |
| 2376 | // Branches with one GPR source. |
| 2377 | case kCondLTZ: |
| 2378 | case kCondGEZ: |
| 2379 | case kCondLEZ: |
| 2380 | case kCondGTZ: |
| 2381 | case kCondEQZ: |
| 2382 | case kCondNEZ: |
| 2383 | return (delay_slot.gpr_outs_mask_ & (1u << lhs_reg_)) == 0; |
| 2384 | |
| 2385 | // Branches with two GPR sources. |
| 2386 | case kCondEQ: |
| 2387 | case kCondNE: |
| 2388 | return (delay_slot.gpr_outs_mask_ & ((1u << lhs_reg_) | (1u << rhs_reg_))) == 0; |
| 2389 | |
| 2390 | // Branches with one FPU condition code source. |
| 2391 | case kCondF: |
| 2392 | case kCondT: |
| 2393 | return (delay_slot.cc_outs_mask_ & (1u << lhs_reg_)) == 0; |
| 2394 | |
| 2395 | default: |
| 2396 | // We don't support synthetic R2 branches (preceded with slt[u]) at this level |
| 2397 | // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >). |
| 2398 | LOG(FATAL) << "Unexpected branch condition " << condition_; |
| 2399 | UNREACHABLE(); |
| 2400 | } |
| 2401 | |
| 2402 | // R6 unconditional branches. |
| 2403 | case kR6UncondBranch: |
| 2404 | case kR6LongUncondBranch: |
| 2405 | // R6 calls. |
| 2406 | case kR6Call: |
| 2407 | case kR6LongCall: |
| 2408 | // There are no delay slots. |
| 2409 | return false; |
| 2410 | |
| 2411 | // R6 conditional branches. |
| 2412 | case kR6CondBranch: |
| 2413 | case kR6LongCondBranch: |
| 2414 | switch (condition_) { |
| 2415 | // Branches with one FPU register source. |
| 2416 | case kCondF: |
| 2417 | case kCondT: |
| 2418 | return (delay_slot.fpr_outs_mask_ & (1u << lhs_reg_)) == 0; |
| 2419 | // Others have a forbidden slot instead of a delay slot. |
| 2420 | default: |
| 2421 | return false; |
| 2422 | } |
| 2423 | |
| 2424 | // Literals. |
| 2425 | default: |
| 2426 | LOG(FATAL) << "Unexpected branch type " << type_; |
| 2427 | UNREACHABLE(); |
| 2428 | } |
| 2429 | } |
| 2430 | |
| 2431 | uint32_t MipsAssembler::Branch::GetDelayedInstruction() const { |
| 2432 | return delayed_instruction_; |
| 2433 | } |
| 2434 | |
| 2435 | void MipsAssembler::Branch::SetDelayedInstruction(uint32_t instruction) { |
| 2436 | CHECK_NE(instruction, kUnfilledDelaySlot); |
| 2437 | CHECK_EQ(delayed_instruction_, kUnfilledDelaySlot); |
| 2438 | delayed_instruction_ = instruction; |
| 2439 | } |
| 2440 | |
| 2441 | void MipsAssembler::Branch::DecrementLocations() { |
| 2442 | // We first create a branch object, which gets its type and locations initialized, |
| 2443 | // and then we check if the branch can actually have the preceding instruction moved |
| 2444 | // into its delay slot. If it can, the branch locations need to be decremented. |
| 2445 | // |
| 2446 | // We could make the check before creating the branch object and avoid the location |
| 2447 | // adjustment, but the check is cleaner when performed on an initialized branch |
| 2448 | // object. |
| 2449 | // |
| 2450 | // If the branch is backwards (to a previously bound label), reducing the locations |
| 2451 | // cannot cause a short branch to exceed its offset range because the offset reduces. |
| 2452 | // And this is not at all a problem for a long branch backwards. |
| 2453 | // |
| 2454 | // If the branch is forward (not linked to any label yet), reducing the locations |
| 2455 | // is harmless. The branch will be promoted to long if needed when the target is known. |
| 2456 | CHECK_EQ(location_, old_location_); |
| 2457 | CHECK_GE(old_location_, sizeof(uint32_t)); |
| 2458 | old_location_ -= sizeof(uint32_t); |
| 2459 | location_ = old_location_; |
| 2460 | } |
| 2461 | |
| 2462 | void MipsAssembler::MoveInstructionToDelaySlot(Branch& branch) { |
| 2463 | if (branch.CanHaveDelayedInstruction(delay_slot_)) { |
| 2464 | // The last instruction cannot be used in a different delay slot, |
| 2465 | // do not commit the label before it (if any). |
| 2466 | DsFsmDropLabel(); |
| 2467 | // Remove the last emitted instruction. |
| 2468 | size_t size = buffer_.Size(); |
| 2469 | CHECK_GE(size, sizeof(uint32_t)); |
| 2470 | size -= sizeof(uint32_t); |
| 2471 | CHECK_EQ(buffer_.Load<uint32_t>(size), delay_slot_.instruction_); |
| 2472 | buffer_.Resize(size); |
| 2473 | // Attach it to the branch and adjust the branch locations. |
| 2474 | branch.DecrementLocations(); |
| 2475 | branch.SetDelayedInstruction(delay_slot_.instruction_); |
| 2476 | } else if (!reordering_ && branch.GetType() == Branch::kUncondBranch) { |
| 2477 | // If reordefing is disabled, prevent absorption of the target instruction. |
| 2478 | branch.SetDelayedInstruction(Branch::kUnfillableDelaySlot); |
| 2479 | } |
| 2480 | } |
| 2481 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2482 | void MipsAssembler::Buncond(MipsLabel* label) { |
| 2483 | uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved; |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2484 | branches_.emplace_back(IsR6(), buffer_.Size(), target, /* is_call */ false); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2485 | MoveInstructionToDelaySlot(branches_.back()); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2486 | FinalizeLabeledBranch(label); |
| 2487 | } |
| 2488 | |
| 2489 | void MipsAssembler::Bcond(MipsLabel* label, BranchCondition condition, Register lhs, Register rhs) { |
| 2490 | // If lhs = rhs, this can be a NOP. |
| 2491 | if (Branch::IsNop(condition, lhs, rhs)) { |
| 2492 | return; |
| 2493 | } |
| 2494 | uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved; |
| 2495 | branches_.emplace_back(IsR6(), buffer_.Size(), target, condition, lhs, rhs); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2496 | MoveInstructionToDelaySlot(branches_.back()); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2497 | FinalizeLabeledBranch(label); |
| 2498 | } |
| 2499 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2500 | void MipsAssembler::Call(MipsLabel* label) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2501 | uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved; |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2502 | branches_.emplace_back(IsR6(), buffer_.Size(), target, /* is_call */ true); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2503 | MoveInstructionToDelaySlot(branches_.back()); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2504 | FinalizeLabeledBranch(label); |
| 2505 | } |
| 2506 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2507 | void MipsAssembler::LoadLabelAddress(Register dest_reg, Register base_reg, MipsLabel* label) { |
| 2508 | // Label address loads are treated as pseudo branches since they require very similar handling. |
| 2509 | DCHECK(!label->IsBound()); |
| 2510 | branches_.emplace_back(IsR6(), buffer_.Size(), dest_reg, base_reg, Branch::kLabel); |
| 2511 | FinalizeLabeledBranch(label); |
| 2512 | } |
| 2513 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2514 | Literal* MipsAssembler::NewLiteral(size_t size, const uint8_t* data) { |
| 2515 | DCHECK(size == 4u || size == 8u) << size; |
| 2516 | literals_.emplace_back(size, data); |
| 2517 | return &literals_.back(); |
| 2518 | } |
| 2519 | |
| 2520 | void MipsAssembler::LoadLiteral(Register dest_reg, Register base_reg, Literal* literal) { |
| 2521 | // Literal loads are treated as pseudo branches since they require very similar handling. |
| 2522 | DCHECK_EQ(literal->GetSize(), 4u); |
| 2523 | MipsLabel* label = literal->GetLabel(); |
| 2524 | DCHECK(!label->IsBound()); |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2525 | branches_.emplace_back(IsR6(), buffer_.Size(), dest_reg, base_reg, Branch::kLiteral); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2526 | FinalizeLabeledBranch(label); |
| 2527 | } |
| 2528 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2529 | JumpTable* MipsAssembler::CreateJumpTable(std::vector<MipsLabel*>&& labels) { |
| 2530 | jump_tables_.emplace_back(std::move(labels)); |
| 2531 | JumpTable* table = &jump_tables_.back(); |
| 2532 | DCHECK(!table->GetLabel()->IsBound()); |
| 2533 | return table; |
| 2534 | } |
| 2535 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2536 | void MipsAssembler::EmitLiterals() { |
| 2537 | if (!literals_.empty()) { |
| 2538 | // We don't support byte and half-word literals. |
| 2539 | // TODO: proper alignment for 64-bit literals when they're implemented. |
| 2540 | for (Literal& literal : literals_) { |
| 2541 | MipsLabel* label = literal.GetLabel(); |
| 2542 | Bind(label); |
| 2543 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 2544 | DCHECK(literal.GetSize() == 4u || literal.GetSize() == 8u); |
| 2545 | for (size_t i = 0, size = literal.GetSize(); i != size; ++i) { |
| 2546 | buffer_.Emit<uint8_t>(literal.GetData()[i]); |
| 2547 | } |
| 2548 | } |
| 2549 | } |
| 2550 | } |
| 2551 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2552 | void MipsAssembler::ReserveJumpTableSpace() { |
| 2553 | if (!jump_tables_.empty()) { |
| 2554 | for (JumpTable& table : jump_tables_) { |
| 2555 | MipsLabel* label = table.GetLabel(); |
| 2556 | Bind(label); |
| 2557 | |
| 2558 | // Bulk ensure capacity, as this may be large. |
| 2559 | size_t orig_size = buffer_.Size(); |
| 2560 | size_t required_capacity = orig_size + table.GetSize(); |
| 2561 | if (required_capacity > buffer_.Capacity()) { |
| 2562 | buffer_.ExtendCapacity(required_capacity); |
| 2563 | } |
| 2564 | #ifndef NDEBUG |
| 2565 | buffer_.has_ensured_capacity_ = true; |
| 2566 | #endif |
| 2567 | |
| 2568 | // Fill the space with dummy data as the data is not final |
| 2569 | // until the branches have been promoted. And we shouldn't |
| 2570 | // be moving uninitialized data during branch promotion. |
| 2571 | for (size_t cnt = table.GetData().size(), i = 0; i < cnt; i++) { |
| 2572 | buffer_.Emit<uint32_t>(0x1abe1234u); |
| 2573 | } |
| 2574 | |
| 2575 | #ifndef NDEBUG |
| 2576 | buffer_.has_ensured_capacity_ = false; |
| 2577 | #endif |
| 2578 | } |
| 2579 | } |
| 2580 | } |
| 2581 | |
| 2582 | void MipsAssembler::EmitJumpTables() { |
| 2583 | if (!jump_tables_.empty()) { |
| 2584 | CHECK(!overwriting_); |
| 2585 | // Switch from appending instructions at the end of the buffer to overwriting |
| 2586 | // existing instructions (here, jump tables) in the buffer. |
| 2587 | overwriting_ = true; |
| 2588 | |
| 2589 | for (JumpTable& table : jump_tables_) { |
| 2590 | MipsLabel* table_label = table.GetLabel(); |
| 2591 | uint32_t start = GetLabelLocation(table_label); |
| 2592 | overwrite_location_ = start; |
| 2593 | |
| 2594 | for (MipsLabel* target : table.GetData()) { |
| 2595 | CHECK_EQ(buffer_.Load<uint32_t>(overwrite_location_), 0x1abe1234u); |
| 2596 | // The table will contain target addresses relative to the table start. |
| 2597 | uint32_t offset = GetLabelLocation(target) - start; |
| 2598 | Emit(offset); |
| 2599 | } |
| 2600 | } |
| 2601 | |
| 2602 | overwriting_ = false; |
| 2603 | } |
| 2604 | } |
| 2605 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2606 | void MipsAssembler::PromoteBranches() { |
| 2607 | // Promote short branches to long as necessary. |
| 2608 | bool changed; |
| 2609 | do { |
| 2610 | changed = false; |
| 2611 | for (auto& branch : branches_) { |
| 2612 | CHECK(branch.IsResolved()); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2613 | uint32_t base = GetBranchLocationOrPcRelBase(&branch); |
| 2614 | uint32_t delta = branch.PromoteIfNeeded(base); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2615 | // If this branch has been promoted and needs to expand in size, |
| 2616 | // relocate all branches by the expansion size. |
| 2617 | if (delta) { |
| 2618 | changed = true; |
| 2619 | uint32_t expand_location = branch.GetLocation(); |
| 2620 | for (auto& branch2 : branches_) { |
| 2621 | branch2.Relocate(expand_location, delta); |
| 2622 | } |
| 2623 | } |
| 2624 | } |
| 2625 | } while (changed); |
| 2626 | |
| 2627 | // Account for branch expansion by resizing the code buffer |
| 2628 | // and moving the code in it to its final location. |
| 2629 | size_t branch_count = branches_.size(); |
| 2630 | if (branch_count > 0) { |
| 2631 | // Resize. |
| 2632 | Branch& last_branch = branches_[branch_count - 1]; |
| 2633 | uint32_t size_delta = last_branch.GetEndLocation() - last_branch.GetOldEndLocation(); |
| 2634 | uint32_t old_size = buffer_.Size(); |
| 2635 | buffer_.Resize(old_size + size_delta); |
| 2636 | // Move the code residing between branch placeholders. |
| 2637 | uint32_t end = old_size; |
| 2638 | for (size_t i = branch_count; i > 0; ) { |
| 2639 | Branch& branch = branches_[--i]; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2640 | CHECK_GE(end, branch.GetOldEndLocation()); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2641 | uint32_t size = end - branch.GetOldEndLocation(); |
| 2642 | buffer_.Move(branch.GetEndLocation(), branch.GetOldEndLocation(), size); |
| 2643 | end = branch.GetOldLocation(); |
| 2644 | } |
| 2645 | } |
| 2646 | } |
| 2647 | |
| 2648 | // Note: make sure branch_info_[] and EmitBranch() are kept synchronized. |
| 2649 | const MipsAssembler::Branch::BranchInfo MipsAssembler::Branch::branch_info_[] = { |
| 2650 | // R2 short branches. |
| 2651 | { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kUncondBranch |
| 2652 | { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kCondBranch |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2653 | { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kCall |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2654 | // R2 near label. |
| 2655 | { 1, 0, 0, MipsAssembler::Branch::kOffset16, 0 }, // kLabel |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2656 | // R2 near literal. |
| 2657 | { 1, 0, 0, MipsAssembler::Branch::kOffset16, 0 }, // kLiteral |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2658 | // R2 long branches. |
| 2659 | { 9, 3, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongUncondBranch |
| 2660 | { 10, 4, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongCondBranch |
| 2661 | { 6, 1, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongCall |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2662 | // R2 far label. |
| 2663 | { 3, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kFarLabel |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2664 | // R2 far literal. |
| 2665 | { 3, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kFarLiteral |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2666 | // R6 short branches. |
| 2667 | { 1, 0, 1, MipsAssembler::Branch::kOffset28, 2 }, // kR6UncondBranch |
| 2668 | { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kR6CondBranch |
| 2669 | // Exception: kOffset23 for beqzc/bnezc. |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2670 | { 1, 0, 1, MipsAssembler::Branch::kOffset28, 2 }, // kR6Call |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2671 | // R6 near label. |
| 2672 | { 1, 0, 0, MipsAssembler::Branch::kOffset21, 2 }, // kR6Label |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2673 | // R6 near literal. |
| 2674 | { 1, 0, 0, MipsAssembler::Branch::kOffset21, 2 }, // kR6Literal |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2675 | // R6 long branches. |
| 2676 | { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongUncondBranch |
| 2677 | { 3, 1, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongCondBranch |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2678 | { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongCall |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2679 | // R6 far label. |
| 2680 | { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6FarLabel |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2681 | // R6 far literal. |
| 2682 | { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6FarLiteral |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2683 | }; |
| 2684 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2685 | // Note: make sure branch_info_[] and EmitBranch() are kept synchronized. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2686 | void MipsAssembler::EmitBranch(MipsAssembler::Branch* branch) { |
| 2687 | CHECK_EQ(overwriting_, true); |
| 2688 | overwrite_location_ = branch->GetLocation(); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2689 | uint32_t offset = branch->GetOffset(GetBranchOrPcRelBaseForEncoding(branch)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2690 | BranchCondition condition = branch->GetCondition(); |
| 2691 | Register lhs = branch->GetLeftRegister(); |
| 2692 | Register rhs = branch->GetRightRegister(); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2693 | uint32_t delayed_instruction = branch->GetDelayedInstruction(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2694 | switch (branch->GetType()) { |
| 2695 | // R2 short branches. |
| 2696 | case Branch::kUncondBranch: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2697 | if (delayed_instruction == Branch::kUnfillableDelaySlot) { |
| 2698 | // The branch was created when reordering was disabled, do not absorb the target |
| 2699 | // instruction. |
| 2700 | delayed_instruction = 0; // NOP. |
| 2701 | } else if (delayed_instruction == Branch::kUnfilledDelaySlot) { |
| 2702 | // Try to absorb the target instruction into the delay slot. |
| 2703 | delayed_instruction = 0; // NOP. |
| 2704 | // Incrementing the signed 16-bit offset past the target instruction must not |
| 2705 | // cause overflow into the negative subrange, check for the max offset. |
| 2706 | if (offset != 0x7FFF) { |
| 2707 | uint32_t target = branch->GetTarget(); |
| 2708 | if (std::binary_search(ds_fsm_target_pcs_.begin(), ds_fsm_target_pcs_.end(), target)) { |
| 2709 | delayed_instruction = buffer_.Load<uint32_t>(target); |
| 2710 | offset++; |
| 2711 | } |
| 2712 | } |
| 2713 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2714 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2715 | B(offset); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2716 | Emit(delayed_instruction); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2717 | break; |
| 2718 | case Branch::kCondBranch: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2719 | DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot); |
| 2720 | if (delayed_instruction == Branch::kUnfilledDelaySlot) { |
| 2721 | delayed_instruction = 0; // NOP. |
| 2722 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2723 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 2724 | EmitBcondR2(condition, lhs, rhs, offset); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2725 | Emit(delayed_instruction); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2726 | break; |
| 2727 | case Branch::kCall: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2728 | DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot); |
| 2729 | if (delayed_instruction == Branch::kUnfilledDelaySlot) { |
| 2730 | delayed_instruction = 0; // NOP. |
| 2731 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2732 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2733 | Bal(offset); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2734 | Emit(delayed_instruction); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2735 | break; |
| 2736 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2737 | // R2 near label. |
| 2738 | case Branch::kLabel: |
| 2739 | DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot); |
| 2740 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2741 | Addiu(lhs, rhs, offset); |
| 2742 | break; |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2743 | // R2 near literal. |
| 2744 | case Branch::kLiteral: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2745 | DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2746 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2747 | Lw(lhs, rhs, offset); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2748 | break; |
| 2749 | |
| 2750 | // R2 long branches. |
| 2751 | case Branch::kLongUncondBranch: |
| 2752 | // To get the value of the PC register we need to use the NAL instruction. |
| 2753 | // NAL clobbers the RA register. However, RA must be preserved if the |
| 2754 | // method is compiled without the entry/exit sequences that would take care |
| 2755 | // of preserving RA (typically, leaf methods don't preserve RA explicitly). |
| 2756 | // So, we need to preserve RA in some temporary storage ourselves. The AT |
| 2757 | // register can't be used for this because we need it to load a constant |
| 2758 | // which will be added to the value that NAL stores in RA. And we can't |
| 2759 | // use T9 for this in the context of the JNI compiler, which uses it |
| 2760 | // as a scratch register (see InterproceduralScratchRegister()). |
| 2761 | // If we were to add a 32-bit constant to RA using two ADDIU instructions, |
| 2762 | // we'd also need to use the ROTR instruction, which requires no less than |
| 2763 | // MIPSR2. |
| 2764 | // Perhaps, we could use T8 or one of R2's multiplier/divider registers |
| 2765 | // (LO or HI) or even a floating-point register, but that doesn't seem |
| 2766 | // like a nice solution. We may want this to work on both R6 and pre-R6. |
| 2767 | // For now simply use the stack for RA. This should be OK since for the |
| 2768 | // vast majority of code a short PC-relative branch is sufficient. |
| 2769 | // TODO: can this be improved? |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2770 | // TODO: consider generation of a shorter sequence when we know that RA |
| 2771 | // is explicitly preserved by the method entry/exit code. |
| 2772 | if (delayed_instruction != Branch::kUnfilledDelaySlot && |
| 2773 | delayed_instruction != Branch::kUnfillableDelaySlot) { |
| 2774 | Emit(delayed_instruction); |
| 2775 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2776 | Push(RA); |
| 2777 | Nal(); |
| 2778 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2779 | Lui(AT, High16Bits(offset)); |
| 2780 | Ori(AT, AT, Low16Bits(offset)); |
| 2781 | Addu(AT, AT, RA); |
| 2782 | Lw(RA, SP, 0); |
| 2783 | Jr(AT); |
| 2784 | DecreaseFrameSize(kMipsWordSize); |
| 2785 | break; |
| 2786 | case Branch::kLongCondBranch: |
| 2787 | // The comment on case 'Branch::kLongUncondBranch' applies here as well. |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2788 | DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot); |
| 2789 | if (delayed_instruction != Branch::kUnfilledDelaySlot) { |
| 2790 | Emit(delayed_instruction); |
| 2791 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2792 | // Note: the opposite condition branch encodes 8 as the distance, which is equal to the |
| 2793 | // number of instructions skipped: |
| 2794 | // (PUSH(IncreaseFrameSize(ADDIU) + SW) + NAL + LUI + ORI + ADDU + LW + JR). |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 2795 | EmitBcondR2(Branch::OppositeCondition(condition), lhs, rhs, 8); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2796 | Push(RA); |
| 2797 | Nal(); |
| 2798 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2799 | Lui(AT, High16Bits(offset)); |
| 2800 | Ori(AT, AT, Low16Bits(offset)); |
| 2801 | Addu(AT, AT, RA); |
| 2802 | Lw(RA, SP, 0); |
| 2803 | Jr(AT); |
| 2804 | DecreaseFrameSize(kMipsWordSize); |
| 2805 | break; |
| 2806 | case Branch::kLongCall: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2807 | DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot); |
| 2808 | if (delayed_instruction != Branch::kUnfilledDelaySlot) { |
| 2809 | Emit(delayed_instruction); |
| 2810 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2811 | Nal(); |
| 2812 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2813 | Lui(AT, High16Bits(offset)); |
| 2814 | Ori(AT, AT, Low16Bits(offset)); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2815 | Addu(AT, AT, RA); |
| 2816 | Jalr(AT); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2817 | Nop(); |
| 2818 | break; |
| 2819 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2820 | // R2 far label. |
| 2821 | case Branch::kFarLabel: |
| 2822 | DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot); |
| 2823 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2824 | Lui(AT, High16Bits(offset)); |
| 2825 | Ori(AT, AT, Low16Bits(offset)); |
| 2826 | Addu(lhs, AT, rhs); |
| 2827 | break; |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2828 | // R2 far literal. |
| 2829 | case Branch::kFarLiteral: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2830 | DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2831 | offset += (offset & 0x8000) << 1; // Account for sign extension in lw. |
| 2832 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2833 | Lui(AT, High16Bits(offset)); |
| 2834 | Addu(AT, AT, rhs); |
| 2835 | Lw(lhs, AT, Low16Bits(offset)); |
| 2836 | break; |
| 2837 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2838 | // R6 short branches. |
| 2839 | case Branch::kR6UncondBranch: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2840 | DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2841 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2842 | Bc(offset); |
| 2843 | break; |
| 2844 | case Branch::kR6CondBranch: |
| 2845 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 2846 | EmitBcondR6(condition, lhs, rhs, offset); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2847 | DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot); |
| 2848 | if (delayed_instruction != Branch::kUnfilledDelaySlot) { |
| 2849 | Emit(delayed_instruction); |
| 2850 | } else { |
| 2851 | // TODO: improve by filling the forbidden slot (IFF this is |
| 2852 | // a forbidden and not a delay slot). |
| 2853 | Nop(); |
| 2854 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2855 | break; |
| 2856 | case Branch::kR6Call: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2857 | DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2858 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2859 | Balc(offset); |
| 2860 | break; |
| 2861 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2862 | // R6 near label. |
| 2863 | case Branch::kR6Label: |
| 2864 | DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot); |
| 2865 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2866 | Addiupc(lhs, offset); |
| 2867 | break; |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2868 | // R6 near literal. |
| 2869 | case Branch::kR6Literal: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2870 | DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2871 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2872 | Lwpc(lhs, offset); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2873 | break; |
| 2874 | |
| 2875 | // R6 long branches. |
| 2876 | case Branch::kR6LongUncondBranch: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2877 | DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2878 | offset += (offset & 0x8000) << 1; // Account for sign extension in jic. |
| 2879 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2880 | Auipc(AT, High16Bits(offset)); |
| 2881 | Jic(AT, Low16Bits(offset)); |
| 2882 | break; |
| 2883 | case Branch::kR6LongCondBranch: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2884 | DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot); |
| 2885 | if (delayed_instruction != Branch::kUnfilledDelaySlot) { |
| 2886 | Emit(delayed_instruction); |
| 2887 | } |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 2888 | EmitBcondR6(Branch::OppositeCondition(condition), lhs, rhs, 2); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2889 | offset += (offset & 0x8000) << 1; // Account for sign extension in jic. |
| 2890 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2891 | Auipc(AT, High16Bits(offset)); |
| 2892 | Jic(AT, Low16Bits(offset)); |
| 2893 | break; |
| 2894 | case Branch::kR6LongCall: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2895 | DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2896 | offset += (offset & 0x8000) << 1; // Account for sign extension in jialc. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2897 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2898 | Auipc(AT, High16Bits(offset)); |
| 2899 | Jialc(AT, Low16Bits(offset)); |
| 2900 | break; |
| 2901 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 2902 | // R6 far label. |
| 2903 | case Branch::kR6FarLabel: |
| 2904 | DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot); |
| 2905 | offset += (offset & 0x8000) << 1; // Account for sign extension in addiu. |
| 2906 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2907 | Auipc(AT, High16Bits(offset)); |
| 2908 | Addiu(lhs, AT, Low16Bits(offset)); |
| 2909 | break; |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2910 | // R6 far literal. |
| 2911 | case Branch::kR6FarLiteral: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2912 | DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2913 | offset += (offset & 0x8000) << 1; // Account for sign extension in lw. |
| 2914 | CHECK_EQ(overwrite_location_, branch->GetOffsetLocation()); |
| 2915 | Auipc(AT, High16Bits(offset)); |
| 2916 | Lw(lhs, AT, Low16Bits(offset)); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2917 | break; |
| 2918 | } |
| 2919 | CHECK_EQ(overwrite_location_, branch->GetEndLocation()); |
| 2920 | CHECK_LT(branch->GetSize(), static_cast<uint32_t>(Branch::kMaxBranchSize)); |
| 2921 | } |
| 2922 | |
| 2923 | void MipsAssembler::B(MipsLabel* label) { |
| 2924 | Buncond(label); |
| 2925 | } |
| 2926 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 2927 | void MipsAssembler::Bal(MipsLabel* label) { |
| 2928 | Call(label); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 2929 | } |
| 2930 | |
| 2931 | void MipsAssembler::Beq(Register rs, Register rt, MipsLabel* label) { |
| 2932 | Bcond(label, kCondEQ, rs, rt); |
| 2933 | } |
| 2934 | |
| 2935 | void MipsAssembler::Bne(Register rs, Register rt, MipsLabel* label) { |
| 2936 | Bcond(label, kCondNE, rs, rt); |
| 2937 | } |
| 2938 | |
| 2939 | void MipsAssembler::Beqz(Register rt, MipsLabel* label) { |
| 2940 | Bcond(label, kCondEQZ, rt); |
| 2941 | } |
| 2942 | |
| 2943 | void MipsAssembler::Bnez(Register rt, MipsLabel* label) { |
| 2944 | Bcond(label, kCondNEZ, rt); |
| 2945 | } |
| 2946 | |
| 2947 | void MipsAssembler::Bltz(Register rt, MipsLabel* label) { |
| 2948 | Bcond(label, kCondLTZ, rt); |
| 2949 | } |
| 2950 | |
| 2951 | void MipsAssembler::Bgez(Register rt, MipsLabel* label) { |
| 2952 | Bcond(label, kCondGEZ, rt); |
| 2953 | } |
| 2954 | |
| 2955 | void MipsAssembler::Blez(Register rt, MipsLabel* label) { |
| 2956 | Bcond(label, kCondLEZ, rt); |
| 2957 | } |
| 2958 | |
| 2959 | void MipsAssembler::Bgtz(Register rt, MipsLabel* label) { |
| 2960 | Bcond(label, kCondGTZ, rt); |
| 2961 | } |
| 2962 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 2963 | bool MipsAssembler::CanExchangeWithSlt(Register rs, Register rt) const { |
| 2964 | // If the instruction modifies AT, `rs` or `rt`, it can't be exchanged with the slt[u] |
| 2965 | // instruction because either slt[u] depends on `rs` or `rt` or the following |
| 2966 | // conditional branch depends on AT set by slt[u]. |
| 2967 | // Likewise, if the instruction depends on AT, it can't be exchanged with slt[u] |
| 2968 | // because slt[u] changes AT. |
| 2969 | return (delay_slot_.instruction_ != 0 && |
| 2970 | (delay_slot_.gpr_outs_mask_ & ((1u << AT) | (1u << rs) | (1u << rt))) == 0 && |
| 2971 | (delay_slot_.gpr_ins_mask_ & (1u << AT)) == 0); |
| 2972 | } |
| 2973 | |
| 2974 | void MipsAssembler::ExchangeWithSlt(const DelaySlot& forwarded_slot) { |
| 2975 | // Exchange the last two instructions in the assembler buffer. |
| 2976 | size_t size = buffer_.Size(); |
| 2977 | CHECK_GE(size, 2 * sizeof(uint32_t)); |
| 2978 | size_t pos1 = size - 2 * sizeof(uint32_t); |
| 2979 | size_t pos2 = size - sizeof(uint32_t); |
| 2980 | uint32_t instr1 = buffer_.Load<uint32_t>(pos1); |
| 2981 | uint32_t instr2 = buffer_.Load<uint32_t>(pos2); |
| 2982 | CHECK_EQ(instr1, forwarded_slot.instruction_); |
| 2983 | CHECK_EQ(instr2, delay_slot_.instruction_); |
| 2984 | buffer_.Store<uint32_t>(pos1, instr2); |
| 2985 | buffer_.Store<uint32_t>(pos2, instr1); |
| 2986 | // Set the current delay slot information to that of the last instruction |
| 2987 | // in the buffer. |
| 2988 | delay_slot_ = forwarded_slot; |
| 2989 | } |
| 2990 | |
| 2991 | void MipsAssembler::GenerateSltForCondBranch(bool unsigned_slt, Register rs, Register rt) { |
| 2992 | // If possible, exchange the slt[u] instruction with the preceding instruction, |
| 2993 | // so it can fill the delay slot. |
| 2994 | DelaySlot forwarded_slot = delay_slot_; |
| 2995 | bool exchange = CanExchangeWithSlt(rs, rt); |
| 2996 | if (exchange) { |
| 2997 | // The last instruction cannot be used in a different delay slot, |
| 2998 | // do not commit the label before it (if any). |
| 2999 | DsFsmDropLabel(); |
| 3000 | } |
| 3001 | if (unsigned_slt) { |
| 3002 | Sltu(AT, rs, rt); |
| 3003 | } else { |
| 3004 | Slt(AT, rs, rt); |
| 3005 | } |
| 3006 | if (exchange) { |
| 3007 | ExchangeWithSlt(forwarded_slot); |
| 3008 | } |
| 3009 | } |
| 3010 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3011 | void MipsAssembler::Blt(Register rs, Register rt, MipsLabel* label) { |
| 3012 | if (IsR6()) { |
| 3013 | Bcond(label, kCondLT, rs, rt); |
| 3014 | } else if (!Branch::IsNop(kCondLT, rs, rt)) { |
| 3015 | // Synthesize the instruction (not available on R2). |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 3016 | GenerateSltForCondBranch(/* unsigned_slt */ false, rs, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3017 | Bnez(AT, label); |
| 3018 | } |
| 3019 | } |
| 3020 | |
| 3021 | void MipsAssembler::Bge(Register rs, Register rt, MipsLabel* label) { |
| 3022 | if (IsR6()) { |
| 3023 | Bcond(label, kCondGE, rs, rt); |
| 3024 | } else if (Branch::IsUncond(kCondGE, rs, rt)) { |
| 3025 | B(label); |
| 3026 | } else { |
| 3027 | // Synthesize the instruction (not available on R2). |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 3028 | GenerateSltForCondBranch(/* unsigned_slt */ false, rs, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3029 | Beqz(AT, label); |
| 3030 | } |
| 3031 | } |
| 3032 | |
| 3033 | void MipsAssembler::Bltu(Register rs, Register rt, MipsLabel* label) { |
| 3034 | if (IsR6()) { |
| 3035 | Bcond(label, kCondLTU, rs, rt); |
| 3036 | } else if (!Branch::IsNop(kCondLTU, rs, rt)) { |
| 3037 | // Synthesize the instruction (not available on R2). |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 3038 | GenerateSltForCondBranch(/* unsigned_slt */ true, rs, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3039 | Bnez(AT, label); |
| 3040 | } |
| 3041 | } |
| 3042 | |
| 3043 | void MipsAssembler::Bgeu(Register rs, Register rt, MipsLabel* label) { |
| 3044 | if (IsR6()) { |
| 3045 | Bcond(label, kCondGEU, rs, rt); |
| 3046 | } else if (Branch::IsUncond(kCondGEU, rs, rt)) { |
| 3047 | B(label); |
| 3048 | } else { |
| 3049 | // Synthesize the instruction (not available on R2). |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 3050 | GenerateSltForCondBranch(/* unsigned_slt */ true, rs, rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3051 | Beqz(AT, label); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3052 | } |
| 3053 | } |
| 3054 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 3055 | void MipsAssembler::Bc1f(MipsLabel* label) { |
| 3056 | Bc1f(0, label); |
| 3057 | } |
| 3058 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 3059 | void MipsAssembler::Bc1f(int cc, MipsLabel* label) { |
| 3060 | CHECK(IsUint<3>(cc)) << cc; |
| 3061 | Bcond(label, kCondF, static_cast<Register>(cc), ZERO); |
| 3062 | } |
| 3063 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 3064 | void MipsAssembler::Bc1t(MipsLabel* label) { |
| 3065 | Bc1t(0, label); |
| 3066 | } |
| 3067 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 3068 | void MipsAssembler::Bc1t(int cc, MipsLabel* label) { |
| 3069 | CHECK(IsUint<3>(cc)) << cc; |
| 3070 | Bcond(label, kCondT, static_cast<Register>(cc), ZERO); |
| 3071 | } |
| 3072 | |
| 3073 | void MipsAssembler::Bc1eqz(FRegister ft, MipsLabel* label) { |
| 3074 | Bcond(label, kCondF, static_cast<Register>(ft), ZERO); |
| 3075 | } |
| 3076 | |
| 3077 | void MipsAssembler::Bc1nez(FRegister ft, MipsLabel* label) { |
| 3078 | Bcond(label, kCondT, static_cast<Register>(ft), ZERO); |
| 3079 | } |
| 3080 | |
Alexey Frunze | cad3a4c | 2016-06-07 23:40:37 -0700 | [diff] [blame] | 3081 | void MipsAssembler::AdjustBaseAndOffset(Register& base, |
| 3082 | int32_t& offset, |
| 3083 | bool is_doubleword, |
| 3084 | bool is_float) { |
| 3085 | // This method is used to adjust the base register and offset pair |
| 3086 | // for a load/store when the offset doesn't fit into int16_t. |
| 3087 | // It is assumed that `base + offset` is sufficiently aligned for memory |
| 3088 | // operands that are machine word in size or smaller. For doubleword-sized |
| 3089 | // operands it's assumed that `base` is a multiple of 8, while `offset` |
| 3090 | // may be a multiple of 4 (e.g. 4-byte-aligned long and double arguments |
| 3091 | // and spilled variables on the stack accessed relative to the stack |
| 3092 | // pointer register). |
| 3093 | // We preserve the "alignment" of `offset` by adjusting it by a multiple of 8. |
| 3094 | CHECK_NE(base, AT); // Must not overwrite the register `base` while loading `offset`. |
| 3095 | |
| 3096 | bool doubleword_aligned = IsAligned<kMipsDoublewordSize>(offset); |
| 3097 | bool two_accesses = is_doubleword && (!is_float || !doubleword_aligned); |
| 3098 | |
| 3099 | // IsInt<16> must be passed a signed value, hence the static cast below. |
| 3100 | if (IsInt<16>(offset) && |
| 3101 | (!two_accesses || IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)))) { |
| 3102 | // Nothing to do: `offset` (and, if needed, `offset + 4`) fits into int16_t. |
| 3103 | return; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3104 | } |
| 3105 | |
Alexey Frunze | cad3a4c | 2016-06-07 23:40:37 -0700 | [diff] [blame] | 3106 | // Remember the "(mis)alignment" of `offset`, it will be checked at the end. |
| 3107 | uint32_t misalignment = offset & (kMipsDoublewordSize - 1); |
| 3108 | |
| 3109 | // Do not load the whole 32-bit `offset` if it can be represented as |
| 3110 | // a sum of two 16-bit signed offsets. This can save an instruction or two. |
| 3111 | // To simplify matters, only do this for a symmetric range of offsets from |
| 3112 | // about -64KB to about +64KB, allowing further addition of 4 when accessing |
| 3113 | // 64-bit variables with two 32-bit accesses. |
| 3114 | constexpr int32_t kMinOffsetForSimpleAdjustment = 0x7ff8; // Max int16_t that's a multiple of 8. |
| 3115 | constexpr int32_t kMaxOffsetForSimpleAdjustment = 2 * kMinOffsetForSimpleAdjustment; |
| 3116 | if (0 <= offset && offset <= kMaxOffsetForSimpleAdjustment) { |
| 3117 | Addiu(AT, base, kMinOffsetForSimpleAdjustment); |
| 3118 | offset -= kMinOffsetForSimpleAdjustment; |
| 3119 | } else if (-kMaxOffsetForSimpleAdjustment <= offset && offset < 0) { |
| 3120 | Addiu(AT, base, -kMinOffsetForSimpleAdjustment); |
| 3121 | offset += kMinOffsetForSimpleAdjustment; |
| 3122 | } else if (IsR6()) { |
| 3123 | // On R6 take advantage of the aui instruction, e.g.: |
| 3124 | // aui AT, base, offset_high |
| 3125 | // lw reg_lo, offset_low(AT) |
| 3126 | // lw reg_hi, (offset_low+4)(AT) |
| 3127 | // or when offset_low+4 overflows int16_t: |
| 3128 | // aui AT, base, offset_high |
| 3129 | // addiu AT, AT, 8 |
| 3130 | // lw reg_lo, (offset_low-8)(AT) |
| 3131 | // lw reg_hi, (offset_low-4)(AT) |
| 3132 | int16_t offset_high = High16Bits(offset); |
| 3133 | int16_t offset_low = Low16Bits(offset); |
| 3134 | offset_high += (offset_low < 0) ? 1 : 0; // Account for offset sign extension in load/store. |
| 3135 | Aui(AT, base, offset_high); |
| 3136 | if (two_accesses && !IsInt<16>(static_cast<int32_t>(offset_low + kMipsWordSize))) { |
| 3137 | // Avoid overflow in the 16-bit offset of the load/store instruction when adding 4. |
| 3138 | Addiu(AT, AT, kMipsDoublewordSize); |
| 3139 | offset_low -= kMipsDoublewordSize; |
| 3140 | } |
| 3141 | offset = offset_low; |
| 3142 | } else { |
| 3143 | // Do not load the whole 32-bit `offset` if it can be represented as |
| 3144 | // a sum of three 16-bit signed offsets. This can save an instruction. |
| 3145 | // To simplify matters, only do this for a symmetric range of offsets from |
| 3146 | // about -96KB to about +96KB, allowing further addition of 4 when accessing |
| 3147 | // 64-bit variables with two 32-bit accesses. |
| 3148 | constexpr int32_t kMinOffsetForMediumAdjustment = 2 * kMinOffsetForSimpleAdjustment; |
| 3149 | constexpr int32_t kMaxOffsetForMediumAdjustment = 3 * kMinOffsetForSimpleAdjustment; |
| 3150 | if (0 <= offset && offset <= kMaxOffsetForMediumAdjustment) { |
| 3151 | Addiu(AT, base, kMinOffsetForMediumAdjustment / 2); |
| 3152 | Addiu(AT, AT, kMinOffsetForMediumAdjustment / 2); |
| 3153 | offset -= kMinOffsetForMediumAdjustment; |
| 3154 | } else if (-kMaxOffsetForMediumAdjustment <= offset && offset < 0) { |
| 3155 | Addiu(AT, base, -kMinOffsetForMediumAdjustment / 2); |
| 3156 | Addiu(AT, AT, -kMinOffsetForMediumAdjustment / 2); |
| 3157 | offset += kMinOffsetForMediumAdjustment; |
| 3158 | } else { |
| 3159 | // Now that all shorter options have been exhausted, load the full 32-bit offset. |
| 3160 | int32_t loaded_offset = RoundDown(offset, kMipsDoublewordSize); |
| 3161 | LoadConst32(AT, loaded_offset); |
| 3162 | Addu(AT, AT, base); |
| 3163 | offset -= loaded_offset; |
| 3164 | } |
| 3165 | } |
| 3166 | base = AT; |
| 3167 | |
| 3168 | CHECK(IsInt<16>(offset)); |
| 3169 | if (two_accesses) { |
| 3170 | CHECK(IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize))); |
| 3171 | } |
| 3172 | CHECK_EQ(misalignment, offset & (kMipsDoublewordSize - 1)); |
| 3173 | } |
| 3174 | |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 3175 | void MipsAssembler::LoadFromOffset(LoadOperandType type, |
| 3176 | Register reg, |
| 3177 | Register base, |
Alexey Frunze | cad3a4c | 2016-06-07 23:40:37 -0700 | [diff] [blame] | 3178 | int32_t offset) { |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 3179 | LoadFromOffset<>(type, reg, base, offset); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3180 | } |
| 3181 | |
| 3182 | void MipsAssembler::LoadSFromOffset(FRegister reg, Register base, int32_t offset) { |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 3183 | LoadSFromOffset<>(reg, base, offset); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3184 | } |
| 3185 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3186 | void MipsAssembler::LoadDFromOffset(FRegister reg, Register base, int32_t offset) { |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 3187 | LoadDFromOffset<>(reg, base, offset); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3188 | } |
| 3189 | |
| 3190 | void MipsAssembler::EmitLoad(ManagedRegister m_dst, Register src_register, int32_t src_offset, |
| 3191 | size_t size) { |
| 3192 | MipsManagedRegister dst = m_dst.AsMips(); |
| 3193 | if (dst.IsNoRegister()) { |
| 3194 | CHECK_EQ(0u, size) << dst; |
| 3195 | } else if (dst.IsCoreRegister()) { |
| 3196 | CHECK_EQ(kMipsWordSize, size) << dst; |
| 3197 | LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset); |
| 3198 | } else if (dst.IsRegisterPair()) { |
| 3199 | CHECK_EQ(kMipsDoublewordSize, size) << dst; |
| 3200 | LoadFromOffset(kLoadDoubleword, dst.AsRegisterPairLow(), src_register, src_offset); |
| 3201 | } else if (dst.IsFRegister()) { |
| 3202 | if (size == kMipsWordSize) { |
| 3203 | LoadSFromOffset(dst.AsFRegister(), src_register, src_offset); |
| 3204 | } else { |
| 3205 | CHECK_EQ(kMipsDoublewordSize, size) << dst; |
| 3206 | LoadDFromOffset(dst.AsFRegister(), src_register, src_offset); |
| 3207 | } |
| 3208 | } |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3209 | } |
| 3210 | |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 3211 | void MipsAssembler::StoreToOffset(StoreOperandType type, |
| 3212 | Register reg, |
| 3213 | Register base, |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3214 | int32_t offset) { |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 3215 | StoreToOffset<>(type, reg, base, offset); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3216 | } |
| 3217 | |
Goran Jakovljevic | ff73498 | 2015-08-24 12:58:55 +0000 | [diff] [blame] | 3218 | void MipsAssembler::StoreSToOffset(FRegister reg, Register base, int32_t offset) { |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 3219 | StoreSToOffset<>(reg, base, offset); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3220 | } |
| 3221 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3222 | void MipsAssembler::StoreDToOffset(FRegister reg, Register base, int32_t offset) { |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 3223 | StoreDToOffset<>(reg, base, offset); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3224 | } |
| 3225 | |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 3226 | static dwarf::Reg DWARFReg(Register reg) { |
| 3227 | return dwarf::Reg::MipsCore(static_cast<int>(reg)); |
| 3228 | } |
| 3229 | |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 3230 | constexpr size_t kFramePointerSize = 4; |
| 3231 | |
Vladimir Marko | 3224838 | 2016-05-19 10:37:24 +0100 | [diff] [blame] | 3232 | void MipsAssembler::BuildFrame(size_t frame_size, |
| 3233 | ManagedRegister method_reg, |
| 3234 | ArrayRef<const ManagedRegister> callee_save_regs, |
Dmitry Petrochenko | fca8220 | 2014-03-21 11:21:37 +0700 | [diff] [blame] | 3235 | const ManagedRegisterEntrySpills& entry_spills) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3236 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Vladimir Marko | 10ef694 | 2015-10-22 15:25:54 +0100 | [diff] [blame] | 3237 | DCHECK(!overwriting_); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3238 | |
| 3239 | // Increase frame to required size. |
| 3240 | IncreaseFrameSize(frame_size); |
| 3241 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3242 | // Push callee saves and return address. |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 3243 | int stack_offset = frame_size - kFramePointerSize; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3244 | StoreToOffset(kStoreWord, RA, SP, stack_offset); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 3245 | cfi_.RelOffset(DWARFReg(RA), stack_offset); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3246 | for (int i = callee_save_regs.size() - 1; i >= 0; --i) { |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 3247 | stack_offset -= kFramePointerSize; |
Vladimir Marko | 3224838 | 2016-05-19 10:37:24 +0100 | [diff] [blame] | 3248 | Register reg = callee_save_regs[i].AsMips().AsCoreRegister(); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3249 | StoreToOffset(kStoreWord, reg, SP, stack_offset); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 3250 | cfi_.RelOffset(DWARFReg(reg), stack_offset); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3251 | } |
| 3252 | |
| 3253 | // Write out Method*. |
| 3254 | StoreToOffset(kStoreWord, method_reg.AsMips().AsCoreRegister(), SP, 0); |
| 3255 | |
| 3256 | // Write out entry spills. |
Goran Jakovljevic | ff73498 | 2015-08-24 12:58:55 +0000 | [diff] [blame] | 3257 | int32_t offset = frame_size + kFramePointerSize; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3258 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
Goran Jakovljevic | ff73498 | 2015-08-24 12:58:55 +0000 | [diff] [blame] | 3259 | MipsManagedRegister reg = entry_spills.at(i).AsMips(); |
| 3260 | if (reg.IsNoRegister()) { |
| 3261 | ManagedRegisterSpill spill = entry_spills.at(i); |
| 3262 | offset += spill.getSize(); |
| 3263 | } else if (reg.IsCoreRegister()) { |
| 3264 | StoreToOffset(kStoreWord, reg.AsCoreRegister(), SP, offset); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3265 | offset += kMipsWordSize; |
Goran Jakovljevic | ff73498 | 2015-08-24 12:58:55 +0000 | [diff] [blame] | 3266 | } else if (reg.IsFRegister()) { |
| 3267 | StoreSToOffset(reg.AsFRegister(), SP, offset); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3268 | offset += kMipsWordSize; |
Goran Jakovljevic | ff73498 | 2015-08-24 12:58:55 +0000 | [diff] [blame] | 3269 | } else if (reg.IsDRegister()) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3270 | StoreDToOffset(reg.AsOverlappingDRegisterLow(), SP, offset); |
| 3271 | offset += kMipsDoublewordSize; |
Goran Jakovljevic | ff73498 | 2015-08-24 12:58:55 +0000 | [diff] [blame] | 3272 | } |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3273 | } |
| 3274 | } |
| 3275 | |
| 3276 | void MipsAssembler::RemoveFrame(size_t frame_size, |
Vladimir Marko | 3224838 | 2016-05-19 10:37:24 +0100 | [diff] [blame] | 3277 | ArrayRef<const ManagedRegister> callee_save_regs) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3278 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Vladimir Marko | 10ef694 | 2015-10-22 15:25:54 +0100 | [diff] [blame] | 3279 | DCHECK(!overwriting_); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 3280 | cfi_.RememberState(); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3281 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3282 | // Pop callee saves and return address. |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 3283 | int stack_offset = frame_size - (callee_save_regs.size() * kFramePointerSize) - kFramePointerSize; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3284 | for (size_t i = 0; i < callee_save_regs.size(); ++i) { |
Vladimir Marko | 3224838 | 2016-05-19 10:37:24 +0100 | [diff] [blame] | 3285 | Register reg = callee_save_regs[i].AsMips().AsCoreRegister(); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3286 | LoadFromOffset(kLoadWord, reg, SP, stack_offset); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 3287 | cfi_.Restore(DWARFReg(reg)); |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 3288 | stack_offset += kFramePointerSize; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3289 | } |
| 3290 | LoadFromOffset(kLoadWord, RA, SP, stack_offset); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 3291 | cfi_.Restore(DWARFReg(RA)); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3292 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 3293 | // Adjust the stack pointer in the delay slot if doing so doesn't break CFI. |
| 3294 | bool exchange = IsInt<16>(static_cast<int32_t>(frame_size)); |
| 3295 | bool reordering = SetReorder(false); |
| 3296 | if (exchange) { |
| 3297 | // Jump to the return address. |
| 3298 | Jr(RA); |
| 3299 | // Decrease frame to required size. |
| 3300 | DecreaseFrameSize(frame_size); // Single instruction in delay slot. |
| 3301 | } else { |
| 3302 | // Decrease frame to required size. |
| 3303 | DecreaseFrameSize(frame_size); |
| 3304 | // Jump to the return address. |
| 3305 | Jr(RA); |
| 3306 | Nop(); // In delay slot. |
| 3307 | } |
| 3308 | SetReorder(reordering); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 3309 | |
| 3310 | // The CFI should be restored for any code that follows the exit block. |
| 3311 | cfi_.RestoreState(); |
| 3312 | cfi_.DefCFAOffset(frame_size); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3313 | } |
| 3314 | |
| 3315 | void MipsAssembler::IncreaseFrameSize(size_t adjust) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3316 | CHECK_ALIGNED(adjust, kFramePointerSize); |
| 3317 | Addiu32(SP, SP, -adjust); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 3318 | cfi_.AdjustCFAOffset(adjust); |
Vladimir Marko | 10ef694 | 2015-10-22 15:25:54 +0100 | [diff] [blame] | 3319 | if (overwriting_) { |
| 3320 | cfi_.OverrideDelayedPC(overwrite_location_); |
| 3321 | } |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3322 | } |
| 3323 | |
| 3324 | void MipsAssembler::DecreaseFrameSize(size_t adjust) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3325 | CHECK_ALIGNED(adjust, kFramePointerSize); |
| 3326 | Addiu32(SP, SP, adjust); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 3327 | cfi_.AdjustCFAOffset(-adjust); |
Vladimir Marko | 10ef694 | 2015-10-22 15:25:54 +0100 | [diff] [blame] | 3328 | if (overwriting_) { |
| 3329 | cfi_.OverrideDelayedPC(overwrite_location_); |
| 3330 | } |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3331 | } |
| 3332 | |
| 3333 | void MipsAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) { |
| 3334 | MipsManagedRegister src = msrc.AsMips(); |
| 3335 | if (src.IsNoRegister()) { |
| 3336 | CHECK_EQ(0u, size); |
| 3337 | } else if (src.IsCoreRegister()) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3338 | CHECK_EQ(kMipsWordSize, size); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3339 | StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value()); |
| 3340 | } else if (src.IsRegisterPair()) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3341 | CHECK_EQ(kMipsDoublewordSize, size); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3342 | StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value()); |
| 3343 | StoreToOffset(kStoreWord, src.AsRegisterPairHigh(), |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3344 | SP, dest.Int32Value() + kMipsWordSize); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3345 | } else if (src.IsFRegister()) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3346 | if (size == kMipsWordSize) { |
| 3347 | StoreSToOffset(src.AsFRegister(), SP, dest.Int32Value()); |
| 3348 | } else { |
| 3349 | CHECK_EQ(kMipsDoublewordSize, size); |
| 3350 | StoreDToOffset(src.AsFRegister(), SP, dest.Int32Value()); |
| 3351 | } |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3352 | } |
| 3353 | } |
| 3354 | |
| 3355 | void MipsAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 3356 | MipsManagedRegister src = msrc.AsMips(); |
| 3357 | CHECK(src.IsCoreRegister()); |
| 3358 | StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value()); |
| 3359 | } |
| 3360 | |
| 3361 | void MipsAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 3362 | MipsManagedRegister src = msrc.AsMips(); |
| 3363 | CHECK(src.IsCoreRegister()); |
| 3364 | StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value()); |
| 3365 | } |
| 3366 | |
| 3367 | void MipsAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 3368 | ManagedRegister mscratch) { |
| 3369 | MipsManagedRegister scratch = mscratch.AsMips(); |
| 3370 | CHECK(scratch.IsCoreRegister()) << scratch; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3371 | LoadConst32(scratch.AsCoreRegister(), imm); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3372 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value()); |
| 3373 | } |
| 3374 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 3375 | void MipsAssembler::StoreStackOffsetToThread(ThreadOffset32 thr_offs, |
| 3376 | FrameOffset fr_offs, |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3377 | ManagedRegister mscratch) { |
| 3378 | MipsManagedRegister scratch = mscratch.AsMips(); |
| 3379 | CHECK(scratch.IsCoreRegister()) << scratch; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3380 | Addiu32(scratch.AsCoreRegister(), SP, fr_offs.Int32Value()); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3381 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), |
| 3382 | S1, thr_offs.Int32Value()); |
| 3383 | } |
| 3384 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 3385 | void MipsAssembler::StoreStackPointerToThread(ThreadOffset32 thr_offs) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3386 | StoreToOffset(kStoreWord, SP, S1, thr_offs.Int32Value()); |
| 3387 | } |
| 3388 | |
| 3389 | void MipsAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc, |
| 3390 | FrameOffset in_off, ManagedRegister mscratch) { |
| 3391 | MipsManagedRegister src = msrc.AsMips(); |
| 3392 | MipsManagedRegister scratch = mscratch.AsMips(); |
| 3393 | StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value()); |
| 3394 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value()); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3395 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + kMipsWordSize); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3396 | } |
| 3397 | |
| 3398 | void MipsAssembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) { |
| 3399 | return EmitLoad(mdest, SP, src.Int32Value(), size); |
| 3400 | } |
| 3401 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 3402 | void MipsAssembler::LoadFromThread(ManagedRegister mdest, ThreadOffset32 src, size_t size) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3403 | return EmitLoad(mdest, S1, src.Int32Value(), size); |
| 3404 | } |
| 3405 | |
| 3406 | void MipsAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
| 3407 | MipsManagedRegister dest = mdest.AsMips(); |
| 3408 | CHECK(dest.IsCoreRegister()); |
| 3409 | LoadFromOffset(kLoadWord, dest.AsCoreRegister(), SP, src.Int32Value()); |
| 3410 | } |
| 3411 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 3412 | void MipsAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs, |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 3413 | bool unpoison_reference) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3414 | MipsManagedRegister dest = mdest.AsMips(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3415 | CHECK(dest.IsCoreRegister() && base.AsMips().IsCoreRegister()); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3416 | LoadFromOffset(kLoadWord, dest.AsCoreRegister(), |
| 3417 | base.AsMips().AsCoreRegister(), offs.Int32Value()); |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 3418 | if (kPoisonHeapReferences && unpoison_reference) { |
Hiroshi Yamauchi | e63a745 | 2014-02-27 14:44:36 -0800 | [diff] [blame] | 3419 | Subu(dest.AsCoreRegister(), ZERO, dest.AsCoreRegister()); |
| 3420 | } |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3421 | } |
| 3422 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3423 | void MipsAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, Offset offs) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3424 | MipsManagedRegister dest = mdest.AsMips(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3425 | CHECK(dest.IsCoreRegister() && base.AsMips().IsCoreRegister()); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3426 | LoadFromOffset(kLoadWord, dest.AsCoreRegister(), |
| 3427 | base.AsMips().AsCoreRegister(), offs.Int32Value()); |
| 3428 | } |
| 3429 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 3430 | void MipsAssembler::LoadRawPtrFromThread(ManagedRegister mdest, ThreadOffset32 offs) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3431 | MipsManagedRegister dest = mdest.AsMips(); |
| 3432 | CHECK(dest.IsCoreRegister()); |
| 3433 | LoadFromOffset(kLoadWord, dest.AsCoreRegister(), S1, offs.Int32Value()); |
| 3434 | } |
| 3435 | |
| 3436 | void MipsAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) { |
| 3437 | UNIMPLEMENTED(FATAL) << "no sign extension necessary for mips"; |
| 3438 | } |
| 3439 | |
| 3440 | void MipsAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) { |
| 3441 | UNIMPLEMENTED(FATAL) << "no zero extension necessary for mips"; |
| 3442 | } |
| 3443 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3444 | void MipsAssembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3445 | MipsManagedRegister dest = mdest.AsMips(); |
| 3446 | MipsManagedRegister src = msrc.AsMips(); |
| 3447 | if (!dest.Equals(src)) { |
| 3448 | if (dest.IsCoreRegister()) { |
| 3449 | CHECK(src.IsCoreRegister()) << src; |
| 3450 | Move(dest.AsCoreRegister(), src.AsCoreRegister()); |
| 3451 | } else if (dest.IsFRegister()) { |
| 3452 | CHECK(src.IsFRegister()) << src; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3453 | if (size == kMipsWordSize) { |
| 3454 | MovS(dest.AsFRegister(), src.AsFRegister()); |
| 3455 | } else { |
| 3456 | CHECK_EQ(kMipsDoublewordSize, size); |
| 3457 | MovD(dest.AsFRegister(), src.AsFRegister()); |
| 3458 | } |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3459 | } else if (dest.IsDRegister()) { |
| 3460 | CHECK(src.IsDRegister()) << src; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3461 | MovD(dest.AsOverlappingDRegisterLow(), src.AsOverlappingDRegisterLow()); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3462 | } else { |
| 3463 | CHECK(dest.IsRegisterPair()) << dest; |
| 3464 | CHECK(src.IsRegisterPair()) << src; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3465 | // Ensure that the first move doesn't clobber the input of the second. |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3466 | if (src.AsRegisterPairHigh() != dest.AsRegisterPairLow()) { |
| 3467 | Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow()); |
| 3468 | Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh()); |
| 3469 | } else { |
| 3470 | Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh()); |
| 3471 | Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow()); |
| 3472 | } |
| 3473 | } |
| 3474 | } |
| 3475 | } |
| 3476 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3477 | void MipsAssembler::CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister mscratch) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3478 | MipsManagedRegister scratch = mscratch.AsMips(); |
| 3479 | CHECK(scratch.IsCoreRegister()) << scratch; |
| 3480 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value()); |
| 3481 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value()); |
| 3482 | } |
| 3483 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 3484 | void MipsAssembler::CopyRawPtrFromThread(FrameOffset fr_offs, |
| 3485 | ThreadOffset32 thr_offs, |
| 3486 | ManagedRegister mscratch) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3487 | MipsManagedRegister scratch = mscratch.AsMips(); |
| 3488 | CHECK(scratch.IsCoreRegister()) << scratch; |
| 3489 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 3490 | S1, thr_offs.Int32Value()); |
| 3491 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), |
| 3492 | SP, fr_offs.Int32Value()); |
| 3493 | } |
| 3494 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 3495 | void MipsAssembler::CopyRawPtrToThread(ThreadOffset32 thr_offs, |
| 3496 | FrameOffset fr_offs, |
| 3497 | ManagedRegister mscratch) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3498 | MipsManagedRegister scratch = mscratch.AsMips(); |
| 3499 | CHECK(scratch.IsCoreRegister()) << scratch; |
| 3500 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 3501 | SP, fr_offs.Int32Value()); |
| 3502 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), |
| 3503 | S1, thr_offs.Int32Value()); |
| 3504 | } |
| 3505 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3506 | void MipsAssembler::Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3507 | MipsManagedRegister scratch = mscratch.AsMips(); |
| 3508 | CHECK(scratch.IsCoreRegister()) << scratch; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3509 | CHECK(size == kMipsWordSize || size == kMipsDoublewordSize) << size; |
| 3510 | if (size == kMipsWordSize) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3511 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value()); |
| 3512 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value()); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3513 | } else if (size == kMipsDoublewordSize) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3514 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value()); |
| 3515 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value()); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3516 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + kMipsWordSize); |
| 3517 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + kMipsWordSize); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3518 | } |
| 3519 | } |
| 3520 | |
| 3521 | void MipsAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, |
| 3522 | ManagedRegister mscratch, size_t size) { |
| 3523 | Register scratch = mscratch.AsMips().AsCoreRegister(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3524 | CHECK_EQ(size, kMipsWordSize); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3525 | LoadFromOffset(kLoadWord, scratch, src_base.AsMips().AsCoreRegister(), src_offset.Int32Value()); |
| 3526 | StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value()); |
| 3527 | } |
| 3528 | |
| 3529 | void MipsAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
| 3530 | ManagedRegister mscratch, size_t size) { |
| 3531 | Register scratch = mscratch.AsMips().AsCoreRegister(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3532 | CHECK_EQ(size, kMipsWordSize); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3533 | LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value()); |
| 3534 | StoreToOffset(kStoreWord, scratch, dest_base.AsMips().AsCoreRegister(), dest_offset.Int32Value()); |
| 3535 | } |
| 3536 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3537 | void MipsAssembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED, |
| 3538 | FrameOffset src_base ATTRIBUTE_UNUSED, |
| 3539 | Offset src_offset ATTRIBUTE_UNUSED, |
| 3540 | ManagedRegister mscratch ATTRIBUTE_UNUSED, |
| 3541 | size_t size ATTRIBUTE_UNUSED) { |
| 3542 | UNIMPLEMENTED(FATAL) << "no MIPS implementation"; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3543 | } |
| 3544 | |
| 3545 | void MipsAssembler::Copy(ManagedRegister dest, Offset dest_offset, |
| 3546 | ManagedRegister src, Offset src_offset, |
| 3547 | ManagedRegister mscratch, size_t size) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3548 | CHECK_EQ(size, kMipsWordSize); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3549 | Register scratch = mscratch.AsMips().AsCoreRegister(); |
| 3550 | LoadFromOffset(kLoadWord, scratch, src.AsMips().AsCoreRegister(), src_offset.Int32Value()); |
| 3551 | StoreToOffset(kStoreWord, scratch, dest.AsMips().AsCoreRegister(), dest_offset.Int32Value()); |
| 3552 | } |
| 3553 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3554 | void MipsAssembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED, |
| 3555 | Offset dest_offset ATTRIBUTE_UNUSED, |
| 3556 | FrameOffset src ATTRIBUTE_UNUSED, |
| 3557 | Offset src_offset ATTRIBUTE_UNUSED, |
| 3558 | ManagedRegister mscratch ATTRIBUTE_UNUSED, |
| 3559 | size_t size ATTRIBUTE_UNUSED) { |
| 3560 | UNIMPLEMENTED(FATAL) << "no MIPS implementation"; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3561 | } |
| 3562 | |
| 3563 | void MipsAssembler::MemoryBarrier(ManagedRegister) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3564 | // TODO: sync? |
| 3565 | UNIMPLEMENTED(FATAL) << "no MIPS implementation"; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3566 | } |
| 3567 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 3568 | void MipsAssembler::CreateHandleScopeEntry(ManagedRegister mout_reg, |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3569 | FrameOffset handle_scope_offset, |
| 3570 | ManagedRegister min_reg, |
| 3571 | bool null_allowed) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3572 | MipsManagedRegister out_reg = mout_reg.AsMips(); |
| 3573 | MipsManagedRegister in_reg = min_reg.AsMips(); |
| 3574 | CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg; |
| 3575 | CHECK(out_reg.IsCoreRegister()) << out_reg; |
| 3576 | if (null_allowed) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3577 | MipsLabel null_arg; |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 3578 | // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is |
| 3579 | // the address in the handle scope holding the reference. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3580 | // E.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset). |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3581 | if (in_reg.IsNoRegister()) { |
| 3582 | LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(), |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 3583 | SP, handle_scope_offset.Int32Value()); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3584 | in_reg = out_reg; |
| 3585 | } |
| 3586 | if (!out_reg.Equals(in_reg)) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3587 | LoadConst32(out_reg.AsCoreRegister(), 0); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3588 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3589 | Beqz(in_reg.AsCoreRegister(), &null_arg); |
| 3590 | Addiu32(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value()); |
| 3591 | Bind(&null_arg); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3592 | } else { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3593 | Addiu32(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value()); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3594 | } |
| 3595 | } |
| 3596 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 3597 | void MipsAssembler::CreateHandleScopeEntry(FrameOffset out_off, |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3598 | FrameOffset handle_scope_offset, |
| 3599 | ManagedRegister mscratch, |
| 3600 | bool null_allowed) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3601 | MipsManagedRegister scratch = mscratch.AsMips(); |
| 3602 | CHECK(scratch.IsCoreRegister()) << scratch; |
| 3603 | if (null_allowed) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3604 | MipsLabel null_arg; |
| 3605 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value()); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 3606 | // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is |
| 3607 | // the address in the handle scope holding the reference. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3608 | // E.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset). |
| 3609 | Beqz(scratch.AsCoreRegister(), &null_arg); |
| 3610 | Addiu32(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value()); |
| 3611 | Bind(&null_arg); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3612 | } else { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3613 | Addiu32(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value()); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3614 | } |
| 3615 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value()); |
| 3616 | } |
| 3617 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 3618 | // Given a handle scope entry, load the associated reference. |
| 3619 | void MipsAssembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg, |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3620 | ManagedRegister min_reg) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3621 | MipsManagedRegister out_reg = mout_reg.AsMips(); |
| 3622 | MipsManagedRegister in_reg = min_reg.AsMips(); |
| 3623 | CHECK(out_reg.IsCoreRegister()) << out_reg; |
| 3624 | CHECK(in_reg.IsCoreRegister()) << in_reg; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3625 | MipsLabel null_arg; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3626 | if (!out_reg.Equals(in_reg)) { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3627 | LoadConst32(out_reg.AsCoreRegister(), 0); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3628 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3629 | Beqz(in_reg.AsCoreRegister(), &null_arg); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3630 | LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(), |
| 3631 | in_reg.AsCoreRegister(), 0); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3632 | Bind(&null_arg); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3633 | } |
| 3634 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3635 | void MipsAssembler::VerifyObject(ManagedRegister src ATTRIBUTE_UNUSED, |
| 3636 | bool could_be_null ATTRIBUTE_UNUSED) { |
| 3637 | // TODO: not validating references. |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3638 | } |
| 3639 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3640 | void MipsAssembler::VerifyObject(FrameOffset src ATTRIBUTE_UNUSED, |
| 3641 | bool could_be_null ATTRIBUTE_UNUSED) { |
| 3642 | // TODO: not validating references. |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3643 | } |
| 3644 | |
| 3645 | void MipsAssembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister mscratch) { |
| 3646 | MipsManagedRegister base = mbase.AsMips(); |
| 3647 | MipsManagedRegister scratch = mscratch.AsMips(); |
| 3648 | CHECK(base.IsCoreRegister()) << base; |
| 3649 | CHECK(scratch.IsCoreRegister()) << scratch; |
| 3650 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 3651 | base.AsCoreRegister(), offset.Int32Value()); |
| 3652 | Jalr(scratch.AsCoreRegister()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 3653 | NopIfNoReordering(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3654 | // TODO: place reference map on call. |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3655 | } |
| 3656 | |
| 3657 | void MipsAssembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) { |
| 3658 | MipsManagedRegister scratch = mscratch.AsMips(); |
| 3659 | CHECK(scratch.IsCoreRegister()) << scratch; |
| 3660 | // Call *(*(SP + base) + offset) |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3661 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, base.Int32Value()); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3662 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 3663 | scratch.AsCoreRegister(), offset.Int32Value()); |
| 3664 | Jalr(scratch.AsCoreRegister()); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 3665 | NopIfNoReordering(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3666 | // TODO: place reference map on call. |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3667 | } |
| 3668 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 3669 | void MipsAssembler::CallFromThread(ThreadOffset32 offset ATTRIBUTE_UNUSED, |
| 3670 | ManagedRegister mscratch ATTRIBUTE_UNUSED) { |
Ian Rogers | 468532e | 2013-08-05 10:56:33 -0700 | [diff] [blame] | 3671 | UNIMPLEMENTED(FATAL) << "no mips implementation"; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3672 | } |
| 3673 | |
| 3674 | void MipsAssembler::GetCurrentThread(ManagedRegister tr) { |
| 3675 | Move(tr.AsMips().AsCoreRegister(), S1); |
| 3676 | } |
| 3677 | |
| 3678 | void MipsAssembler::GetCurrentThread(FrameOffset offset, |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3679 | ManagedRegister mscratch ATTRIBUTE_UNUSED) { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3680 | StoreToOffset(kStoreWord, S1, SP, offset.Int32Value()); |
| 3681 | } |
| 3682 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3683 | void MipsAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) { |
| 3684 | MipsManagedRegister scratch = mscratch.AsMips(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3685 | exception_blocks_.emplace_back(scratch, stack_adjust); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3686 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 3687 | S1, Thread::ExceptionOffset<kMipsPointerSize>().Int32Value()); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3688 | Bnez(scratch.AsCoreRegister(), exception_blocks_.back().Entry()); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3689 | } |
| 3690 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3691 | void MipsAssembler::EmitExceptionPoll(MipsExceptionSlowPath* exception) { |
| 3692 | Bind(exception->Entry()); |
| 3693 | if (exception->stack_adjust_ != 0) { // Fix up the frame. |
| 3694 | DecreaseFrameSize(exception->stack_adjust_); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3695 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3696 | // Pass exception object as argument. |
| 3697 | // Don't care about preserving A0 as this call won't return. |
| 3698 | CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>(); |
| 3699 | Move(A0, exception->scratch_.AsCoreRegister()); |
| 3700 | // Set up call to Thread::Current()->pDeliverException. |
| 3701 | LoadFromOffset(kLoadWord, T9, S1, |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 3702 | QUICK_ENTRYPOINT_OFFSET(kMipsPointerSize, pDeliverException).Int32Value()); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3703 | Jr(T9); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 3704 | NopIfNoReordering(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 3705 | |
| 3706 | // Call never returns. |
| 3707 | Break(); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 3708 | } |
| 3709 | |
| 3710 | } // namespace mips |
| 3711 | } // namespace art |