blob: 18dd1a78e2869ec412c075d128fe243558dd9db8 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070019#include "casts.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070020#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070022
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070023namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070024namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070025
26class DirectCallRelocation : public AssemblerFixup {
27 public:
28 void Process(const MemoryRegion& region, int position) {
29 // Direct calls are relative to the following instruction on x86.
30 int32_t pointer = region.Load<int32_t>(position);
31 int32_t start = reinterpret_cast<int32_t>(region.start());
32 int32_t delta = start + position + sizeof(int32_t);
33 region.Store<int32_t>(position, pointer - delta);
34 }
35};
36
Elliott Hughes1f359b02011-07-17 14:27:17 -070037static const char* kRegisterNames[] = {
38 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
39};
40std::ostream& operator<<(std::ostream& os, const Register& rhs) {
41 if (rhs >= EAX && rhs <= EDI) {
42 os << kRegisterNames[rhs];
43 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070044 os << "Register[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070045 }
46 return os;
47}
48
Ian Rogersb033c752011-07-20 12:22:35 -070049std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
50 return os << "XMM" << static_cast<int>(reg);
51}
52
53std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
54 return os << "ST" << static_cast<int>(reg);
55}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070056
Ian Rogers2c8f6532011-09-02 17:16:34 -070057void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070058 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
59 EmitUint8(0xFF);
60 EmitRegisterOperand(2, reg);
61}
62
63
Ian Rogers2c8f6532011-09-02 17:16:34 -070064void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070065 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
66 EmitUint8(0xFF);
67 EmitOperand(2, address);
68}
69
70
Ian Rogers2c8f6532011-09-02 17:16:34 -070071void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070072 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
73 EmitUint8(0xE8);
74 static const int kSize = 5;
75 EmitLabel(label, kSize);
76}
77
78
Ian Rogers2c8f6532011-09-02 17:16:34 -070079void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070080 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
81 EmitUint8(0x50 + reg);
82}
83
84
Ian Rogers2c8f6532011-09-02 17:16:34 -070085void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070086 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
87 EmitUint8(0xFF);
88 EmitOperand(6, address);
89}
90
91
Ian Rogers2c8f6532011-09-02 17:16:34 -070092void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070093 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
94 EmitUint8(0x68);
95 EmitImmediate(imm);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x58 + reg);
102}
103
104
Ian Rogers2c8f6532011-09-02 17:16:34 -0700105void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700106 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
107 EmitUint8(0x8F);
108 EmitOperand(0, address);
109}
110
111
Ian Rogers2c8f6532011-09-02 17:16:34 -0700112void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700113 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
114 EmitUint8(0xB8 + dst);
115 EmitImmediate(imm);
116}
117
118
Ian Rogers2c8f6532011-09-02 17:16:34 -0700119void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700120 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
121 EmitUint8(0x89);
122 EmitRegisterOperand(src, dst);
123}
124
125
Ian Rogers2c8f6532011-09-02 17:16:34 -0700126void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700127 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
128 EmitUint8(0x8B);
129 EmitOperand(dst, src);
130}
131
132
Ian Rogers2c8f6532011-09-02 17:16:34 -0700133void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700134 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
135 EmitUint8(0x89);
136 EmitOperand(src, dst);
137}
138
139
Ian Rogers2c8f6532011-09-02 17:16:34 -0700140void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700141 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
142 EmitUint8(0xC7);
143 EmitOperand(0, dst);
144 EmitImmediate(imm);
145}
146
Ian Rogersbdb03912011-09-14 00:55:44 -0700147void X86Assembler::movl(const Address& dst, Label* lbl) {
148 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
149 EmitUint8(0xC7);
150 EmitOperand(0, dst);
151 EmitLabel(lbl, dst.length_ + 5);
152}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700153
Ian Rogers2c8f6532011-09-02 17:16:34 -0700154void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700155 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
156 EmitUint8(0x0F);
157 EmitUint8(0xB6);
158 EmitRegisterOperand(dst, src);
159}
160
161
Ian Rogers2c8f6532011-09-02 17:16:34 -0700162void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700163 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
164 EmitUint8(0x0F);
165 EmitUint8(0xB6);
166 EmitOperand(dst, src);
167}
168
169
Ian Rogers2c8f6532011-09-02 17:16:34 -0700170void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700171 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
172 EmitUint8(0x0F);
173 EmitUint8(0xBE);
174 EmitRegisterOperand(dst, src);
175}
176
177
Ian Rogers2c8f6532011-09-02 17:16:34 -0700178void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700179 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
180 EmitUint8(0x0F);
181 EmitUint8(0xBE);
182 EmitOperand(dst, src);
183}
184
185
Ian Rogers2c8f6532011-09-02 17:16:34 -0700186void X86Assembler::movb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700187 LOG(FATAL) << "Use movzxb or movsxb instead.";
188}
189
190
Ian Rogers2c8f6532011-09-02 17:16:34 -0700191void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700192 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
193 EmitUint8(0x88);
194 EmitOperand(src, dst);
195}
196
197
Ian Rogers2c8f6532011-09-02 17:16:34 -0700198void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700199 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
200 EmitUint8(0xC6);
201 EmitOperand(EAX, dst);
202 CHECK(imm.is_int8());
203 EmitUint8(imm.value() & 0xFF);
204}
205
206
Ian Rogers2c8f6532011-09-02 17:16:34 -0700207void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700208 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
209 EmitUint8(0x0F);
210 EmitUint8(0xB7);
211 EmitRegisterOperand(dst, src);
212}
213
214
Ian Rogers2c8f6532011-09-02 17:16:34 -0700215void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700216 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
217 EmitUint8(0x0F);
218 EmitUint8(0xB7);
219 EmitOperand(dst, src);
220}
221
222
Ian Rogers2c8f6532011-09-02 17:16:34 -0700223void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700224 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
225 EmitUint8(0x0F);
226 EmitUint8(0xBF);
227 EmitRegisterOperand(dst, src);
228}
229
230
Ian Rogers2c8f6532011-09-02 17:16:34 -0700231void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700232 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
233 EmitUint8(0x0F);
234 EmitUint8(0xBF);
235 EmitOperand(dst, src);
236}
237
238
Ian Rogers2c8f6532011-09-02 17:16:34 -0700239void X86Assembler::movw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700240 LOG(FATAL) << "Use movzxw or movsxw instead.";
241}
242
243
Ian Rogers2c8f6532011-09-02 17:16:34 -0700244void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700245 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
246 EmitOperandSizeOverride();
247 EmitUint8(0x89);
248 EmitOperand(src, dst);
249}
250
251
Ian Rogers2c8f6532011-09-02 17:16:34 -0700252void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700253 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
254 EmitUint8(0x8D);
255 EmitOperand(dst, src);
256}
257
258
Ian Rogers2c8f6532011-09-02 17:16:34 -0700259void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700260 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
261 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700262 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700263 EmitRegisterOperand(dst, src);
264}
265
266
Ian Rogers2c8f6532011-09-02 17:16:34 -0700267void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700268 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
269 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700270 EmitUint8(0x90 + condition);
271 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700272}
273
274
Ian Rogers2c8f6532011-09-02 17:16:34 -0700275void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700276 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
277 EmitUint8(0xF3);
278 EmitUint8(0x0F);
279 EmitUint8(0x10);
280 EmitOperand(dst, src);
281}
282
283
Ian Rogers2c8f6532011-09-02 17:16:34 -0700284void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700285 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
286 EmitUint8(0xF3);
287 EmitUint8(0x0F);
288 EmitUint8(0x11);
289 EmitOperand(src, dst);
290}
291
292
Ian Rogers2c8f6532011-09-02 17:16:34 -0700293void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700294 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
295 EmitUint8(0xF3);
296 EmitUint8(0x0F);
297 EmitUint8(0x11);
298 EmitXmmRegisterOperand(src, dst);
299}
300
301
Ian Rogers2c8f6532011-09-02 17:16:34 -0700302void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700303 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
304 EmitUint8(0x66);
305 EmitUint8(0x0F);
306 EmitUint8(0x6E);
307 EmitOperand(dst, Operand(src));
308}
309
310
Ian Rogers2c8f6532011-09-02 17:16:34 -0700311void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700312 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
313 EmitUint8(0x66);
314 EmitUint8(0x0F);
315 EmitUint8(0x7E);
316 EmitOperand(src, Operand(dst));
317}
318
319
Ian Rogers2c8f6532011-09-02 17:16:34 -0700320void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700321 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
322 EmitUint8(0xF3);
323 EmitUint8(0x0F);
324 EmitUint8(0x58);
325 EmitXmmRegisterOperand(dst, src);
326}
327
328
Ian Rogers2c8f6532011-09-02 17:16:34 -0700329void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700330 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
331 EmitUint8(0xF3);
332 EmitUint8(0x0F);
333 EmitUint8(0x58);
334 EmitOperand(dst, src);
335}
336
337
Ian Rogers2c8f6532011-09-02 17:16:34 -0700338void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700339 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
340 EmitUint8(0xF3);
341 EmitUint8(0x0F);
342 EmitUint8(0x5C);
343 EmitXmmRegisterOperand(dst, src);
344}
345
346
Ian Rogers2c8f6532011-09-02 17:16:34 -0700347void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700348 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
349 EmitUint8(0xF3);
350 EmitUint8(0x0F);
351 EmitUint8(0x5C);
352 EmitOperand(dst, src);
353}
354
355
Ian Rogers2c8f6532011-09-02 17:16:34 -0700356void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700357 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
358 EmitUint8(0xF3);
359 EmitUint8(0x0F);
360 EmitUint8(0x59);
361 EmitXmmRegisterOperand(dst, src);
362}
363
364
Ian Rogers2c8f6532011-09-02 17:16:34 -0700365void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700366 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
367 EmitUint8(0xF3);
368 EmitUint8(0x0F);
369 EmitUint8(0x59);
370 EmitOperand(dst, src);
371}
372
373
Ian Rogers2c8f6532011-09-02 17:16:34 -0700374void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700375 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
376 EmitUint8(0xF3);
377 EmitUint8(0x0F);
378 EmitUint8(0x5E);
379 EmitXmmRegisterOperand(dst, src);
380}
381
382
Ian Rogers2c8f6532011-09-02 17:16:34 -0700383void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700384 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
385 EmitUint8(0xF3);
386 EmitUint8(0x0F);
387 EmitUint8(0x5E);
388 EmitOperand(dst, src);
389}
390
391
Ian Rogers2c8f6532011-09-02 17:16:34 -0700392void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700393 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
394 EmitUint8(0xD9);
395 EmitOperand(0, src);
396}
397
398
Ian Rogers2c8f6532011-09-02 17:16:34 -0700399void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700400 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
401 EmitUint8(0xD9);
402 EmitOperand(3, dst);
403}
404
405
Ian Rogers2c8f6532011-09-02 17:16:34 -0700406void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700407 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
408 EmitUint8(0xF2);
409 EmitUint8(0x0F);
410 EmitUint8(0x10);
411 EmitOperand(dst, src);
412}
413
414
Ian Rogers2c8f6532011-09-02 17:16:34 -0700415void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700416 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
417 EmitUint8(0xF2);
418 EmitUint8(0x0F);
419 EmitUint8(0x11);
420 EmitOperand(src, dst);
421}
422
423
Ian Rogers2c8f6532011-09-02 17:16:34 -0700424void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700425 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
426 EmitUint8(0xF2);
427 EmitUint8(0x0F);
428 EmitUint8(0x11);
429 EmitXmmRegisterOperand(src, dst);
430}
431
432
Ian Rogers2c8f6532011-09-02 17:16:34 -0700433void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700434 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
435 EmitUint8(0xF2);
436 EmitUint8(0x0F);
437 EmitUint8(0x58);
438 EmitXmmRegisterOperand(dst, src);
439}
440
441
Ian Rogers2c8f6532011-09-02 17:16:34 -0700442void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700443 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
444 EmitUint8(0xF2);
445 EmitUint8(0x0F);
446 EmitUint8(0x58);
447 EmitOperand(dst, src);
448}
449
450
Ian Rogers2c8f6532011-09-02 17:16:34 -0700451void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700452 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
453 EmitUint8(0xF2);
454 EmitUint8(0x0F);
455 EmitUint8(0x5C);
456 EmitXmmRegisterOperand(dst, src);
457}
458
459
Ian Rogers2c8f6532011-09-02 17:16:34 -0700460void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700461 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
462 EmitUint8(0xF2);
463 EmitUint8(0x0F);
464 EmitUint8(0x5C);
465 EmitOperand(dst, src);
466}
467
468
Ian Rogers2c8f6532011-09-02 17:16:34 -0700469void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700470 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
471 EmitUint8(0xF2);
472 EmitUint8(0x0F);
473 EmitUint8(0x59);
474 EmitXmmRegisterOperand(dst, src);
475}
476
477
Ian Rogers2c8f6532011-09-02 17:16:34 -0700478void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700479 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
480 EmitUint8(0xF2);
481 EmitUint8(0x0F);
482 EmitUint8(0x59);
483 EmitOperand(dst, src);
484}
485
486
Ian Rogers2c8f6532011-09-02 17:16:34 -0700487void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700488 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
489 EmitUint8(0xF2);
490 EmitUint8(0x0F);
491 EmitUint8(0x5E);
492 EmitXmmRegisterOperand(dst, src);
493}
494
495
Ian Rogers2c8f6532011-09-02 17:16:34 -0700496void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700497 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
498 EmitUint8(0xF2);
499 EmitUint8(0x0F);
500 EmitUint8(0x5E);
501 EmitOperand(dst, src);
502}
503
504
Ian Rogers2c8f6532011-09-02 17:16:34 -0700505void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700506 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
507 EmitUint8(0xF3);
508 EmitUint8(0x0F);
509 EmitUint8(0x2A);
510 EmitOperand(dst, Operand(src));
511}
512
513
Ian Rogers2c8f6532011-09-02 17:16:34 -0700514void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700515 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
516 EmitUint8(0xF2);
517 EmitUint8(0x0F);
518 EmitUint8(0x2A);
519 EmitOperand(dst, Operand(src));
520}
521
522
Ian Rogers2c8f6532011-09-02 17:16:34 -0700523void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700524 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
525 EmitUint8(0xF3);
526 EmitUint8(0x0F);
527 EmitUint8(0x2D);
528 EmitXmmRegisterOperand(dst, src);
529}
530
531
Ian Rogers2c8f6532011-09-02 17:16:34 -0700532void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700533 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
534 EmitUint8(0xF3);
535 EmitUint8(0x0F);
536 EmitUint8(0x5A);
537 EmitXmmRegisterOperand(dst, src);
538}
539
540
Ian Rogers2c8f6532011-09-02 17:16:34 -0700541void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700542 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
543 EmitUint8(0xF2);
544 EmitUint8(0x0F);
545 EmitUint8(0x2D);
546 EmitXmmRegisterOperand(dst, src);
547}
548
549
Ian Rogers2c8f6532011-09-02 17:16:34 -0700550void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700551 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
552 EmitUint8(0xF3);
553 EmitUint8(0x0F);
554 EmitUint8(0x2C);
555 EmitXmmRegisterOperand(dst, src);
556}
557
558
Ian Rogers2c8f6532011-09-02 17:16:34 -0700559void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700560 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
561 EmitUint8(0xF2);
562 EmitUint8(0x0F);
563 EmitUint8(0x2C);
564 EmitXmmRegisterOperand(dst, src);
565}
566
567
Ian Rogers2c8f6532011-09-02 17:16:34 -0700568void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700569 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
570 EmitUint8(0xF2);
571 EmitUint8(0x0F);
572 EmitUint8(0x5A);
573 EmitXmmRegisterOperand(dst, src);
574}
575
576
Ian Rogers2c8f6532011-09-02 17:16:34 -0700577void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700578 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
579 EmitUint8(0xF3);
580 EmitUint8(0x0F);
581 EmitUint8(0xE6);
582 EmitXmmRegisterOperand(dst, src);
583}
584
585
Ian Rogers2c8f6532011-09-02 17:16:34 -0700586void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700587 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
588 EmitUint8(0x0F);
589 EmitUint8(0x2F);
590 EmitXmmRegisterOperand(a, b);
591}
592
593
Ian Rogers2c8f6532011-09-02 17:16:34 -0700594void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700595 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
596 EmitUint8(0x66);
597 EmitUint8(0x0F);
598 EmitUint8(0x2F);
599 EmitXmmRegisterOperand(a, b);
600}
601
602
Ian Rogers2c8f6532011-09-02 17:16:34 -0700603void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700604 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
605 EmitUint8(0xF2);
606 EmitUint8(0x0F);
607 EmitUint8(0x51);
608 EmitXmmRegisterOperand(dst, src);
609}
610
611
Ian Rogers2c8f6532011-09-02 17:16:34 -0700612void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700613 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
614 EmitUint8(0xF3);
615 EmitUint8(0x0F);
616 EmitUint8(0x51);
617 EmitXmmRegisterOperand(dst, src);
618}
619
620
Ian Rogers2c8f6532011-09-02 17:16:34 -0700621void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700622 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
623 EmitUint8(0x66);
624 EmitUint8(0x0F);
625 EmitUint8(0x57);
626 EmitOperand(dst, src);
627}
628
629
Ian Rogers2c8f6532011-09-02 17:16:34 -0700630void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700631 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
632 EmitUint8(0x66);
633 EmitUint8(0x0F);
634 EmitUint8(0x57);
635 EmitXmmRegisterOperand(dst, src);
636}
637
638
Ian Rogers2c8f6532011-09-02 17:16:34 -0700639void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700640 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
641 EmitUint8(0x0F);
642 EmitUint8(0x57);
643 EmitOperand(dst, src);
644}
645
646
Ian Rogers2c8f6532011-09-02 17:16:34 -0700647void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700648 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
649 EmitUint8(0x0F);
650 EmitUint8(0x57);
651 EmitXmmRegisterOperand(dst, src);
652}
653
654
Ian Rogers2c8f6532011-09-02 17:16:34 -0700655void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700656 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
657 EmitUint8(0x66);
658 EmitUint8(0x0F);
659 EmitUint8(0x54);
660 EmitOperand(dst, src);
661}
662
663
Ian Rogers2c8f6532011-09-02 17:16:34 -0700664void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700665 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
666 EmitUint8(0xDD);
667 EmitOperand(0, src);
668}
669
670
Ian Rogers2c8f6532011-09-02 17:16:34 -0700671void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700672 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
673 EmitUint8(0xDD);
674 EmitOperand(3, dst);
675}
676
677
Ian Rogers2c8f6532011-09-02 17:16:34 -0700678void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700679 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
680 EmitUint8(0xD9);
681 EmitOperand(7, dst);
682}
683
684
Ian Rogers2c8f6532011-09-02 17:16:34 -0700685void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700686 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
687 EmitUint8(0xD9);
688 EmitOperand(5, src);
689}
690
691
Ian Rogers2c8f6532011-09-02 17:16:34 -0700692void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700693 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
694 EmitUint8(0xDF);
695 EmitOperand(7, dst);
696}
697
698
Ian Rogers2c8f6532011-09-02 17:16:34 -0700699void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700700 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
701 EmitUint8(0xDB);
702 EmitOperand(3, dst);
703}
704
705
Ian Rogers2c8f6532011-09-02 17:16:34 -0700706void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700707 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
708 EmitUint8(0xDF);
709 EmitOperand(5, src);
710}
711
712
Ian Rogers2c8f6532011-09-02 17:16:34 -0700713void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700714 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
715 EmitUint8(0xD9);
716 EmitUint8(0xF7);
717}
718
719
Ian Rogers2c8f6532011-09-02 17:16:34 -0700720void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700721 CHECK_LT(index.value(), 7);
722 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
723 EmitUint8(0xDD);
724 EmitUint8(0xC0 + index.value());
725}
726
727
Ian Rogers2c8f6532011-09-02 17:16:34 -0700728void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700729 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
730 EmitUint8(0xD9);
731 EmitUint8(0xFE);
732}
733
734
Ian Rogers2c8f6532011-09-02 17:16:34 -0700735void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700736 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
737 EmitUint8(0xD9);
738 EmitUint8(0xFF);
739}
740
741
Ian Rogers2c8f6532011-09-02 17:16:34 -0700742void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700743 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
744 EmitUint8(0xD9);
745 EmitUint8(0xF2);
746}
747
748
Ian Rogers2c8f6532011-09-02 17:16:34 -0700749void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700750 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
751 EmitUint8(0x87);
752 EmitRegisterOperand(dst, src);
753}
754
755
Ian Rogers2c8f6532011-09-02 17:16:34 -0700756void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700757 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
758 EmitComplex(7, Operand(reg), imm);
759}
760
761
Ian Rogers2c8f6532011-09-02 17:16:34 -0700762void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700763 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
764 EmitUint8(0x3B);
765 EmitOperand(reg0, Operand(reg1));
766}
767
768
Ian Rogers2c8f6532011-09-02 17:16:34 -0700769void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700770 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
771 EmitUint8(0x3B);
772 EmitOperand(reg, address);
773}
774
775
Ian Rogers2c8f6532011-09-02 17:16:34 -0700776void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700777 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
778 EmitUint8(0x03);
779 EmitRegisterOperand(dst, src);
780}
781
782
Ian Rogers2c8f6532011-09-02 17:16:34 -0700783void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700784 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
785 EmitUint8(0x03);
786 EmitOperand(reg, address);
787}
788
789
Ian Rogers2c8f6532011-09-02 17:16:34 -0700790void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700791 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
792 EmitUint8(0x39);
793 EmitOperand(reg, address);
794}
795
796
Ian Rogers2c8f6532011-09-02 17:16:34 -0700797void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700798 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
799 EmitComplex(7, address, imm);
800}
801
802
Ian Rogers2c8f6532011-09-02 17:16:34 -0700803void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700804 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
805 EmitUint8(0x85);
806 EmitRegisterOperand(reg1, reg2);
807}
808
809
Ian Rogers2c8f6532011-09-02 17:16:34 -0700810void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700811 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
812 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
813 // we only test the byte register to keep the encoding short.
814 if (immediate.is_uint8() && reg < 4) {
815 // Use zero-extended 8-bit immediate.
816 if (reg == EAX) {
817 EmitUint8(0xA8);
818 } else {
819 EmitUint8(0xF6);
820 EmitUint8(0xC0 + reg);
821 }
822 EmitUint8(immediate.value() & 0xFF);
823 } else if (reg == EAX) {
824 // Use short form if the destination is EAX.
825 EmitUint8(0xA9);
826 EmitImmediate(immediate);
827 } else {
828 EmitUint8(0xF7);
829 EmitOperand(0, Operand(reg));
830 EmitImmediate(immediate);
831 }
832}
833
834
Ian Rogers2c8f6532011-09-02 17:16:34 -0700835void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700836 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
837 EmitUint8(0x23);
838 EmitOperand(dst, Operand(src));
839}
840
841
Ian Rogers2c8f6532011-09-02 17:16:34 -0700842void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700843 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
844 EmitComplex(4, Operand(dst), imm);
845}
846
847
Ian Rogers2c8f6532011-09-02 17:16:34 -0700848void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700849 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
850 EmitUint8(0x0B);
851 EmitOperand(dst, Operand(src));
852}
853
854
Ian Rogers2c8f6532011-09-02 17:16:34 -0700855void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700856 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
857 EmitComplex(1, Operand(dst), imm);
858}
859
860
Ian Rogers2c8f6532011-09-02 17:16:34 -0700861void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700862 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
863 EmitUint8(0x33);
864 EmitOperand(dst, Operand(src));
865}
866
867
Ian Rogers2c8f6532011-09-02 17:16:34 -0700868void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700869 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
870 EmitComplex(0, Operand(reg), imm);
871}
872
873
Ian Rogers2c8f6532011-09-02 17:16:34 -0700874void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700875 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
876 EmitUint8(0x01);
877 EmitOperand(reg, address);
878}
879
880
Ian Rogers2c8f6532011-09-02 17:16:34 -0700881void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700882 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
883 EmitComplex(0, address, imm);
884}
885
886
Ian Rogers2c8f6532011-09-02 17:16:34 -0700887void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700888 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
889 EmitComplex(2, Operand(reg), imm);
890}
891
892
Ian Rogers2c8f6532011-09-02 17:16:34 -0700893void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700894 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
895 EmitUint8(0x13);
896 EmitOperand(dst, Operand(src));
897}
898
899
Ian Rogers2c8f6532011-09-02 17:16:34 -0700900void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700901 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
902 EmitUint8(0x13);
903 EmitOperand(dst, address);
904}
905
906
Ian Rogers2c8f6532011-09-02 17:16:34 -0700907void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700908 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
909 EmitUint8(0x2B);
910 EmitOperand(dst, Operand(src));
911}
912
913
Ian Rogers2c8f6532011-09-02 17:16:34 -0700914void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700915 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
916 EmitComplex(5, Operand(reg), imm);
917}
918
919
Ian Rogers2c8f6532011-09-02 17:16:34 -0700920void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700921 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
922 EmitUint8(0x2B);
923 EmitOperand(reg, address);
924}
925
926
Ian Rogers2c8f6532011-09-02 17:16:34 -0700927void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700928 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
929 EmitUint8(0x99);
930}
931
932
Ian Rogers2c8f6532011-09-02 17:16:34 -0700933void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700934 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
935 EmitUint8(0xF7);
936 EmitUint8(0xF8 | reg);
937}
938
939
Ian Rogers2c8f6532011-09-02 17:16:34 -0700940void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700941 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
942 EmitUint8(0x0F);
943 EmitUint8(0xAF);
944 EmitOperand(dst, Operand(src));
945}
946
947
Ian Rogers2c8f6532011-09-02 17:16:34 -0700948void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700949 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
950 EmitUint8(0x69);
951 EmitOperand(reg, Operand(reg));
952 EmitImmediate(imm);
953}
954
955
Ian Rogers2c8f6532011-09-02 17:16:34 -0700956void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700957 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
958 EmitUint8(0x0F);
959 EmitUint8(0xAF);
960 EmitOperand(reg, address);
961}
962
963
Ian Rogers2c8f6532011-09-02 17:16:34 -0700964void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700965 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
966 EmitUint8(0xF7);
967 EmitOperand(5, Operand(reg));
968}
969
970
Ian Rogers2c8f6532011-09-02 17:16:34 -0700971void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700972 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
973 EmitUint8(0xF7);
974 EmitOperand(5, address);
975}
976
977
Ian Rogers2c8f6532011-09-02 17:16:34 -0700978void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700979 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
980 EmitUint8(0xF7);
981 EmitOperand(4, Operand(reg));
982}
983
984
Ian Rogers2c8f6532011-09-02 17:16:34 -0700985void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700986 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
987 EmitUint8(0xF7);
988 EmitOperand(4, address);
989}
990
991
Ian Rogers2c8f6532011-09-02 17:16:34 -0700992void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700993 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
994 EmitUint8(0x1B);
995 EmitOperand(dst, Operand(src));
996}
997
998
Ian Rogers2c8f6532011-09-02 17:16:34 -0700999void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001000 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1001 EmitComplex(3, Operand(reg), imm);
1002}
1003
1004
Ian Rogers2c8f6532011-09-02 17:16:34 -07001005void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001006 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1007 EmitUint8(0x1B);
1008 EmitOperand(dst, address);
1009}
1010
1011
Ian Rogers2c8f6532011-09-02 17:16:34 -07001012void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001013 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1014 EmitUint8(0x40 + reg);
1015}
1016
1017
Ian Rogers2c8f6532011-09-02 17:16:34 -07001018void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001019 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1020 EmitUint8(0xFF);
1021 EmitOperand(0, address);
1022}
1023
1024
Ian Rogers2c8f6532011-09-02 17:16:34 -07001025void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001026 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1027 EmitUint8(0x48 + reg);
1028}
1029
1030
Ian Rogers2c8f6532011-09-02 17:16:34 -07001031void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001032 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1033 EmitUint8(0xFF);
1034 EmitOperand(1, address);
1035}
1036
1037
Ian Rogers2c8f6532011-09-02 17:16:34 -07001038void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001039 EmitGenericShift(4, reg, imm);
1040}
1041
1042
Ian Rogers2c8f6532011-09-02 17:16:34 -07001043void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001044 EmitGenericShift(4, operand, shifter);
1045}
1046
1047
Ian Rogers2c8f6532011-09-02 17:16:34 -07001048void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001049 EmitGenericShift(5, reg, imm);
1050}
1051
1052
Ian Rogers2c8f6532011-09-02 17:16:34 -07001053void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001054 EmitGenericShift(5, operand, shifter);
1055}
1056
1057
Ian Rogers2c8f6532011-09-02 17:16:34 -07001058void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001059 EmitGenericShift(7, reg, imm);
1060}
1061
1062
Ian Rogers2c8f6532011-09-02 17:16:34 -07001063void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001064 EmitGenericShift(7, operand, shifter);
1065}
1066
1067
Ian Rogers2c8f6532011-09-02 17:16:34 -07001068void X86Assembler::shld(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1070 EmitUint8(0x0F);
1071 EmitUint8(0xA5);
1072 EmitRegisterOperand(src, dst);
1073}
1074
1075
Ian Rogers2c8f6532011-09-02 17:16:34 -07001076void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001077 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1078 EmitUint8(0xF7);
1079 EmitOperand(3, Operand(reg));
1080}
1081
1082
Ian Rogers2c8f6532011-09-02 17:16:34 -07001083void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001084 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1085 EmitUint8(0xF7);
1086 EmitUint8(0xD0 | reg);
1087}
1088
1089
Ian Rogers2c8f6532011-09-02 17:16:34 -07001090void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001091 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1092 EmitUint8(0xC8);
1093 CHECK(imm.is_uint16());
1094 EmitUint8(imm.value() & 0xFF);
1095 EmitUint8((imm.value() >> 8) & 0xFF);
1096 EmitUint8(0x00);
1097}
1098
1099
Ian Rogers2c8f6532011-09-02 17:16:34 -07001100void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001101 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1102 EmitUint8(0xC9);
1103}
1104
1105
Ian Rogers2c8f6532011-09-02 17:16:34 -07001106void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1108 EmitUint8(0xC3);
1109}
1110
1111
Ian Rogers2c8f6532011-09-02 17:16:34 -07001112void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001113 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1114 EmitUint8(0xC2);
1115 CHECK(imm.is_uint16());
1116 EmitUint8(imm.value() & 0xFF);
1117 EmitUint8((imm.value() >> 8) & 0xFF);
1118}
1119
1120
1121
Ian Rogers2c8f6532011-09-02 17:16:34 -07001122void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001123 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1124 EmitUint8(0x90);
1125}
1126
1127
Ian Rogers2c8f6532011-09-02 17:16:34 -07001128void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001129 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1130 EmitUint8(0xCC);
1131}
1132
1133
Ian Rogers2c8f6532011-09-02 17:16:34 -07001134void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1136 EmitUint8(0xF4);
1137}
1138
1139
Ian Rogers2c8f6532011-09-02 17:16:34 -07001140void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001141 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1142 if (label->IsBound()) {
1143 static const int kShortSize = 2;
1144 static const int kLongSize = 6;
1145 int offset = label->Position() - buffer_.Size();
1146 CHECK_LE(offset, 0);
1147 if (IsInt(8, offset - kShortSize)) {
1148 EmitUint8(0x70 + condition);
1149 EmitUint8((offset - kShortSize) & 0xFF);
1150 } else {
1151 EmitUint8(0x0F);
1152 EmitUint8(0x80 + condition);
1153 EmitInt32(offset - kLongSize);
1154 }
1155 } else {
1156 EmitUint8(0x0F);
1157 EmitUint8(0x80 + condition);
1158 EmitLabelLink(label);
1159 }
1160}
1161
1162
Ian Rogers2c8f6532011-09-02 17:16:34 -07001163void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001164 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1165 EmitUint8(0xFF);
1166 EmitRegisterOperand(4, reg);
1167}
1168
1169
Ian Rogers2c8f6532011-09-02 17:16:34 -07001170void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001171 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1172 if (label->IsBound()) {
1173 static const int kShortSize = 2;
1174 static const int kLongSize = 5;
1175 int offset = label->Position() - buffer_.Size();
1176 CHECK_LE(offset, 0);
1177 if (IsInt(8, offset - kShortSize)) {
1178 EmitUint8(0xEB);
1179 EmitUint8((offset - kShortSize) & 0xFF);
1180 } else {
1181 EmitUint8(0xE9);
1182 EmitInt32(offset - kLongSize);
1183 }
1184 } else {
1185 EmitUint8(0xE9);
1186 EmitLabelLink(label);
1187 }
1188}
1189
1190
Ian Rogers2c8f6532011-09-02 17:16:34 -07001191X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001192 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1193 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001194 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001195}
1196
1197
Ian Rogers2c8f6532011-09-02 17:16:34 -07001198void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001199 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1200 EmitUint8(0x0F);
1201 EmitUint8(0xB1);
1202 EmitOperand(reg, address);
1203}
1204
Ian Rogers2c8f6532011-09-02 17:16:34 -07001205X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001206 // TODO: fs is a prefix and not an instruction
1207 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1208 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001209 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001210}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001211
Ian Rogers2c8f6532011-09-02 17:16:34 -07001212void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001213 int value = imm.value();
1214 if (value > 0) {
1215 if (value == 1) {
1216 incl(reg);
1217 } else if (value != 0) {
1218 addl(reg, imm);
1219 }
1220 } else if (value < 0) {
1221 value = -value;
1222 if (value == 1) {
1223 decl(reg);
1224 } else if (value != 0) {
1225 subl(reg, Immediate(value));
1226 }
1227 }
1228}
1229
1230
Ian Rogers2c8f6532011-09-02 17:16:34 -07001231void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001232 // TODO: Need to have a code constants table.
1233 int64_t constant = bit_cast<int64_t, double>(value);
1234 pushl(Immediate(High32Bits(constant)));
1235 pushl(Immediate(Low32Bits(constant)));
1236 movsd(dst, Address(ESP, 0));
1237 addl(ESP, Immediate(2 * kWordSize));
1238}
1239
1240
Ian Rogers2c8f6532011-09-02 17:16:34 -07001241void X86Assembler::FloatNegate(XmmRegister f) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001242 static const struct {
1243 uint32_t a;
1244 uint32_t b;
1245 uint32_t c;
1246 uint32_t d;
1247 } float_negate_constant __attribute__((aligned(16))) =
1248 { 0x80000000, 0x00000000, 0x80000000, 0x00000000 };
1249 xorps(f, Address::Absolute(reinterpret_cast<uword>(&float_negate_constant)));
1250}
1251
1252
Ian Rogers2c8f6532011-09-02 17:16:34 -07001253void X86Assembler::DoubleNegate(XmmRegister d) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001254 static const struct {
1255 uint64_t a;
1256 uint64_t b;
1257 } double_negate_constant __attribute__((aligned(16))) =
1258 {0x8000000000000000LL, 0x8000000000000000LL};
1259 xorpd(d, Address::Absolute(reinterpret_cast<uword>(&double_negate_constant)));
1260}
1261
1262
Ian Rogers2c8f6532011-09-02 17:16:34 -07001263void X86Assembler::DoubleAbs(XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001264 static const struct {
1265 uint64_t a;
1266 uint64_t b;
1267 } double_abs_constant __attribute__((aligned(16))) =
1268 {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL};
1269 andpd(reg, Address::Absolute(reinterpret_cast<uword>(&double_abs_constant)));
1270}
1271
1272
Ian Rogers2c8f6532011-09-02 17:16:34 -07001273void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001274 CHECK(IsPowerOfTwo(alignment));
1275 // Emit nop instruction until the real position is aligned.
1276 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1277 nop();
1278 }
1279}
1280
1281
Ian Rogers2c8f6532011-09-02 17:16:34 -07001282void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001283 int bound = buffer_.Size();
1284 CHECK(!label->IsBound()); // Labels can only be bound once.
1285 while (label->IsLinked()) {
1286 int position = label->LinkPosition();
1287 int next = buffer_.Load<int32_t>(position);
1288 buffer_.Store<int32_t>(position, bound - (position + 4));
1289 label->position_ = next;
1290 }
1291 label->BindTo(bound);
1292}
1293
1294
Ian Rogers2c8f6532011-09-02 17:16:34 -07001295void X86Assembler::Stop(const char* message) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001296 // Emit the message address as immediate operand in the test rax instruction,
1297 // followed by the int3 instruction.
1298 // Execution can be resumed with the 'cont' command in gdb.
1299 testl(EAX, Immediate(reinterpret_cast<int32_t>(message)));
1300 int3();
1301}
1302
1303
Ian Rogers2c8f6532011-09-02 17:16:34 -07001304void X86Assembler::EmitOperand(int rm, const Operand& operand) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001305 CHECK_GE(rm, 0);
1306 CHECK_LT(rm, 8);
1307 const int length = operand.length_;
1308 CHECK_GT(length, 0);
1309 // Emit the ModRM byte updated with the given RM value.
1310 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
1311 EmitUint8(operand.encoding_[0] + (rm << 3));
1312 // Emit the rest of the encoded operand.
1313 for (int i = 1; i < length; i++) {
1314 EmitUint8(operand.encoding_[i]);
1315 }
1316}
1317
1318
Ian Rogers2c8f6532011-09-02 17:16:34 -07001319void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001320 EmitInt32(imm.value());
1321}
1322
1323
Ian Rogers2c8f6532011-09-02 17:16:34 -07001324void X86Assembler::EmitComplex(int rm,
1325 const Operand& operand,
1326 const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001327 CHECK_GE(rm, 0);
1328 CHECK_LT(rm, 8);
1329 if (immediate.is_int8()) {
1330 // Use sign-extended 8-bit immediate.
1331 EmitUint8(0x83);
1332 EmitOperand(rm, operand);
1333 EmitUint8(immediate.value() & 0xFF);
1334 } else if (operand.IsRegister(EAX)) {
1335 // Use short form if the destination is eax.
1336 EmitUint8(0x05 + (rm << 3));
1337 EmitImmediate(immediate);
1338 } else {
1339 EmitUint8(0x81);
1340 EmitOperand(rm, operand);
1341 EmitImmediate(immediate);
1342 }
1343}
1344
1345
Ian Rogers2c8f6532011-09-02 17:16:34 -07001346void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001347 if (label->IsBound()) {
1348 int offset = label->Position() - buffer_.Size();
1349 CHECK_LE(offset, 0);
1350 EmitInt32(offset - instruction_size);
1351 } else {
1352 EmitLabelLink(label);
1353 }
1354}
1355
1356
Ian Rogers2c8f6532011-09-02 17:16:34 -07001357void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001358 CHECK(!label->IsBound());
1359 int position = buffer_.Size();
1360 EmitInt32(label->position_);
1361 label->LinkTo(position);
1362}
1363
1364
Ian Rogers2c8f6532011-09-02 17:16:34 -07001365void X86Assembler::EmitGenericShift(int rm,
1366 Register reg,
1367 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001368 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1369 CHECK(imm.is_int8());
1370 if (imm.value() == 1) {
1371 EmitUint8(0xD1);
1372 EmitOperand(rm, Operand(reg));
1373 } else {
1374 EmitUint8(0xC1);
1375 EmitOperand(rm, Operand(reg));
1376 EmitUint8(imm.value() & 0xFF);
1377 }
1378}
1379
1380
Ian Rogers2c8f6532011-09-02 17:16:34 -07001381void X86Assembler::EmitGenericShift(int rm,
1382 Register operand,
1383 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001384 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1385 CHECK_EQ(shifter, ECX);
1386 EmitUint8(0xD3);
1387 EmitOperand(rm, Operand(operand));
1388}
1389
Ian Rogers2c8f6532011-09-02 17:16:34 -07001390void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
1391 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001392 CHECK_ALIGNED(frame_size, kStackAlignment);
Ian Rogers0d666d82011-08-14 16:03:46 -07001393 CHECK_EQ(0u, spill_regs.size()); // no spilled regs on x86
Ian Rogersb033c752011-07-20 12:22:35 -07001394 // return address then method on stack
Ian Rogers0d666d82011-08-14 16:03:46 -07001395 addl(ESP, Immediate(-frame_size + kPointerSize /*method*/ +
1396 kPointerSize /*return address*/));
Ian Rogers2c8f6532011-09-02 17:16:34 -07001397 pushl(method_reg.AsX86().AsCpuRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001398}
1399
Ian Rogers2c8f6532011-09-02 17:16:34 -07001400void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001401 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001402 CHECK_ALIGNED(frame_size, kStackAlignment);
Ian Rogers0d666d82011-08-14 16:03:46 -07001403 CHECK_EQ(0u, spill_regs.size()); // no spilled regs on x86
1404 addl(ESP, Immediate(frame_size - kPointerSize));
Ian Rogersb033c752011-07-20 12:22:35 -07001405 ret();
1406}
1407
Ian Rogers2c8f6532011-09-02 17:16:34 -07001408void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001409 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001410 addl(ESP, Immediate(-adjust));
1411}
1412
Ian Rogers2c8f6532011-09-02 17:16:34 -07001413void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001414 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001415 addl(ESP, Immediate(adjust));
1416}
1417
Ian Rogers2c8f6532011-09-02 17:16:34 -07001418void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1419 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001420 if (src.IsNoRegister()) {
1421 CHECK_EQ(0u, size);
1422 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001423 CHECK_EQ(4u, size);
1424 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001425 } else if (src.IsRegisterPair()) {
1426 CHECK_EQ(8u, size);
1427 movl(Address(ESP, offs), src.AsRegisterPairLow());
1428 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1429 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001430 } else if (src.IsX87Register()) {
1431 if (size == 4) {
1432 fstps(Address(ESP, offs));
1433 } else {
1434 fstpl(Address(ESP, offs));
1435 }
1436 } else {
1437 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001438 if (size == 4) {
1439 movss(Address(ESP, offs), src.AsXmmRegister());
1440 } else {
1441 movsd(Address(ESP, offs), src.AsXmmRegister());
1442 }
1443 }
1444}
1445
Ian Rogers2c8f6532011-09-02 17:16:34 -07001446void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1447 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001448 CHECK(src.IsCpuRegister());
1449 movl(Address(ESP, dest), src.AsCpuRegister());
1450}
1451
Ian Rogers2c8f6532011-09-02 17:16:34 -07001452void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1453 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001454 CHECK(src.IsCpuRegister());
1455 movl(Address(ESP, dest), src.AsCpuRegister());
1456}
1457
Ian Rogers2c8f6532011-09-02 17:16:34 -07001458void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1459 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001460 movl(Address(ESP, dest), Immediate(imm));
1461}
1462
Ian Rogers2c8f6532011-09-02 17:16:34 -07001463void X86Assembler::StoreImmediateToThread(ThreadOffset dest, uint32_t imm,
1464 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001465 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001466}
1467
Ian Rogers2c8f6532011-09-02 17:16:34 -07001468void X86Assembler::StoreStackOffsetToThread(ThreadOffset thr_offs,
1469 FrameOffset fr_offs,
1470 ManagedRegister mscratch) {
1471 X86ManagedRegister scratch = mscratch.AsX86();
1472 CHECK(scratch.IsCpuRegister());
1473 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1474 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1475}
1476
1477void X86Assembler::StoreStackPointerToThread(ThreadOffset thr_offs) {
1478 fs()->movl(Address::Absolute(thr_offs), ESP);
1479}
1480
Ian Rogersbdb03912011-09-14 00:55:44 -07001481void X86Assembler::StoreLabelToThread(ThreadOffset thr_offs, Label* lbl) {
1482 fs()->movl(Address::Absolute(thr_offs), lbl);
1483}
1484
Ian Rogers2c8f6532011-09-02 17:16:34 -07001485void X86Assembler::StoreSpanning(FrameOffset dest, ManagedRegister src,
1486 FrameOffset in_off, ManagedRegister scratch) {
1487 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1488}
1489
1490void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1491 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001492 if (dest.IsNoRegister()) {
1493 CHECK_EQ(0u, size);
1494 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001495 CHECK_EQ(4u, size);
1496 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001497 } else if (dest.IsRegisterPair()) {
1498 CHECK_EQ(8u, size);
1499 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1500 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001501 } else if (dest.IsX87Register()) {
1502 if (size == 4) {
1503 flds(Address(ESP, src));
1504 } else {
1505 fldl(Address(ESP, src));
1506 }
Ian Rogersb033c752011-07-20 12:22:35 -07001507 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001508 CHECK(dest.IsXmmRegister());
1509 if (size == 4) {
1510 movss(dest.AsXmmRegister(), Address(ESP, src));
1511 } else {
1512 movsd(dest.AsXmmRegister(), Address(ESP, src));
1513 }
Ian Rogersb033c752011-07-20 12:22:35 -07001514 }
1515}
1516
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001517void X86Assembler::Load(ManagedRegister mdest, ThreadOffset src, size_t size) {
1518 X86ManagedRegister dest = mdest.AsX86();
1519 if (dest.IsNoRegister()) {
1520 CHECK_EQ(0u, size);
1521 } else if (dest.IsCpuRegister()) {
1522 CHECK_EQ(4u, size);
1523 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1524 } else if (dest.IsRegisterPair()) {
1525 CHECK_EQ(8u, size);
1526 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
1527 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset(src.Int32Value()+4)));
1528 } else if (dest.IsX87Register()) {
1529 if (size == 4) {
1530 fs()->flds(Address::Absolute(src));
1531 } else {
1532 fs()->fldl(Address::Absolute(src));
1533 }
1534 } else {
1535 CHECK(dest.IsXmmRegister());
1536 if (size == 4) {
1537 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1538 } else {
1539 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1540 }
1541 }
1542}
1543
Ian Rogers2c8f6532011-09-02 17:16:34 -07001544void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1545 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001546 CHECK(dest.IsCpuRegister());
1547 movl(dest.AsCpuRegister(), Address(ESP, src));
1548}
1549
Ian Rogers2c8f6532011-09-02 17:16:34 -07001550void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1551 MemberOffset offs) {
1552 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001553 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001554 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001555}
1556
Ian Rogers2c8f6532011-09-02 17:16:34 -07001557void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1558 Offset offs) {
1559 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001560 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001561 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001562}
1563
Ian Rogers2c8f6532011-09-02 17:16:34 -07001564void X86Assembler::LoadRawPtrFromThread(ManagedRegister mdest,
1565 ThreadOffset offs) {
1566 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001567 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001568 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001569}
1570
Ian Rogers2c8f6532011-09-02 17:16:34 -07001571void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc) {
1572 X86ManagedRegister dest = mdest.AsX86();
1573 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001574 if (!dest.Equals(src)) {
1575 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1576 movl(dest.AsCpuRegister(), src.AsCpuRegister());
1577 } else {
1578 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001579 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001580 }
1581 }
1582}
1583
Ian Rogers2c8f6532011-09-02 17:16:34 -07001584void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1585 ManagedRegister mscratch) {
1586 X86ManagedRegister scratch = mscratch.AsX86();
1587 CHECK(scratch.IsCpuRegister());
1588 movl(scratch.AsCpuRegister(), Address(ESP, src));
1589 movl(Address(ESP, dest), scratch.AsCpuRegister());
1590}
1591
1592void X86Assembler::CopyRawPtrFromThread(FrameOffset fr_offs,
1593 ThreadOffset thr_offs,
1594 ManagedRegister mscratch) {
1595 X86ManagedRegister scratch = mscratch.AsX86();
1596 CHECK(scratch.IsCpuRegister());
1597 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1598 Store(fr_offs, scratch, 4);
1599}
1600
1601void X86Assembler::CopyRawPtrToThread(ThreadOffset thr_offs,
1602 FrameOffset fr_offs,
1603 ManagedRegister mscratch) {
1604 X86ManagedRegister scratch = mscratch.AsX86();
1605 CHECK(scratch.IsCpuRegister());
1606 Load(scratch, fr_offs, 4);
1607 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1608}
1609
1610void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1611 ManagedRegister mscratch,
1612 size_t size) {
1613 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001614 if (scratch.IsCpuRegister() && size == 8) {
1615 Load(scratch, src, 4);
1616 Store(dest, scratch, 4);
1617 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1618 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1619 } else {
1620 Load(scratch, src, size);
1621 Store(dest, scratch, size);
1622 }
1623}
1624
Ian Rogersdc51b792011-09-22 20:41:37 -07001625void X86Assembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
1626 ManagedRegister scratch, size_t size) {
1627 UNIMPLEMENTED(FATAL);
1628}
1629
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001630void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1631 ManagedRegister scratch, size_t size) {
1632 CHECK(scratch.IsNoRegister());
1633 CHECK_EQ(size, 4u);
1634 pushl(Address(ESP, src));
1635 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1636}
1637
Ian Rogersdc51b792011-09-22 20:41:37 -07001638void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1639 ManagedRegister mscratch, size_t size) {
1640 Register scratch = mscratch.AsX86().AsCpuRegister();
1641 CHECK_EQ(size, 4u);
1642 movl(scratch, Address(ESP, src_base));
1643 movl(scratch, Address(scratch, src_offset));
1644 movl(Address(ESP, dest), scratch);
1645}
1646
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001647void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
1648 ManagedRegister src, Offset src_offset,
1649 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001650 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001651 CHECK(scratch.IsNoRegister());
1652 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
1653 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
1654}
1655
1656void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
1657 ManagedRegister mscratch, size_t size) {
1658 Register scratch = mscratch.AsX86().AsCpuRegister();
1659 CHECK_EQ(size, 4u);
1660 CHECK_EQ(dest.Int32Value(), src.Int32Value());
1661 movl(scratch, Address(ESP, src));
1662 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07001663 popl(Address(scratch, dest_offset));
1664}
1665
Ian Rogerse5de95b2011-09-18 20:31:38 -07001666void X86Assembler::MemoryBarrier(ManagedRegister) {
1667#if ANDROID_SMP != 0
1668 EmitUint8(0x0F); // mfence
1669 EmitUint8(0xAE);
Ian Rogerse007b102011-09-19 09:47:09 -07001670 EmitUint8(0xF0);
Ian Rogerse5de95b2011-09-18 20:31:38 -07001671#endif
1672}
1673
Ian Rogers2c8f6532011-09-02 17:16:34 -07001674void X86Assembler::CreateSirtEntry(ManagedRegister mout_reg,
1675 FrameOffset sirt_offset,
1676 ManagedRegister min_reg, bool null_allowed) {
1677 X86ManagedRegister out_reg = mout_reg.AsX86();
1678 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001679 CHECK(in_reg.IsCpuRegister());
1680 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07001681 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07001682 if (null_allowed) {
1683 Label null_arg;
1684 if (!out_reg.Equals(in_reg)) {
1685 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1686 }
1687 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001688 j(kZero, &null_arg);
Ian Rogers408f79a2011-08-23 18:22:33 -07001689 leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001690 Bind(&null_arg);
1691 } else {
Ian Rogers408f79a2011-08-23 18:22:33 -07001692 leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001693 }
1694}
1695
Ian Rogers2c8f6532011-09-02 17:16:34 -07001696void X86Assembler::CreateSirtEntry(FrameOffset out_off,
1697 FrameOffset sirt_offset,
1698 ManagedRegister mscratch,
1699 bool null_allowed) {
1700 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001701 CHECK(scratch.IsCpuRegister());
1702 if (null_allowed) {
1703 Label null_arg;
Ian Rogers408f79a2011-08-23 18:22:33 -07001704 movl(scratch.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001705 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001706 j(kZero, &null_arg);
Ian Rogers408f79a2011-08-23 18:22:33 -07001707 leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001708 Bind(&null_arg);
1709 } else {
Ian Rogers408f79a2011-08-23 18:22:33 -07001710 leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001711 }
1712 Store(out_off, scratch, 4);
1713}
1714
Ian Rogers408f79a2011-08-23 18:22:33 -07001715// Given a SIRT entry, load the associated reference.
Ian Rogers2c8f6532011-09-02 17:16:34 -07001716void X86Assembler::LoadReferenceFromSirt(ManagedRegister mout_reg,
1717 ManagedRegister min_reg) {
1718 X86ManagedRegister out_reg = mout_reg.AsX86();
1719 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001720 CHECK(out_reg.IsCpuRegister());
1721 CHECK(in_reg.IsCpuRegister());
1722 Label null_arg;
1723 if (!out_reg.Equals(in_reg)) {
1724 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1725 }
1726 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001727 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07001728 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
1729 Bind(&null_arg);
1730}
1731
Ian Rogers2c8f6532011-09-02 17:16:34 -07001732void X86Assembler::VerifyObject(ManagedRegister src, bool could_be_null) {
Ian Rogersb033c752011-07-20 12:22:35 -07001733 // TODO: not validating references
1734}
1735
Ian Rogers2c8f6532011-09-02 17:16:34 -07001736void X86Assembler::VerifyObject(FrameOffset src, bool could_be_null) {
Ian Rogersb033c752011-07-20 12:22:35 -07001737 // TODO: not validating references
1738}
1739
Ian Rogers2c8f6532011-09-02 17:16:34 -07001740void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
1741 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001742 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07001743 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07001744 // TODO: place reference map on call
1745}
1746
Ian Rogers67375ac2011-09-14 00:55:44 -07001747void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
1748 Register scratch = mscratch.AsX86().AsCpuRegister();
1749 movl(scratch, Address(ESP, base));
1750 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07001751}
1752
Ian Rogersbdb03912011-09-14 00:55:44 -07001753void X86Assembler::Call(ThreadOffset offset, ManagedRegister mscratch) {
1754 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001755}
1756
Ian Rogers2c8f6532011-09-02 17:16:34 -07001757void X86Assembler::GetCurrentThread(ManagedRegister tr) {
1758 fs()->movl(tr.AsX86().AsCpuRegister(),
1759 Address::Absolute(Thread::SelfOffset()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001760}
1761
Ian Rogers2c8f6532011-09-02 17:16:34 -07001762void X86Assembler::GetCurrentThread(FrameOffset offset,
1763 ManagedRegister mscratch) {
1764 X86ManagedRegister scratch = mscratch.AsX86();
Shih-wei Liao668512a2011-09-01 14:18:34 -07001765 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset()));
1766 movl(Address(ESP, offset), scratch.AsCpuRegister());
1767}
1768
Ian Rogers2c8f6532011-09-02 17:16:34 -07001769void X86Assembler::SuspendPoll(ManagedRegister scratch,
1770 ManagedRegister return_reg,
1771 FrameOffset return_save_location,
1772 size_t return_size) {
1773 X86SuspendCountSlowPath* slow =
1774 new X86SuspendCountSlowPath(return_reg.AsX86(), return_save_location,
1775 return_size);
Ian Rogers45a76cb2011-07-21 22:00:15 -07001776 buffer_.EnqueueSlowPath(slow);
Ian Rogers0d666d82011-08-14 16:03:46 -07001777 fs()->cmpl(Address::Absolute(Thread::SuspendCountOffset()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07001778 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001779 Bind(slow->Continuation());
1780}
Ian Rogers0d666d82011-08-14 16:03:46 -07001781
Ian Rogers2c8f6532011-09-02 17:16:34 -07001782void X86SuspendCountSlowPath::Emit(Assembler *sasm) {
1783 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07001784#define __ sp_asm->
1785 __ Bind(&entry_);
Ian Rogers45a76cb2011-07-21 22:00:15 -07001786 // Save return value
Ian Rogers0d666d82011-08-14 16:03:46 -07001787 __ Store(return_save_location_, return_register_, return_size_);
Ian Rogerse5de95b2011-09-18 20:31:38 -07001788 // Pass Thread::Current as argument
1789 __ fs()->pushl(Address::Absolute(Thread::SelfOffset()));
1790 __ fs()->call(Address::Absolute(OFFSETOF_MEMBER(Thread, pCheckSuspendFromCode)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001791 // Release argument
Ian Rogers0d666d82011-08-14 16:03:46 -07001792 __ addl(ESP, Immediate(kPointerSize));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001793 // Reload return value
Ian Rogers0d666d82011-08-14 16:03:46 -07001794 __ Load(return_register_, return_save_location_, return_size_);
1795 __ jmp(&continuation_);
1796#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07001797}
1798
Ian Rogers2c8f6532011-09-02 17:16:34 -07001799void X86Assembler::ExceptionPoll(ManagedRegister scratch) {
1800 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001801 buffer_.EnqueueSlowPath(slow);
Ian Rogers0d666d82011-08-14 16:03:46 -07001802 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07001803 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001804}
Ian Rogers0d666d82011-08-14 16:03:46 -07001805
Ian Rogers2c8f6532011-09-02 17:16:34 -07001806void X86ExceptionSlowPath::Emit(Assembler *sasm) {
1807 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07001808#define __ sp_asm->
1809 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07001810 // Note: the return value is dead
Ian Rogers67375ac2011-09-14 00:55:44 -07001811 // Pass exception as argument in EAX
1812 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset()));
1813 __ fs()->call(Address::Absolute(OFFSETOF_MEMBER(Thread, pDeliverException)));
1814 // this call should never return
1815 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07001816#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07001817}
1818
Ian Rogers2c8f6532011-09-02 17:16:34 -07001819} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07001820} // namespace art