blob: a6f9a8a22be45fee5e083538c8e02fec80ca4e4c [file] [log] [blame]
Ian Rogers706a10e2012-03-23 17:00:55 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "disassembler_x86.h"
18
Ian Rogers706a10e2012-03-23 17:00:55 -070019#include <iostream>
20
Elliott Hughes07ed66b2012-12-12 18:34:25 -080021#include "base/logging.h"
Elliott Hughese222ee02012-12-13 14:41:43 -080022#include "base/stringprintf.h"
Elliott Hughes92301d92012-04-10 15:57:52 -070023#include "thread.h"
Yixin Shou5192cbb2014-07-01 13:48:17 -040024#include <inttypes.h>
Elliott Hughes0f3c5532012-03-30 14:51:51 -070025
Ian Rogers706a10e2012-03-23 17:00:55 -070026namespace art {
27namespace x86 {
28
Ian Rogersb23a7722012-10-09 16:54:26 -070029size_t DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin) {
30 return DumpInstruction(os, begin);
31}
32
Ian Rogers706a10e2012-03-23 17:00:55 -070033void DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin, const uint8_t* end) {
34 size_t length = 0;
35 for (const uint8_t* cur = begin; cur < end; cur += length) {
36 length = DumpInstruction(os, cur);
37 }
38}
39
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070040static const char* gReg8Names[] = {
41 "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh"
42};
43static const char* gExtReg8Names[] = {
44 "al", "cl", "dl", "bl", "spl", "bpl", "sil", "dil",
45 "r8l", "r9l", "r10l", "r11l", "r12l", "r13l", "r14l", "r15l"
46};
47static const char* gReg16Names[] = {
48 "ax", "cx", "dx", "bx", "sp", "bp", "si", "di",
49 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
50};
51static const char* gReg32Names[] = {
52 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
53 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d"
54};
Ian Rogers38e12032014-03-14 14:06:14 -070055static const char* gReg64Names[] = {
56 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
57 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
58};
Ian Rogers706a10e2012-03-23 17:00:55 -070059
Mark Mendella33720c2014-06-18 21:02:29 -040060// 64-bit opcode REX modifier.
61constexpr uint8_t REX_W = 0b1000;
62constexpr uint8_t REX_R = 0b0100;
63constexpr uint8_t REX_X = 0b0010;
64constexpr uint8_t REX_B = 0b0001;
65
Ian Rogers38e12032014-03-14 14:06:14 -070066static void DumpReg0(std::ostream& os, uint8_t rex, size_t reg,
Ian Rogers706a10e2012-03-23 17:00:55 -070067 bool byte_operand, uint8_t size_override) {
Ian Rogers38e12032014-03-14 14:06:14 -070068 DCHECK_LT(reg, (rex == 0) ? 8u : 16u);
Mark Mendella33720c2014-06-18 21:02:29 -040069 bool rex_w = (rex & REX_W) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070070 if (byte_operand) {
71 os << ((rex == 0) ? gReg8Names[reg] : gExtReg8Names[reg]);
72 } else if (rex_w) {
73 os << gReg64Names[reg];
74 } else if (size_override == 0x66) {
75 os << gReg16Names[reg];
76 } else {
77 os << gReg32Names[reg];
Ian Rogers706a10e2012-03-23 17:00:55 -070078 }
79}
80
Ian Rogersbf989802012-04-16 16:07:49 -070081enum RegFile { GPR, MMX, SSE };
82
Mark Mendell88649c72014-06-04 21:20:00 -040083static void DumpAnyReg(std::ostream& os, uint8_t rex, size_t reg,
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070084 bool byte_operand, uint8_t size_override, RegFile reg_file) {
85 if (reg_file == GPR) {
86 DumpReg0(os, rex, reg, byte_operand, size_override);
87 } else if (reg_file == SSE) {
88 os << "xmm" << reg;
89 } else {
90 os << "mm" << reg;
91 }
92}
93
Ian Rogers706a10e2012-03-23 17:00:55 -070094static void DumpReg(std::ostream& os, uint8_t rex, uint8_t reg,
Ian Rogersbf989802012-04-16 16:07:49 -070095 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Mark Mendella33720c2014-06-18 21:02:29 -040096 bool rex_r = (rex & REX_R) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -070097 size_t reg_num = rex_r ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070098 DumpAnyReg(os, rex, reg_num, byte_operand, size_override, reg_file);
99}
100
101static void DumpRmReg(std::ostream& os, uint8_t rex, uint8_t reg,
102 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Mark Mendella33720c2014-06-18 21:02:29 -0400103 bool rex_b = (rex & REX_B) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700104 size_t reg_num = rex_b ? (reg + 8) : reg;
105 DumpAnyReg(os, rex, reg_num, byte_operand, size_override, reg_file);
106}
107
108static void DumpAddrReg(std::ostream& os, uint8_t rex, uint8_t reg) {
109 if (rex != 0) {
110 os << gReg64Names[reg];
Ian Rogersbf989802012-04-16 16:07:49 -0700111 } else {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700112 os << gReg32Names[reg];
Ian Rogersbf989802012-04-16 16:07:49 -0700113 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700114}
115
Ian Rogers7caad772012-03-30 01:07:54 -0700116static void DumpBaseReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400117 bool rex_b = (rex & REX_B) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -0700118 size_t reg_num = rex_b ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700119 DumpAddrReg(os, rex, reg_num);
Ian Rogers706a10e2012-03-23 17:00:55 -0700120}
121
Ian Rogers7caad772012-03-30 01:07:54 -0700122static void DumpIndexReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400123 bool rex_x = (rex & REX_X) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -0700124 uint8_t reg_num = rex_x ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700125 DumpAddrReg(os, rex, reg_num);
126}
127
128static void DumpOpcodeReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400129 bool rex_b = (rex & REX_B) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700130 size_t reg_num = rex_b ? (reg + 8) : reg;
Ian Rogers7caad772012-03-30 01:07:54 -0700131 DumpReg0(os, rex, reg_num, false, 0);
Ian Rogers706a10e2012-03-23 17:00:55 -0700132}
133
Elliott Hughes92301d92012-04-10 15:57:52 -0700134enum SegmentPrefix {
135 kCs = 0x2e,
136 kSs = 0x36,
137 kDs = 0x3e,
138 kEs = 0x26,
139 kFs = 0x64,
140 kGs = 0x65,
141};
142
Ian Rogers706a10e2012-03-23 17:00:55 -0700143static void DumpSegmentOverride(std::ostream& os, uint8_t segment_prefix) {
144 switch (segment_prefix) {
Elliott Hughes92301d92012-04-10 15:57:52 -0700145 case kCs: os << "cs:"; break;
146 case kSs: os << "ss:"; break;
147 case kDs: os << "ds:"; break;
148 case kEs: os << "es:"; break;
149 case kFs: os << "fs:"; break;
150 case kGs: os << "gs:"; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700151 default: break;
152 }
153}
154
155size_t DisassemblerX86::DumpInstruction(std::ostream& os, const uint8_t* instr) {
156 const uint8_t* begin_instr = instr;
157 bool have_prefixes = true;
158 uint8_t prefix[4] = {0, 0, 0, 0};
159 const char** modrm_opcodes = NULL;
160 do {
161 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700162 // Group 1 - lock and repeat prefixes:
Ian Rogers706a10e2012-03-23 17:00:55 -0700163 case 0xF0:
164 case 0xF2:
165 case 0xF3:
166 prefix[0] = *instr;
167 break;
168 // Group 2 - segment override prefixes:
Elliott Hughes92301d92012-04-10 15:57:52 -0700169 case kCs:
170 case kSs:
171 case kDs:
172 case kEs:
173 case kFs:
174 case kGs:
Ian Rogers706a10e2012-03-23 17:00:55 -0700175 prefix[1] = *instr;
176 break;
177 // Group 3 - operand size override:
178 case 0x66:
179 prefix[2] = *instr;
180 break;
181 // Group 4 - address size override:
182 case 0x67:
183 prefix[3] = *instr;
184 break;
185 default:
186 have_prefixes = false;
187 break;
188 }
189 if (have_prefixes) {
190 instr++;
191 }
192 } while (have_prefixes);
Ian Rogers38e12032014-03-14 14:06:14 -0700193 uint8_t rex = (supports_rex_ && (*instr >= 0x40) && (*instr <= 0x4F)) ? *instr : 0;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +0700194 if (rex != 0) {
195 instr++;
196 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700197 bool has_modrm = false;
198 bool reg_is_opcode = false;
199 size_t immediate_bytes = 0;
200 size_t branch_bytes = 0;
201 std::ostringstream opcode;
202 bool store = false; // stores to memory (ie rm is on the left)
203 bool load = false; // loads from memory (ie rm is on the right)
Serguei Katkov94f3eb02014-06-24 13:23:17 +0700204 bool byte_operand = false; // true when the opcode is dealing with byte operands
205 bool byte_second_operand = false; // true when the source operand is a byte register but the target register isn't (ie movsxb/movzxb).
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700206 bool target_specific = false; // register name depends on target (64 vs 32 bits).
Ian Rogers706a10e2012-03-23 17:00:55 -0700207 bool ax = false; // implicit use of ax
jeffhaoe2962482012-06-28 11:29:57 -0700208 bool cx = false; // implicit use of cx
Ian Rogers706a10e2012-03-23 17:00:55 -0700209 bool reg_in_opcode = false; // low 3-bits of opcode encode register parameter
jeffhao703f2cd2012-07-13 17:25:52 -0700210 bool no_ops = false;
Ian Rogersbf989802012-04-16 16:07:49 -0700211 RegFile src_reg_file = GPR;
212 RegFile dst_reg_file = GPR;
Ian Rogers706a10e2012-03-23 17:00:55 -0700213 switch (*instr) {
214#define DISASSEMBLER_ENTRY(opname, \
215 rm8_r8, rm32_r32, \
216 r8_rm8, r32_rm32, \
217 ax8_i8, ax32_i32) \
218 case rm8_r8: opcode << #opname; store = true; has_modrm = true; byte_operand = true; break; \
219 case rm32_r32: opcode << #opname; store = true; has_modrm = true; break; \
220 case r8_rm8: opcode << #opname; load = true; has_modrm = true; byte_operand = true; break; \
221 case r32_rm32: opcode << #opname; load = true; has_modrm = true; break; \
222 case ax8_i8: opcode << #opname; ax = true; immediate_bytes = 1; byte_operand = true; break; \
223 case ax32_i32: opcode << #opname; ax = true; immediate_bytes = 4; break;
224
225DISASSEMBLER_ENTRY(add,
226 0x00 /* RegMem8/Reg8 */, 0x01 /* RegMem32/Reg32 */,
227 0x02 /* Reg8/RegMem8 */, 0x03 /* Reg32/RegMem32 */,
228 0x04 /* Rax8/imm8 opcode */, 0x05 /* Rax32/imm32 */)
229DISASSEMBLER_ENTRY(or,
230 0x08 /* RegMem8/Reg8 */, 0x09 /* RegMem32/Reg32 */,
231 0x0A /* Reg8/RegMem8 */, 0x0B /* Reg32/RegMem32 */,
232 0x0C /* Rax8/imm8 opcode */, 0x0D /* Rax32/imm32 */)
233DISASSEMBLER_ENTRY(adc,
234 0x10 /* RegMem8/Reg8 */, 0x11 /* RegMem32/Reg32 */,
235 0x12 /* Reg8/RegMem8 */, 0x13 /* Reg32/RegMem32 */,
236 0x14 /* Rax8/imm8 opcode */, 0x15 /* Rax32/imm32 */)
237DISASSEMBLER_ENTRY(sbb,
238 0x18 /* RegMem8/Reg8 */, 0x19 /* RegMem32/Reg32 */,
239 0x1A /* Reg8/RegMem8 */, 0x1B /* Reg32/RegMem32 */,
240 0x1C /* Rax8/imm8 opcode */, 0x1D /* Rax32/imm32 */)
241DISASSEMBLER_ENTRY(and,
242 0x20 /* RegMem8/Reg8 */, 0x21 /* RegMem32/Reg32 */,
243 0x22 /* Reg8/RegMem8 */, 0x23 /* Reg32/RegMem32 */,
244 0x24 /* Rax8/imm8 opcode */, 0x25 /* Rax32/imm32 */)
245DISASSEMBLER_ENTRY(sub,
246 0x28 /* RegMem8/Reg8 */, 0x29 /* RegMem32/Reg32 */,
247 0x2A /* Reg8/RegMem8 */, 0x2B /* Reg32/RegMem32 */,
248 0x2C /* Rax8/imm8 opcode */, 0x2D /* Rax32/imm32 */)
249DISASSEMBLER_ENTRY(xor,
250 0x30 /* RegMem8/Reg8 */, 0x31 /* RegMem32/Reg32 */,
251 0x32 /* Reg8/RegMem8 */, 0x33 /* Reg32/RegMem32 */,
252 0x34 /* Rax8/imm8 opcode */, 0x35 /* Rax32/imm32 */)
253DISASSEMBLER_ENTRY(cmp,
254 0x38 /* RegMem8/Reg8 */, 0x39 /* RegMem32/Reg32 */,
255 0x3A /* Reg8/RegMem8 */, 0x3B /* Reg32/RegMem32 */,
256 0x3C /* Rax8/imm8 opcode */, 0x3D /* Rax32/imm32 */)
257
258#undef DISASSEMBLER_ENTRY
259 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
260 opcode << "push";
261 reg_in_opcode = true;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700262 target_specific = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700263 break;
264 case 0x58: case 0x59: case 0x5A: case 0x5B: case 0x5C: case 0x5D: case 0x5E: case 0x5F:
265 opcode << "pop";
266 reg_in_opcode = true;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700267 target_specific = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700268 break;
Mark Mendell33ecf8d2014-06-06 15:19:45 -0400269 case 0x63:
270 if (rex == 0x48) {
271 opcode << "movsxd";
272 has_modrm = true;
273 load = true;
274 } else {
275 // In 32-bit mode (!supports_rex_) this is ARPL, with no REX prefix the functionality is the
276 // same as 'mov' but the use of the instruction is discouraged.
277 opcode << StringPrintf("unknown opcode '%02X'", *instr);
278 }
279 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700280 case 0x68: opcode << "push"; immediate_bytes = 4; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800281 case 0x69: opcode << "imul"; load = true; has_modrm = true; immediate_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700282 case 0x6A: opcode << "push"; immediate_bytes = 1; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800283 case 0x6B: opcode << "imul"; load = true; has_modrm = true; immediate_bytes = 1; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700284 case 0x70: case 0x71: case 0x72: case 0x73: case 0x74: case 0x75: case 0x76: case 0x77:
285 case 0x78: case 0x79: case 0x7A: case 0x7B: case 0x7C: case 0x7D: case 0x7E: case 0x7F:
286 static const char* condition_codes[] =
Elliott Hughesb25c3f62012-03-26 16:35:06 -0700287 {"o", "no", "b/nae/c", "nb/ae/nc", "z/eq", "nz/ne", "be/na", "nbe/a",
288 "s", "ns", "p/pe", "np/po", "l/nge", "nl/ge", "le/ng", "nle/g"
Ian Rogers706a10e2012-03-23 17:00:55 -0700289 };
290 opcode << "j" << condition_codes[*instr & 0xF];
291 branch_bytes = 1;
292 break;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800293 case 0x86: case 0x87:
294 opcode << "xchg";
295 store = true;
296 has_modrm = true;
297 byte_operand = (*instr == 0x86);
298 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700299 case 0x88: opcode << "mov"; store = true; has_modrm = true; byte_operand = true; break;
300 case 0x89: opcode << "mov"; store = true; has_modrm = true; break;
301 case 0x8A: opcode << "mov"; load = true; has_modrm = true; byte_operand = true; break;
302 case 0x8B: opcode << "mov"; load = true; has_modrm = true; break;
303
304 case 0x0F: // 2 byte extended opcode
305 instr++;
306 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700307 case 0x10: case 0x11:
308 if (prefix[0] == 0xF2) {
309 opcode << "movsd";
jeffhaofdffdf82012-07-11 16:08:43 -0700310 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700311 } else if (prefix[0] == 0xF3) {
312 opcode << "movss";
jeffhaofdffdf82012-07-11 16:08:43 -0700313 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700314 } else if (prefix[2] == 0x66) {
315 opcode << "movupd";
jeffhaofdffdf82012-07-11 16:08:43 -0700316 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700317 } else {
318 opcode << "movups";
319 }
320 has_modrm = true;
Ian Rogersbf989802012-04-16 16:07:49 -0700321 src_reg_file = dst_reg_file = SSE;
Ian Rogers7caad772012-03-30 01:07:54 -0700322 load = *instr == 0x10;
323 store = !load;
324 break;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800325 case 0x12: case 0x13:
326 if (prefix[2] == 0x66) {
327 opcode << "movlpd";
328 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
329 } else if (prefix[0] == 0) {
330 opcode << "movlps";
331 }
332 has_modrm = true;
333 src_reg_file = dst_reg_file = SSE;
334 load = *instr == 0x12;
335 store = !load;
336 break;
337 case 0x16: case 0x17:
338 if (prefix[2] == 0x66) {
339 opcode << "movhpd";
340 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
341 } else if (prefix[0] == 0) {
342 opcode << "movhps";
343 }
344 has_modrm = true;
345 src_reg_file = dst_reg_file = SSE;
346 load = *instr == 0x16;
347 store = !load;
348 break;
349 case 0x28: case 0x29:
350 if (prefix[2] == 0x66) {
351 opcode << "movapd";
352 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
353 } else if (prefix[0] == 0) {
354 opcode << "movaps";
355 }
356 has_modrm = true;
357 src_reg_file = dst_reg_file = SSE;
358 load = *instr == 0x28;
359 store = !load;
360 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700361 case 0x2A:
362 if (prefix[2] == 0x66) {
363 opcode << "cvtpi2pd";
364 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
365 } else if (prefix[0] == 0xF2) {
366 opcode << "cvtsi2sd";
367 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
368 } else if (prefix[0] == 0xF3) {
369 opcode << "cvtsi2ss";
370 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
371 } else {
372 opcode << "cvtpi2ps";
373 }
374 load = true;
375 has_modrm = true;
376 dst_reg_file = SSE;
377 break;
378 case 0x2C:
379 if (prefix[2] == 0x66) {
380 opcode << "cvttpd2pi";
381 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
382 } else if (prefix[0] == 0xF2) {
383 opcode << "cvttsd2si";
384 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
385 } else if (prefix[0] == 0xF3) {
386 opcode << "cvttss2si";
387 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
388 } else {
389 opcode << "cvttps2pi";
390 }
391 load = true;
392 has_modrm = true;
393 src_reg_file = SSE;
394 break;
395 case 0x2D:
396 if (prefix[2] == 0x66) {
397 opcode << "cvtpd2pi";
398 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
399 } else if (prefix[0] == 0xF2) {
400 opcode << "cvtsd2si";
401 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
402 } else if (prefix[0] == 0xF3) {
403 opcode << "cvtss2si";
404 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
405 } else {
406 opcode << "cvtps2pi";
407 }
408 load = true;
409 has_modrm = true;
410 src_reg_file = SSE;
411 break;
412 case 0x2E:
413 opcode << "u";
414 // FALLTHROUGH
415 case 0x2F:
416 if (prefix[2] == 0x66) {
417 opcode << "comisd";
418 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
419 } else {
420 opcode << "comiss";
421 }
422 has_modrm = true;
423 load = true;
424 src_reg_file = dst_reg_file = SSE;
425 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700426 case 0x38: // 3 byte extended opcode
Mark Mendellfe945782014-05-22 09:52:36 -0400427 instr++;
428 if (prefix[2] == 0x66) {
429 switch (*instr) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700430 case 0x01:
431 opcode << "phaddw";
432 prefix[2] = 0;
433 has_modrm = true;
434 load = true;
435 src_reg_file = dst_reg_file = SSE;
436 break;
437 case 0x02:
438 opcode << "phaddd";
439 prefix[2] = 0;
440 has_modrm = true;
441 load = true;
442 src_reg_file = dst_reg_file = SSE;
443 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400444 case 0x40:
445 opcode << "pmulld";
446 prefix[2] = 0;
447 has_modrm = true;
448 load = true;
449 src_reg_file = dst_reg_file = SSE;
450 break;
451 default:
452 opcode << StringPrintf("unknown opcode '0F 38 %02X'", *instr);
453 }
454 } else {
455 opcode << StringPrintf("unknown opcode '0F 38 %02X'", *instr);
456 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700457 break;
458 case 0x3A: // 3 byte extended opcode
Mark Mendellfe945782014-05-22 09:52:36 -0400459 instr++;
460 if (prefix[2] == 0x66) {
461 switch (*instr) {
462 case 0x14:
463 opcode << "pextrb";
464 prefix[2] = 0;
465 has_modrm = true;
466 store = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700467 src_reg_file = SSE;
Mark Mendellfe945782014-05-22 09:52:36 -0400468 immediate_bytes = 1;
469 break;
470 case 0x16:
471 opcode << "pextrd";
472 prefix[2] = 0;
473 has_modrm = true;
474 store = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700475 src_reg_file = SSE;
Mark Mendellfe945782014-05-22 09:52:36 -0400476 immediate_bytes = 1;
477 break;
478 default:
479 opcode << StringPrintf("unknown opcode '0F 3A %02X'", *instr);
480 }
481 } else {
482 opcode << StringPrintf("unknown opcode '0F 3A %02X'", *instr);
483 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700484 break;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800485 case 0x40: case 0x41: case 0x42: case 0x43: case 0x44: case 0x45: case 0x46: case 0x47:
486 case 0x48: case 0x49: case 0x4A: case 0x4B: case 0x4C: case 0x4D: case 0x4E: case 0x4F:
487 opcode << "cmov" << condition_codes[*instr & 0xF];
488 has_modrm = true;
489 load = true;
490 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700491 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
492 case 0x58: case 0x59: case 0x5C: case 0x5D: case 0x5E: case 0x5F: {
493 switch (*instr) {
494 case 0x50: opcode << "movmsk"; break;
495 case 0x51: opcode << "sqrt"; break;
496 case 0x52: opcode << "rsqrt"; break;
497 case 0x53: opcode << "rcp"; break;
498 case 0x54: opcode << "and"; break;
499 case 0x55: opcode << "andn"; break;
500 case 0x56: opcode << "or"; break;
501 case 0x57: opcode << "xor"; break;
502 case 0x58: opcode << "add"; break;
503 case 0x59: opcode << "mul"; break;
504 case 0x5C: opcode << "sub"; break;
505 case 0x5D: opcode << "min"; break;
506 case 0x5E: opcode << "div"; break;
507 case 0x5F: opcode << "max"; break;
508 default: LOG(FATAL) << "Unreachable";
509 }
510 if (prefix[2] == 0x66) {
511 opcode << "pd";
jeffhaofdffdf82012-07-11 16:08:43 -0700512 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700513 } else if (prefix[0] == 0xF2) {
514 opcode << "sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700515 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700516 } else if (prefix[0] == 0xF3) {
517 opcode << "ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700518 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700519 } else {
520 opcode << "ps";
521 }
522 load = true;
523 has_modrm = true;
524 src_reg_file = dst_reg_file = SSE;
525 break;
526 }
527 case 0x5A:
528 if (prefix[2] == 0x66) {
529 opcode << "cvtpd2ps";
jeffhaofdffdf82012-07-11 16:08:43 -0700530 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700531 } else if (prefix[0] == 0xF2) {
532 opcode << "cvtsd2ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700533 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700534 } else if (prefix[0] == 0xF3) {
535 opcode << "cvtss2sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700536 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700537 } else {
538 opcode << "cvtps2pd";
539 }
540 load = true;
541 has_modrm = true;
542 src_reg_file = dst_reg_file = SSE;
543 break;
544 case 0x5B:
545 if (prefix[2] == 0x66) {
546 opcode << "cvtps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700547 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700548 } else if (prefix[0] == 0xF2) {
549 opcode << "bad opcode F2 0F 5B";
550 } else if (prefix[0] == 0xF3) {
551 opcode << "cvttps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700552 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700553 } else {
554 opcode << "cvtdq2ps";
555 }
556 load = true;
557 has_modrm = true;
558 src_reg_file = dst_reg_file = SSE;
559 break;
Razvan A Lupusorud3266bc2014-01-24 12:55:31 -0800560 case 0x62:
561 if (prefix[2] == 0x66) {
562 src_reg_file = dst_reg_file = SSE;
563 prefix[2] = 0; // Clear prefix now. It has served its purpose as part of the opcode.
564 } else {
565 src_reg_file = dst_reg_file = MMX;
566 }
567 opcode << "punpckldq";
568 load = true;
569 has_modrm = true;
570 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700571 case 0x6E:
572 if (prefix[2] == 0x66) {
573 dst_reg_file = SSE;
jeffhaofdffdf82012-07-11 16:08:43 -0700574 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700575 } else {
576 dst_reg_file = MMX;
Ian Rogersbf989802012-04-16 16:07:49 -0700577 }
jeffhaofdffdf82012-07-11 16:08:43 -0700578 opcode << "movd";
Ian Rogersbf989802012-04-16 16:07:49 -0700579 load = true;
580 has_modrm = true;
581 break;
582 case 0x6F:
583 if (prefix[2] == 0x66) {
Mark Mendellfe945782014-05-22 09:52:36 -0400584 src_reg_file = dst_reg_file = SSE;
Ian Rogersbf989802012-04-16 16:07:49 -0700585 opcode << "movdqa";
jeffhaofdffdf82012-07-11 16:08:43 -0700586 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700587 } else if (prefix[0] == 0xF3) {
Mark Mendellfe945782014-05-22 09:52:36 -0400588 src_reg_file = dst_reg_file = SSE;
Ian Rogersbf989802012-04-16 16:07:49 -0700589 opcode << "movdqu";
jeffhaofdffdf82012-07-11 16:08:43 -0700590 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700591 } else {
592 dst_reg_file = MMX;
593 opcode << "movq";
594 }
595 load = true;
596 has_modrm = true;
597 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400598 case 0x70:
599 if (prefix[2] == 0x66) {
600 opcode << "pshufd";
601 prefix[2] = 0;
602 has_modrm = true;
603 store = true;
604 src_reg_file = dst_reg_file = SSE;
605 immediate_bytes = 1;
606 } else if (prefix[0] == 0xF2) {
607 opcode << "pshuflw";
608 prefix[0] = 0;
609 has_modrm = true;
610 store = true;
611 src_reg_file = dst_reg_file = SSE;
612 immediate_bytes = 1;
613 } else {
614 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
615 }
616 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700617 case 0x71:
618 if (prefix[2] == 0x66) {
619 dst_reg_file = SSE;
620 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
621 } else {
622 dst_reg_file = MMX;
623 }
624 static const char* x71_opcodes[] = {"unknown-71", "unknown-71", "psrlw", "unknown-71", "psraw", "unknown-71", "psllw", "unknown-71"};
625 modrm_opcodes = x71_opcodes;
626 reg_is_opcode = true;
627 has_modrm = true;
628 store = true;
629 immediate_bytes = 1;
630 break;
631 case 0x72:
632 if (prefix[2] == 0x66) {
633 dst_reg_file = SSE;
634 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
635 } else {
636 dst_reg_file = MMX;
637 }
638 static const char* x72_opcodes[] = {"unknown-72", "unknown-72", "psrld", "unknown-72", "psrad", "unknown-72", "pslld", "unknown-72"};
639 modrm_opcodes = x72_opcodes;
640 reg_is_opcode = true;
641 has_modrm = true;
642 store = true;
643 immediate_bytes = 1;
644 break;
645 case 0x73:
646 if (prefix[2] == 0x66) {
647 dst_reg_file = SSE;
648 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
649 } else {
650 dst_reg_file = MMX;
651 }
652 static const char* x73_opcodes[] = {"unknown-73", "unknown-73", "psrlq", "unknown-73", "unknown-73", "unknown-73", "psllq", "unknown-73"};
653 modrm_opcodes = x73_opcodes;
654 reg_is_opcode = true;
655 has_modrm = true;
656 store = true;
657 immediate_bytes = 1;
658 break;
Olivier Comefb0fecf2014-06-20 11:46:16 +0200659 case 0x7C:
660 if (prefix[0] == 0xF2) {
661 opcode << "haddps";
662 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
663 } else if (prefix[2] == 0x66) {
664 opcode << "haddpd";
665 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
666 } else {
667 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
668 break;
669 }
670 src_reg_file = dst_reg_file = SSE;
671 has_modrm = true;
672 load = true;
673 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700674 case 0x7E:
675 if (prefix[2] == 0x66) {
676 src_reg_file = SSE;
677 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
678 } else {
679 src_reg_file = MMX;
680 }
681 opcode << "movd";
682 has_modrm = true;
683 store = true;
684 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700685 case 0x80: case 0x81: case 0x82: case 0x83: case 0x84: case 0x85: case 0x86: case 0x87:
686 case 0x88: case 0x89: case 0x8A: case 0x8B: case 0x8C: case 0x8D: case 0x8E: case 0x8F:
687 opcode << "j" << condition_codes[*instr & 0xF];
688 branch_bytes = 4;
689 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700690 case 0x90: case 0x91: case 0x92: case 0x93: case 0x94: case 0x95: case 0x96: case 0x97:
691 case 0x98: case 0x99: case 0x9A: case 0x9B: case 0x9C: case 0x9D: case 0x9E: case 0x9F:
692 opcode << "set" << condition_codes[*instr & 0xF];
693 modrm_opcodes = NULL;
694 reg_is_opcode = true;
695 has_modrm = true;
696 store = true;
697 break;
Mark Mendell4708dcd2014-01-22 09:05:18 -0800698 case 0xA4:
699 opcode << "shld";
700 has_modrm = true;
701 load = true;
702 immediate_bytes = 1;
703 break;
704 case 0xAC:
705 opcode << "shrd";
706 has_modrm = true;
707 load = true;
708 immediate_bytes = 1;
709 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700710 case 0xAE:
711 if (prefix[0] == 0xF3) {
Ian Rogers5e588b32013-02-21 15:05:09 -0800712 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
jeffhao703f2cd2012-07-13 17:25:52 -0700713 static const char* xAE_opcodes[] = {"rdfsbase", "rdgsbase", "wrfsbase", "wrgsbase", "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE"};
714 modrm_opcodes = xAE_opcodes;
715 reg_is_opcode = true;
716 has_modrm = true;
717 uint8_t reg_or_opcode = (instr[1] >> 3) & 7;
718 switch (reg_or_opcode) {
719 case 0:
720 prefix[1] = kFs;
721 load = true;
722 break;
723 case 1:
724 prefix[1] = kGs;
725 load = true;
726 break;
727 case 2:
728 prefix[1] = kFs;
729 store = true;
730 break;
731 case 3:
732 prefix[1] = kGs;
733 store = true;
734 break;
735 default:
736 load = true;
737 break;
738 }
739 } else {
740 static const char* xAE_opcodes[] = {"unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE", "lfence", "mfence", "sfence"};
741 modrm_opcodes = xAE_opcodes;
742 reg_is_opcode = true;
743 has_modrm = true;
744 load = true;
745 no_ops = true;
746 }
747 break;
Mark Mendellf723f0c2013-12-11 17:50:58 -0800748 case 0xAF: opcode << "imul"; has_modrm = true; load = true; break;
jeffhao83025762012-08-02 11:08:56 -0700749 case 0xB1: opcode << "cmpxchg"; has_modrm = true; store = true; break;
Serguei Katkov94f3eb02014-06-24 13:23:17 +0700750 case 0xB6: opcode << "movzxb"; has_modrm = true; load = true; byte_second_operand = true; break;
Ian Rogers7caad772012-03-30 01:07:54 -0700751 case 0xB7: opcode << "movzxw"; has_modrm = true; load = true; break;
Serguei Katkov94f3eb02014-06-24 13:23:17 +0700752 case 0xBE: opcode << "movsxb"; has_modrm = true; load = true; byte_second_operand = true; rex |= (rex == 0 ? 0 : 0b1000); break;
jeffhao854029c2012-07-23 17:31:30 -0700753 case 0xBF: opcode << "movsxw"; has_modrm = true; load = true; break;
Mark Mendellfe945782014-05-22 09:52:36 -0400754 case 0xC5:
755 if (prefix[2] == 0x66) {
756 opcode << "pextrw";
757 prefix[2] = 0;
758 has_modrm = true;
759 store = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700760 src_reg_file = SSE;
Mark Mendellfe945782014-05-22 09:52:36 -0400761 immediate_bytes = 1;
762 } else {
763 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
764 }
765 break;
Olivier Comefb0fecf2014-06-20 11:46:16 +0200766 case 0xC6:
767 if (prefix[2] == 0x66) {
768 opcode << "shufpd";
769 prefix[2] = 0;
770 } else {
771 opcode << "shufps";
772 }
773 has_modrm = true;
774 store = true;
775 src_reg_file = dst_reg_file = SSE;
776 immediate_bytes = 1;
777 break;
Vladimir Marko70b797d2013-12-03 15:25:24 +0000778 case 0xC7:
779 static const char* x0FxC7_opcodes[] = { "unknown-0f-c7", "cmpxchg8b", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7" };
780 modrm_opcodes = x0FxC7_opcodes;
781 has_modrm = true;
782 reg_is_opcode = true;
783 store = true;
784 break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100785 case 0xC8: case 0xC9: case 0xCA: case 0xCB: case 0xCC: case 0xCD: case 0xCE: case 0xCF:
786 opcode << "bswap";
787 reg_in_opcode = true;
788 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400789 case 0xDB:
790 if (prefix[2] == 0x66) {
791 src_reg_file = dst_reg_file = SSE;
792 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
793 } else {
794 src_reg_file = dst_reg_file = MMX;
795 }
796 opcode << "pand";
797 prefix[2] = 0;
798 has_modrm = true;
799 load = true;
800 break;
801 case 0xD5:
802 if (prefix[2] == 0x66) {
803 opcode << "pmullw";
804 prefix[2] = 0;
805 has_modrm = true;
806 load = true;
807 src_reg_file = dst_reg_file = SSE;
808 } else {
809 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
810 }
811 break;
812 case 0xEB:
813 if (prefix[2] == 0x66) {
814 src_reg_file = dst_reg_file = SSE;
815 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
816 } else {
817 src_reg_file = dst_reg_file = MMX;
818 }
819 opcode << "por";
820 prefix[2] = 0;
821 has_modrm = true;
822 load = true;
823 break;
824 case 0xEF:
825 if (prefix[2] == 0x66) {
826 src_reg_file = dst_reg_file = SSE;
827 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
828 } else {
829 src_reg_file = dst_reg_file = MMX;
830 }
831 opcode << "pxor";
832 prefix[2] = 0;
833 has_modrm = true;
834 load = true;
835 break;
836 case 0xF8:
837 if (prefix[2] == 0x66) {
838 src_reg_file = dst_reg_file = SSE;
839 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
840 } else {
841 src_reg_file = dst_reg_file = MMX;
842 }
843 opcode << "psubb";
844 prefix[2] = 0;
845 has_modrm = true;
846 load = true;
847 break;
848 case 0xF9:
849 if (prefix[2] == 0x66) {
850 src_reg_file = dst_reg_file = SSE;
851 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
852 } else {
853 src_reg_file = dst_reg_file = MMX;
854 }
855 opcode << "psubw";
856 prefix[2] = 0;
857 has_modrm = true;
858 load = true;
859 break;
860 case 0xFA:
861 if (prefix[2] == 0x66) {
862 src_reg_file = dst_reg_file = SSE;
863 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
864 } else {
865 src_reg_file = dst_reg_file = MMX;
866 }
867 opcode << "psubd";
868 prefix[2] = 0;
869 has_modrm = true;
870 load = true;
871 break;
872 case 0xFC:
873 if (prefix[2] == 0x66) {
874 src_reg_file = dst_reg_file = SSE;
875 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
876 } else {
877 src_reg_file = dst_reg_file = MMX;
878 }
879 opcode << "paddb";
880 prefix[2] = 0;
881 has_modrm = true;
882 load = true;
883 break;
884 case 0xFD:
885 if (prefix[2] == 0x66) {
886 src_reg_file = dst_reg_file = SSE;
887 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
888 } else {
889 src_reg_file = dst_reg_file = MMX;
890 }
891 opcode << "paddw";
892 prefix[2] = 0;
893 has_modrm = true;
894 load = true;
895 break;
896 case 0xFE:
897 if (prefix[2] == 0x66) {
898 src_reg_file = dst_reg_file = SSE;
899 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
900 } else {
901 src_reg_file = dst_reg_file = MMX;
902 }
903 opcode << "paddd";
904 prefix[2] = 0;
905 has_modrm = true;
906 load = true;
907 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700908 default:
909 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
910 break;
911 }
912 break;
913 case 0x80: case 0x81: case 0x82: case 0x83:
914 static const char* x80_opcodes[] = {"add", "or", "adc", "sbb", "and", "sub", "xor", "cmp"};
915 modrm_opcodes = x80_opcodes;
916 has_modrm = true;
917 reg_is_opcode = true;
918 store = true;
919 byte_operand = (*instr & 1) == 0;
920 immediate_bytes = *instr == 0x81 ? 4 : 1;
921 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700922 case 0x84: case 0x85:
923 opcode << "test";
924 has_modrm = true;
925 load = true;
926 byte_operand = (*instr & 1) == 0;
927 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700928 case 0x8D:
929 opcode << "lea";
930 has_modrm = true;
931 load = true;
932 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700933 case 0x8F:
934 opcode << "pop";
935 has_modrm = true;
936 reg_is_opcode = true;
937 store = true;
938 break;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800939 case 0x99:
940 opcode << "cdq";
941 break;
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +0700942 case 0x9B:
943 if (instr[1] == 0xDF && instr[2] == 0xE0) {
944 opcode << "fstsw\tax";
945 instr += 2;
946 } else {
947 opcode << StringPrintf("unknown opcode '%02X'", *instr);
948 }
949 break;
Mark Mendell4028a6c2014-02-19 20:06:20 -0800950 case 0xAF:
951 opcode << (prefix[2] == 0x66 ? "scasw" : "scasl");
952 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700953 case 0xB0: case 0xB1: case 0xB2: case 0xB3: case 0xB4: case 0xB5: case 0xB6: case 0xB7:
954 opcode << "mov";
955 immediate_bytes = 1;
Mark Mendella33720c2014-06-18 21:02:29 -0400956 byte_operand = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700957 reg_in_opcode = true;
958 break;
959 case 0xB8: case 0xB9: case 0xBA: case 0xBB: case 0xBC: case 0xBD: case 0xBE: case 0xBF:
Yixin Shou5192cbb2014-07-01 13:48:17 -0400960 if (rex == 0x48) {
961 opcode << "movabsq";
962 immediate_bytes = 8;
963 reg_in_opcode = true;
964 break;
965 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700966 opcode << "mov";
967 immediate_bytes = 4;
968 reg_in_opcode = true;
969 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700970 case 0xC0: case 0xC1:
jeffhaoe2962482012-06-28 11:29:57 -0700971 case 0xD0: case 0xD1: case 0xD2: case 0xD3:
Ian Rogers7caad772012-03-30 01:07:54 -0700972 static const char* shift_opcodes[] =
973 {"rol", "ror", "rcl", "rcr", "shl", "shr", "unknown-shift", "sar"};
974 modrm_opcodes = shift_opcodes;
975 has_modrm = true;
976 reg_is_opcode = true;
977 store = true;
Elliott Hughes16b5c292012-04-16 20:37:16 -0700978 immediate_bytes = ((*instr & 0xf0) == 0xc0) ? 1 : 0;
jeffhaoe2962482012-06-28 11:29:57 -0700979 cx = (*instr == 0xD2) || (*instr == 0xD3);
980 byte_operand = (*instr == 0xC0);
Ian Rogers7caad772012-03-30 01:07:54 -0700981 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700982 case 0xC3: opcode << "ret"; break;
Mark Mendella33720c2014-06-18 21:02:29 -0400983 case 0xC6:
984 static const char* c6_opcodes[] = {"mov", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6"};
985 modrm_opcodes = c6_opcodes;
986 store = true;
987 immediate_bytes = 1;
988 has_modrm = true;
989 reg_is_opcode = true;
990 byte_operand = true;
991 break;
Elliott Hughes0589ca92012-04-09 18:26:20 -0700992 case 0xC7:
993 static const char* c7_opcodes[] = {"mov", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7"};
994 modrm_opcodes = c7_opcodes;
995 store = true;
996 immediate_bytes = 4;
997 has_modrm = true;
998 reg_is_opcode = true;
999 break;
Ian Rogers7caad772012-03-30 01:07:54 -07001000 case 0xCC: opcode << "int 3"; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -08001001 case 0xD9:
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +07001002 if (instr[1] == 0xF8) {
1003 opcode << "fprem";
1004 instr++;
1005 } else {
1006 static const char* d9_opcodes[] = {"flds", "unknown-d9", "fsts", "fstps", "fldenv", "fldcw",
1007 "fnstenv", "fnstcw"};
1008 modrm_opcodes = d9_opcodes;
1009 store = true;
1010 has_modrm = true;
1011 reg_is_opcode = true;
1012 }
1013 break;
1014 case 0xDA:
1015 if (instr[1] == 0xE9) {
1016 opcode << "fucompp";
1017 instr++;
1018 } else {
1019 opcode << StringPrintf("unknown opcode '%02X'", *instr);
1020 }
Mark Mendelld19b55a2013-12-12 09:55:34 -08001021 break;
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -08001022 case 0xDB:
1023 static const char* db_opcodes[] = {"fildl", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db"};
1024 modrm_opcodes = db_opcodes;
1025 load = true;
1026 has_modrm = true;
1027 reg_is_opcode = true;
1028 break;
Mark Mendelld19b55a2013-12-12 09:55:34 -08001029 case 0xDD:
1030 static const char* dd_opcodes[] = {"fldl", "fisttp", "fstl", "fstpl", "frstor", "unknown-dd", "fnsave", "fnstsw"};
1031 modrm_opcodes = dd_opcodes;
1032 store = true;
1033 has_modrm = true;
1034 reg_is_opcode = true;
1035 break;
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -08001036 case 0xDF:
1037 static const char* df_opcodes[] = {"fild", "unknown-df", "unknown-df", "unknown-df", "unknown-df", "fildll", "unknown-df", "unknown-df"};
1038 modrm_opcodes = df_opcodes;
1039 load = true;
1040 has_modrm = true;
1041 reg_is_opcode = true;
1042 break;
Mark Mendell4028a6c2014-02-19 20:06:20 -08001043 case 0xE3: opcode << "jecxz"; branch_bytes = 1; break;
Ian Rogers7caad772012-03-30 01:07:54 -07001044 case 0xE8: opcode << "call"; branch_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -07001045 case 0xE9: opcode << "jmp"; branch_bytes = 4; break;
1046 case 0xEB: opcode << "jmp"; branch_bytes = 1; break;
jeffhao77ae36b2012-08-07 14:18:16 -07001047 case 0xF5: opcode << "cmc"; break;
jeffhao174651d2012-04-19 15:27:22 -07001048 case 0xF6: case 0xF7:
1049 static const char* f7_opcodes[] = {"test", "unknown-f7", "not", "neg", "mul edx:eax, eax *", "imul edx:eax, eax *", "div edx:eax, edx:eax /", "idiv edx:eax, edx:eax /"};
1050 modrm_opcodes = f7_opcodes;
1051 has_modrm = true;
1052 reg_is_opcode = true;
1053 store = true;
1054 immediate_bytes = ((instr[1] & 0x38) == 0) ? 1 : 0;
1055 break;
Ian Rogers706a10e2012-03-23 17:00:55 -07001056 case 0xFF:
Vladimir Kostyukove443a802014-06-30 15:44:12 +07001057 {
1058 static const char* ff_opcodes[] = {"inc", "dec", "call", "call", "jmp", "jmp", "push", "unknown-ff"};
1059 modrm_opcodes = ff_opcodes;
1060 has_modrm = true;
1061 reg_is_opcode = true;
1062 load = true;
1063 const uint8_t opcode_digit = (instr[1] >> 3) & 7;
1064 // 'call', 'jmp' and 'push' are target specific instructions
1065 if (opcode_digit == 2 || opcode_digit == 4 || opcode_digit == 6) {
1066 target_specific = true;
1067 }
1068 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001069 break;
1070 default:
1071 opcode << StringPrintf("unknown opcode '%02X'", *instr);
1072 break;
1073 }
1074 std::ostringstream args;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001075 // We force the REX prefix to be available for 64-bit target
1076 // in order to dump addr (base/index) registers correctly.
1077 uint8_t rex64 = supports_rex_ ? (rex | 0x40) : rex;
Vladimir Kostyukove443a802014-06-30 15:44:12 +07001078 // REX.W should be forced for 64-target and target-specific instructions (i.e., push or pop).
1079 uint8_t rex_w = (supports_rex_ && target_specific) ? (rex | 0x48) : rex;
Ian Rogers706a10e2012-03-23 17:00:55 -07001080 if (reg_in_opcode) {
1081 DCHECK(!has_modrm);
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001082 DumpOpcodeReg(args, rex_w, *instr & 0x7);
Ian Rogers706a10e2012-03-23 17:00:55 -07001083 }
1084 instr++;
Elliott Hughes92301d92012-04-10 15:57:52 -07001085 uint32_t address_bits = 0;
Ian Rogers706a10e2012-03-23 17:00:55 -07001086 if (has_modrm) {
1087 uint8_t modrm = *instr;
1088 instr++;
1089 uint8_t mod = modrm >> 6;
1090 uint8_t reg_or_opcode = (modrm >> 3) & 7;
1091 uint8_t rm = modrm & 7;
1092 std::ostringstream address;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001093 if (mod == 0 && rm == 5) {
1094 if (!supports_rex_) { // Absolute address.
1095 address_bits = *reinterpret_cast<const uint32_t*>(instr);
1096 address << StringPrintf("[0x%x]", address_bits);
1097 } else { // 64-bit RIP relative addressing.
1098 address << StringPrintf("[RIP + 0x%x]", *reinterpret_cast<const uint32_t*>(instr));
1099 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001100 instr += 4;
1101 } else if (rm == 4 && mod != 3) { // SIB
1102 uint8_t sib = *instr;
1103 instr++;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001104 uint8_t scale = (sib >> 6) & 3;
Ian Rogers706a10e2012-03-23 17:00:55 -07001105 uint8_t index = (sib >> 3) & 7;
1106 uint8_t base = sib & 7;
1107 address << "[";
1108 if (base != 5 || mod != 0) {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001109 DumpBaseReg(address, rex64, base);
Ian Rogers706a10e2012-03-23 17:00:55 -07001110 if (index != 4) {
1111 address << " + ";
1112 }
1113 }
1114 if (index != 4) {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001115 DumpIndexReg(address, rex64, index);
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001116 if (scale != 0) {
1117 address << StringPrintf(" * %d", 1 << scale);
Ian Rogers706a10e2012-03-23 17:00:55 -07001118 }
1119 }
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001120 if (mod == 0) {
1121 if (base == 5) {
1122 if (index != 4) {
1123 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1124 } else {
1125 // 64-bit low 32-bit absolute address, redundant absolute address encoding on 32-bit.
1126 address_bits = *reinterpret_cast<const uint32_t*>(instr);
1127 address << StringPrintf("%d", address_bits);
1128 }
1129 instr += 4;
1130 }
1131 } else if (mod == 1) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001132 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(instr));
1133 instr++;
1134 } else if (mod == 2) {
1135 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1136 instr += 4;
1137 }
1138 address << "]";
1139 } else {
Ian Rogersbf989802012-04-16 16:07:49 -07001140 if (mod == 3) {
jeffhao703f2cd2012-07-13 17:25:52 -07001141 if (!no_ops) {
Serguei Katkov94f3eb02014-06-24 13:23:17 +07001142 DumpRmReg(address, rex_w, rm, byte_operand || byte_second_operand,
1143 prefix[2], load ? src_reg_file : dst_reg_file);
jeffhao703f2cd2012-07-13 17:25:52 -07001144 }
Ian Rogersbf989802012-04-16 16:07:49 -07001145 } else {
Ian Rogers706a10e2012-03-23 17:00:55 -07001146 address << "[";
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001147 DumpBaseReg(address, rex64, rm);
Ian Rogersbf989802012-04-16 16:07:49 -07001148 if (mod == 1) {
1149 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(instr));
1150 instr++;
1151 } else if (mod == 2) {
1152 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1153 instr += 4;
1154 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001155 address << "]";
1156 }
1157 }
1158
Ian Rogers7caad772012-03-30 01:07:54 -07001159 if (reg_is_opcode && modrm_opcodes != NULL) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001160 opcode << modrm_opcodes[reg_or_opcode];
1161 }
Mark Mendella33720c2014-06-18 21:02:29 -04001162
1163 // Add opcode suffixes to indicate size.
1164 if (byte_operand) {
1165 opcode << 'b';
1166 } else if ((rex & REX_W) != 0) {
1167 opcode << 'q';
1168 } else if (prefix[2] == 0x66) {
1169 opcode << 'w';
1170 }
1171
Ian Rogers706a10e2012-03-23 17:00:55 -07001172 if (load) {
1173 if (!reg_is_opcode) {
Ian Rogersbf989802012-04-16 16:07:49 -07001174 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], dst_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -07001175 args << ", ";
1176 }
1177 DumpSegmentOverride(args, prefix[1]);
1178 args << address.str();
1179 } else {
1180 DCHECK(store);
1181 DumpSegmentOverride(args, prefix[1]);
1182 args << address.str();
1183 if (!reg_is_opcode) {
1184 args << ", ";
Ian Rogersbf989802012-04-16 16:07:49 -07001185 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], src_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -07001186 }
1187 }
1188 }
1189 if (ax) {
jeffhaofdffdf82012-07-11 16:08:43 -07001190 // If this opcode implicitly uses ax, ax is always the first arg.
Ian Rogersbf989802012-04-16 16:07:49 -07001191 DumpReg(args, rex, 0 /* EAX */, byte_operand, prefix[2], GPR);
Ian Rogers706a10e2012-03-23 17:00:55 -07001192 }
jeffhaoe2962482012-06-28 11:29:57 -07001193 if (cx) {
1194 args << ", ";
1195 DumpReg(args, rex, 1 /* ECX */, true, prefix[2], GPR);
1196 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001197 if (immediate_bytes > 0) {
jeffhaoe2962482012-06-28 11:29:57 -07001198 if (has_modrm || reg_in_opcode || ax || cx) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001199 args << ", ";
1200 }
1201 if (immediate_bytes == 1) {
1202 args << StringPrintf("%d", *reinterpret_cast<const int8_t*>(instr));
1203 instr++;
Yixin Shou5192cbb2014-07-01 13:48:17 -04001204 } else if (immediate_bytes == 4) {
Mark Mendell67d18be2014-05-30 15:05:09 -04001205 if (prefix[2] == 0x66) { // Operand size override from 32-bit to 16-bit.
1206 args << StringPrintf("%d", *reinterpret_cast<const int16_t*>(instr));
1207 instr += 2;
1208 } else {
1209 args << StringPrintf("%d", *reinterpret_cast<const int32_t*>(instr));
1210 instr += 4;
1211 }
Yixin Shou5192cbb2014-07-01 13:48:17 -04001212 } else {
1213 CHECK_EQ(immediate_bytes, 8u);
1214 args << StringPrintf("%" PRId64, *reinterpret_cast<const int64_t*>(instr));
1215 instr += 8;
Ian Rogers706a10e2012-03-23 17:00:55 -07001216 }
1217 } else if (branch_bytes > 0) {
1218 DCHECK(!has_modrm);
1219 int32_t displacement;
1220 if (branch_bytes == 1) {
1221 displacement = *reinterpret_cast<const int8_t*>(instr);
1222 instr++;
1223 } else {
1224 CHECK_EQ(branch_bytes, 4u);
1225 displacement = *reinterpret_cast<const int32_t*>(instr);
1226 instr += 4;
1227 }
Elliott Hughes14178a92012-04-16 17:24:51 -07001228 args << StringPrintf("%+d (%p)", displacement, instr + displacement);
Ian Rogers706a10e2012-03-23 17:00:55 -07001229 }
Ian Rogersdd7624d2014-03-14 17:43:00 -07001230 if (prefix[1] == kFs && !supports_rex_) {
Elliott Hughes92301d92012-04-10 15:57:52 -07001231 args << " ; ";
Ian Rogersdd7624d2014-03-14 17:43:00 -07001232 Thread::DumpThreadOffset<4>(args, address_bits);
1233 }
1234 if (prefix[1] == kGs && supports_rex_) {
1235 args << " ; ";
1236 Thread::DumpThreadOffset<8>(args, address_bits);
Elliott Hughes92301d92012-04-10 15:57:52 -07001237 }
Elliott Hughes28fa76d2012-04-09 17:31:46 -07001238 std::stringstream hex;
Ian Rogers706a10e2012-03-23 17:00:55 -07001239 for (size_t i = 0; begin_instr + i < instr; ++i) {
Elliott Hughes28fa76d2012-04-09 17:31:46 -07001240 hex << StringPrintf("%02X", begin_instr[i]);
Ian Rogers706a10e2012-03-23 17:00:55 -07001241 }
Ian Rogers5e588b32013-02-21 15:05:09 -08001242 std::stringstream prefixed_opcode;
1243 switch (prefix[0]) {
1244 case 0xF0: prefixed_opcode << "lock "; break;
1245 case 0xF2: prefixed_opcode << "repne "; break;
1246 case 0xF3: prefixed_opcode << "repe "; break;
1247 case 0: break;
1248 default: LOG(FATAL) << "Unreachable";
1249 }
1250 prefixed_opcode << opcode.str();
1251 os << StringPrintf("%p: %22s \t%-7s ", begin_instr, hex.str().c_str(),
1252 prefixed_opcode.str().c_str())
1253 << args.str() << '\n';
Ian Rogers706a10e2012-03-23 17:00:55 -07001254 return instr - begin_instr;
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001255} // NOLINT(readability/fn_size)
Ian Rogers706a10e2012-03-23 17:00:55 -07001256
1257} // namespace x86
1258} // namespace art