blob: 1ef0992dac8dd59a5a2c136c8af53fae70ca4266 [file] [log] [blame]
jeffhao7fbee072012-08-24 17:56:54 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Ian Rogers166db042013-07-26 12:05:57 -070017#ifndef ART_COMPILER_UTILS_MIPS_ASSEMBLER_MIPS_H_
18#define ART_COMPILER_UTILS_MIPS_ASSEMBLER_MIPS_H_
jeffhao7fbee072012-08-24 17:56:54 -070019
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020020#include <utility>
jeffhao7fbee072012-08-24 17:56:54 -070021#include <vector>
Elliott Hughes76160052012-12-12 16:31:20 -080022
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020023#include "arch/mips/instruction_set_features_mips.h"
Elliott Hughes76160052012-12-12 16:31:20 -080024#include "base/macros.h"
jeffhao7fbee072012-08-24 17:56:54 -070025#include "constants_mips.h"
26#include "globals.h"
27#include "managed_register_mips.h"
jeffhao7fbee072012-08-24 17:56:54 -070028#include "offsets.h"
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020029#include "utils/assembler.h"
30#include "utils/label.h"
jeffhao7fbee072012-08-24 17:56:54 -070031
32namespace art {
33namespace mips {
jeffhao7fbee072012-08-24 17:56:54 -070034
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020035static constexpr size_t kMipsWordSize = 4;
36static constexpr size_t kMipsDoublewordSize = 8;
37
jeffhao7fbee072012-08-24 17:56:54 -070038enum LoadOperandType {
39 kLoadSignedByte,
40 kLoadUnsignedByte,
41 kLoadSignedHalfword,
42 kLoadUnsignedHalfword,
43 kLoadWord,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020044 kLoadDoubleword
jeffhao7fbee072012-08-24 17:56:54 -070045};
46
47enum StoreOperandType {
48 kStoreByte,
49 kStoreHalfword,
50 kStoreWord,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020051 kStoreDoubleword
52};
53
54class MipsLabel : public Label {
55 public:
56 MipsLabel() : prev_branch_id_plus_one_(0) {}
57
58 MipsLabel(MipsLabel&& src)
59 : Label(std::move(src)), prev_branch_id_plus_one_(src.prev_branch_id_plus_one_) {}
60
61 private:
62 uint32_t prev_branch_id_plus_one_; // To get distance from preceding branch, if any.
63
64 friend class MipsAssembler;
65 DISALLOW_COPY_AND_ASSIGN(MipsLabel);
66};
67
68// Slowpath entered when Thread::Current()->_exception is non-null.
69class MipsExceptionSlowPath {
70 public:
71 explicit MipsExceptionSlowPath(MipsManagedRegister scratch, size_t stack_adjust)
72 : scratch_(scratch), stack_adjust_(stack_adjust) {}
73
74 MipsExceptionSlowPath(MipsExceptionSlowPath&& src)
75 : scratch_(std::move(src.scratch_)),
76 stack_adjust_(std::move(src.stack_adjust_)),
77 exception_entry_(std::move(src.exception_entry_)) {}
78
79 private:
80 MipsLabel* Entry() { return &exception_entry_; }
81 const MipsManagedRegister scratch_;
82 const size_t stack_adjust_;
83 MipsLabel exception_entry_;
84
85 friend class MipsAssembler;
86 DISALLOW_COPY_AND_ASSIGN(MipsExceptionSlowPath);
jeffhao7fbee072012-08-24 17:56:54 -070087};
88
Ian Rogersdd7624d2014-03-14 17:43:00 -070089class MipsAssembler FINAL : public Assembler {
jeffhao7fbee072012-08-24 17:56:54 -070090 public:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020091 explicit MipsAssembler(const MipsInstructionSetFeatures* instruction_set_features = nullptr)
92 : overwriting_(false),
93 overwrite_location_(0),
94 last_position_adjustment_(0),
95 last_old_position_(0),
96 last_branch_id_(0),
Vladimir Marko10ef6942015-10-22 15:25:54 +010097 isa_features_(instruction_set_features) {
98 cfi().DelayEmittingAdvancePCs();
99 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200100
101 virtual ~MipsAssembler() {
102 for (auto& branch : branches_) {
103 CHECK(branch.IsResolved());
104 }
105 }
jeffhao7fbee072012-08-24 17:56:54 -0700106
107 // Emit Machine Instructions.
jeffhao7fbee072012-08-24 17:56:54 -0700108 void Addu(Register rd, Register rs, Register rt);
jeffhao7fbee072012-08-24 17:56:54 -0700109 void Addiu(Register rt, Register rs, uint16_t imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700110 void Subu(Register rd, Register rs, Register rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200111
112 void MultR2(Register rs, Register rt); // R2
113 void MultuR2(Register rs, Register rt); // R2
114 void DivR2(Register rs, Register rt); // R2
115 void DivuR2(Register rs, Register rt); // R2
116 void MulR2(Register rd, Register rs, Register rt); // R2
117 void DivR2(Register rd, Register rs, Register rt); // R2
118 void ModR2(Register rd, Register rs, Register rt); // R2
119 void DivuR2(Register rd, Register rs, Register rt); // R2
120 void ModuR2(Register rd, Register rs, Register rt); // R2
121 void MulR6(Register rd, Register rs, Register rt); // R6
122 void MuhuR6(Register rd, Register rs, Register rt); // R6
123 void DivR6(Register rd, Register rs, Register rt); // R6
124 void ModR6(Register rd, Register rs, Register rt); // R6
125 void DivuR6(Register rd, Register rs, Register rt); // R6
126 void ModuR6(Register rd, Register rs, Register rt); // R6
jeffhao7fbee072012-08-24 17:56:54 -0700127
128 void And(Register rd, Register rs, Register rt);
129 void Andi(Register rt, Register rs, uint16_t imm16);
130 void Or(Register rd, Register rs, Register rt);
131 void Ori(Register rt, Register rs, uint16_t imm16);
132 void Xor(Register rd, Register rs, Register rt);
133 void Xori(Register rt, Register rs, uint16_t imm16);
134 void Nor(Register rd, Register rs, Register rt);
135
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200136 void Seb(Register rd, Register rt); // R2+
137 void Seh(Register rd, Register rt); // R2+
Chris Larsen3f8bf652015-10-28 10:08:56 -0700138 void Wsbh(Register rd, Register rt); // R2+
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200139
140 void Sll(Register rd, Register rt, int shamt);
141 void Srl(Register rd, Register rt, int shamt);
Chris Larsen3f8bf652015-10-28 10:08:56 -0700142 void Rotr(Register rd, Register rt, int shamt); // R2+
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200143 void Sra(Register rd, Register rt, int shamt);
144 void Sllv(Register rd, Register rt, Register rs);
145 void Srlv(Register rd, Register rt, Register rs);
146 void Srav(Register rd, Register rt, Register rs);
jeffhao7fbee072012-08-24 17:56:54 -0700147
148 void Lb(Register rt, Register rs, uint16_t imm16);
149 void Lh(Register rt, Register rs, uint16_t imm16);
150 void Lw(Register rt, Register rs, uint16_t imm16);
151 void Lbu(Register rt, Register rs, uint16_t imm16);
152 void Lhu(Register rt, Register rs, uint16_t imm16);
153 void Lui(Register rt, uint16_t imm16);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200154 void Sync(uint32_t stype);
155 void Mfhi(Register rd); // R2
156 void Mflo(Register rd); // R2
jeffhao7fbee072012-08-24 17:56:54 -0700157
158 void Sb(Register rt, Register rs, uint16_t imm16);
159 void Sh(Register rt, Register rs, uint16_t imm16);
160 void Sw(Register rt, Register rs, uint16_t imm16);
161
162 void Slt(Register rd, Register rs, Register rt);
163 void Sltu(Register rd, Register rs, Register rt);
164 void Slti(Register rt, Register rs, uint16_t imm16);
165 void Sltiu(Register rt, Register rs, uint16_t imm16);
166
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200167 void B(uint16_t imm16);
168 void Beq(Register rs, Register rt, uint16_t imm16);
169 void Bne(Register rs, Register rt, uint16_t imm16);
170 void Beqz(Register rt, uint16_t imm16);
171 void Bnez(Register rt, uint16_t imm16);
172 void Bltz(Register rt, uint16_t imm16);
173 void Bgez(Register rt, uint16_t imm16);
174 void Blez(Register rt, uint16_t imm16);
175 void Bgtz(Register rt, uint16_t imm16);
176 void J(uint32_t addr26);
177 void Jal(uint32_t addr26);
178 void Jalr(Register rd, Register rs);
jeffhao7fbee072012-08-24 17:56:54 -0700179 void Jalr(Register rs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200180 void Jr(Register rs);
181 void Nal();
182 void Auipc(Register rs, uint16_t imm16); // R6
183 void Addiupc(Register rs, uint32_t imm19); // R6
184 void Bc(uint32_t imm26); // R6
185 void Jic(Register rt, uint16_t imm16); // R6
186 void Jialc(Register rt, uint16_t imm16); // R6
187 void Bltc(Register rs, Register rt, uint16_t imm16); // R6
188 void Bltzc(Register rt, uint16_t imm16); // R6
189 void Bgtzc(Register rt, uint16_t imm16); // R6
190 void Bgec(Register rs, Register rt, uint16_t imm16); // R6
191 void Bgezc(Register rt, uint16_t imm16); // R6
192 void Blezc(Register rt, uint16_t imm16); // R6
193 void Bltuc(Register rs, Register rt, uint16_t imm16); // R6
194 void Bgeuc(Register rs, Register rt, uint16_t imm16); // R6
195 void Beqc(Register rs, Register rt, uint16_t imm16); // R6
196 void Bnec(Register rs, Register rt, uint16_t imm16); // R6
197 void Beqzc(Register rs, uint32_t imm21); // R6
198 void Bnezc(Register rs, uint32_t imm21); // R6
jeffhao7fbee072012-08-24 17:56:54 -0700199
200 void AddS(FRegister fd, FRegister fs, FRegister ft);
201 void SubS(FRegister fd, FRegister fs, FRegister ft);
202 void MulS(FRegister fd, FRegister fs, FRegister ft);
203 void DivS(FRegister fd, FRegister fs, FRegister ft);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200204 void AddD(FRegister fd, FRegister fs, FRegister ft);
205 void SubD(FRegister fd, FRegister fs, FRegister ft);
206 void MulD(FRegister fd, FRegister fs, FRegister ft);
207 void DivD(FRegister fd, FRegister fs, FRegister ft);
jeffhao7fbee072012-08-24 17:56:54 -0700208 void MovS(FRegister fd, FRegister fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200209 void MovD(FRegister fd, FRegister fs);
210 void NegS(FRegister fd, FRegister fs);
211 void NegD(FRegister fd, FRegister fs);
212
213 void Cvtsw(FRegister fd, FRegister fs);
214 void Cvtdw(FRegister fd, FRegister fs);
215 void Cvtsd(FRegister fd, FRegister fs);
216 void Cvtds(FRegister fd, FRegister fs);
jeffhao7fbee072012-08-24 17:56:54 -0700217
218 void Mfc1(Register rt, FRegister fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200219 void Mtc1(Register rt, FRegister fs);
220 void Mfhc1(Register rt, FRegister fs);
221 void Mthc1(Register rt, FRegister fs);
jeffhao7fbee072012-08-24 17:56:54 -0700222 void Lwc1(FRegister ft, Register rs, uint16_t imm16);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200223 void Ldc1(FRegister ft, Register rs, uint16_t imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700224 void Swc1(FRegister ft, Register rs, uint16_t imm16);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200225 void Sdc1(FRegister ft, Register rs, uint16_t imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700226
227 void Break();
jeffhao07030602012-09-26 14:33:14 -0700228 void Nop();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200229 void Move(Register rd, Register rs);
230 void Clear(Register rd);
231 void Not(Register rd, Register rs);
jeffhao7fbee072012-08-24 17:56:54 -0700232
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200233 // Higher level composite instructions.
234 void LoadConst32(Register rd, int32_t value);
235 void LoadConst64(Register reg_hi, Register reg_lo, int64_t value);
236 void LoadDConst64(FRegister rd, int64_t value, Register temp);
237 void LoadSConst32(FRegister r, int32_t value, Register temp);
238 void StoreConst32ToOffset(int32_t value, Register base, int32_t offset, Register temp);
239 void StoreConst64ToOffset(int64_t value, Register base, int32_t offset, Register temp);
240 void Addiu32(Register rt, Register rs, int32_t value, Register rtmp = AT);
241
242 // These will generate R2 branches or R6 branches as appropriate.
243 void Bind(MipsLabel* label);
244 void B(MipsLabel* label);
245 void Jalr(MipsLabel* label, Register indirect_reg);
246 void Beq(Register rs, Register rt, MipsLabel* label);
247 void Bne(Register rs, Register rt, MipsLabel* label);
248 void Beqz(Register rt, MipsLabel* label);
249 void Bnez(Register rt, MipsLabel* label);
250 void Bltz(Register rt, MipsLabel* label);
251 void Bgez(Register rt, MipsLabel* label);
252 void Blez(Register rt, MipsLabel* label);
253 void Bgtz(Register rt, MipsLabel* label);
254 void Blt(Register rs, Register rt, MipsLabel* label);
255 void Bge(Register rs, Register rt, MipsLabel* label);
256 void Bltu(Register rs, Register rt, MipsLabel* label);
257 void Bgeu(Register rs, Register rt, MipsLabel* label);
jeffhao7fbee072012-08-24 17:56:54 -0700258
259 void EmitLoad(ManagedRegister m_dst, Register src_register, int32_t src_offset, size_t size);
260 void LoadFromOffset(LoadOperandType type, Register reg, Register base, int32_t offset);
261 void LoadSFromOffset(FRegister reg, Register base, int32_t offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200262 void LoadDFromOffset(FRegister reg, Register base, int32_t offset);
jeffhao7fbee072012-08-24 17:56:54 -0700263 void StoreToOffset(StoreOperandType type, Register reg, Register base, int32_t offset);
Goran Jakovljevicff734982015-08-24 12:58:55 +0000264 void StoreSToOffset(FRegister reg, Register base, int32_t offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200265 void StoreDToOffset(FRegister reg, Register base, int32_t offset);
jeffhao7fbee072012-08-24 17:56:54 -0700266
jeffhao7fbee072012-08-24 17:56:54 -0700267 // Emit data (e.g. encoded instruction or immediate) to the instruction stream.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200268 void Emit(uint32_t value);
269
270 // Push/pop composite routines.
271 void Push(Register rs);
272 void Pop(Register rd);
273 void PopAndReturn(Register rd, Register rt);
jeffhao7fbee072012-08-24 17:56:54 -0700274
Andreas Gampe85b62f22015-09-09 13:15:38 -0700275 void Bind(Label* label) OVERRIDE {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200276 Bind(down_cast<MipsLabel*>(label));
Andreas Gampe85b62f22015-09-09 13:15:38 -0700277 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200278 void Jump(Label* label ATTRIBUTE_UNUSED) OVERRIDE {
279 UNIMPLEMENTED(FATAL) << "Do not use Jump for MIPS";
Andreas Gampe85b62f22015-09-09 13:15:38 -0700280 }
281
jeffhao7fbee072012-08-24 17:56:54 -0700282 //
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200283 // Overridden common assembler high-level functionality.
jeffhao7fbee072012-08-24 17:56:54 -0700284 //
285
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200286 // Emit code that will create an activation on the stack.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700287 void BuildFrame(size_t frame_size, ManagedRegister method_reg,
288 const std::vector<ManagedRegister>& callee_save_regs,
289 const ManagedRegisterEntrySpills& entry_spills) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700290
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200291 // Emit code that will remove an activation from the stack.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700292 void RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& callee_save_regs)
293 OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700294
Ian Rogersdd7624d2014-03-14 17:43:00 -0700295 void IncreaseFrameSize(size_t adjust) OVERRIDE;
296 void DecreaseFrameSize(size_t adjust) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700297
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200298 // Store routines.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700299 void Store(FrameOffset offs, ManagedRegister msrc, size_t size) OVERRIDE;
300 void StoreRef(FrameOffset dest, ManagedRegister msrc) OVERRIDE;
301 void StoreRawPtr(FrameOffset dest, ManagedRegister msrc) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700302
Ian Rogersdd7624d2014-03-14 17:43:00 -0700303 void StoreImmediateToFrame(FrameOffset dest, uint32_t imm, ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700304
Ian Rogersdd7624d2014-03-14 17:43:00 -0700305 void StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, ManagedRegister mscratch)
306 OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700307
Ian Rogersdd7624d2014-03-14 17:43:00 -0700308 void StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs,
309 ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700310
Ian Rogersdd7624d2014-03-14 17:43:00 -0700311 void StoreStackPointerToThread32(ThreadOffset<4> thr_offs) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700312
Ian Rogersdd7624d2014-03-14 17:43:00 -0700313 void StoreSpanning(FrameOffset dest, ManagedRegister msrc, FrameOffset in_off,
314 ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700315
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200316 // Load routines.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700317 void Load(ManagedRegister mdest, FrameOffset src, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700318
Ian Rogersdd7624d2014-03-14 17:43:00 -0700319 void LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700320
Mathieu Chartiere401d142015-04-22 13:56:20 -0700321 void LoadRef(ManagedRegister dest, FrameOffset src) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700322
Mathieu Chartiere401d142015-04-22 13:56:20 -0700323 void LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +0100324 bool unpoison_reference) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700325
Ian Rogersdd7624d2014-03-14 17:43:00 -0700326 void LoadRawPtr(ManagedRegister mdest, ManagedRegister base, Offset offs) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700327
Ian Rogersdd7624d2014-03-14 17:43:00 -0700328 void LoadRawPtrFromThread32(ManagedRegister mdest, ThreadOffset<4> offs) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700329
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200330 // Copying routines.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700331 void Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700332
Ian Rogersdd7624d2014-03-14 17:43:00 -0700333 void CopyRawPtrFromThread32(FrameOffset fr_offs, ThreadOffset<4> thr_offs,
334 ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700335
Ian Rogersdd7624d2014-03-14 17:43:00 -0700336 void CopyRawPtrToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs,
337 ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700338
Ian Rogersdd7624d2014-03-14 17:43:00 -0700339 void CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700340
Ian Rogersdd7624d2014-03-14 17:43:00 -0700341 void Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700342
Ian Rogersdd7624d2014-03-14 17:43:00 -0700343 void Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, ManagedRegister mscratch,
344 size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700345
Ian Rogersdd7624d2014-03-14 17:43:00 -0700346 void Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
347 ManagedRegister mscratch, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700348
Ian Rogersdd7624d2014-03-14 17:43:00 -0700349 void Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, ManagedRegister mscratch,
350 size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700351
Ian Rogersdd7624d2014-03-14 17:43:00 -0700352 void Copy(ManagedRegister dest, Offset dest_offset, ManagedRegister src, Offset src_offset,
353 ManagedRegister mscratch, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700354
Ian Rogersdd7624d2014-03-14 17:43:00 -0700355 void Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
356 ManagedRegister mscratch, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700357
Ian Rogersdd7624d2014-03-14 17:43:00 -0700358 void MemoryBarrier(ManagedRegister) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700359
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200360 // Sign extension.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700361 void SignExtend(ManagedRegister mreg, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700362
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200363 // Zero extension.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700364 void ZeroExtend(ManagedRegister mreg, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700365
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200366 // Exploit fast access in managed code to Thread::Current().
Ian Rogersdd7624d2014-03-14 17:43:00 -0700367 void GetCurrentThread(ManagedRegister tr) OVERRIDE;
368 void GetCurrentThread(FrameOffset dest_offset, ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700369
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700370 // Set up out_reg to hold a Object** into the handle scope, or to be null if the
jeffhao7fbee072012-08-24 17:56:54 -0700371 // value is null and null_allowed. in_reg holds a possibly stale reference
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700372 // that can be used to avoid loading the handle scope entry to see if the value is
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700373 // null.
374 void CreateHandleScopeEntry(ManagedRegister out_reg, FrameOffset handlescope_offset,
375 ManagedRegister in_reg, bool null_allowed) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700376
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700377 // Set up out_off to hold a Object** into the handle scope, or to be null if the
jeffhao7fbee072012-08-24 17:56:54 -0700378 // value is null and null_allowed.
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700379 void CreateHandleScopeEntry(FrameOffset out_off, FrameOffset handlescope_offset,
380 ManagedRegister mscratch, bool null_allowed) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700381
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200382 // src holds a handle scope entry (Object**) load this into dst.
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700383 void LoadReferenceFromHandleScope(ManagedRegister dst, ManagedRegister src) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700384
385 // Heap::VerifyObject on src. In some cases (such as a reference to this) we
386 // know that src may not be null.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700387 void VerifyObject(ManagedRegister src, bool could_be_null) OVERRIDE;
388 void VerifyObject(FrameOffset src, bool could_be_null) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700389
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200390 // Call to address held at [base+offset].
Ian Rogersdd7624d2014-03-14 17:43:00 -0700391 void Call(ManagedRegister base, Offset offset, ManagedRegister mscratch) OVERRIDE;
392 void Call(FrameOffset base, Offset offset, ManagedRegister mscratch) OVERRIDE;
393 void CallFromThread32(ThreadOffset<4> offset, ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700394
jeffhao7fbee072012-08-24 17:56:54 -0700395 // Generate code to check if Thread::Current()->exception_ is non-null
396 // and branch to a ExceptionSlowPath if it is.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700397 void ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700398
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200399 // Emit slow paths queued during assembly and promote short branches to long if needed.
400 void FinalizeCode() OVERRIDE;
401
402 // Emit branches and finalize all instructions.
403 void FinalizeInstructions(const MemoryRegion& region);
404
405 // Returns the (always-)current location of a label (can be used in class CodeGeneratorMIPS,
406 // must be used instead of MipsLabel::GetPosition()).
407 uint32_t GetLabelLocation(MipsLabel* label) const;
408
409 // Get the final position of a label after local fixup based on the old position
410 // recorded before FinalizeCode().
411 uint32_t GetAdjustedPosition(uint32_t old_position);
412
413 enum BranchCondition {
414 kCondLT,
415 kCondGE,
416 kCondLE,
417 kCondGT,
418 kCondLTZ,
419 kCondGEZ,
420 kCondLEZ,
421 kCondGTZ,
422 kCondEQ,
423 kCondNE,
424 kCondEQZ,
425 kCondNEZ,
426 kCondLTU,
427 kCondGEU,
428 kUncond,
429 };
430 friend std::ostream& operator<<(std::ostream& os, const BranchCondition& rhs);
431
jeffhao7fbee072012-08-24 17:56:54 -0700432 private:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200433 class Branch {
434 public:
435 enum Type {
436 // R2 short branches.
437 kUncondBranch,
438 kCondBranch,
439 kCall,
440 // R2 long branches.
441 kLongUncondBranch,
442 kLongCondBranch,
443 kLongCall,
444 // R6 short branches.
445 kR6UncondBranch,
446 kR6CondBranch,
447 kR6Call,
448 // R6 long branches.
449 kR6LongUncondBranch,
450 kR6LongCondBranch,
451 kR6LongCall,
452 };
453 // Bit sizes of offsets defined as enums to minimize chance of typos.
454 enum OffsetBits {
455 kOffset16 = 16,
456 kOffset18 = 18,
457 kOffset21 = 21,
458 kOffset23 = 23,
459 kOffset28 = 28,
460 kOffset32 = 32,
461 };
462
463 static constexpr uint32_t kUnresolved = 0xffffffff; // Unresolved target_
464 static constexpr int32_t kMaxBranchLength = 32;
465 static constexpr int32_t kMaxBranchSize = kMaxBranchLength * sizeof(uint32_t);
466
467 struct BranchInfo {
468 // Branch length as a number of 4-byte-long instructions.
469 uint32_t length;
470 // Ordinal number (0-based) of the first (or the only) instruction that contains the branch's
471 // PC-relative offset (or its most significant 16-bit half, which goes first).
472 uint32_t instr_offset;
473 // Different MIPS instructions with PC-relative offsets apply said offsets to slightly
474 // different origins, e.g. to PC or PC+4. Encode the origin distance (as a number of 4-byte
475 // instructions) from the instruction containing the offset.
476 uint32_t pc_org;
477 // How large (in bits) a PC-relative offset can be for a given type of branch (kR6CondBranch
478 // is an exception: use kOffset23 for beqzc/bnezc).
479 OffsetBits offset_size;
480 // Some MIPS instructions with PC-relative offsets shift the offset by 2. Encode the shift
481 // count.
482 int offset_shift;
483 };
484 static const BranchInfo branch_info_[/* Type */];
485
486 // Unconditional branch.
487 Branch(bool is_r6, uint32_t location, uint32_t target);
488 // Conditional branch.
489 Branch(bool is_r6,
490 uint32_t location,
491 uint32_t target,
492 BranchCondition condition,
493 Register lhs_reg,
494 Register rhs_reg = ZERO);
495 // Call (branch and link) that stores the target address in a given register (i.e. T9).
496 Branch(bool is_r6, uint32_t location, uint32_t target, Register indirect_reg);
497
498 // Some conditional branches with lhs = rhs are effectively NOPs, while some
499 // others are effectively unconditional. MIPSR6 conditional branches require lhs != rhs.
500 // So, we need a way to identify such branches in order to emit no instructions for them
501 // or change them to unconditional.
502 static bool IsNop(BranchCondition condition, Register lhs, Register rhs);
503 static bool IsUncond(BranchCondition condition, Register lhs, Register rhs);
504
505 static BranchCondition OppositeCondition(BranchCondition cond);
506
507 Type GetType() const;
508 BranchCondition GetCondition() const;
509 Register GetLeftRegister() const;
510 Register GetRightRegister() const;
511 uint32_t GetTarget() const;
512 uint32_t GetLocation() const;
513 uint32_t GetOldLocation() const;
514 uint32_t GetLength() const;
515 uint32_t GetOldLength() const;
516 uint32_t GetSize() const;
517 uint32_t GetOldSize() const;
518 uint32_t GetEndLocation() const;
519 uint32_t GetOldEndLocation() const;
520 bool IsLong() const;
521 bool IsResolved() const;
522
523 // Returns the bit size of the signed offset that the branch instruction can handle.
524 OffsetBits GetOffsetSize() const;
525
526 // Calculates the distance between two byte locations in the assembler buffer and
527 // returns the number of bits needed to represent the distance as a signed integer.
528 //
529 // Branch instructions have signed offsets of 16, 19 (addiupc), 21 (beqzc/bnezc),
530 // and 26 (bc) bits, which are additionally shifted left 2 positions at run time.
531 //
532 // Composite branches (made of several instructions) with longer reach have 32-bit
533 // offsets encoded as 2 16-bit "halves" in two instructions (high half goes first).
534 // The composite branches cover the range of PC + +/-2GB.
535 //
536 // The returned values are therefore: 18, 21, 23, 28 and 32. There's also a special
537 // case with the addiu instruction and a 16 bit offset.
538 static OffsetBits GetOffsetSizeNeeded(uint32_t location, uint32_t target);
539
540 // Resolve a branch when the target is known.
541 void Resolve(uint32_t target);
542
543 // Relocate a branch by a given delta if needed due to expansion of this or another
544 // branch at a given location by this delta (just changes location_ and target_).
545 void Relocate(uint32_t expand_location, uint32_t delta);
546
547 // If the branch is short, changes its type to long.
548 void PromoteToLong();
549
550 // If necessary, updates the type by promoting a short branch to a long branch
551 // based on the branch location and target. Returns the amount (in bytes) by
552 // which the branch size has increased.
553 // max_short_distance caps the maximum distance between location_ and target_
554 // that is allowed for short branches. This is for debugging/testing purposes.
555 // max_short_distance = 0 forces all short branches to become long.
556 // Use the implicit default argument when not debugging/testing.
557 uint32_t PromoteIfNeeded(uint32_t max_short_distance = std::numeric_limits<uint32_t>::max());
558
559 // Returns the location of the instruction(s) containing the offset.
560 uint32_t GetOffsetLocation() const;
561
562 // Calculates and returns the offset ready for encoding in the branch instruction(s).
563 uint32_t GetOffset() const;
564
565 private:
566 // Completes branch construction by determining and recording its type.
567 void InitializeType(bool is_call, bool is_r6);
568 // Helper for the above.
569 void InitShortOrLong(OffsetBits ofs_size, Type short_type, Type long_type);
570
571 uint32_t old_location_; // Offset into assembler buffer in bytes.
572 uint32_t location_; // Offset into assembler buffer in bytes.
573 uint32_t target_; // Offset into assembler buffer in bytes.
574
575 uint32_t lhs_reg_ : 5; // Left-hand side register in conditional branches or
576 // indirect call register.
577 uint32_t rhs_reg_ : 5; // Right-hand side register in conditional branches.
578 BranchCondition condition_ : 5; // Condition for conditional branches.
579
580 Type type_ : 5; // Current type of the branch.
581 Type old_type_ : 5; // Initial type of the branch.
582 };
583 friend std::ostream& operator<<(std::ostream& os, const Branch::Type& rhs);
584 friend std::ostream& operator<<(std::ostream& os, const Branch::OffsetBits& rhs);
585
jeffhao7fbee072012-08-24 17:56:54 -0700586 void EmitR(int opcode, Register rs, Register rt, Register rd, int shamt, int funct);
587 void EmitI(int opcode, Register rs, Register rt, uint16_t imm);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200588 void EmitI21(int opcode, Register rs, uint32_t imm21);
589 void EmitI26(int opcode, uint32_t imm26);
jeffhao7fbee072012-08-24 17:56:54 -0700590 void EmitFR(int opcode, int fmt, FRegister ft, FRegister fs, FRegister fd, int funct);
591 void EmitFI(int opcode, int fmt, FRegister rt, uint16_t imm);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200592 void EmitBcond(BranchCondition cond, Register rs, Register rt, uint16_t imm16);
593 void EmitBcondc(BranchCondition cond, Register rs, Register rt, uint32_t imm16_21); // R6
jeffhao7fbee072012-08-24 17:56:54 -0700594
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200595 void Buncond(MipsLabel* label);
596 void Bcond(MipsLabel* label, BranchCondition condition, Register lhs, Register rhs = ZERO);
597 void Call(MipsLabel* label, Register indirect_reg);
598 void FinalizeLabeledBranch(MipsLabel* label);
jeffhao7fbee072012-08-24 17:56:54 -0700599
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200600 Branch* GetBranch(uint32_t branch_id);
601 const Branch* GetBranch(uint32_t branch_id) const;
602
603 void PromoteBranches();
604 void EmitBranch(Branch* branch);
605 void EmitBranches();
Vladimir Marko10ef6942015-10-22 15:25:54 +0100606 void PatchCFI(size_t number_of_delayed_adjust_pcs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200607
608 // Emits exception block.
609 void EmitExceptionPoll(MipsExceptionSlowPath* exception);
610
611 bool IsR6() const {
612 if (isa_features_ != nullptr) {
613 return isa_features_->IsR6();
614 } else {
615 return false;
616 }
Goran Jakovljevicff734982015-08-24 12:58:55 +0000617 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200618
619 bool Is32BitFPU() const {
620 if (isa_features_ != nullptr) {
621 return isa_features_->Is32BitFloatingPoint();
622 } else {
623 return true;
624 }
Goran Jakovljevicff734982015-08-24 12:58:55 +0000625 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200626
627 // List of exception blocks to generate at the end of the code cache.
628 std::vector<MipsExceptionSlowPath> exception_blocks_;
629
630 std::vector<Branch> branches_;
631
632 // Whether appending instructions at the end of the buffer or overwriting the existing ones.
633 bool overwriting_;
634 // The current overwrite location.
635 uint32_t overwrite_location_;
636
637 // Data for AdjustedPosition(), see the description there.
638 uint32_t last_position_adjustment_;
639 uint32_t last_old_position_;
640 uint32_t last_branch_id_;
641
642 const MipsInstructionSetFeatures* isa_features_;
Goran Jakovljevicff734982015-08-24 12:58:55 +0000643
jeffhao7fbee072012-08-24 17:56:54 -0700644 DISALLOW_COPY_AND_ASSIGN(MipsAssembler);
645};
646
jeffhao7fbee072012-08-24 17:56:54 -0700647} // namespace mips
648} // namespace art
649
Ian Rogers166db042013-07-26 12:05:57 -0700650#endif // ART_COMPILER_UTILS_MIPS_ASSEMBLER_MIPS_H_