blob: 38370ad8892d6f17b22d4535e3406f3e06f628c7 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains register alloction support. */
18
19#include "dex/compiler_ir.h"
20#include "dex/compiler_internals.h"
21#include "mir_to_lir-inl.h"
22
23namespace art {
24
25/*
26 * Free all allocated temps in the temp pools. Note that this does
27 * not affect the "liveness" of a temp register, which will stay
28 * live until it is either explicitly killed or reallocated.
29 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070030void Mir2Lir::ResetRegPool() {
buzbeebd663de2013-09-10 15:41:31 -070031 GrowableArray<RegisterInfo*>::Iterator iter(&tempreg_info_);
32 for (RegisterInfo* info = iter.Next(); info != NULL; info = iter.Next()) {
buzbee091cc402014-03-31 10:14:40 -070033 info->MarkFree();
Brian Carlstrom7940e442013-07-12 13:46:57 -070034 }
35 // Reset temp tracking sanity check.
36 if (kIsDebugBuild) {
37 live_sreg_ = INVALID_SREG;
38 }
39}
40
Vladimir Marko8dea81c2014-06-06 14:50:36 +010041Mir2Lir::RegisterInfo::RegisterInfo(RegStorage r, const ResourceMask& mask)
buzbee30adc732014-05-09 15:10:18 -070042 : reg_(r), is_temp_(false), wide_value_(false), dirty_(false), aliased_(false), partner_(r),
buzbeeba574512014-05-12 15:13:16 -070043 s_reg_(INVALID_SREG), def_use_mask_(mask), master_(this), def_start_(nullptr),
44 def_end_(nullptr), alias_chain_(nullptr) {
buzbee091cc402014-03-31 10:14:40 -070045 switch (r.StorageSize()) {
46 case 0: storage_mask_ = 0xffffffff; break;
47 case 4: storage_mask_ = 0x00000001; break;
48 case 8: storage_mask_ = 0x00000003; break;
49 case 16: storage_mask_ = 0x0000000f; break;
50 case 32: storage_mask_ = 0x000000ff; break;
51 case 64: storage_mask_ = 0x0000ffff; break;
52 case 128: storage_mask_ = 0xffffffff; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -070053 }
buzbee091cc402014-03-31 10:14:40 -070054 used_storage_ = r.Valid() ? ~storage_mask_ : storage_mask_;
buzbee30adc732014-05-09 15:10:18 -070055 liveness_ = used_storage_;
Brian Carlstrom7940e442013-07-12 13:46:57 -070056}
57
buzbee091cc402014-03-31 10:14:40 -070058Mir2Lir::RegisterPool::RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +010059 const ArrayRef<const RegStorage>& core_regs,
60 const ArrayRef<const RegStorage>& core64_regs,
61 const ArrayRef<const RegStorage>& sp_regs,
62 const ArrayRef<const RegStorage>& dp_regs,
63 const ArrayRef<const RegStorage>& reserved_regs,
64 const ArrayRef<const RegStorage>& reserved64_regs,
65 const ArrayRef<const RegStorage>& core_temps,
66 const ArrayRef<const RegStorage>& core64_temps,
67 const ArrayRef<const RegStorage>& sp_temps,
68 const ArrayRef<const RegStorage>& dp_temps) :
buzbeeb01bf152014-05-13 15:59:07 -070069 core_regs_(arena, core_regs.size()), next_core_reg_(0),
70 core64_regs_(arena, core64_regs.size()), next_core64_reg_(0),
71 sp_regs_(arena, sp_regs.size()), next_sp_reg_(0),
72 dp_regs_(arena, dp_regs.size()), next_dp_reg_(0), m2l_(m2l) {
buzbee091cc402014-03-31 10:14:40 -070073 // Initialize the fast lookup map.
74 m2l_->reginfo_map_.Reset();
buzbeeba574512014-05-12 15:13:16 -070075 if (kIsDebugBuild) {
76 m2l_->reginfo_map_.Resize(RegStorage::kMaxRegs);
77 for (unsigned i = 0; i < RegStorage::kMaxRegs; i++) {
78 m2l_->reginfo_map_.Insert(nullptr);
79 }
80 } else {
81 m2l_->reginfo_map_.SetSize(RegStorage::kMaxRegs);
buzbee091cc402014-03-31 10:14:40 -070082 }
83
84 // Construct the register pool.
Vladimir Marko8dea81c2014-06-06 14:50:36 +010085 for (const RegStorage& reg : core_regs) {
buzbee091cc402014-03-31 10:14:40 -070086 RegisterInfo* info = new (arena) RegisterInfo(reg, m2l_->GetRegMaskCommon(reg));
87 m2l_->reginfo_map_.Put(reg.GetReg(), info);
88 core_regs_.Insert(info);
89 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +010090 for (const RegStorage& reg : core64_regs) {
buzbeeb01bf152014-05-13 15:59:07 -070091 RegisterInfo* info = new (arena) RegisterInfo(reg, m2l_->GetRegMaskCommon(reg));
92 m2l_->reginfo_map_.Put(reg.GetReg(), info);
93 core64_regs_.Insert(info);
94 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +010095 for (const RegStorage& reg : sp_regs) {
buzbee091cc402014-03-31 10:14:40 -070096 RegisterInfo* info = new (arena) RegisterInfo(reg, m2l_->GetRegMaskCommon(reg));
97 m2l_->reginfo_map_.Put(reg.GetReg(), info);
98 sp_regs_.Insert(info);
99 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100100 for (const RegStorage& reg : dp_regs) {
buzbee091cc402014-03-31 10:14:40 -0700101 RegisterInfo* info = new (arena) RegisterInfo(reg, m2l_->GetRegMaskCommon(reg));
102 m2l_->reginfo_map_.Put(reg.GetReg(), info);
103 dp_regs_.Insert(info);
104 }
105
106 // Keep special registers from being allocated.
107 for (RegStorage reg : reserved_regs) {
108 m2l_->MarkInUse(reg);
109 }
buzbeeb01bf152014-05-13 15:59:07 -0700110 for (RegStorage reg : reserved64_regs) {
111 m2l_->MarkInUse(reg);
112 }
buzbee091cc402014-03-31 10:14:40 -0700113
114 // Mark temp regs - all others not in use can be used for promotion
115 for (RegStorage reg : core_temps) {
116 m2l_->MarkTemp(reg);
117 }
buzbeeb01bf152014-05-13 15:59:07 -0700118 for (RegStorage reg : core64_temps) {
119 m2l_->MarkTemp(reg);
120 }
buzbee091cc402014-03-31 10:14:40 -0700121 for (RegStorage reg : sp_temps) {
122 m2l_->MarkTemp(reg);
123 }
124 for (RegStorage reg : dp_temps) {
125 m2l_->MarkTemp(reg);
126 }
127
128 // Add an entry for InvalidReg with zero'd mask.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100129 RegisterInfo* invalid_reg = new (arena) RegisterInfo(RegStorage::InvalidReg(), kEncodeNone);
buzbee091cc402014-03-31 10:14:40 -0700130 m2l_->reginfo_map_.Put(RegStorage::InvalidReg().GetReg(), invalid_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700131
132 // Existence of core64 registers implies wide references.
133 if (core64_regs_.Size() != 0) {
134 ref_regs_ = &core64_regs_;
135 next_ref_reg_ = &next_core64_reg_;
136 } else {
137 ref_regs_ = &core_regs_;
138 next_ref_reg_ = &next_core_reg_;
139 }
buzbee091cc402014-03-31 10:14:40 -0700140}
141
142void Mir2Lir::DumpRegPool(GrowableArray<RegisterInfo*>* regs) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700143 LOG(INFO) << "================================================";
buzbee091cc402014-03-31 10:14:40 -0700144 GrowableArray<RegisterInfo*>::Iterator it(regs);
145 for (RegisterInfo* info = it.Next(); info != nullptr; info = it.Next()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146 LOG(INFO) << StringPrintf(
buzbee091cc402014-03-31 10:14:40 -0700147 "R[%d:%d:%c]: T:%d, U:%d, W:%d, p:%d, LV:%d, D:%d, SR:%d, DEF:%d",
148 info->GetReg().GetReg(), info->GetReg().GetRegNum(), info->GetReg().IsFloat() ? 'f' : 'c',
149 info->IsTemp(), info->InUse(), info->IsWide(), info->Partner().GetReg(), info->IsLive(),
150 info->IsDirty(), info->SReg(), info->DefStart() != nullptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700151 }
152 LOG(INFO) << "================================================";
153}
154
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700155void Mir2Lir::DumpCoreRegPool() {
buzbee091cc402014-03-31 10:14:40 -0700156 DumpRegPool(&reg_pool_->core_regs_);
buzbeea0cd2d72014-06-01 09:33:49 -0700157 DumpRegPool(&reg_pool_->core64_regs_);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700158}
159
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700160void Mir2Lir::DumpFpRegPool() {
buzbee091cc402014-03-31 10:14:40 -0700161 DumpRegPool(&reg_pool_->sp_regs_);
162 DumpRegPool(&reg_pool_->dp_regs_);
163}
164
165void Mir2Lir::DumpRegPools() {
166 LOG(INFO) << "Core registers";
167 DumpCoreRegPool();
168 LOG(INFO) << "FP registers";
169 DumpFpRegPool();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700170}
171
buzbee2700f7e2014-03-07 09:46:20 -0800172void Mir2Lir::Clobber(RegStorage reg) {
buzbeeba574512014-05-12 15:13:16 -0700173 if (UNLIKELY(reg.IsPair())) {
buzbee30adc732014-05-09 15:10:18 -0700174 DCHECK(!GetRegInfo(reg.GetLow())->IsAliased());
buzbeeba574512014-05-12 15:13:16 -0700175 Clobber(reg.GetLow());
buzbee30adc732014-05-09 15:10:18 -0700176 DCHECK(!GetRegInfo(reg.GetHigh())->IsAliased());
buzbeeba574512014-05-12 15:13:16 -0700177 Clobber(reg.GetHigh());
buzbee2700f7e2014-03-07 09:46:20 -0800178 } else {
buzbee30adc732014-05-09 15:10:18 -0700179 RegisterInfo* info = GetRegInfo(reg);
buzbeeba574512014-05-12 15:13:16 -0700180 if (info->IsTemp() && !info->IsDead()) {
buzbee082833c2014-05-17 23:16:26 -0700181 if (info->GetReg() != info->Partner()) {
182 ClobberBody(GetRegInfo(info->Partner()));
183 }
buzbeeba574512014-05-12 15:13:16 -0700184 ClobberBody(info);
185 if (info->IsAliased()) {
buzbee642fe342014-05-23 16:04:08 -0700186 ClobberAliases(info, info->StorageMask());
buzbeeba574512014-05-12 15:13:16 -0700187 } else {
188 RegisterInfo* master = info->Master();
189 if (info != master) {
190 ClobberBody(info->Master());
buzbee642fe342014-05-23 16:04:08 -0700191 ClobberAliases(info->Master(), info->StorageMask());
buzbeeba574512014-05-12 15:13:16 -0700192 }
193 }
buzbee30adc732014-05-09 15:10:18 -0700194 }
buzbee2700f7e2014-03-07 09:46:20 -0800195 }
196}
197
buzbee642fe342014-05-23 16:04:08 -0700198void Mir2Lir::ClobberAliases(RegisterInfo* info, uint32_t clobber_mask) {
buzbeeba574512014-05-12 15:13:16 -0700199 for (RegisterInfo* alias = info->GetAliasChain(); alias != nullptr;
200 alias = alias->GetAliasChain()) {
201 DCHECK(!alias->IsAliased()); // Only the master should be marked as alised.
buzbee642fe342014-05-23 16:04:08 -0700202 // Only clobber if we have overlap.
203 if ((alias->StorageMask() & clobber_mask) != 0) {
204 ClobberBody(alias);
205 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206 }
207}
208
209/*
210 * Break the association between a Dalvik vreg and a physical temp register of either register
211 * class.
212 * TODO: Ideally, the public version of this code should not exist. Besides its local usage
213 * in the register utilities, is is also used by code gen routines to work around a deficiency in
214 * local register allocation, which fails to distinguish between the "in" and "out" identities
215 * of Dalvik vregs. This can result in useless register copies when the same Dalvik vreg
216 * is used both as the source and destination register of an operation in which the type
217 * changes (for example: INT_TO_FLOAT v1, v1). Revisit when improved register allocation is
218 * addressed.
219 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700220void Mir2Lir::ClobberSReg(int s_reg) {
buzbee091cc402014-03-31 10:14:40 -0700221 if (s_reg != INVALID_SREG) {
buzbee30adc732014-05-09 15:10:18 -0700222 if (kIsDebugBuild && s_reg == live_sreg_) {
223 live_sreg_ = INVALID_SREG;
224 }
225 GrowableArray<RegisterInfo*>::Iterator iter(&tempreg_info_);
226 for (RegisterInfo* info = iter.Next(); info != NULL; info = iter.Next()) {
227 if (info->SReg() == s_reg) {
buzbee082833c2014-05-17 23:16:26 -0700228 if (info->GetReg() != info->Partner()) {
229 // Dealing with a pair - clobber the other half.
230 DCHECK(!info->IsAliased());
231 ClobberBody(GetRegInfo(info->Partner()));
232 }
buzbeeba574512014-05-12 15:13:16 -0700233 ClobberBody(info);
buzbee30adc732014-05-09 15:10:18 -0700234 if (info->IsAliased()) {
buzbee642fe342014-05-23 16:04:08 -0700235 ClobberAliases(info, info->StorageMask());
buzbee30adc732014-05-09 15:10:18 -0700236 }
buzbee091cc402014-03-31 10:14:40 -0700237 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700238 }
239 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700240}
241
242/*
243 * SSA names associated with the initial definitions of Dalvik
244 * registers are the same as the Dalvik register number (and
245 * thus take the same position in the promotion_map. However,
246 * the special Method* and compiler temp resisters use negative
247 * v_reg numbers to distinguish them and can have an arbitrary
248 * ssa name (above the last original Dalvik register). This function
249 * maps SSA names to positions in the promotion_map array.
250 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700251int Mir2Lir::SRegToPMap(int s_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700252 DCHECK_LT(s_reg, mir_graph_->GetNumSSARegs());
253 DCHECK_GE(s_reg, 0);
254 int v_reg = mir_graph_->SRegToVReg(s_reg);
255 if (v_reg >= 0) {
256 DCHECK_LT(v_reg, cu_->num_dalvik_registers);
257 return v_reg;
258 } else {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800259 /*
260 * It must be the case that the v_reg for temporary is less than or equal to the
261 * base reg for temps. For that reason, "position" must be zero or positive.
262 */
263 unsigned int position = std::abs(v_reg) - std::abs(static_cast<int>(kVRegTempBaseReg));
264
265 // The temporaries are placed after dalvik registers in the promotion map
266 DCHECK_LT(position, mir_graph_->GetNumUsedCompilerTemps());
267 return cu_->num_dalvik_registers + position;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700268 }
269}
270
buzbee091cc402014-03-31 10:14:40 -0700271// TODO: refactor following Alloc/Record routines - much commonality.
buzbee2700f7e2014-03-07 09:46:20 -0800272void Mir2Lir::RecordCorePromotion(RegStorage reg, int s_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700273 int p_map_idx = SRegToPMap(s_reg);
274 int v_reg = mir_graph_->SRegToVReg(s_reg);
buzbee091cc402014-03-31 10:14:40 -0700275 int reg_num = reg.GetRegNum();
276 GetRegInfo(reg)->MarkInUse();
buzbee2700f7e2014-03-07 09:46:20 -0800277 core_spill_mask_ |= (1 << reg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700278 // Include reg for later sort
buzbee2700f7e2014-03-07 09:46:20 -0800279 core_vmap_table_.push_back(reg_num << VREG_NUM_WIDTH | (v_reg & ((1 << VREG_NUM_WIDTH) - 1)));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700280 num_core_spills_++;
281 promotion_map_[p_map_idx].core_location = kLocPhysReg;
buzbee2700f7e2014-03-07 09:46:20 -0800282 promotion_map_[p_map_idx].core_reg = reg_num;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700283}
284
buzbee091cc402014-03-31 10:14:40 -0700285/* Reserve a callee-save register. Return InvalidReg if none available */
buzbee2700f7e2014-03-07 09:46:20 -0800286RegStorage Mir2Lir::AllocPreservedCoreReg(int s_reg) {
buzbeea0cd2d72014-06-01 09:33:49 -0700287 // TODO: 64-bit and refreg update
buzbee2700f7e2014-03-07 09:46:20 -0800288 RegStorage res;
buzbee091cc402014-03-31 10:14:40 -0700289 GrowableArray<RegisterInfo*>::Iterator it(&reg_pool_->core_regs_);
290 for (RegisterInfo* info = it.Next(); info != nullptr; info = it.Next()) {
291 if (!info->IsTemp() && !info->InUse()) {
292 res = info->GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700293 RecordCorePromotion(res, s_reg);
294 break;
295 }
296 }
297 return res;
298}
299
buzbee091cc402014-03-31 10:14:40 -0700300void Mir2Lir::RecordSinglePromotion(RegStorage reg, int s_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700301 int p_map_idx = SRegToPMap(s_reg);
302 int v_reg = mir_graph_->SRegToVReg(s_reg);
buzbee091cc402014-03-31 10:14:40 -0700303 GetRegInfo(reg)->MarkInUse();
304 MarkPreservedSingle(v_reg, reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700305 promotion_map_[p_map_idx].fp_location = kLocPhysReg;
buzbee091cc402014-03-31 10:14:40 -0700306 promotion_map_[p_map_idx].FpReg = reg.GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700307}
308
buzbee091cc402014-03-31 10:14:40 -0700309// Reserve a callee-save sp single register.
buzbee2700f7e2014-03-07 09:46:20 -0800310RegStorage Mir2Lir::AllocPreservedSingle(int s_reg) {
311 RegStorage res;
buzbee091cc402014-03-31 10:14:40 -0700312 GrowableArray<RegisterInfo*>::Iterator it(&reg_pool_->sp_regs_);
313 for (RegisterInfo* info = it.Next(); info != nullptr; info = it.Next()) {
314 if (!info->IsTemp() && !info->InUse()) {
315 res = info->GetReg();
316 RecordSinglePromotion(res, s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700317 break;
318 }
319 }
320 return res;
321}
322
buzbee091cc402014-03-31 10:14:40 -0700323void Mir2Lir::RecordDoublePromotion(RegStorage reg, int s_reg) {
324 int p_map_idx = SRegToPMap(s_reg);
325 int v_reg = mir_graph_->SRegToVReg(s_reg);
326 GetRegInfo(reg)->MarkInUse();
327 MarkPreservedDouble(v_reg, reg);
328 promotion_map_[p_map_idx].fp_location = kLocPhysReg;
329 promotion_map_[p_map_idx].FpReg = reg.GetReg();
330}
331
332// Reserve a callee-save dp solo register.
buzbee2700f7e2014-03-07 09:46:20 -0800333RegStorage Mir2Lir::AllocPreservedDouble(int s_reg) {
334 RegStorage res;
buzbee091cc402014-03-31 10:14:40 -0700335 GrowableArray<RegisterInfo*>::Iterator it(&reg_pool_->dp_regs_);
336 for (RegisterInfo* info = it.Next(); info != nullptr; info = it.Next()) {
337 if (!info->IsTemp() && !info->InUse()) {
338 res = info->GetReg();
339 RecordDoublePromotion(res, s_reg);
340 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700341 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700342 }
343 return res;
344}
345
buzbee091cc402014-03-31 10:14:40 -0700346
347RegStorage Mir2Lir::AllocTempBody(GrowableArray<RegisterInfo*> &regs, int* next_temp, bool required) {
348 int num_regs = regs.Size();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700349 int next = *next_temp;
Brian Carlstrom38f85e42013-07-18 14:45:22 -0700350 for (int i = 0; i< num_regs; i++) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700351 if (next >= num_regs)
352 next = 0;
buzbee091cc402014-03-31 10:14:40 -0700353 RegisterInfo* info = regs.Get(next);
buzbee30adc732014-05-09 15:10:18 -0700354 // Try to allocate a register that doesn't hold a live value.
buzbee082833c2014-05-17 23:16:26 -0700355 if (info->IsTemp() && !info->InUse() && info->IsDead()) {
buzbee091cc402014-03-31 10:14:40 -0700356 Clobber(info->GetReg());
357 info->MarkInUse();
buzbee30adc732014-05-09 15:10:18 -0700358 /*
359 * NOTE: "wideness" is an attribute of how the container is used, not its physical size.
360 * The caller will set wideness as appropriate.
361 */
Douglas Leung2db3e262014-06-25 16:02:55 -0700362 if (info->IsWide()) {
363 RegisterInfo* partner = GetRegInfo(info->Partner());
364 DCHECK_EQ(info->GetReg().GetRegNum(), partner->Partner().GetRegNum());
365 DCHECK(partner->IsWide());
366 info->SetIsWide(false);
367 partner->SetIsWide(false);
368 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700369 *next_temp = next + 1;
buzbee091cc402014-03-31 10:14:40 -0700370 return info->GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700371 }
372 next++;
373 }
374 next = *next_temp;
buzbee30adc732014-05-09 15:10:18 -0700375 // No free non-live regs. Anything we can kill?
Brian Carlstrom38f85e42013-07-18 14:45:22 -0700376 for (int i = 0; i< num_regs; i++) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700377 if (next >= num_regs)
378 next = 0;
buzbee091cc402014-03-31 10:14:40 -0700379 RegisterInfo* info = regs.Get(next);
380 if (info->IsTemp() && !info->InUse()) {
buzbee30adc732014-05-09 15:10:18 -0700381 // Got one. Kill it.
382 ClobberSReg(info->SReg());
buzbee091cc402014-03-31 10:14:40 -0700383 Clobber(info->GetReg());
384 info->MarkInUse();
buzbee082833c2014-05-17 23:16:26 -0700385 if (info->IsWide()) {
386 RegisterInfo* partner = GetRegInfo(info->Partner());
387 DCHECK_EQ(info->GetReg().GetRegNum(), partner->Partner().GetRegNum());
388 DCHECK(partner->IsWide());
389 info->SetIsWide(false);
390 partner->SetIsWide(false);
391 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700392 *next_temp = next + 1;
buzbee091cc402014-03-31 10:14:40 -0700393 return info->GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700394 }
395 next++;
396 }
397 if (required) {
398 CodegenDump();
buzbee091cc402014-03-31 10:14:40 -0700399 DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700400 LOG(FATAL) << "No free temp registers";
401 }
buzbee2700f7e2014-03-07 09:46:20 -0800402 return RegStorage::InvalidReg(); // No register available
Brian Carlstrom7940e442013-07-12 13:46:57 -0700403}
404
Brian Carlstrom7940e442013-07-12 13:46:57 -0700405/* Return a temp if one is available, -1 otherwise */
buzbee2700f7e2014-03-07 09:46:20 -0800406RegStorage Mir2Lir::AllocFreeTemp() {
buzbee091cc402014-03-31 10:14:40 -0700407 return AllocTempBody(reg_pool_->core_regs_, &reg_pool_->next_core_reg_, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700408}
409
buzbee2700f7e2014-03-07 09:46:20 -0800410RegStorage Mir2Lir::AllocTemp() {
buzbee091cc402014-03-31 10:14:40 -0700411 return AllocTempBody(reg_pool_->core_regs_, &reg_pool_->next_core_reg_, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700412}
413
buzbeeb01bf152014-05-13 15:59:07 -0700414RegStorage Mir2Lir::AllocTempWide() {
415 RegStorage res;
416 if (reg_pool_->core64_regs_.Size() != 0) {
417 res = AllocTempBody(reg_pool_->core64_regs_, &reg_pool_->next_core64_reg_, true);
418 } else {
419 RegStorage low_reg = AllocTemp();
420 RegStorage high_reg = AllocTemp();
421 res = RegStorage::MakeRegPair(low_reg, high_reg);
422 }
Andreas Gampe4b537a82014-06-30 22:24:53 -0700423 CheckRegStorage(res, WidenessCheck::kCheckWide, RefCheck::kIgnoreRef, FPCheck::kCheckNotFP);
buzbeeb01bf152014-05-13 15:59:07 -0700424 return res;
425}
426
buzbeea0cd2d72014-06-01 09:33:49 -0700427RegStorage Mir2Lir::AllocTempRef() {
428 RegStorage res = AllocTempBody(*reg_pool_->ref_regs_, reg_pool_->next_ref_reg_, true);
429 DCHECK(!res.IsPair());
Andreas Gampe4b537a82014-06-30 22:24:53 -0700430 CheckRegStorage(res, WidenessCheck::kCheckNotWide, RefCheck::kCheckRef, FPCheck::kCheckNotFP);
buzbeea0cd2d72014-06-01 09:33:49 -0700431 return res;
Matteo Franchin0955f7e2014-05-23 17:32:52 +0100432}
433
buzbee091cc402014-03-31 10:14:40 -0700434RegStorage Mir2Lir::AllocTempSingle() {
435 RegStorage res = AllocTempBody(reg_pool_->sp_regs_, &reg_pool_->next_sp_reg_, true);
436 DCHECK(res.IsSingle()) << "Reg: 0x" << std::hex << res.GetRawBits();
Andreas Gampe4b537a82014-06-30 22:24:53 -0700437 CheckRegStorage(res, WidenessCheck::kCheckNotWide, RefCheck::kCheckNotRef, FPCheck::kIgnoreFP);
buzbee091cc402014-03-31 10:14:40 -0700438 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700439}
440
buzbee091cc402014-03-31 10:14:40 -0700441RegStorage Mir2Lir::AllocTempDouble() {
442 RegStorage res = AllocTempBody(reg_pool_->dp_regs_, &reg_pool_->next_dp_reg_, true);
443 DCHECK(res.IsDouble()) << "Reg: 0x" << std::hex << res.GetRawBits();
Andreas Gampe4b537a82014-06-30 22:24:53 -0700444 CheckRegStorage(res, WidenessCheck::kCheckWide, RefCheck::kCheckNotRef, FPCheck::kIgnoreFP);
buzbee091cc402014-03-31 10:14:40 -0700445 return res;
446}
447
buzbeeb01bf152014-05-13 15:59:07 -0700448RegStorage Mir2Lir::AllocTypedTempWide(bool fp_hint, int reg_class) {
buzbeea0cd2d72014-06-01 09:33:49 -0700449 DCHECK_NE(reg_class, kRefReg); // NOTE: the Dalvik width of a reference is always 32 bits.
buzbeeb01bf152014-05-13 15:59:07 -0700450 if (((reg_class == kAnyReg) && fp_hint) || (reg_class == kFPReg)) {
451 return AllocTempDouble();
452 }
453 return AllocTempWide();
454}
455
456RegStorage Mir2Lir::AllocTypedTemp(bool fp_hint, int reg_class) {
457 if (((reg_class == kAnyReg) && fp_hint) || (reg_class == kFPReg)) {
458 return AllocTempSingle();
buzbeea0cd2d72014-06-01 09:33:49 -0700459 } else if (reg_class == kRefReg) {
460 return AllocTempRef();
buzbeeb01bf152014-05-13 15:59:07 -0700461 }
462 return AllocTemp();
463}
464
buzbee091cc402014-03-31 10:14:40 -0700465RegStorage Mir2Lir::FindLiveReg(GrowableArray<RegisterInfo*> &regs, int s_reg) {
466 RegStorage res;
467 GrowableArray<RegisterInfo*>::Iterator it(&regs);
468 for (RegisterInfo* info = it.Next(); info != nullptr; info = it.Next()) {
469 if ((info->SReg() == s_reg) && info->IsLive()) {
470 res = info->GetReg();
471 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700472 }
473 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700474 return res;
475}
476
buzbee091cc402014-03-31 10:14:40 -0700477RegStorage Mir2Lir::AllocLiveReg(int s_reg, int reg_class, bool wide) {
478 RegStorage reg;
buzbeea0cd2d72014-06-01 09:33:49 -0700479 if (reg_class == kRefReg) {
480 reg = FindLiveReg(*reg_pool_->ref_regs_, s_reg);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700481 CheckRegStorage(reg, WidenessCheck::kCheckNotWide, RefCheck::kCheckRef, FPCheck::kCheckNotFP);
buzbeea0cd2d72014-06-01 09:33:49 -0700482 }
483 if (!reg.Valid() && ((reg_class == kAnyReg) || (reg_class == kFPReg))) {
buzbee091cc402014-03-31 10:14:40 -0700484 reg = FindLiveReg(wide ? reg_pool_->dp_regs_ : reg_pool_->sp_regs_, s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700485 }
buzbee091cc402014-03-31 10:14:40 -0700486 if (!reg.Valid() && (reg_class != kFPReg)) {
buzbee33ae5582014-06-12 14:56:32 -0700487 if (cu_->target64) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700488 reg = FindLiveReg(wide || reg_class == kRefReg ? reg_pool_->core64_regs_ :
489 reg_pool_->core_regs_, s_reg);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100490 } else {
491 reg = FindLiveReg(reg_pool_->core_regs_, s_reg);
492 }
buzbee091cc402014-03-31 10:14:40 -0700493 }
494 if (reg.Valid()) {
buzbee33ae5582014-06-12 14:56:32 -0700495 if (wide && !reg.IsFloat() && !cu_->target64) {
buzbee30adc732014-05-09 15:10:18 -0700496 // Only allow reg pairs for core regs on 32-bit targets.
buzbee091cc402014-03-31 10:14:40 -0700497 RegStorage high_reg = FindLiveReg(reg_pool_->core_regs_, s_reg + 1);
498 if (high_reg.Valid()) {
buzbee091cc402014-03-31 10:14:40 -0700499 reg = RegStorage::MakeRegPair(reg, high_reg);
500 MarkWide(reg);
501 } else {
buzbee30adc732014-05-09 15:10:18 -0700502 // Only half available.
buzbee091cc402014-03-31 10:14:40 -0700503 reg = RegStorage::InvalidReg();
504 }
505 }
buzbee30adc732014-05-09 15:10:18 -0700506 if (reg.Valid() && (wide != GetRegInfo(reg)->IsWide())) {
507 // Width mismatch - don't try to reuse.
508 reg = RegStorage::InvalidReg();
509 }
510 }
511 if (reg.Valid()) {
512 if (reg.IsPair()) {
513 RegisterInfo* info_low = GetRegInfo(reg.GetLow());
514 RegisterInfo* info_high = GetRegInfo(reg.GetHigh());
515 if (info_low->IsTemp()) {
516 info_low->MarkInUse();
517 }
518 if (info_high->IsTemp()) {
519 info_high->MarkInUse();
520 }
521 } else {
buzbee091cc402014-03-31 10:14:40 -0700522 RegisterInfo* info = GetRegInfo(reg);
523 if (info->IsTemp()) {
524 info->MarkInUse();
525 }
526 }
buzbee30adc732014-05-09 15:10:18 -0700527 } else {
528 // Either not found, or something didn't match up. Clobber to prevent any stale instances.
529 ClobberSReg(s_reg);
530 if (wide) {
531 ClobberSReg(s_reg + 1);
buzbee091cc402014-03-31 10:14:40 -0700532 }
533 }
Andreas Gampe4b537a82014-06-30 22:24:53 -0700534 CheckRegStorage(reg, WidenessCheck::kIgnoreWide,
535 reg_class == kRefReg ? RefCheck::kCheckRef : RefCheck::kIgnoreRef,
536 FPCheck::kIgnoreFP);
buzbee091cc402014-03-31 10:14:40 -0700537 return reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700538}
539
buzbee2700f7e2014-03-07 09:46:20 -0800540void Mir2Lir::FreeTemp(RegStorage reg) {
541 if (reg.IsPair()) {
buzbee091cc402014-03-31 10:14:40 -0700542 FreeTemp(reg.GetLow());
543 FreeTemp(reg.GetHigh());
buzbee2700f7e2014-03-07 09:46:20 -0800544 } else {
buzbee091cc402014-03-31 10:14:40 -0700545 RegisterInfo* p = GetRegInfo(reg);
546 if (p->IsTemp()) {
547 p->MarkFree();
548 p->SetIsWide(false);
549 p->SetPartner(reg);
550 }
buzbee2700f7e2014-03-07 09:46:20 -0800551 }
552}
553
buzbee082833c2014-05-17 23:16:26 -0700554void Mir2Lir::FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free) {
555 DCHECK(rl_keep.wide);
556 DCHECK(rl_free.wide);
557 int free_low = rl_free.reg.GetLowReg();
558 int free_high = rl_free.reg.GetHighReg();
559 int keep_low = rl_keep.reg.GetLowReg();
560 int keep_high = rl_keep.reg.GetHighReg();
561 if ((free_low != keep_low) && (free_low != keep_high) &&
562 (free_high != keep_low) && (free_high != keep_high)) {
563 // No overlap, free both
564 FreeTemp(rl_free.reg);
565 }
566}
567
buzbee262b2992014-03-27 11:22:43 -0700568bool Mir2Lir::IsLive(RegStorage reg) {
buzbee091cc402014-03-31 10:14:40 -0700569 bool res;
buzbee2700f7e2014-03-07 09:46:20 -0800570 if (reg.IsPair()) {
buzbee091cc402014-03-31 10:14:40 -0700571 RegisterInfo* p_lo = GetRegInfo(reg.GetLow());
572 RegisterInfo* p_hi = GetRegInfo(reg.GetHigh());
buzbee30adc732014-05-09 15:10:18 -0700573 DCHECK_EQ(p_lo->IsLive(), p_hi->IsLive());
buzbee091cc402014-03-31 10:14:40 -0700574 res = p_lo->IsLive() || p_hi->IsLive();
buzbee2700f7e2014-03-07 09:46:20 -0800575 } else {
buzbee091cc402014-03-31 10:14:40 -0700576 RegisterInfo* p = GetRegInfo(reg);
577 res = p->IsLive();
buzbee2700f7e2014-03-07 09:46:20 -0800578 }
buzbee091cc402014-03-31 10:14:40 -0700579 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700580}
581
buzbee262b2992014-03-27 11:22:43 -0700582bool Mir2Lir::IsTemp(RegStorage reg) {
buzbee091cc402014-03-31 10:14:40 -0700583 bool res;
buzbee2700f7e2014-03-07 09:46:20 -0800584 if (reg.IsPair()) {
buzbee091cc402014-03-31 10:14:40 -0700585 RegisterInfo* p_lo = GetRegInfo(reg.GetLow());
586 RegisterInfo* p_hi = GetRegInfo(reg.GetHigh());
587 res = p_lo->IsTemp() || p_hi->IsTemp();
buzbee2700f7e2014-03-07 09:46:20 -0800588 } else {
buzbee091cc402014-03-31 10:14:40 -0700589 RegisterInfo* p = GetRegInfo(reg);
590 res = p->IsTemp();
buzbee2700f7e2014-03-07 09:46:20 -0800591 }
buzbee091cc402014-03-31 10:14:40 -0700592 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700593}
594
buzbee262b2992014-03-27 11:22:43 -0700595bool Mir2Lir::IsPromoted(RegStorage reg) {
buzbee091cc402014-03-31 10:14:40 -0700596 bool res;
buzbee2700f7e2014-03-07 09:46:20 -0800597 if (reg.IsPair()) {
buzbee091cc402014-03-31 10:14:40 -0700598 RegisterInfo* p_lo = GetRegInfo(reg.GetLow());
599 RegisterInfo* p_hi = GetRegInfo(reg.GetHigh());
600 res = !p_lo->IsTemp() || !p_hi->IsTemp();
buzbee2700f7e2014-03-07 09:46:20 -0800601 } else {
buzbee091cc402014-03-31 10:14:40 -0700602 RegisterInfo* p = GetRegInfo(reg);
603 res = !p->IsTemp();
buzbee2700f7e2014-03-07 09:46:20 -0800604 }
buzbee091cc402014-03-31 10:14:40 -0700605 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700606}
607
buzbee2700f7e2014-03-07 09:46:20 -0800608bool Mir2Lir::IsDirty(RegStorage reg) {
buzbee091cc402014-03-31 10:14:40 -0700609 bool res;
buzbee2700f7e2014-03-07 09:46:20 -0800610 if (reg.IsPair()) {
buzbee091cc402014-03-31 10:14:40 -0700611 RegisterInfo* p_lo = GetRegInfo(reg.GetLow());
612 RegisterInfo* p_hi = GetRegInfo(reg.GetHigh());
613 res = p_lo->IsDirty() || p_hi->IsDirty();
buzbee2700f7e2014-03-07 09:46:20 -0800614 } else {
buzbee091cc402014-03-31 10:14:40 -0700615 RegisterInfo* p = GetRegInfo(reg);
616 res = p->IsDirty();
buzbee2700f7e2014-03-07 09:46:20 -0800617 }
buzbee091cc402014-03-31 10:14:40 -0700618 return res;
buzbee2700f7e2014-03-07 09:46:20 -0800619}
620
Brian Carlstrom7940e442013-07-12 13:46:57 -0700621/*
622 * Similar to AllocTemp(), but forces the allocation of a specific
623 * register. No check is made to see if the register was previously
624 * allocated. Use with caution.
625 */
buzbee2700f7e2014-03-07 09:46:20 -0800626void Mir2Lir::LockTemp(RegStorage reg) {
buzbee091cc402014-03-31 10:14:40 -0700627 DCHECK(IsTemp(reg));
628 if (reg.IsPair()) {
629 RegisterInfo* p_lo = GetRegInfo(reg.GetLow());
630 RegisterInfo* p_hi = GetRegInfo(reg.GetHigh());
631 p_lo->MarkInUse();
buzbee30adc732014-05-09 15:10:18 -0700632 p_lo->MarkDead();
buzbee091cc402014-03-31 10:14:40 -0700633 p_hi->MarkInUse();
buzbee30adc732014-05-09 15:10:18 -0700634 p_hi->MarkDead();
buzbee091cc402014-03-31 10:14:40 -0700635 } else {
636 RegisterInfo* p = GetRegInfo(reg);
637 p->MarkInUse();
buzbee30adc732014-05-09 15:10:18 -0700638 p->MarkDead();
buzbee091cc402014-03-31 10:14:40 -0700639 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700640}
641
buzbee2700f7e2014-03-07 09:46:20 -0800642void Mir2Lir::ResetDef(RegStorage reg) {
buzbee091cc402014-03-31 10:14:40 -0700643 if (reg.IsPair()) {
644 GetRegInfo(reg.GetLow())->ResetDefBody();
645 GetRegInfo(reg.GetHigh())->ResetDefBody();
646 } else {
647 GetRegInfo(reg)->ResetDefBody();
648 }
buzbee2700f7e2014-03-07 09:46:20 -0800649}
650
buzbee091cc402014-03-31 10:14:40 -0700651void Mir2Lir::NullifyRange(RegStorage reg, int s_reg) {
652 RegisterInfo* info = nullptr;
653 RegStorage rs = reg.IsPair() ? reg.GetLow() : reg;
654 if (IsTemp(rs)) {
655 info = GetRegInfo(reg);
656 }
657 if ((info != nullptr) && (info->DefStart() != nullptr) && (info->DefEnd() != nullptr)) {
658 DCHECK_EQ(info->SReg(), s_reg); // Make sure we're on the same page.
659 for (LIR* p = info->DefStart();; p = p->next) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700660 NopLIR(p);
buzbee091cc402014-03-31 10:14:40 -0700661 if (p == info->DefEnd()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700662 break;
buzbee091cc402014-03-31 10:14:40 -0700663 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700664 }
665 }
666}
667
668/*
669 * Mark the beginning and end LIR of a def sequence. Note that
670 * on entry start points to the LIR prior to the beginning of the
671 * sequence.
672 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700673void Mir2Lir::MarkDef(RegLocation rl, LIR *start, LIR *finish) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700674 DCHECK(!rl.wide);
675 DCHECK(start && start->next);
676 DCHECK(finish);
buzbee091cc402014-03-31 10:14:40 -0700677 RegisterInfo* p = GetRegInfo(rl.reg);
678 p->SetDefStart(start->next);
679 p->SetDefEnd(finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700680}
681
682/*
683 * Mark the beginning and end LIR of a def sequence. Note that
684 * on entry start points to the LIR prior to the beginning of the
685 * sequence.
686 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700687void Mir2Lir::MarkDefWide(RegLocation rl, LIR *start, LIR *finish) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700688 DCHECK(rl.wide);
689 DCHECK(start && start->next);
690 DCHECK(finish);
buzbee091cc402014-03-31 10:14:40 -0700691 RegisterInfo* p;
692 if (rl.reg.IsPair()) {
693 p = GetRegInfo(rl.reg.GetLow());
694 ResetDef(rl.reg.GetHigh()); // Only track low of pair
695 } else {
696 p = GetRegInfo(rl.reg);
697 }
698 p->SetDefStart(start->next);
699 p->SetDefEnd(finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700700}
701
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700702void Mir2Lir::ResetDefLoc(RegLocation rl) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700703 DCHECK(!rl.wide);
buzbee091cc402014-03-31 10:14:40 -0700704 if (IsTemp(rl.reg) && !(cu_->disable_opt & (1 << kSuppressLoads))) {
705 NullifyRange(rl.reg, rl.s_reg_low);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700706 }
buzbee091cc402014-03-31 10:14:40 -0700707 ResetDef(rl.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700708}
709
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700710void Mir2Lir::ResetDefLocWide(RegLocation rl) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700711 DCHECK(rl.wide);
buzbee091cc402014-03-31 10:14:40 -0700712 // If pair, only track low reg of pair.
713 RegStorage rs = rl.reg.IsPair() ? rl.reg.GetLow() : rl.reg;
714 if (IsTemp(rs) && !(cu_->disable_opt & (1 << kSuppressLoads))) {
715 NullifyRange(rs, rl.s_reg_low);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700716 }
buzbee091cc402014-03-31 10:14:40 -0700717 ResetDef(rs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700718}
719
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700720void Mir2Lir::ResetDefTracking() {
buzbeea0cd2d72014-06-01 09:33:49 -0700721 GrowableArray<RegisterInfo*>::Iterator iter(&tempreg_info_);
722 for (RegisterInfo* info = iter.Next(); info != NULL; info = iter.Next()) {
buzbee091cc402014-03-31 10:14:40 -0700723 info->ResetDefBody();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724 }
725}
726
buzbeeba574512014-05-12 15:13:16 -0700727void Mir2Lir::ClobberAllTemps() {
buzbeebd663de2013-09-10 15:41:31 -0700728 GrowableArray<RegisterInfo*>::Iterator iter(&tempreg_info_);
729 for (RegisterInfo* info = iter.Next(); info != NULL; info = iter.Next()) {
buzbee30adc732014-05-09 15:10:18 -0700730 ClobberBody(info);
buzbee091cc402014-03-31 10:14:40 -0700731 }
732}
733
734void Mir2Lir::FlushRegWide(RegStorage reg) {
735 if (reg.IsPair()) {
736 RegisterInfo* info1 = GetRegInfo(reg.GetLow());
737 RegisterInfo* info2 = GetRegInfo(reg.GetHigh());
738 DCHECK(info1 && info2 && info1->IsWide() && info2->IsWide() &&
739 (info1->Partner() == info2->GetReg()) && (info2->Partner() == info1->GetReg()));
740 if ((info1->IsLive() && info1->IsDirty()) || (info2->IsLive() && info2->IsDirty())) {
741 if (!(info1->IsTemp() && info2->IsTemp())) {
742 /* Should not happen. If it does, there's a problem in eval_loc */
743 LOG(FATAL) << "Long half-temp, half-promoted";
744 }
745
746 info1->SetIsDirty(false);
747 info2->SetIsDirty(false);
748 if (mir_graph_->SRegToVReg(info2->SReg()) < mir_graph_->SRegToVReg(info1->SReg())) {
749 info1 = info2;
750 }
751 int v_reg = mir_graph_->SRegToVReg(info1->SReg());
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100752 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000753 StoreBaseDisp(TargetReg(kSp), VRegOffset(v_reg), reg, k64, kNotVolatile);
buzbee091cc402014-03-31 10:14:40 -0700754 }
755 } else {
756 RegisterInfo* info = GetRegInfo(reg);
757 if (info->IsLive() && info->IsDirty()) {
758 info->SetIsDirty(false);
759 int v_reg = mir_graph_->SRegToVReg(info->SReg());
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100760 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000761 StoreBaseDisp(TargetReg(kSp), VRegOffset(v_reg), reg, k64, kNotVolatile);
buzbee091cc402014-03-31 10:14:40 -0700762 }
763 }
764}
765
766void Mir2Lir::FlushReg(RegStorage reg) {
767 DCHECK(!reg.IsPair());
768 RegisterInfo* info = GetRegInfo(reg);
769 if (info->IsLive() && info->IsDirty()) {
770 info->SetIsDirty(false);
771 int v_reg = mir_graph_->SRegToVReg(info->SReg());
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100772 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000773 StoreBaseDisp(TargetReg(kSp), VRegOffset(v_reg), reg, kWord, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700774 }
775}
776
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800777void Mir2Lir::FlushSpecificReg(RegisterInfo* info) {
buzbee091cc402014-03-31 10:14:40 -0700778 if (info->IsWide()) {
779 FlushRegWide(info->GetReg());
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800780 } else {
buzbee091cc402014-03-31 10:14:40 -0700781 FlushReg(info->GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782 }
783}
784
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700785void Mir2Lir::FlushAllRegs() {
buzbee091cc402014-03-31 10:14:40 -0700786 GrowableArray<RegisterInfo*>::Iterator it(&tempreg_info_);
787 for (RegisterInfo* info = it.Next(); info != nullptr; info = it.Next()) {
buzbeeba574512014-05-12 15:13:16 -0700788 if (info->IsDirty() && info->IsLive()) {
buzbee091cc402014-03-31 10:14:40 -0700789 FlushSpecificReg(info);
790 }
buzbee30adc732014-05-09 15:10:18 -0700791 info->MarkDead();
buzbee091cc402014-03-31 10:14:40 -0700792 info->SetIsWide(false);
793 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700794}
795
796
buzbee2700f7e2014-03-07 09:46:20 -0800797bool Mir2Lir::RegClassMatches(int reg_class, RegStorage reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700798 if (reg_class == kAnyReg) {
799 return true;
buzbeea0cd2d72014-06-01 09:33:49 -0700800 } else if ((reg_class == kCoreReg) || (reg_class == kRefReg)) {
801 /*
802 * For this purpose, consider Core and Ref to be the same class. We aren't dealing
803 * with width here - that should be checked at a higher level (if needed).
804 */
buzbee091cc402014-03-31 10:14:40 -0700805 return !reg.IsFloat();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700806 } else {
buzbee091cc402014-03-31 10:14:40 -0700807 return reg.IsFloat();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700808 }
809}
810
buzbee091cc402014-03-31 10:14:40 -0700811void Mir2Lir::MarkLive(RegLocation loc) {
812 RegStorage reg = loc.reg;
buzbee082833c2014-05-17 23:16:26 -0700813 if (!IsTemp(reg)) {
814 return;
815 }
buzbee091cc402014-03-31 10:14:40 -0700816 int s_reg = loc.s_reg_low;
buzbee082833c2014-05-17 23:16:26 -0700817 if (s_reg == INVALID_SREG) {
818 // Can't be live if no associated sreg.
819 if (reg.IsPair()) {
820 GetRegInfo(reg.GetLow())->MarkDead();
821 GetRegInfo(reg.GetHigh())->MarkDead();
822 } else {
823 GetRegInfo(reg)->MarkDead();
buzbee091cc402014-03-31 10:14:40 -0700824 }
buzbee082833c2014-05-17 23:16:26 -0700825 } else {
826 if (reg.IsPair()) {
827 RegisterInfo* info_lo = GetRegInfo(reg.GetLow());
828 RegisterInfo* info_hi = GetRegInfo(reg.GetHigh());
829 if (info_lo->IsLive() && (info_lo->SReg() == s_reg) && info_hi->IsLive() &&
830 (info_hi->SReg() == s_reg)) {
831 return; // Already live.
832 }
833 ClobberSReg(s_reg);
834 ClobberSReg(s_reg + 1);
835 info_lo->MarkLive(s_reg);
836 info_hi->MarkLive(s_reg + 1);
837 } else {
838 RegisterInfo* info = GetRegInfo(reg);
839 if (info->IsLive() && (info->SReg() == s_reg)) {
840 return; // Already live.
841 }
842 ClobberSReg(s_reg);
843 if (loc.wide) {
844 ClobberSReg(s_reg + 1);
845 }
846 info->MarkLive(s_reg);
847 }
848 if (loc.wide) {
849 MarkWide(reg);
850 } else {
851 MarkNarrow(reg);
852 }
buzbee091cc402014-03-31 10:14:40 -0700853 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700854}
855
buzbee2700f7e2014-03-07 09:46:20 -0800856void Mir2Lir::MarkTemp(RegStorage reg) {
857 DCHECK(!reg.IsPair());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700858 RegisterInfo* info = GetRegInfo(reg);
buzbee091cc402014-03-31 10:14:40 -0700859 tempreg_info_.Insert(info);
860 info->SetIsTemp(true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700861}
862
buzbee2700f7e2014-03-07 09:46:20 -0800863void Mir2Lir::UnmarkTemp(RegStorage reg) {
864 DCHECK(!reg.IsPair());
buzbee091cc402014-03-31 10:14:40 -0700865 RegisterInfo* info = GetRegInfo(reg);
866 tempreg_info_.Delete(info);
867 info->SetIsTemp(false);
buzbee2700f7e2014-03-07 09:46:20 -0800868}
869
buzbee091cc402014-03-31 10:14:40 -0700870void Mir2Lir::MarkWide(RegStorage reg) {
871 if (reg.IsPair()) {
872 RegisterInfo* info_lo = GetRegInfo(reg.GetLow());
873 RegisterInfo* info_hi = GetRegInfo(reg.GetHigh());
buzbee082833c2014-05-17 23:16:26 -0700874 // Unpair any old partners.
875 if (info_lo->IsWide() && info_lo->Partner() != info_hi->GetReg()) {
876 GetRegInfo(info_lo->Partner())->SetIsWide(false);
877 }
878 if (info_hi->IsWide() && info_hi->Partner() != info_lo->GetReg()) {
879 GetRegInfo(info_hi->Partner())->SetIsWide(false);
880 }
buzbee091cc402014-03-31 10:14:40 -0700881 info_lo->SetIsWide(true);
882 info_hi->SetIsWide(true);
883 info_lo->SetPartner(reg.GetHigh());
884 info_hi->SetPartner(reg.GetLow());
buzbee2700f7e2014-03-07 09:46:20 -0800885 } else {
buzbee091cc402014-03-31 10:14:40 -0700886 RegisterInfo* info = GetRegInfo(reg);
887 info->SetIsWide(true);
888 info->SetPartner(reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700889 }
890}
891
buzbee082833c2014-05-17 23:16:26 -0700892void Mir2Lir::MarkNarrow(RegStorage reg) {
893 DCHECK(!reg.IsPair());
894 RegisterInfo* info = GetRegInfo(reg);
895 info->SetIsWide(false);
896 info->SetPartner(reg);
897}
898
buzbee091cc402014-03-31 10:14:40 -0700899void Mir2Lir::MarkClean(RegLocation loc) {
900 if (loc.reg.IsPair()) {
901 RegisterInfo* info = GetRegInfo(loc.reg.GetLow());
902 info->SetIsDirty(false);
903 info = GetRegInfo(loc.reg.GetHigh());
904 info->SetIsDirty(false);
905 } else {
906 RegisterInfo* info = GetRegInfo(loc.reg);
907 info->SetIsDirty(false);
908 }
909}
910
911// FIXME: need to verify rules/assumptions about how wide values are treated in 64BitSolos.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700912void Mir2Lir::MarkDirty(RegLocation loc) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700913 if (loc.home) {
914 // If already home, can't be dirty
915 return;
916 }
buzbee091cc402014-03-31 10:14:40 -0700917 if (loc.reg.IsPair()) {
918 RegisterInfo* info = GetRegInfo(loc.reg.GetLow());
919 info->SetIsDirty(true);
920 info = GetRegInfo(loc.reg.GetHigh());
921 info->SetIsDirty(true);
buzbee2700f7e2014-03-07 09:46:20 -0800922 } else {
buzbee091cc402014-03-31 10:14:40 -0700923 RegisterInfo* info = GetRegInfo(loc.reg);
924 info->SetIsDirty(true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700925 }
926}
927
buzbee2700f7e2014-03-07 09:46:20 -0800928void Mir2Lir::MarkInUse(RegStorage reg) {
929 if (reg.IsPair()) {
buzbee091cc402014-03-31 10:14:40 -0700930 GetRegInfo(reg.GetLow())->MarkInUse();
931 GetRegInfo(reg.GetHigh())->MarkInUse();
buzbee2700f7e2014-03-07 09:46:20 -0800932 } else {
buzbee091cc402014-03-31 10:14:40 -0700933 GetRegInfo(reg)->MarkInUse();
buzbee2700f7e2014-03-07 09:46:20 -0800934 }
935}
936
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700937bool Mir2Lir::CheckCorePoolSanity() {
buzbee082833c2014-05-17 23:16:26 -0700938 GrowableArray<RegisterInfo*>::Iterator it(&tempreg_info_);
buzbee091cc402014-03-31 10:14:40 -0700939 for (RegisterInfo* info = it.Next(); info != nullptr; info = it.Next()) {
buzbee082833c2014-05-17 23:16:26 -0700940 if (info->IsTemp() && info->IsLive() && info->IsWide()) {
941 RegStorage my_reg = info->GetReg();
buzbee091cc402014-03-31 10:14:40 -0700942 int my_sreg = info->SReg();
943 RegStorage partner_reg = info->Partner();
944 RegisterInfo* partner = GetRegInfo(partner_reg);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700945 DCHECK(partner != NULL);
buzbee091cc402014-03-31 10:14:40 -0700946 DCHECK(partner->IsWide());
947 DCHECK_EQ(my_reg.GetReg(), partner->Partner().GetReg());
buzbee082833c2014-05-17 23:16:26 -0700948 DCHECK(partner->IsLive());
buzbee091cc402014-03-31 10:14:40 -0700949 int partner_sreg = partner->SReg();
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700950 if (my_sreg == INVALID_SREG) {
951 DCHECK_EQ(partner_sreg, INVALID_SREG);
952 } else {
953 int diff = my_sreg - partner_sreg;
buzbee091cc402014-03-31 10:14:40 -0700954 DCHECK((diff == 0) || (diff == -1) || (diff == 1));
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700955 }
956 }
buzbee082833c2014-05-17 23:16:26 -0700957 if (info->Master() != info) {
958 // Aliased.
959 if (info->IsLive() && (info->SReg() != INVALID_SREG)) {
960 // If I'm live, master should not be live, but should show liveness in alias set.
961 DCHECK_EQ(info->Master()->SReg(), INVALID_SREG);
962 DCHECK(!info->Master()->IsDead());
buzbee082833c2014-05-17 23:16:26 -0700963 }
buzbee642fe342014-05-23 16:04:08 -0700964// TODO: Add checks in !info->IsDead() case to ensure every live bit is owned by exactly 1 reg.
buzbee082833c2014-05-17 23:16:26 -0700965 }
966 if (info->IsAliased()) {
967 // Has child aliases.
968 DCHECK_EQ(info->Master(), info);
969 if (info->IsLive() && (info->SReg() != INVALID_SREG)) {
970 // Master live, no child should be dead - all should show liveness in set.
971 for (RegisterInfo* p = info->GetAliasChain(); p != nullptr; p = p->GetAliasChain()) {
972 DCHECK(!p->IsDead());
973 DCHECK_EQ(p->SReg(), INVALID_SREG);
974 }
975 } else if (!info->IsDead()) {
976 // Master not live, one or more aliases must be.
977 bool live_alias = false;
978 for (RegisterInfo* p = info->GetAliasChain(); p != nullptr; p = p->GetAliasChain()) {
979 live_alias |= p->IsLive();
980 }
981 DCHECK(live_alias);
982 }
983 }
984 if (info->IsLive() && (info->SReg() == INVALID_SREG)) {
985 // If not fully live, should have INVALID_SREG and def's should be null.
986 DCHECK(info->DefStart() == nullptr);
987 DCHECK(info->DefEnd() == nullptr);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700988 }
989 }
990 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700991}
992
993/*
994 * Return an updated location record with current in-register status.
995 * If the value lives in live temps, reflect that fact. No code
996 * is generated. If the live value is part of an older pair,
997 * clobber both low and high.
998 * TUNING: clobbering both is a bit heavy-handed, but the alternative
999 * is a bit complex when dealing with FP regs. Examine code to see
1000 * if it's worthwhile trying to be more clever here.
1001 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001002RegLocation Mir2Lir::UpdateLoc(RegLocation loc) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001003 DCHECK(!loc.wide);
1004 DCHECK(CheckCorePoolSanity());
1005 if (loc.location != kLocPhysReg) {
1006 DCHECK((loc.location == kLocDalvikFrame) ||
1007 (loc.location == kLocCompilerTemp));
Andreas Gampe4b537a82014-06-30 22:24:53 -07001008 RegStorage reg = AllocLiveReg(loc.s_reg_low, loc.ref ? kRefReg : kAnyReg, false);
buzbee091cc402014-03-31 10:14:40 -07001009 if (reg.Valid()) {
1010 bool match = true;
1011 RegisterInfo* info = GetRegInfo(reg);
1012 match &= !reg.IsPair();
1013 match &= !info->IsWide();
1014 if (match) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001015 loc.location = kLocPhysReg;
buzbee091cc402014-03-31 10:14:40 -07001016 loc.reg = reg;
1017 } else {
1018 Clobber(reg);
1019 FreeTemp(reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001020 }
1021 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001022 CheckRegLocation(loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001023 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001024 return loc;
1025}
1026
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001027RegLocation Mir2Lir::UpdateLocWide(RegLocation loc) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001028 DCHECK(loc.wide);
1029 DCHECK(CheckCorePoolSanity());
1030 if (loc.location != kLocPhysReg) {
1031 DCHECK((loc.location == kLocDalvikFrame) ||
1032 (loc.location == kLocCompilerTemp));
buzbee091cc402014-03-31 10:14:40 -07001033 RegStorage reg = AllocLiveReg(loc.s_reg_low, kAnyReg, true);
1034 if (reg.Valid()) {
1035 bool match = true;
1036 if (reg.IsPair()) {
1037 // If we've got a register pair, make sure that it was last used as the same pair.
1038 RegisterInfo* info_lo = GetRegInfo(reg.GetLow());
1039 RegisterInfo* info_hi = GetRegInfo(reg.GetHigh());
1040 match &= info_lo->IsWide();
1041 match &= info_hi->IsWide();
1042 match &= (info_lo->Partner() == info_hi->GetReg());
1043 match &= (info_hi->Partner() == info_lo->GetReg());
1044 } else {
1045 RegisterInfo* info = GetRegInfo(reg);
1046 match &= info->IsWide();
1047 match &= (info->GetReg() == info->Partner());
1048 }
1049 if (match) {
1050 loc.location = kLocPhysReg;
1051 loc.reg = reg;
1052 } else {
1053 Clobber(reg);
1054 FreeTemp(reg);
1055 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001056 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001057 CheckRegLocation(loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001058 }
1059 return loc;
1060}
1061
Brian Carlstrom7940e442013-07-12 13:46:57 -07001062/* For use in cases we don't know (or care) width */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001063RegLocation Mir2Lir::UpdateRawLoc(RegLocation loc) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001064 if (loc.wide)
1065 return UpdateLocWide(loc);
1066 else
1067 return UpdateLoc(loc);
1068}
1069
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001070RegLocation Mir2Lir::EvalLocWide(RegLocation loc, int reg_class, bool update) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001071 DCHECK(loc.wide);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001072
1073 loc = UpdateLocWide(loc);
1074
1075 /* If already in registers, we can assume proper form. Right reg class? */
1076 if (loc.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08001077 if (!RegClassMatches(reg_class, loc.reg)) {
Vladimir Marko0dc242d2014-05-12 16:22:14 +01001078 // Wrong register class. Reallocate and transfer ownership.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001079 RegStorage new_regs = AllocTypedTempWide(loc.fp, reg_class);
buzbee082833c2014-05-17 23:16:26 -07001080 // Clobber the old regs.
buzbee2700f7e2014-03-07 09:46:20 -08001081 Clobber(loc.reg);
buzbee082833c2014-05-17 23:16:26 -07001082 // ...and mark the new ones live.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001083 loc.reg = new_regs;
buzbee091cc402014-03-31 10:14:40 -07001084 MarkWide(loc.reg);
buzbee082833c2014-05-17 23:16:26 -07001085 MarkLive(loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001086 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001087 CheckRegLocation(loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001088 return loc;
1089 }
1090
1091 DCHECK_NE(loc.s_reg_low, INVALID_SREG);
1092 DCHECK_NE(GetSRegHi(loc.s_reg_low), INVALID_SREG);
1093
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001094 loc.reg = AllocTypedTempWide(loc.fp, reg_class);
buzbee091cc402014-03-31 10:14:40 -07001095 MarkWide(loc.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001096
Brian Carlstrom7940e442013-07-12 13:46:57 -07001097 if (update) {
1098 loc.location = kLocPhysReg;
buzbee091cc402014-03-31 10:14:40 -07001099 MarkLive(loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001100 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001101 CheckRegLocation(loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001102 return loc;
1103}
1104
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001105RegLocation Mir2Lir::EvalLoc(RegLocation loc, int reg_class, bool update) {
Andreas Gampe4b537a82014-06-30 22:24:53 -07001106 // Narrow reg_class if the loc is a ref.
1107 if (loc.ref && reg_class == kAnyReg) {
1108 reg_class = kRefReg;
1109 }
1110
buzbee091cc402014-03-31 10:14:40 -07001111 if (loc.wide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001112 return EvalLocWide(loc, reg_class, update);
buzbee091cc402014-03-31 10:14:40 -07001113 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001114
1115 loc = UpdateLoc(loc);
1116
1117 if (loc.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08001118 if (!RegClassMatches(reg_class, loc.reg)) {
Vladimir Marko0dc242d2014-05-12 16:22:14 +01001119 // Wrong register class. Reallocate and transfer ownership.
buzbee2700f7e2014-03-07 09:46:20 -08001120 RegStorage new_reg = AllocTypedTemp(loc.fp, reg_class);
buzbee082833c2014-05-17 23:16:26 -07001121 // Clobber the old reg.
buzbee2700f7e2014-03-07 09:46:20 -08001122 Clobber(loc.reg);
buzbee082833c2014-05-17 23:16:26 -07001123 // ...and mark the new one live.
buzbee2700f7e2014-03-07 09:46:20 -08001124 loc.reg = new_reg;
buzbee082833c2014-05-17 23:16:26 -07001125 MarkLive(loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001126 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001127 CheckRegLocation(loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001128 return loc;
1129 }
1130
1131 DCHECK_NE(loc.s_reg_low, INVALID_SREG);
1132
buzbee2700f7e2014-03-07 09:46:20 -08001133 loc.reg = AllocTypedTemp(loc.fp, reg_class);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001134 CheckRegLocation(loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001135
1136 if (update) {
1137 loc.location = kLocPhysReg;
buzbee091cc402014-03-31 10:14:40 -07001138 MarkLive(loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001139 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001140 CheckRegLocation(loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001141 return loc;
1142}
1143
1144/* USE SSA names to count references of base Dalvik v_regs. */
buzbeec729a6b2013-09-14 16:04:31 -07001145void Mir2Lir::CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001146 for (int i = 0; i < mir_graph_->GetNumSSARegs(); i++) {
1147 RegLocation loc = mir_graph_->reg_location_[i];
1148 RefCounts* counts = loc.fp ? fp_counts : core_counts;
1149 int p_map_idx = SRegToPMap(loc.s_reg_low);
buzbeec729a6b2013-09-14 16:04:31 -07001150 if (loc.fp) {
1151 if (loc.wide) {
1152 // Treat doubles as a unit, using upper half of fp_counts array.
1153 counts[p_map_idx + num_regs].count += mir_graph_->GetUseCount(i);
1154 i++;
1155 } else {
1156 counts[p_map_idx].count += mir_graph_->GetUseCount(i);
1157 }
1158 } else if (!IsInexpensiveConstant(loc)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001159 counts[p_map_idx].count += mir_graph_->GetUseCount(i);
1160 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001161 }
1162}
1163
1164/* qsort callback function, sort descending */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001165static int SortCounts(const void *val1, const void *val2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001166 const Mir2Lir::RefCounts* op1 = reinterpret_cast<const Mir2Lir::RefCounts*>(val1);
1167 const Mir2Lir::RefCounts* op2 = reinterpret_cast<const Mir2Lir::RefCounts*>(val2);
Brian Carlstrom4b8c13e2013-08-23 18:10:32 -07001168 // Note that we fall back to sorting on reg so we get stable output
1169 // on differing qsort implementations (such as on host and target or
1170 // between local host and build servers).
1171 return (op1->count == op2->count)
1172 ? (op1->s_reg - op2->s_reg)
1173 : (op1->count < op2->count ? 1 : -1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001174}
1175
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001176void Mir2Lir::DumpCounts(const RefCounts* arr, int size, const char* msg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001177 LOG(INFO) << msg;
1178 for (int i = 0; i < size; i++) {
buzbeec729a6b2013-09-14 16:04:31 -07001179 if ((arr[i].s_reg & STARTING_DOUBLE_SREG) != 0) {
1180 LOG(INFO) << "s_reg[D" << (arr[i].s_reg & ~STARTING_DOUBLE_SREG) << "]: " << arr[i].count;
1181 } else {
1182 LOG(INFO) << "s_reg[" << arr[i].s_reg << "]: " << arr[i].count;
1183 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001184 }
1185}
1186
1187/*
1188 * Note: some portions of this code required even if the kPromoteRegs
1189 * optimization is disabled.
1190 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001191void Mir2Lir::DoPromotion() {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001192 int dalvik_regs = cu_->num_dalvik_registers;
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -08001193 int num_regs = dalvik_regs + mir_graph_->GetNumUsedCompilerTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001194 const int promotion_threshold = 1;
buzbeed69835d2014-02-03 14:40:27 -08001195 // Allocate the promotion map - one entry for each Dalvik vReg or compiler temp
1196 promotion_map_ = static_cast<PromotionMap*>
Vladimir Marko83cc7ae2014-02-12 18:02:05 +00001197 (arena_->Alloc(num_regs * sizeof(promotion_map_[0]), kArenaAllocRegAlloc));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001198
1199 // Allow target code to add any special registers
1200 AdjustSpillMask();
1201
1202 /*
1203 * Simple register promotion. Just do a static count of the uses
1204 * of Dalvik registers. Note that we examine the SSA names, but
1205 * count based on original Dalvik register name. Count refs
1206 * separately based on type in order to give allocation
1207 * preference to fp doubles - which must be allocated sequential
buzbeec729a6b2013-09-14 16:04:31 -07001208 * physical single fp registers starting with an even-numbered
Brian Carlstrom7940e442013-07-12 13:46:57 -07001209 * reg.
1210 * TUNING: replace with linear scan once we have the ability
1211 * to describe register live ranges for GC.
1212 */
1213 RefCounts *core_regs =
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -07001214 static_cast<RefCounts*>(arena_->Alloc(sizeof(RefCounts) * num_regs,
Vladimir Marko83cc7ae2014-02-12 18:02:05 +00001215 kArenaAllocRegAlloc));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001216 RefCounts *FpRegs =
buzbeec729a6b2013-09-14 16:04:31 -07001217 static_cast<RefCounts *>(arena_->Alloc(sizeof(RefCounts) * num_regs * 2,
Vladimir Marko83cc7ae2014-02-12 18:02:05 +00001218 kArenaAllocRegAlloc));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001219 // Set ssa names for original Dalvik registers
1220 for (int i = 0; i < dalvik_regs; i++) {
1221 core_regs[i].s_reg = FpRegs[i].s_reg = i;
1222 }
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -08001223
1224 // Set ssa names for compiler temporaries
1225 for (unsigned int ct_idx = 0; ct_idx < mir_graph_->GetNumUsedCompilerTemps(); ct_idx++) {
1226 CompilerTemp* ct = mir_graph_->GetCompilerTemp(ct_idx);
1227 core_regs[dalvik_regs + ct_idx].s_reg = ct->s_reg_low;
1228 FpRegs[dalvik_regs + ct_idx].s_reg = ct->s_reg_low;
1229 FpRegs[num_regs + dalvik_regs + ct_idx].s_reg = ct->s_reg_low;
buzbeec729a6b2013-09-14 16:04:31 -07001230 }
1231
1232 // Duplicate in upper half to represent possible fp double starting sregs.
1233 for (int i = 0; i < num_regs; i++) {
1234 FpRegs[num_regs + i].s_reg = FpRegs[i].s_reg | STARTING_DOUBLE_SREG;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001235 }
1236
1237 // Sum use counts of SSA regs by original Dalvik vreg.
buzbeec729a6b2013-09-14 16:04:31 -07001238 CountRefs(core_regs, FpRegs, num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001239
Brian Carlstrom7940e442013-07-12 13:46:57 -07001240
1241 // Sort the count arrays
1242 qsort(core_regs, num_regs, sizeof(RefCounts), SortCounts);
buzbeec729a6b2013-09-14 16:04:31 -07001243 qsort(FpRegs, num_regs * 2, sizeof(RefCounts), SortCounts);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001244
1245 if (cu_->verbose) {
1246 DumpCounts(core_regs, num_regs, "Core regs after sort");
buzbeec729a6b2013-09-14 16:04:31 -07001247 DumpCounts(FpRegs, num_regs * 2, "Fp regs after sort");
Brian Carlstrom7940e442013-07-12 13:46:57 -07001248 }
1249
1250 if (!(cu_->disable_opt & (1 << kPromoteRegs))) {
1251 // Promote FpRegs
buzbeec729a6b2013-09-14 16:04:31 -07001252 for (int i = 0; (i < (num_regs * 2)) && (FpRegs[i].count >= promotion_threshold); i++) {
1253 int p_map_idx = SRegToPMap(FpRegs[i].s_reg & ~STARTING_DOUBLE_SREG);
1254 if ((FpRegs[i].s_reg & STARTING_DOUBLE_SREG) != 0) {
1255 if ((promotion_map_[p_map_idx].fp_location != kLocPhysReg) &&
1256 (promotion_map_[p_map_idx + 1].fp_location != kLocPhysReg)) {
1257 int low_sreg = FpRegs[i].s_reg & ~STARTING_DOUBLE_SREG;
1258 // Ignore result - if can't alloc double may still be able to alloc singles.
1259 AllocPreservedDouble(low_sreg);
1260 }
1261 } else if (promotion_map_[p_map_idx].fp_location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08001262 RegStorage reg = AllocPreservedSingle(FpRegs[i].s_reg);
1263 if (!reg.Valid()) {
buzbeec729a6b2013-09-14 16:04:31 -07001264 break; // No more left.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001265 }
1266 }
1267 }
1268
1269 // Promote core regs
1270 for (int i = 0; (i < num_regs) &&
1271 (core_regs[i].count >= promotion_threshold); i++) {
1272 int p_map_idx = SRegToPMap(core_regs[i].s_reg);
1273 if (promotion_map_[p_map_idx].core_location !=
1274 kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08001275 RegStorage reg = AllocPreservedCoreReg(core_regs[i].s_reg);
1276 if (!reg.Valid()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001277 break; // No more left
1278 }
1279 }
1280 }
1281 }
1282
1283 // Now, update SSA names to new home locations
1284 for (int i = 0; i < mir_graph_->GetNumSSARegs(); i++) {
1285 RegLocation *curr = &mir_graph_->reg_location_[i];
1286 int p_map_idx = SRegToPMap(curr->s_reg_low);
1287 if (!curr->wide) {
1288 if (curr->fp) {
1289 if (promotion_map_[p_map_idx].fp_location == kLocPhysReg) {
1290 curr->location = kLocPhysReg;
buzbee2700f7e2014-03-07 09:46:20 -08001291 curr->reg = RegStorage::Solo32(promotion_map_[p_map_idx].FpReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001292 curr->home = true;
1293 }
1294 } else {
1295 if (promotion_map_[p_map_idx].core_location == kLocPhysReg) {
1296 curr->location = kLocPhysReg;
buzbee2700f7e2014-03-07 09:46:20 -08001297 curr->reg = RegStorage::Solo32(promotion_map_[p_map_idx].core_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001298 curr->home = true;
1299 }
1300 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001301 } else {
1302 if (curr->high_word) {
1303 continue;
1304 }
1305 if (curr->fp) {
1306 if ((promotion_map_[p_map_idx].fp_location == kLocPhysReg) &&
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001307 (promotion_map_[p_map_idx+1].fp_location == kLocPhysReg)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001308 int low_reg = promotion_map_[p_map_idx].FpReg;
1309 int high_reg = promotion_map_[p_map_idx+1].FpReg;
1310 // Doubles require pair of singles starting at even reg
buzbee091cc402014-03-31 10:14:40 -07001311 // TODO: move target-specific restrictions out of here.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001312 if (((low_reg & 0x1) == 0) && ((low_reg + 1) == high_reg)) {
1313 curr->location = kLocPhysReg;
buzbee091cc402014-03-31 10:14:40 -07001314 if (cu_->instruction_set == kThumb2) {
1315 curr->reg = RegStorage::FloatSolo64(RegStorage::RegNum(low_reg) >> 1);
1316 } else {
1317 curr->reg = RegStorage(RegStorage::k64BitPair, low_reg, high_reg);
1318 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001319 curr->home = true;
1320 }
1321 }
1322 } else {
1323 if ((promotion_map_[p_map_idx].core_location == kLocPhysReg)
1324 && (promotion_map_[p_map_idx+1].core_location ==
1325 kLocPhysReg)) {
1326 curr->location = kLocPhysReg;
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001327 curr->reg = RegStorage(RegStorage::k64BitPair, promotion_map_[p_map_idx].core_reg,
1328 promotion_map_[p_map_idx+1].core_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001329 curr->home = true;
1330 }
1331 }
1332 }
1333 }
1334 if (cu_->verbose) {
1335 DumpPromotionMap();
1336 }
1337}
1338
1339/* Returns sp-relative offset in bytes for a VReg */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001340int Mir2Lir::VRegOffset(int v_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001341 return StackVisitor::GetVRegOffset(cu_->code_item, core_spill_mask_,
Nicolas Geoffray42fcd982014-04-22 11:03:52 +00001342 fp_spill_mask_, frame_size_, v_reg,
1343 cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001344}
1345
1346/* Returns sp-relative offset in bytes for a SReg */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001347int Mir2Lir::SRegOffset(int s_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001348 return VRegOffset(mir_graph_->SRegToVReg(s_reg));
1349}
1350
1351/* Mark register usage state and return long retloc */
buzbeea0cd2d72014-06-01 09:33:49 -07001352RegLocation Mir2Lir::GetReturnWide(RegisterClass reg_class) {
1353 RegLocation res;
1354 switch (reg_class) {
1355 case kRefReg: LOG(FATAL); break;
1356 case kFPReg: res = LocCReturnDouble(); break;
1357 default: res = LocCReturnWide(); break;
1358 }
buzbee082833c2014-05-17 23:16:26 -07001359 Clobber(res.reg);
1360 LockTemp(res.reg);
1361 MarkWide(res.reg);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001362 CheckRegLocation(res);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001363 return res;
1364}
1365
buzbeea0cd2d72014-06-01 09:33:49 -07001366RegLocation Mir2Lir::GetReturn(RegisterClass reg_class) {
1367 RegLocation res;
1368 switch (reg_class) {
1369 case kRefReg: res = LocCReturnRef(); break;
1370 case kFPReg: res = LocCReturnFloat(); break;
1371 default: res = LocCReturn(); break;
1372 }
buzbee091cc402014-03-31 10:14:40 -07001373 Clobber(res.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001374 if (cu_->instruction_set == kMips) {
buzbee091cc402014-03-31 10:14:40 -07001375 MarkInUse(res.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001376 } else {
buzbee091cc402014-03-31 10:14:40 -07001377 LockTemp(res.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001378 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001379 CheckRegLocation(res);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001380 return res;
1381}
1382
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001383void Mir2Lir::SimpleRegAlloc() {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001384 DoPromotion();
1385
1386 if (cu_->verbose && !(cu_->disable_opt & (1 << kPromoteRegs))) {
1387 LOG(INFO) << "After Promotion";
1388 mir_graph_->DumpRegLocTable(mir_graph_->reg_location_, mir_graph_->GetNumSSARegs());
1389 }
1390
1391 /* Set the frame size */
1392 frame_size_ = ComputeFrameSize();
1393}
1394
1395/*
1396 * Get the "real" sreg number associated with an s_reg slot. In general,
1397 * s_reg values passed through codegen are the SSA names created by
1398 * dataflow analysis and refer to slot numbers in the mir_graph_->reg_location
1399 * array. However, renaming is accomplished by simply replacing RegLocation
1400 * entries in the reglocation[] array. Therefore, when location
1401 * records for operands are first created, we need to ask the locRecord
1402 * identified by the dataflow pass what it's new name is.
1403 */
1404int Mir2Lir::GetSRegHi(int lowSreg) {
1405 return (lowSreg == INVALID_SREG) ? INVALID_SREG : lowSreg + 1;
1406}
1407
buzbee091cc402014-03-31 10:14:40 -07001408bool Mir2Lir::LiveOut(int s_reg) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001409 // For now.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001410 return true;
1411}
1412
Brian Carlstrom7940e442013-07-12 13:46:57 -07001413} // namespace art