blob: 0dc307c9ac644ab3760ee4c6e32c9290d6b00477 [file] [log] [blame]
jeffhao7fbee072012-08-24 17:56:54 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_mips.h"
18
Vladimir Marko80afd022015-05-19 18:08:00 +010019#include "base/bit_utils.h"
Elliott Hughes1aa246d2012-12-13 09:29:36 -080020#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070021#include "entrypoints/quick/quick_entrypoints.h"
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020022#include "entrypoints/quick/quick_entrypoints_enum.h"
jeffhao7fbee072012-08-24 17:56:54 -070023#include "memory_region.h"
jeffhao7fbee072012-08-24 17:56:54 -070024#include "thread.h"
25
26namespace art {
27namespace mips {
jeffhao7fbee072012-08-24 17:56:54 -070028
jeffhao7fbee072012-08-24 17:56:54 -070029std::ostream& operator<<(std::ostream& os, const DRegister& rhs) {
30 if (rhs >= D0 && rhs < kNumberOfDRegisters) {
31 os << "d" << static_cast<int>(rhs);
32 } else {
33 os << "DRegister[" << static_cast<int>(rhs) << "]";
34 }
35 return os;
36}
37
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020038void MipsAssembler::FinalizeCode() {
39 for (auto& exception_block : exception_blocks_) {
40 EmitExceptionPoll(&exception_block);
41 }
42 PromoteBranches();
43}
44
45void MipsAssembler::FinalizeInstructions(const MemoryRegion& region) {
Vladimir Marko10ef6942015-10-22 15:25:54 +010046 size_t number_of_delayed_adjust_pcs = cfi().NumberOfDelayedAdvancePCs();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020047 EmitBranches();
48 Assembler::FinalizeInstructions(region);
Vladimir Marko10ef6942015-10-22 15:25:54 +010049 PatchCFI(number_of_delayed_adjust_pcs);
50}
51
52void MipsAssembler::PatchCFI(size_t number_of_delayed_adjust_pcs) {
53 if (cfi().NumberOfDelayedAdvancePCs() == 0u) {
54 DCHECK_EQ(number_of_delayed_adjust_pcs, 0u);
55 return;
56 }
57
58 typedef DebugFrameOpCodeWriterForAssembler::DelayedAdvancePC DelayedAdvancePC;
59 const auto data = cfi().ReleaseStreamAndPrepareForDelayedAdvancePC();
60 const std::vector<uint8_t>& old_stream = data.first;
61 const std::vector<DelayedAdvancePC>& advances = data.second;
62
63 // PCs recorded before EmitBranches() need to be adjusted.
64 // PCs recorded during EmitBranches() are already adjusted.
65 // Both ranges are separately sorted but they may overlap.
66 if (kIsDebugBuild) {
67 auto cmp = [](const DelayedAdvancePC& lhs, const DelayedAdvancePC& rhs) {
68 return lhs.pc < rhs.pc;
69 };
70 CHECK(std::is_sorted(advances.begin(), advances.begin() + number_of_delayed_adjust_pcs, cmp));
71 CHECK(std::is_sorted(advances.begin() + number_of_delayed_adjust_pcs, advances.end(), cmp));
72 }
73
74 // Append initial CFI data if any.
75 size_t size = advances.size();
76 DCHECK_NE(size, 0u);
77 cfi().AppendRawData(old_stream, 0u, advances[0].stream_pos);
78 // Emit PC adjustments interleaved with the old CFI stream.
79 size_t adjust_pos = 0u;
80 size_t late_emit_pos = number_of_delayed_adjust_pcs;
81 while (adjust_pos != number_of_delayed_adjust_pcs || late_emit_pos != size) {
82 size_t adjusted_pc = (adjust_pos != number_of_delayed_adjust_pcs)
83 ? GetAdjustedPosition(advances[adjust_pos].pc)
84 : static_cast<size_t>(-1);
85 size_t late_emit_pc = (late_emit_pos != size)
86 ? advances[late_emit_pos].pc
87 : static_cast<size_t>(-1);
88 size_t advance_pc = std::min(adjusted_pc, late_emit_pc);
89 DCHECK_NE(advance_pc, static_cast<size_t>(-1));
90 size_t entry = (adjusted_pc <= late_emit_pc) ? adjust_pos : late_emit_pos;
91 if (adjusted_pc <= late_emit_pc) {
92 ++adjust_pos;
93 } else {
94 ++late_emit_pos;
95 }
96 cfi().AdvancePC(advance_pc);
97 size_t end_pos = (entry + 1u == size) ? old_stream.size() : advances[entry + 1u].stream_pos;
98 cfi().AppendRawData(old_stream, advances[entry].stream_pos, end_pos);
99 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200100}
101
102void MipsAssembler::EmitBranches() {
103 CHECK(!overwriting_);
104 // Switch from appending instructions at the end of the buffer to overwriting
105 // existing instructions (branch placeholders) in the buffer.
106 overwriting_ = true;
107 for (auto& branch : branches_) {
108 EmitBranch(&branch);
109 }
110 overwriting_ = false;
111}
112
113void MipsAssembler::Emit(uint32_t value) {
114 if (overwriting_) {
115 // Branches to labels are emitted into their placeholders here.
116 buffer_.Store<uint32_t>(overwrite_location_, value);
117 overwrite_location_ += sizeof(uint32_t);
118 } else {
119 // Other instructions are simply appended at the end here.
120 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
121 buffer_.Emit<uint32_t>(value);
122 }
jeffhao7fbee072012-08-24 17:56:54 -0700123}
124
125void MipsAssembler::EmitR(int opcode, Register rs, Register rt, Register rd, int shamt, int funct) {
126 CHECK_NE(rs, kNoRegister);
127 CHECK_NE(rt, kNoRegister);
128 CHECK_NE(rd, kNoRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200129 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
130 static_cast<uint32_t>(rs) << kRsShift |
131 static_cast<uint32_t>(rt) << kRtShift |
132 static_cast<uint32_t>(rd) << kRdShift |
133 shamt << kShamtShift |
134 funct;
jeffhao7fbee072012-08-24 17:56:54 -0700135 Emit(encoding);
136}
137
138void MipsAssembler::EmitI(int opcode, Register rs, Register rt, uint16_t imm) {
139 CHECK_NE(rs, kNoRegister);
140 CHECK_NE(rt, kNoRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200141 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
142 static_cast<uint32_t>(rs) << kRsShift |
143 static_cast<uint32_t>(rt) << kRtShift |
144 imm;
jeffhao7fbee072012-08-24 17:56:54 -0700145 Emit(encoding);
146}
147
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200148void MipsAssembler::EmitI21(int opcode, Register rs, uint32_t imm21) {
149 CHECK_NE(rs, kNoRegister);
150 CHECK(IsUint<21>(imm21)) << imm21;
151 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
152 static_cast<uint32_t>(rs) << kRsShift |
153 imm21;
jeffhao7fbee072012-08-24 17:56:54 -0700154 Emit(encoding);
155}
156
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200157void MipsAssembler::EmitI26(int opcode, uint32_t imm26) {
158 CHECK(IsUint<26>(imm26)) << imm26;
159 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | imm26;
160 Emit(encoding);
161}
162
163void MipsAssembler::EmitFR(int opcode, int fmt, FRegister ft, FRegister fs, FRegister fd,
164 int funct) {
jeffhao7fbee072012-08-24 17:56:54 -0700165 CHECK_NE(ft, kNoFRegister);
166 CHECK_NE(fs, kNoFRegister);
167 CHECK_NE(fd, kNoFRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200168 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
169 fmt << kFmtShift |
170 static_cast<uint32_t>(ft) << kFtShift |
171 static_cast<uint32_t>(fs) << kFsShift |
172 static_cast<uint32_t>(fd) << kFdShift |
173 funct;
jeffhao7fbee072012-08-24 17:56:54 -0700174 Emit(encoding);
175}
176
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200177void MipsAssembler::EmitFI(int opcode, int fmt, FRegister ft, uint16_t imm) {
178 CHECK_NE(ft, kNoFRegister);
179 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
180 fmt << kFmtShift |
181 static_cast<uint32_t>(ft) << kFtShift |
182 imm;
jeffhao7fbee072012-08-24 17:56:54 -0700183 Emit(encoding);
184}
185
jeffhao7fbee072012-08-24 17:56:54 -0700186void MipsAssembler::Addu(Register rd, Register rs, Register rt) {
187 EmitR(0, rs, rt, rd, 0, 0x21);
188}
189
jeffhao7fbee072012-08-24 17:56:54 -0700190void MipsAssembler::Addiu(Register rt, Register rs, uint16_t imm16) {
191 EmitI(0x9, rs, rt, imm16);
192}
193
jeffhao7fbee072012-08-24 17:56:54 -0700194void MipsAssembler::Subu(Register rd, Register rs, Register rt) {
195 EmitR(0, rs, rt, rd, 0, 0x23);
196}
197
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200198void MipsAssembler::MultR2(Register rs, Register rt) {
199 CHECK(!IsR6());
jeffhao7fbee072012-08-24 17:56:54 -0700200 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x18);
201}
202
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200203void MipsAssembler::MultuR2(Register rs, Register rt) {
204 CHECK(!IsR6());
jeffhao7fbee072012-08-24 17:56:54 -0700205 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x19);
206}
207
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200208void MipsAssembler::DivR2(Register rs, Register rt) {
209 CHECK(!IsR6());
jeffhao7fbee072012-08-24 17:56:54 -0700210 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1a);
211}
212
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200213void MipsAssembler::DivuR2(Register rs, Register rt) {
214 CHECK(!IsR6());
jeffhao7fbee072012-08-24 17:56:54 -0700215 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1b);
216}
217
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200218void MipsAssembler::MulR2(Register rd, Register rs, Register rt) {
219 CHECK(!IsR6());
220 EmitR(0x1c, rs, rt, rd, 0, 2);
221}
222
223void MipsAssembler::DivR2(Register rd, Register rs, Register rt) {
224 CHECK(!IsR6());
225 DivR2(rs, rt);
226 Mflo(rd);
227}
228
229void MipsAssembler::ModR2(Register rd, Register rs, Register rt) {
230 CHECK(!IsR6());
231 DivR2(rs, rt);
232 Mfhi(rd);
233}
234
235void MipsAssembler::DivuR2(Register rd, Register rs, Register rt) {
236 CHECK(!IsR6());
237 DivuR2(rs, rt);
238 Mflo(rd);
239}
240
241void MipsAssembler::ModuR2(Register rd, Register rs, Register rt) {
242 CHECK(!IsR6());
243 DivuR2(rs, rt);
244 Mfhi(rd);
245}
246
247void MipsAssembler::MulR6(Register rd, Register rs, Register rt) {
248 CHECK(IsR6());
249 EmitR(0, rs, rt, rd, 2, 0x18);
250}
251
Alexey Frunze7e99e052015-11-24 19:28:01 -0800252void MipsAssembler::MuhR6(Register rd, Register rs, Register rt) {
253 CHECK(IsR6());
254 EmitR(0, rs, rt, rd, 3, 0x18);
255}
256
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200257void MipsAssembler::MuhuR6(Register rd, Register rs, Register rt) {
258 CHECK(IsR6());
259 EmitR(0, rs, rt, rd, 3, 0x19);
260}
261
262void MipsAssembler::DivR6(Register rd, Register rs, Register rt) {
263 CHECK(IsR6());
264 EmitR(0, rs, rt, rd, 2, 0x1a);
265}
266
267void MipsAssembler::ModR6(Register rd, Register rs, Register rt) {
268 CHECK(IsR6());
269 EmitR(0, rs, rt, rd, 3, 0x1a);
270}
271
272void MipsAssembler::DivuR6(Register rd, Register rs, Register rt) {
273 CHECK(IsR6());
274 EmitR(0, rs, rt, rd, 2, 0x1b);
275}
276
277void MipsAssembler::ModuR6(Register rd, Register rs, Register rt) {
278 CHECK(IsR6());
279 EmitR(0, rs, rt, rd, 3, 0x1b);
280}
281
jeffhao7fbee072012-08-24 17:56:54 -0700282void MipsAssembler::And(Register rd, Register rs, Register rt) {
283 EmitR(0, rs, rt, rd, 0, 0x24);
284}
285
286void MipsAssembler::Andi(Register rt, Register rs, uint16_t imm16) {
287 EmitI(0xc, rs, rt, imm16);
288}
289
290void MipsAssembler::Or(Register rd, Register rs, Register rt) {
291 EmitR(0, rs, rt, rd, 0, 0x25);
292}
293
294void MipsAssembler::Ori(Register rt, Register rs, uint16_t imm16) {
295 EmitI(0xd, rs, rt, imm16);
296}
297
298void MipsAssembler::Xor(Register rd, Register rs, Register rt) {
299 EmitR(0, rs, rt, rd, 0, 0x26);
300}
301
302void MipsAssembler::Xori(Register rt, Register rs, uint16_t imm16) {
303 EmitI(0xe, rs, rt, imm16);
304}
305
306void MipsAssembler::Nor(Register rd, Register rs, Register rt) {
307 EmitR(0, rs, rt, rd, 0, 0x27);
308}
309
Chris Larsene3845472015-11-18 12:27:15 -0800310void MipsAssembler::Movz(Register rd, Register rs, Register rt) {
311 CHECK(!IsR6());
312 EmitR(0, rs, rt, rd, 0, 0x0A);
313}
314
315void MipsAssembler::Movn(Register rd, Register rs, Register rt) {
316 CHECK(!IsR6());
317 EmitR(0, rs, rt, rd, 0, 0x0B);
318}
319
320void MipsAssembler::Seleqz(Register rd, Register rs, Register rt) {
321 CHECK(IsR6());
322 EmitR(0, rs, rt, rd, 0, 0x35);
323}
324
325void MipsAssembler::Selnez(Register rd, Register rs, Register rt) {
326 CHECK(IsR6());
327 EmitR(0, rs, rt, rd, 0, 0x37);
328}
329
330void MipsAssembler::ClzR6(Register rd, Register rs) {
331 CHECK(IsR6());
332 EmitR(0, rs, static_cast<Register>(0), rd, 0x01, 0x10);
333}
334
335void MipsAssembler::ClzR2(Register rd, Register rs) {
336 CHECK(!IsR6());
337 EmitR(0x1C, rs, rd, rd, 0, 0x20);
338}
339
340void MipsAssembler::CloR6(Register rd, Register rs) {
341 CHECK(IsR6());
342 EmitR(0, rs, static_cast<Register>(0), rd, 0x01, 0x11);
343}
344
345void MipsAssembler::CloR2(Register rd, Register rs) {
346 CHECK(!IsR6());
347 EmitR(0x1C, rs, rd, rd, 0, 0x21);
348}
349
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200350void MipsAssembler::Seb(Register rd, Register rt) {
351 EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x10, 0x20);
jeffhao7fbee072012-08-24 17:56:54 -0700352}
353
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200354void MipsAssembler::Seh(Register rd, Register rt) {
355 EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x18, 0x20);
jeffhao7fbee072012-08-24 17:56:54 -0700356}
357
Chris Larsen3f8bf652015-10-28 10:08:56 -0700358void MipsAssembler::Wsbh(Register rd, Register rt) {
359 EmitR(0x1f, static_cast<Register>(0), rt, rd, 2, 0x20);
360}
361
Chris Larsen70014c82015-11-18 12:26:08 -0800362void MipsAssembler::Bitswap(Register rd, Register rt) {
363 CHECK(IsR6());
364 EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x0, 0x20);
365}
366
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200367void MipsAssembler::Sll(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700368 CHECK(IsUint<5>(shamt)) << shamt;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200369 EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x00);
jeffhao7fbee072012-08-24 17:56:54 -0700370}
371
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200372void MipsAssembler::Srl(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700373 CHECK(IsUint<5>(shamt)) << shamt;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200374 EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x02);
375}
376
Chris Larsen3f8bf652015-10-28 10:08:56 -0700377void MipsAssembler::Rotr(Register rd, Register rt, int shamt) {
378 CHECK(IsUint<5>(shamt)) << shamt;
379 EmitR(0, static_cast<Register>(1), rt, rd, shamt, 0x02);
380}
381
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200382void MipsAssembler::Sra(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700383 CHECK(IsUint<5>(shamt)) << shamt;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200384 EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x03);
385}
386
387void MipsAssembler::Sllv(Register rd, Register rt, Register rs) {
jeffhao7fbee072012-08-24 17:56:54 -0700388 EmitR(0, rs, rt, rd, 0, 0x04);
389}
390
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200391void MipsAssembler::Srlv(Register rd, Register rt, Register rs) {
jeffhao7fbee072012-08-24 17:56:54 -0700392 EmitR(0, rs, rt, rd, 0, 0x06);
393}
394
Chris Larsene16ce5a2015-11-18 12:30:20 -0800395void MipsAssembler::Rotrv(Register rd, Register rt, Register rs) {
396 EmitR(0, rs, rt, rd, 1, 0x06);
397}
398
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200399void MipsAssembler::Srav(Register rd, Register rt, Register rs) {
jeffhao7fbee072012-08-24 17:56:54 -0700400 EmitR(0, rs, rt, rd, 0, 0x07);
401}
402
Alexey Frunze5c7aed32015-11-25 19:41:54 -0800403void MipsAssembler::Ext(Register rd, Register rt, int pos, int size) {
404 CHECK(IsUint<5>(pos)) << pos;
405 CHECK(0 < size && size <= 32) << size;
406 CHECK(0 < pos + size && pos + size <= 32) << pos << " + " << size;
407 EmitR(0x1f, rt, rd, static_cast<Register>(size - 1), pos, 0x00);
408}
409
410void MipsAssembler::Ins(Register rd, Register rt, int pos, int size) {
411 CHECK(IsUint<5>(pos)) << pos;
412 CHECK(0 < size && size <= 32) << size;
413 CHECK(0 < pos + size && pos + size <= 32) << pos << " + " << size;
414 EmitR(0x1f, rt, rd, static_cast<Register>(pos + size - 1), pos, 0x04);
415}
416
jeffhao7fbee072012-08-24 17:56:54 -0700417void MipsAssembler::Lb(Register rt, Register rs, uint16_t imm16) {
418 EmitI(0x20, rs, rt, imm16);
419}
420
421void MipsAssembler::Lh(Register rt, Register rs, uint16_t imm16) {
422 EmitI(0x21, rs, rt, imm16);
423}
424
425void MipsAssembler::Lw(Register rt, Register rs, uint16_t imm16) {
426 EmitI(0x23, rs, rt, imm16);
427}
428
429void MipsAssembler::Lbu(Register rt, Register rs, uint16_t imm16) {
430 EmitI(0x24, rs, rt, imm16);
431}
432
433void MipsAssembler::Lhu(Register rt, Register rs, uint16_t imm16) {
434 EmitI(0x25, rs, rt, imm16);
435}
436
437void MipsAssembler::Lui(Register rt, uint16_t imm16) {
438 EmitI(0xf, static_cast<Register>(0), rt, imm16);
439}
440
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200441void MipsAssembler::Sync(uint32_t stype) {
442 EmitR(0, static_cast<Register>(0), static_cast<Register>(0), static_cast<Register>(0),
443 stype & 0x1f, 0xf);
444}
445
jeffhao7fbee072012-08-24 17:56:54 -0700446void MipsAssembler::Mfhi(Register rd) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200447 CHECK(!IsR6());
jeffhao7fbee072012-08-24 17:56:54 -0700448 EmitR(0, static_cast<Register>(0), static_cast<Register>(0), rd, 0, 0x10);
449}
450
451void MipsAssembler::Mflo(Register rd) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200452 CHECK(!IsR6());
jeffhao7fbee072012-08-24 17:56:54 -0700453 EmitR(0, static_cast<Register>(0), static_cast<Register>(0), rd, 0, 0x12);
454}
455
456void MipsAssembler::Sb(Register rt, Register rs, uint16_t imm16) {
457 EmitI(0x28, rs, rt, imm16);
458}
459
460void MipsAssembler::Sh(Register rt, Register rs, uint16_t imm16) {
461 EmitI(0x29, rs, rt, imm16);
462}
463
464void MipsAssembler::Sw(Register rt, Register rs, uint16_t imm16) {
465 EmitI(0x2b, rs, rt, imm16);
466}
467
468void MipsAssembler::Slt(Register rd, Register rs, Register rt) {
469 EmitR(0, rs, rt, rd, 0, 0x2a);
470}
471
472void MipsAssembler::Sltu(Register rd, Register rs, Register rt) {
473 EmitR(0, rs, rt, rd, 0, 0x2b);
474}
475
476void MipsAssembler::Slti(Register rt, Register rs, uint16_t imm16) {
477 EmitI(0xa, rs, rt, imm16);
478}
479
480void MipsAssembler::Sltiu(Register rt, Register rs, uint16_t imm16) {
481 EmitI(0xb, rs, rt, imm16);
482}
483
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200484void MipsAssembler::B(uint16_t imm16) {
485 EmitI(0x4, static_cast<Register>(0), static_cast<Register>(0), imm16);
486}
487
488void MipsAssembler::Beq(Register rs, Register rt, uint16_t imm16) {
jeffhao7fbee072012-08-24 17:56:54 -0700489 EmitI(0x4, rs, rt, imm16);
490}
491
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200492void MipsAssembler::Bne(Register rs, Register rt, uint16_t imm16) {
jeffhao7fbee072012-08-24 17:56:54 -0700493 EmitI(0x5, rs, rt, imm16);
494}
495
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200496void MipsAssembler::Beqz(Register rt, uint16_t imm16) {
497 Beq(ZERO, rt, imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700498}
499
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200500void MipsAssembler::Bnez(Register rt, uint16_t imm16) {
501 Bne(ZERO, rt, imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700502}
503
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200504void MipsAssembler::Bltz(Register rt, uint16_t imm16) {
505 EmitI(0x1, rt, static_cast<Register>(0), imm16);
506}
507
508void MipsAssembler::Bgez(Register rt, uint16_t imm16) {
509 EmitI(0x1, rt, static_cast<Register>(0x1), imm16);
510}
511
512void MipsAssembler::Blez(Register rt, uint16_t imm16) {
513 EmitI(0x6, rt, static_cast<Register>(0), imm16);
514}
515
516void MipsAssembler::Bgtz(Register rt, uint16_t imm16) {
517 EmitI(0x7, rt, static_cast<Register>(0), imm16);
518}
519
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800520void MipsAssembler::Bc1f(int cc, uint16_t imm16) {
521 CHECK(!IsR6());
522 CHECK(IsUint<3>(cc)) << cc;
523 EmitI(0x11, static_cast<Register>(0x8), static_cast<Register>(cc << 2), imm16);
524}
525
526void MipsAssembler::Bc1t(int cc, uint16_t imm16) {
527 CHECK(!IsR6());
528 CHECK(IsUint<3>(cc)) << cc;
529 EmitI(0x11, static_cast<Register>(0x8), static_cast<Register>((cc << 2) | 1), imm16);
530}
531
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200532void MipsAssembler::J(uint32_t addr26) {
533 EmitI26(0x2, addr26);
534}
535
536void MipsAssembler::Jal(uint32_t addr26) {
537 EmitI26(0x3, addr26);
538}
539
540void MipsAssembler::Jalr(Register rd, Register rs) {
541 EmitR(0, rs, static_cast<Register>(0), rd, 0, 0x09);
jeffhao7fbee072012-08-24 17:56:54 -0700542}
543
544void MipsAssembler::Jalr(Register rs) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200545 Jalr(RA, rs);
546}
547
548void MipsAssembler::Jr(Register rs) {
549 Jalr(ZERO, rs);
550}
551
552void MipsAssembler::Nal() {
553 EmitI(0x1, static_cast<Register>(0), static_cast<Register>(0x10), 0);
554}
555
556void MipsAssembler::Auipc(Register rs, uint16_t imm16) {
557 CHECK(IsR6());
558 EmitI(0x3B, rs, static_cast<Register>(0x1E), imm16);
559}
560
561void MipsAssembler::Addiupc(Register rs, uint32_t imm19) {
562 CHECK(IsR6());
563 CHECK(IsUint<19>(imm19)) << imm19;
564 EmitI21(0x3B, rs, imm19);
565}
566
567void MipsAssembler::Bc(uint32_t imm26) {
568 CHECK(IsR6());
569 EmitI26(0x32, imm26);
570}
571
572void MipsAssembler::Jic(Register rt, uint16_t imm16) {
573 CHECK(IsR6());
574 EmitI(0x36, static_cast<Register>(0), rt, imm16);
575}
576
577void MipsAssembler::Jialc(Register rt, uint16_t imm16) {
578 CHECK(IsR6());
579 EmitI(0x3E, static_cast<Register>(0), rt, imm16);
580}
581
582void MipsAssembler::Bltc(Register rs, Register rt, uint16_t imm16) {
583 CHECK(IsR6());
584 CHECK_NE(rs, ZERO);
585 CHECK_NE(rt, ZERO);
586 CHECK_NE(rs, rt);
587 EmitI(0x17, rs, rt, imm16);
588}
589
590void MipsAssembler::Bltzc(Register rt, uint16_t imm16) {
591 CHECK(IsR6());
592 CHECK_NE(rt, ZERO);
593 EmitI(0x17, rt, rt, imm16);
594}
595
596void MipsAssembler::Bgtzc(Register rt, uint16_t imm16) {
597 CHECK(IsR6());
598 CHECK_NE(rt, ZERO);
599 EmitI(0x17, static_cast<Register>(0), rt, imm16);
600}
601
602void MipsAssembler::Bgec(Register rs, Register rt, uint16_t imm16) {
603 CHECK(IsR6());
604 CHECK_NE(rs, ZERO);
605 CHECK_NE(rt, ZERO);
606 CHECK_NE(rs, rt);
607 EmitI(0x16, rs, rt, imm16);
608}
609
610void MipsAssembler::Bgezc(Register rt, uint16_t imm16) {
611 CHECK(IsR6());
612 CHECK_NE(rt, ZERO);
613 EmitI(0x16, rt, rt, imm16);
614}
615
616void MipsAssembler::Blezc(Register rt, uint16_t imm16) {
617 CHECK(IsR6());
618 CHECK_NE(rt, ZERO);
619 EmitI(0x16, static_cast<Register>(0), rt, imm16);
620}
621
622void MipsAssembler::Bltuc(Register rs, Register rt, uint16_t imm16) {
623 CHECK(IsR6());
624 CHECK_NE(rs, ZERO);
625 CHECK_NE(rt, ZERO);
626 CHECK_NE(rs, rt);
627 EmitI(0x7, rs, rt, imm16);
628}
629
630void MipsAssembler::Bgeuc(Register rs, Register rt, uint16_t imm16) {
631 CHECK(IsR6());
632 CHECK_NE(rs, ZERO);
633 CHECK_NE(rt, ZERO);
634 CHECK_NE(rs, rt);
635 EmitI(0x6, rs, rt, imm16);
636}
637
638void MipsAssembler::Beqc(Register rs, Register rt, uint16_t imm16) {
639 CHECK(IsR6());
640 CHECK_NE(rs, ZERO);
641 CHECK_NE(rt, ZERO);
642 CHECK_NE(rs, rt);
643 EmitI(0x8, std::min(rs, rt), std::max(rs, rt), imm16);
644}
645
646void MipsAssembler::Bnec(Register rs, Register rt, uint16_t imm16) {
647 CHECK(IsR6());
648 CHECK_NE(rs, ZERO);
649 CHECK_NE(rt, ZERO);
650 CHECK_NE(rs, rt);
651 EmitI(0x18, std::min(rs, rt), std::max(rs, rt), imm16);
652}
653
654void MipsAssembler::Beqzc(Register rs, uint32_t imm21) {
655 CHECK(IsR6());
656 CHECK_NE(rs, ZERO);
657 EmitI21(0x36, rs, imm21);
658}
659
660void MipsAssembler::Bnezc(Register rs, uint32_t imm21) {
661 CHECK(IsR6());
662 CHECK_NE(rs, ZERO);
663 EmitI21(0x3E, rs, imm21);
664}
665
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800666void MipsAssembler::Bc1eqz(FRegister ft, uint16_t imm16) {
667 CHECK(IsR6());
668 EmitFI(0x11, 0x9, ft, imm16);
669}
670
671void MipsAssembler::Bc1nez(FRegister ft, uint16_t imm16) {
672 CHECK(IsR6());
673 EmitFI(0x11, 0xD, ft, imm16);
674}
675
676void MipsAssembler::EmitBcondR2(BranchCondition cond, Register rs, Register rt, uint16_t imm16) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200677 switch (cond) {
678 case kCondLTZ:
679 CHECK_EQ(rt, ZERO);
680 Bltz(rs, imm16);
681 break;
682 case kCondGEZ:
683 CHECK_EQ(rt, ZERO);
684 Bgez(rs, imm16);
685 break;
686 case kCondLEZ:
687 CHECK_EQ(rt, ZERO);
688 Blez(rs, imm16);
689 break;
690 case kCondGTZ:
691 CHECK_EQ(rt, ZERO);
692 Bgtz(rs, imm16);
693 break;
694 case kCondEQ:
695 Beq(rs, rt, imm16);
696 break;
697 case kCondNE:
698 Bne(rs, rt, imm16);
699 break;
700 case kCondEQZ:
701 CHECK_EQ(rt, ZERO);
702 Beqz(rs, imm16);
703 break;
704 case kCondNEZ:
705 CHECK_EQ(rt, ZERO);
706 Bnez(rs, imm16);
707 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800708 case kCondF:
709 CHECK_EQ(rt, ZERO);
710 Bc1f(static_cast<int>(rs), imm16);
711 break;
712 case kCondT:
713 CHECK_EQ(rt, ZERO);
714 Bc1t(static_cast<int>(rs), imm16);
715 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200716 case kCondLT:
717 case kCondGE:
718 case kCondLE:
719 case kCondGT:
720 case kCondLTU:
721 case kCondGEU:
722 case kUncond:
723 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
724 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
725 LOG(FATAL) << "Unexpected branch condition " << cond;
726 UNREACHABLE();
727 }
728}
729
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800730void MipsAssembler::EmitBcondR6(BranchCondition cond, Register rs, Register rt, uint32_t imm16_21) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200731 switch (cond) {
732 case kCondLT:
733 Bltc(rs, rt, imm16_21);
734 break;
735 case kCondGE:
736 Bgec(rs, rt, imm16_21);
737 break;
738 case kCondLE:
739 Bgec(rt, rs, imm16_21);
740 break;
741 case kCondGT:
742 Bltc(rt, rs, imm16_21);
743 break;
744 case kCondLTZ:
745 CHECK_EQ(rt, ZERO);
746 Bltzc(rs, imm16_21);
747 break;
748 case kCondGEZ:
749 CHECK_EQ(rt, ZERO);
750 Bgezc(rs, imm16_21);
751 break;
752 case kCondLEZ:
753 CHECK_EQ(rt, ZERO);
754 Blezc(rs, imm16_21);
755 break;
756 case kCondGTZ:
757 CHECK_EQ(rt, ZERO);
758 Bgtzc(rs, imm16_21);
759 break;
760 case kCondEQ:
761 Beqc(rs, rt, imm16_21);
762 break;
763 case kCondNE:
764 Bnec(rs, rt, imm16_21);
765 break;
766 case kCondEQZ:
767 CHECK_EQ(rt, ZERO);
768 Beqzc(rs, imm16_21);
769 break;
770 case kCondNEZ:
771 CHECK_EQ(rt, ZERO);
772 Bnezc(rs, imm16_21);
773 break;
774 case kCondLTU:
775 Bltuc(rs, rt, imm16_21);
776 break;
777 case kCondGEU:
778 Bgeuc(rs, rt, imm16_21);
779 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800780 case kCondF:
781 CHECK_EQ(rt, ZERO);
782 Bc1eqz(static_cast<FRegister>(rs), imm16_21);
783 break;
784 case kCondT:
785 CHECK_EQ(rt, ZERO);
786 Bc1nez(static_cast<FRegister>(rs), imm16_21);
787 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200788 case kUncond:
789 LOG(FATAL) << "Unexpected branch condition " << cond;
790 UNREACHABLE();
791 }
jeffhao7fbee072012-08-24 17:56:54 -0700792}
793
794void MipsAssembler::AddS(FRegister fd, FRegister fs, FRegister ft) {
795 EmitFR(0x11, 0x10, ft, fs, fd, 0x0);
796}
797
798void MipsAssembler::SubS(FRegister fd, FRegister fs, FRegister ft) {
799 EmitFR(0x11, 0x10, ft, fs, fd, 0x1);
800}
801
802void MipsAssembler::MulS(FRegister fd, FRegister fs, FRegister ft) {
803 EmitFR(0x11, 0x10, ft, fs, fd, 0x2);
804}
805
806void MipsAssembler::DivS(FRegister fd, FRegister fs, FRegister ft) {
807 EmitFR(0x11, 0x10, ft, fs, fd, 0x3);
808}
809
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200810void MipsAssembler::AddD(FRegister fd, FRegister fs, FRegister ft) {
811 EmitFR(0x11, 0x11, ft, fs, fd, 0x0);
jeffhao7fbee072012-08-24 17:56:54 -0700812}
813
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200814void MipsAssembler::SubD(FRegister fd, FRegister fs, FRegister ft) {
815 EmitFR(0x11, 0x11, ft, fs, fd, 0x1);
jeffhao7fbee072012-08-24 17:56:54 -0700816}
817
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200818void MipsAssembler::MulD(FRegister fd, FRegister fs, FRegister ft) {
819 EmitFR(0x11, 0x11, ft, fs, fd, 0x2);
jeffhao7fbee072012-08-24 17:56:54 -0700820}
821
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200822void MipsAssembler::DivD(FRegister fd, FRegister fs, FRegister ft) {
823 EmitFR(0x11, 0x11, ft, fs, fd, 0x3);
jeffhao7fbee072012-08-24 17:56:54 -0700824}
825
826void MipsAssembler::MovS(FRegister fd, FRegister fs) {
827 EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x6);
828}
829
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200830void MipsAssembler::MovD(FRegister fd, FRegister fs) {
831 EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x6);
832}
833
834void MipsAssembler::NegS(FRegister fd, FRegister fs) {
835 EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x7);
836}
837
838void MipsAssembler::NegD(FRegister fd, FRegister fs) {
839 EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x7);
840}
841
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800842void MipsAssembler::CunS(int cc, FRegister fs, FRegister ft) {
843 CHECK(!IsR6());
844 CHECK(IsUint<3>(cc)) << cc;
845 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x31);
846}
847
848void MipsAssembler::CeqS(int cc, FRegister fs, FRegister ft) {
849 CHECK(!IsR6());
850 CHECK(IsUint<3>(cc)) << cc;
851 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x32);
852}
853
854void MipsAssembler::CueqS(int cc, FRegister fs, FRegister ft) {
855 CHECK(!IsR6());
856 CHECK(IsUint<3>(cc)) << cc;
857 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x33);
858}
859
860void MipsAssembler::ColtS(int cc, FRegister fs, FRegister ft) {
861 CHECK(!IsR6());
862 CHECK(IsUint<3>(cc)) << cc;
863 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x34);
864}
865
866void MipsAssembler::CultS(int cc, FRegister fs, FRegister ft) {
867 CHECK(!IsR6());
868 CHECK(IsUint<3>(cc)) << cc;
869 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x35);
870}
871
872void MipsAssembler::ColeS(int cc, FRegister fs, FRegister ft) {
873 CHECK(!IsR6());
874 CHECK(IsUint<3>(cc)) << cc;
875 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x36);
876}
877
878void MipsAssembler::CuleS(int cc, FRegister fs, FRegister ft) {
879 CHECK(!IsR6());
880 CHECK(IsUint<3>(cc)) << cc;
881 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x37);
882}
883
884void MipsAssembler::CunD(int cc, FRegister fs, FRegister ft) {
885 CHECK(!IsR6());
886 CHECK(IsUint<3>(cc)) << cc;
887 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x31);
888}
889
890void MipsAssembler::CeqD(int cc, FRegister fs, FRegister ft) {
891 CHECK(!IsR6());
892 CHECK(IsUint<3>(cc)) << cc;
893 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x32);
894}
895
896void MipsAssembler::CueqD(int cc, FRegister fs, FRegister ft) {
897 CHECK(!IsR6());
898 CHECK(IsUint<3>(cc)) << cc;
899 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x33);
900}
901
902void MipsAssembler::ColtD(int cc, FRegister fs, FRegister ft) {
903 CHECK(!IsR6());
904 CHECK(IsUint<3>(cc)) << cc;
905 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x34);
906}
907
908void MipsAssembler::CultD(int cc, FRegister fs, FRegister ft) {
909 CHECK(!IsR6());
910 CHECK(IsUint<3>(cc)) << cc;
911 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x35);
912}
913
914void MipsAssembler::ColeD(int cc, FRegister fs, FRegister ft) {
915 CHECK(!IsR6());
916 CHECK(IsUint<3>(cc)) << cc;
917 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x36);
918}
919
920void MipsAssembler::CuleD(int cc, FRegister fs, FRegister ft) {
921 CHECK(!IsR6());
922 CHECK(IsUint<3>(cc)) << cc;
923 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x37);
924}
925
926void MipsAssembler::CmpUnS(FRegister fd, FRegister fs, FRegister ft) {
927 CHECK(IsR6());
928 EmitFR(0x11, 0x14, ft, fs, fd, 0x01);
929}
930
931void MipsAssembler::CmpEqS(FRegister fd, FRegister fs, FRegister ft) {
932 CHECK(IsR6());
933 EmitFR(0x11, 0x14, ft, fs, fd, 0x02);
934}
935
936void MipsAssembler::CmpUeqS(FRegister fd, FRegister fs, FRegister ft) {
937 CHECK(IsR6());
938 EmitFR(0x11, 0x14, ft, fs, fd, 0x03);
939}
940
941void MipsAssembler::CmpLtS(FRegister fd, FRegister fs, FRegister ft) {
942 CHECK(IsR6());
943 EmitFR(0x11, 0x14, ft, fs, fd, 0x04);
944}
945
946void MipsAssembler::CmpUltS(FRegister fd, FRegister fs, FRegister ft) {
947 CHECK(IsR6());
948 EmitFR(0x11, 0x14, ft, fs, fd, 0x05);
949}
950
951void MipsAssembler::CmpLeS(FRegister fd, FRegister fs, FRegister ft) {
952 CHECK(IsR6());
953 EmitFR(0x11, 0x14, ft, fs, fd, 0x06);
954}
955
956void MipsAssembler::CmpUleS(FRegister fd, FRegister fs, FRegister ft) {
957 CHECK(IsR6());
958 EmitFR(0x11, 0x14, ft, fs, fd, 0x07);
959}
960
961void MipsAssembler::CmpOrS(FRegister fd, FRegister fs, FRegister ft) {
962 CHECK(IsR6());
963 EmitFR(0x11, 0x14, ft, fs, fd, 0x11);
964}
965
966void MipsAssembler::CmpUneS(FRegister fd, FRegister fs, FRegister ft) {
967 CHECK(IsR6());
968 EmitFR(0x11, 0x14, ft, fs, fd, 0x12);
969}
970
971void MipsAssembler::CmpNeS(FRegister fd, FRegister fs, FRegister ft) {
972 CHECK(IsR6());
973 EmitFR(0x11, 0x14, ft, fs, fd, 0x13);
974}
975
976void MipsAssembler::CmpUnD(FRegister fd, FRegister fs, FRegister ft) {
977 CHECK(IsR6());
978 EmitFR(0x11, 0x15, ft, fs, fd, 0x01);
979}
980
981void MipsAssembler::CmpEqD(FRegister fd, FRegister fs, FRegister ft) {
982 CHECK(IsR6());
983 EmitFR(0x11, 0x15, ft, fs, fd, 0x02);
984}
985
986void MipsAssembler::CmpUeqD(FRegister fd, FRegister fs, FRegister ft) {
987 CHECK(IsR6());
988 EmitFR(0x11, 0x15, ft, fs, fd, 0x03);
989}
990
991void MipsAssembler::CmpLtD(FRegister fd, FRegister fs, FRegister ft) {
992 CHECK(IsR6());
993 EmitFR(0x11, 0x15, ft, fs, fd, 0x04);
994}
995
996void MipsAssembler::CmpUltD(FRegister fd, FRegister fs, FRegister ft) {
997 CHECK(IsR6());
998 EmitFR(0x11, 0x15, ft, fs, fd, 0x05);
999}
1000
1001void MipsAssembler::CmpLeD(FRegister fd, FRegister fs, FRegister ft) {
1002 CHECK(IsR6());
1003 EmitFR(0x11, 0x15, ft, fs, fd, 0x06);
1004}
1005
1006void MipsAssembler::CmpUleD(FRegister fd, FRegister fs, FRegister ft) {
1007 CHECK(IsR6());
1008 EmitFR(0x11, 0x15, ft, fs, fd, 0x07);
1009}
1010
1011void MipsAssembler::CmpOrD(FRegister fd, FRegister fs, FRegister ft) {
1012 CHECK(IsR6());
1013 EmitFR(0x11, 0x15, ft, fs, fd, 0x11);
1014}
1015
1016void MipsAssembler::CmpUneD(FRegister fd, FRegister fs, FRegister ft) {
1017 CHECK(IsR6());
1018 EmitFR(0x11, 0x15, ft, fs, fd, 0x12);
1019}
1020
1021void MipsAssembler::CmpNeD(FRegister fd, FRegister fs, FRegister ft) {
1022 CHECK(IsR6());
1023 EmitFR(0x11, 0x15, ft, fs, fd, 0x13);
1024}
1025
1026void MipsAssembler::Movf(Register rd, Register rs, int cc) {
1027 CHECK(!IsR6());
1028 CHECK(IsUint<3>(cc)) << cc;
1029 EmitR(0, rs, static_cast<Register>(cc << 2), rd, 0, 0x01);
1030}
1031
1032void MipsAssembler::Movt(Register rd, Register rs, int cc) {
1033 CHECK(!IsR6());
1034 CHECK(IsUint<3>(cc)) << cc;
1035 EmitR(0, rs, static_cast<Register>((cc << 2) | 1), rd, 0, 0x01);
1036}
1037
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001038void MipsAssembler::Cvtsw(FRegister fd, FRegister fs) {
1039 EmitFR(0x11, 0x14, static_cast<FRegister>(0), fs, fd, 0x20);
1040}
1041
1042void MipsAssembler::Cvtdw(FRegister fd, FRegister fs) {
1043 EmitFR(0x11, 0x14, static_cast<FRegister>(0), fs, fd, 0x21);
1044}
1045
1046void MipsAssembler::Cvtsd(FRegister fd, FRegister fs) {
1047 EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x20);
1048}
1049
1050void MipsAssembler::Cvtds(FRegister fd, FRegister fs) {
1051 EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x21);
jeffhao7fbee072012-08-24 17:56:54 -07001052}
1053
1054void MipsAssembler::Mfc1(Register rt, FRegister fs) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001055 EmitFR(0x11, 0x00, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0);
jeffhao7fbee072012-08-24 17:56:54 -07001056}
1057
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001058void MipsAssembler::Mtc1(Register rt, FRegister fs) {
1059 EmitFR(0x11, 0x04, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0);
1060}
1061
1062void MipsAssembler::Mfhc1(Register rt, FRegister fs) {
1063 EmitFR(0x11, 0x03, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0);
1064}
1065
1066void MipsAssembler::Mthc1(Register rt, FRegister fs) {
1067 EmitFR(0x11, 0x07, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0);
jeffhao7fbee072012-08-24 17:56:54 -07001068}
1069
1070void MipsAssembler::Lwc1(FRegister ft, Register rs, uint16_t imm16) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001071 EmitI(0x31, rs, static_cast<Register>(ft), imm16);
jeffhao7fbee072012-08-24 17:56:54 -07001072}
1073
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001074void MipsAssembler::Ldc1(FRegister ft, Register rs, uint16_t imm16) {
1075 EmitI(0x35, rs, static_cast<Register>(ft), imm16);
jeffhao7fbee072012-08-24 17:56:54 -07001076}
1077
1078void MipsAssembler::Swc1(FRegister ft, Register rs, uint16_t imm16) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001079 EmitI(0x39, rs, static_cast<Register>(ft), imm16);
jeffhao7fbee072012-08-24 17:56:54 -07001080}
1081
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001082void MipsAssembler::Sdc1(FRegister ft, Register rs, uint16_t imm16) {
1083 EmitI(0x3d, rs, static_cast<Register>(ft), imm16);
jeffhao7fbee072012-08-24 17:56:54 -07001084}
1085
1086void MipsAssembler::Break() {
1087 EmitR(0, static_cast<Register>(0), static_cast<Register>(0),
1088 static_cast<Register>(0), 0, 0xD);
1089}
1090
jeffhao07030602012-09-26 14:33:14 -07001091void MipsAssembler::Nop() {
1092 EmitR(0x0, static_cast<Register>(0), static_cast<Register>(0), static_cast<Register>(0), 0, 0x0);
1093}
1094
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001095void MipsAssembler::Move(Register rd, Register rs) {
1096 Or(rd, rs, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001097}
1098
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001099void MipsAssembler::Clear(Register rd) {
1100 Move(rd, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001101}
1102
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001103void MipsAssembler::Not(Register rd, Register rs) {
1104 Nor(rd, rs, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001105}
1106
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001107void MipsAssembler::Push(Register rs) {
1108 IncreaseFrameSize(kMipsWordSize);
1109 Sw(rs, SP, 0);
jeffhao7fbee072012-08-24 17:56:54 -07001110}
1111
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001112void MipsAssembler::Pop(Register rd) {
1113 Lw(rd, SP, 0);
1114 DecreaseFrameSize(kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07001115}
1116
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001117void MipsAssembler::PopAndReturn(Register rd, Register rt) {
1118 Lw(rd, SP, 0);
1119 Jr(rt);
1120 DecreaseFrameSize(kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07001121}
1122
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001123void MipsAssembler::LoadConst32(Register rd, int32_t value) {
1124 if (IsUint<16>(value)) {
1125 // Use OR with (unsigned) immediate to encode 16b unsigned int.
1126 Ori(rd, ZERO, value);
1127 } else if (IsInt<16>(value)) {
1128 // Use ADD with (signed) immediate to encode 16b signed int.
1129 Addiu(rd, ZERO, value);
jeffhao7fbee072012-08-24 17:56:54 -07001130 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001131 Lui(rd, High16Bits(value));
1132 if (value & 0xFFFF)
1133 Ori(rd, rd, Low16Bits(value));
1134 }
1135}
1136
1137void MipsAssembler::LoadConst64(Register reg_hi, Register reg_lo, int64_t value) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001138 uint32_t low = Low32Bits(value);
1139 uint32_t high = High32Bits(value);
1140 LoadConst32(reg_lo, low);
1141 if (high != low) {
1142 LoadConst32(reg_hi, high);
1143 } else {
1144 Move(reg_hi, reg_lo);
1145 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001146}
1147
1148void MipsAssembler::StoreConst32ToOffset(int32_t value,
1149 Register base,
1150 int32_t offset,
1151 Register temp) {
1152 if (!IsInt<16>(offset)) {
1153 CHECK_NE(temp, AT); // Must not use AT as temp, as not to overwrite the loaded value.
1154 LoadConst32(AT, offset);
1155 Addu(AT, AT, base);
1156 base = AT;
1157 offset = 0;
1158 }
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001159 if (value == 0) {
1160 temp = ZERO;
1161 } else {
1162 LoadConst32(temp, value);
1163 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001164 Sw(temp, base, offset);
1165}
1166
1167void MipsAssembler::StoreConst64ToOffset(int64_t value,
1168 Register base,
1169 int32_t offset,
1170 Register temp) {
1171 // IsInt<16> must be passed a signed value.
1172 if (!IsInt<16>(offset) || !IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize))) {
1173 CHECK_NE(temp, AT); // Must not use AT as temp, as not to overwrite the loaded value.
1174 LoadConst32(AT, offset);
1175 Addu(AT, AT, base);
1176 base = AT;
1177 offset = 0;
1178 }
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001179 uint32_t low = Low32Bits(value);
1180 uint32_t high = High32Bits(value);
1181 if (low == 0) {
1182 Sw(ZERO, base, offset);
1183 } else {
1184 LoadConst32(temp, low);
1185 Sw(temp, base, offset);
1186 }
1187 if (high == 0) {
1188 Sw(ZERO, base, offset + kMipsWordSize);
1189 } else {
1190 if (high != low) {
1191 LoadConst32(temp, high);
1192 }
1193 Sw(temp, base, offset + kMipsWordSize);
1194 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001195}
1196
1197void MipsAssembler::LoadSConst32(FRegister r, int32_t value, Register temp) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001198 if (value == 0) {
1199 temp = ZERO;
1200 } else {
1201 LoadConst32(temp, value);
1202 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001203 Mtc1(temp, r);
1204}
1205
1206void MipsAssembler::LoadDConst64(FRegister rd, int64_t value, Register temp) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001207 uint32_t low = Low32Bits(value);
1208 uint32_t high = High32Bits(value);
1209 if (low == 0) {
1210 Mtc1(ZERO, rd);
1211 } else {
1212 LoadConst32(temp, low);
1213 Mtc1(temp, rd);
1214 }
1215 if (high == 0) {
1216 Mthc1(ZERO, rd);
1217 } else {
1218 LoadConst32(temp, high);
1219 Mthc1(temp, rd);
1220 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001221}
1222
1223void MipsAssembler::Addiu32(Register rt, Register rs, int32_t value, Register temp) {
1224 if (IsInt<16>(value)) {
1225 Addiu(rt, rs, value);
1226 } else {
1227 LoadConst32(temp, value);
1228 Addu(rt, rs, temp);
1229 }
1230}
1231
1232void MipsAssembler::Branch::InitShortOrLong(MipsAssembler::Branch::OffsetBits offset_size,
1233 MipsAssembler::Branch::Type short_type,
1234 MipsAssembler::Branch::Type long_type) {
1235 type_ = (offset_size <= branch_info_[short_type].offset_size) ? short_type : long_type;
1236}
1237
1238void MipsAssembler::Branch::InitializeType(bool is_call, bool is_r6) {
1239 OffsetBits offset_size = GetOffsetSizeNeeded(location_, target_);
1240 if (is_r6) {
1241 // R6
1242 if (is_call) {
1243 InitShortOrLong(offset_size, kR6Call, kR6LongCall);
1244 } else if (condition_ == kUncond) {
1245 InitShortOrLong(offset_size, kR6UncondBranch, kR6LongUncondBranch);
1246 } else {
1247 if (condition_ == kCondEQZ || condition_ == kCondNEZ) {
1248 // Special case for beqzc/bnezc with longer offset than in other b<cond>c instructions.
1249 type_ = (offset_size <= kOffset23) ? kR6CondBranch : kR6LongCondBranch;
1250 } else {
1251 InitShortOrLong(offset_size, kR6CondBranch, kR6LongCondBranch);
1252 }
1253 }
1254 } else {
1255 // R2
1256 if (is_call) {
1257 InitShortOrLong(offset_size, kCall, kLongCall);
1258 } else if (condition_ == kUncond) {
1259 InitShortOrLong(offset_size, kUncondBranch, kLongUncondBranch);
1260 } else {
1261 InitShortOrLong(offset_size, kCondBranch, kLongCondBranch);
1262 }
1263 }
1264 old_type_ = type_;
1265}
1266
1267bool MipsAssembler::Branch::IsNop(BranchCondition condition, Register lhs, Register rhs) {
1268 switch (condition) {
1269 case kCondLT:
1270 case kCondGT:
1271 case kCondNE:
1272 case kCondLTU:
1273 return lhs == rhs;
1274 default:
1275 return false;
1276 }
1277}
1278
1279bool MipsAssembler::Branch::IsUncond(BranchCondition condition, Register lhs, Register rhs) {
1280 switch (condition) {
1281 case kUncond:
1282 return true;
1283 case kCondGE:
1284 case kCondLE:
1285 case kCondEQ:
1286 case kCondGEU:
1287 return lhs == rhs;
1288 default:
1289 return false;
1290 }
1291}
1292
1293MipsAssembler::Branch::Branch(bool is_r6, uint32_t location, uint32_t target)
1294 : old_location_(location),
1295 location_(location),
1296 target_(target),
1297 lhs_reg_(0),
1298 rhs_reg_(0),
1299 condition_(kUncond) {
1300 InitializeType(false, is_r6);
1301}
1302
1303MipsAssembler::Branch::Branch(bool is_r6,
1304 uint32_t location,
1305 uint32_t target,
1306 MipsAssembler::BranchCondition condition,
1307 Register lhs_reg,
1308 Register rhs_reg)
1309 : old_location_(location),
1310 location_(location),
1311 target_(target),
1312 lhs_reg_(lhs_reg),
1313 rhs_reg_(rhs_reg),
1314 condition_(condition) {
1315 CHECK_NE(condition, kUncond);
1316 switch (condition) {
1317 case kCondLT:
1318 case kCondGE:
1319 case kCondLE:
1320 case kCondGT:
1321 case kCondLTU:
1322 case kCondGEU:
1323 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
1324 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
1325 // We leave this up to the caller.
1326 CHECK(is_r6);
1327 FALLTHROUGH_INTENDED;
1328 case kCondEQ:
1329 case kCondNE:
1330 // Require registers other than 0 not only for R6, but also for R2 to catch errors.
1331 // To compare with 0, use dedicated kCond*Z conditions.
1332 CHECK_NE(lhs_reg, ZERO);
1333 CHECK_NE(rhs_reg, ZERO);
1334 break;
1335 case kCondLTZ:
1336 case kCondGEZ:
1337 case kCondLEZ:
1338 case kCondGTZ:
1339 case kCondEQZ:
1340 case kCondNEZ:
1341 // Require registers other than 0 not only for R6, but also for R2 to catch errors.
1342 CHECK_NE(lhs_reg, ZERO);
1343 CHECK_EQ(rhs_reg, ZERO);
1344 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001345 case kCondF:
1346 case kCondT:
1347 CHECK_EQ(rhs_reg, ZERO);
1348 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001349 case kUncond:
1350 UNREACHABLE();
1351 }
1352 CHECK(!IsNop(condition, lhs_reg, rhs_reg));
1353 if (IsUncond(condition, lhs_reg, rhs_reg)) {
1354 // Branch condition is always true, make the branch unconditional.
1355 condition_ = kUncond;
1356 }
1357 InitializeType(false, is_r6);
1358}
1359
1360MipsAssembler::Branch::Branch(bool is_r6, uint32_t location, uint32_t target, Register indirect_reg)
1361 : old_location_(location),
1362 location_(location),
1363 target_(target),
1364 lhs_reg_(indirect_reg),
1365 rhs_reg_(0),
1366 condition_(kUncond) {
1367 CHECK_NE(indirect_reg, ZERO);
1368 CHECK_NE(indirect_reg, AT);
1369 InitializeType(true, is_r6);
1370}
1371
1372MipsAssembler::BranchCondition MipsAssembler::Branch::OppositeCondition(
1373 MipsAssembler::BranchCondition cond) {
1374 switch (cond) {
1375 case kCondLT:
1376 return kCondGE;
1377 case kCondGE:
1378 return kCondLT;
1379 case kCondLE:
1380 return kCondGT;
1381 case kCondGT:
1382 return kCondLE;
1383 case kCondLTZ:
1384 return kCondGEZ;
1385 case kCondGEZ:
1386 return kCondLTZ;
1387 case kCondLEZ:
1388 return kCondGTZ;
1389 case kCondGTZ:
1390 return kCondLEZ;
1391 case kCondEQ:
1392 return kCondNE;
1393 case kCondNE:
1394 return kCondEQ;
1395 case kCondEQZ:
1396 return kCondNEZ;
1397 case kCondNEZ:
1398 return kCondEQZ;
1399 case kCondLTU:
1400 return kCondGEU;
1401 case kCondGEU:
1402 return kCondLTU;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001403 case kCondF:
1404 return kCondT;
1405 case kCondT:
1406 return kCondF;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001407 case kUncond:
1408 LOG(FATAL) << "Unexpected branch condition " << cond;
1409 }
1410 UNREACHABLE();
1411}
1412
1413MipsAssembler::Branch::Type MipsAssembler::Branch::GetType() const {
1414 return type_;
1415}
1416
1417MipsAssembler::BranchCondition MipsAssembler::Branch::GetCondition() const {
1418 return condition_;
1419}
1420
1421Register MipsAssembler::Branch::GetLeftRegister() const {
1422 return static_cast<Register>(lhs_reg_);
1423}
1424
1425Register MipsAssembler::Branch::GetRightRegister() const {
1426 return static_cast<Register>(rhs_reg_);
1427}
1428
1429uint32_t MipsAssembler::Branch::GetTarget() const {
1430 return target_;
1431}
1432
1433uint32_t MipsAssembler::Branch::GetLocation() const {
1434 return location_;
1435}
1436
1437uint32_t MipsAssembler::Branch::GetOldLocation() const {
1438 return old_location_;
1439}
1440
1441uint32_t MipsAssembler::Branch::GetLength() const {
1442 return branch_info_[type_].length;
1443}
1444
1445uint32_t MipsAssembler::Branch::GetOldLength() const {
1446 return branch_info_[old_type_].length;
1447}
1448
1449uint32_t MipsAssembler::Branch::GetSize() const {
1450 return GetLength() * sizeof(uint32_t);
1451}
1452
1453uint32_t MipsAssembler::Branch::GetOldSize() const {
1454 return GetOldLength() * sizeof(uint32_t);
1455}
1456
1457uint32_t MipsAssembler::Branch::GetEndLocation() const {
1458 return GetLocation() + GetSize();
1459}
1460
1461uint32_t MipsAssembler::Branch::GetOldEndLocation() const {
1462 return GetOldLocation() + GetOldSize();
1463}
1464
1465bool MipsAssembler::Branch::IsLong() const {
1466 switch (type_) {
1467 // R2 short branches.
1468 case kUncondBranch:
1469 case kCondBranch:
1470 case kCall:
1471 // R6 short branches.
1472 case kR6UncondBranch:
1473 case kR6CondBranch:
1474 case kR6Call:
1475 return false;
1476 // R2 long branches.
1477 case kLongUncondBranch:
1478 case kLongCondBranch:
1479 case kLongCall:
1480 // R6 long branches.
1481 case kR6LongUncondBranch:
1482 case kR6LongCondBranch:
1483 case kR6LongCall:
1484 return true;
1485 }
1486 UNREACHABLE();
1487}
1488
1489bool MipsAssembler::Branch::IsResolved() const {
1490 return target_ != kUnresolved;
1491}
1492
1493MipsAssembler::Branch::OffsetBits MipsAssembler::Branch::GetOffsetSize() const {
1494 OffsetBits offset_size =
1495 (type_ == kR6CondBranch && (condition_ == kCondEQZ || condition_ == kCondNEZ))
1496 ? kOffset23
1497 : branch_info_[type_].offset_size;
1498 return offset_size;
1499}
1500
1501MipsAssembler::Branch::OffsetBits MipsAssembler::Branch::GetOffsetSizeNeeded(uint32_t location,
1502 uint32_t target) {
1503 // For unresolved targets assume the shortest encoding
1504 // (later it will be made longer if needed).
1505 if (target == kUnresolved)
1506 return kOffset16;
1507 int64_t distance = static_cast<int64_t>(target) - location;
1508 // To simplify calculations in composite branches consisting of multiple instructions
1509 // bump up the distance by a value larger than the max byte size of a composite branch.
1510 distance += (distance >= 0) ? kMaxBranchSize : -kMaxBranchSize;
1511 if (IsInt<kOffset16>(distance))
1512 return kOffset16;
1513 else if (IsInt<kOffset18>(distance))
1514 return kOffset18;
1515 else if (IsInt<kOffset21>(distance))
1516 return kOffset21;
1517 else if (IsInt<kOffset23>(distance))
1518 return kOffset23;
1519 else if (IsInt<kOffset28>(distance))
1520 return kOffset28;
1521 return kOffset32;
1522}
1523
1524void MipsAssembler::Branch::Resolve(uint32_t target) {
1525 target_ = target;
1526}
1527
1528void MipsAssembler::Branch::Relocate(uint32_t expand_location, uint32_t delta) {
1529 if (location_ > expand_location) {
1530 location_ += delta;
1531 }
1532 if (!IsResolved()) {
1533 return; // Don't know the target yet.
1534 }
1535 if (target_ > expand_location) {
1536 target_ += delta;
1537 }
1538}
1539
1540void MipsAssembler::Branch::PromoteToLong() {
1541 switch (type_) {
1542 // R2 short branches.
1543 case kUncondBranch:
1544 type_ = kLongUncondBranch;
1545 break;
1546 case kCondBranch:
1547 type_ = kLongCondBranch;
1548 break;
1549 case kCall:
1550 type_ = kLongCall;
1551 break;
1552 // R6 short branches.
1553 case kR6UncondBranch:
1554 type_ = kR6LongUncondBranch;
1555 break;
1556 case kR6CondBranch:
1557 type_ = kR6LongCondBranch;
1558 break;
1559 case kR6Call:
1560 type_ = kR6LongCall;
1561 break;
1562 default:
1563 // Note: 'type_' is already long.
1564 break;
1565 }
1566 CHECK(IsLong());
1567}
1568
1569uint32_t MipsAssembler::Branch::PromoteIfNeeded(uint32_t max_short_distance) {
1570 // If the branch is still unresolved or already long, nothing to do.
1571 if (IsLong() || !IsResolved()) {
1572 return 0;
1573 }
1574 // Promote the short branch to long if the offset size is too small
1575 // to hold the distance between location_ and target_.
1576 if (GetOffsetSizeNeeded(location_, target_) > GetOffsetSize()) {
1577 PromoteToLong();
1578 uint32_t old_size = GetOldSize();
1579 uint32_t new_size = GetSize();
1580 CHECK_GT(new_size, old_size);
1581 return new_size - old_size;
1582 }
1583 // The following logic is for debugging/testing purposes.
1584 // Promote some short branches to long when it's not really required.
1585 if (UNLIKELY(max_short_distance != std::numeric_limits<uint32_t>::max())) {
1586 int64_t distance = static_cast<int64_t>(target_) - location_;
1587 distance = (distance >= 0) ? distance : -distance;
1588 if (distance >= max_short_distance) {
1589 PromoteToLong();
1590 uint32_t old_size = GetOldSize();
1591 uint32_t new_size = GetSize();
1592 CHECK_GT(new_size, old_size);
1593 return new_size - old_size;
1594 }
1595 }
1596 return 0;
1597}
1598
1599uint32_t MipsAssembler::Branch::GetOffsetLocation() const {
1600 return location_ + branch_info_[type_].instr_offset * sizeof(uint32_t);
1601}
1602
1603uint32_t MipsAssembler::Branch::GetOffset() const {
1604 CHECK(IsResolved());
1605 uint32_t ofs_mask = 0xFFFFFFFF >> (32 - GetOffsetSize());
1606 // Calculate the byte distance between instructions and also account for
1607 // different PC-relative origins.
1608 uint32_t offset = target_ - GetOffsetLocation() - branch_info_[type_].pc_org * sizeof(uint32_t);
1609 // Prepare the offset for encoding into the instruction(s).
1610 offset = (offset & ofs_mask) >> branch_info_[type_].offset_shift;
1611 return offset;
1612}
1613
1614MipsAssembler::Branch* MipsAssembler::GetBranch(uint32_t branch_id) {
1615 CHECK_LT(branch_id, branches_.size());
1616 return &branches_[branch_id];
1617}
1618
1619const MipsAssembler::Branch* MipsAssembler::GetBranch(uint32_t branch_id) const {
1620 CHECK_LT(branch_id, branches_.size());
1621 return &branches_[branch_id];
1622}
1623
1624void MipsAssembler::Bind(MipsLabel* label) {
1625 CHECK(!label->IsBound());
1626 uint32_t bound_pc = buffer_.Size();
1627
1628 // Walk the list of branches referring to and preceding this label.
1629 // Store the previously unknown target addresses in them.
1630 while (label->IsLinked()) {
1631 uint32_t branch_id = label->Position();
1632 Branch* branch = GetBranch(branch_id);
1633 branch->Resolve(bound_pc);
1634
1635 uint32_t branch_location = branch->GetLocation();
1636 // Extract the location of the previous branch in the list (walking the list backwards;
1637 // the previous branch ID was stored in the space reserved for this branch).
1638 uint32_t prev = buffer_.Load<uint32_t>(branch_location);
1639
1640 // On to the previous branch in the list...
1641 label->position_ = prev;
1642 }
1643
1644 // Now make the label object contain its own location (relative to the end of the preceding
1645 // branch, if any; it will be used by the branches referring to and following this label).
1646 label->prev_branch_id_plus_one_ = branches_.size();
1647 if (label->prev_branch_id_plus_one_) {
1648 uint32_t branch_id = label->prev_branch_id_plus_one_ - 1;
1649 const Branch* branch = GetBranch(branch_id);
1650 bound_pc -= branch->GetEndLocation();
1651 }
1652 label->BindTo(bound_pc);
1653}
1654
1655uint32_t MipsAssembler::GetLabelLocation(MipsLabel* label) const {
1656 CHECK(label->IsBound());
1657 uint32_t target = label->Position();
1658 if (label->prev_branch_id_plus_one_) {
1659 // Get label location based on the branch preceding it.
1660 uint32_t branch_id = label->prev_branch_id_plus_one_ - 1;
1661 const Branch* branch = GetBranch(branch_id);
1662 target += branch->GetEndLocation();
1663 }
1664 return target;
1665}
1666
1667uint32_t MipsAssembler::GetAdjustedPosition(uint32_t old_position) {
1668 // We can reconstruct the adjustment by going through all the branches from the beginning
1669 // up to the old_position. Since we expect AdjustedPosition() to be called in a loop
1670 // with increasing old_position, we can use the data from last AdjustedPosition() to
1671 // continue where we left off and the whole loop should be O(m+n) where m is the number
1672 // of positions to adjust and n is the number of branches.
1673 if (old_position < last_old_position_) {
1674 last_position_adjustment_ = 0;
1675 last_old_position_ = 0;
1676 last_branch_id_ = 0;
1677 }
1678 while (last_branch_id_ != branches_.size()) {
1679 const Branch* branch = GetBranch(last_branch_id_);
1680 if (branch->GetLocation() >= old_position + last_position_adjustment_) {
1681 break;
1682 }
1683 last_position_adjustment_ += branch->GetSize() - branch->GetOldSize();
1684 ++last_branch_id_;
1685 }
1686 last_old_position_ = old_position;
1687 return old_position + last_position_adjustment_;
1688}
1689
1690void MipsAssembler::FinalizeLabeledBranch(MipsLabel* label) {
1691 uint32_t length = branches_.back().GetLength();
1692 if (!label->IsBound()) {
1693 // Branch forward (to a following label), distance is unknown.
1694 // The first branch forward will contain 0, serving as the terminator of
1695 // the list of forward-reaching branches.
1696 Emit(label->position_);
1697 length--;
1698 // Now make the label object point to this branch
1699 // (this forms a linked list of branches preceding this label).
1700 uint32_t branch_id = branches_.size() - 1;
1701 label->LinkTo(branch_id);
1702 }
1703 // Reserve space for the branch.
1704 while (length--) {
1705 Nop();
1706 }
1707}
1708
1709void MipsAssembler::Buncond(MipsLabel* label) {
1710 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
1711 branches_.emplace_back(IsR6(), buffer_.Size(), target);
1712 FinalizeLabeledBranch(label);
1713}
1714
1715void MipsAssembler::Bcond(MipsLabel* label, BranchCondition condition, Register lhs, Register rhs) {
1716 // If lhs = rhs, this can be a NOP.
1717 if (Branch::IsNop(condition, lhs, rhs)) {
1718 return;
1719 }
1720 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
1721 branches_.emplace_back(IsR6(), buffer_.Size(), target, condition, lhs, rhs);
1722 FinalizeLabeledBranch(label);
1723}
1724
1725void MipsAssembler::Call(MipsLabel* label, Register indirect_reg) {
1726 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
1727 branches_.emplace_back(IsR6(), buffer_.Size(), target, indirect_reg);
1728 FinalizeLabeledBranch(label);
1729}
1730
1731void MipsAssembler::PromoteBranches() {
1732 // Promote short branches to long as necessary.
1733 bool changed;
1734 do {
1735 changed = false;
1736 for (auto& branch : branches_) {
1737 CHECK(branch.IsResolved());
1738 uint32_t delta = branch.PromoteIfNeeded();
1739 // If this branch has been promoted and needs to expand in size,
1740 // relocate all branches by the expansion size.
1741 if (delta) {
1742 changed = true;
1743 uint32_t expand_location = branch.GetLocation();
1744 for (auto& branch2 : branches_) {
1745 branch2.Relocate(expand_location, delta);
1746 }
1747 }
1748 }
1749 } while (changed);
1750
1751 // Account for branch expansion by resizing the code buffer
1752 // and moving the code in it to its final location.
1753 size_t branch_count = branches_.size();
1754 if (branch_count > 0) {
1755 // Resize.
1756 Branch& last_branch = branches_[branch_count - 1];
1757 uint32_t size_delta = last_branch.GetEndLocation() - last_branch.GetOldEndLocation();
1758 uint32_t old_size = buffer_.Size();
1759 buffer_.Resize(old_size + size_delta);
1760 // Move the code residing between branch placeholders.
1761 uint32_t end = old_size;
1762 for (size_t i = branch_count; i > 0; ) {
1763 Branch& branch = branches_[--i];
1764 uint32_t size = end - branch.GetOldEndLocation();
1765 buffer_.Move(branch.GetEndLocation(), branch.GetOldEndLocation(), size);
1766 end = branch.GetOldLocation();
1767 }
1768 }
1769}
1770
1771// Note: make sure branch_info_[] and EmitBranch() are kept synchronized.
1772const MipsAssembler::Branch::BranchInfo MipsAssembler::Branch::branch_info_[] = {
1773 // R2 short branches.
1774 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kUncondBranch
1775 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kCondBranch
1776 { 5, 2, 0, MipsAssembler::Branch::kOffset16, 0 }, // kCall
1777 // R2 long branches.
1778 { 9, 3, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongUncondBranch
1779 { 10, 4, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongCondBranch
1780 { 6, 1, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongCall
1781 // R6 short branches.
1782 { 1, 0, 1, MipsAssembler::Branch::kOffset28, 2 }, // kR6UncondBranch
1783 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kR6CondBranch
1784 // Exception: kOffset23 for beqzc/bnezc.
1785 { 2, 0, 0, MipsAssembler::Branch::kOffset21, 2 }, // kR6Call
1786 // R6 long branches.
1787 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongUncondBranch
1788 { 3, 1, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongCondBranch
1789 { 3, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongCall
1790};
1791
1792// Note: make sure branch_info_[] and mitBranch() are kept synchronized.
1793void MipsAssembler::EmitBranch(MipsAssembler::Branch* branch) {
1794 CHECK_EQ(overwriting_, true);
1795 overwrite_location_ = branch->GetLocation();
1796 uint32_t offset = branch->GetOffset();
1797 BranchCondition condition = branch->GetCondition();
1798 Register lhs = branch->GetLeftRegister();
1799 Register rhs = branch->GetRightRegister();
1800 switch (branch->GetType()) {
1801 // R2 short branches.
1802 case Branch::kUncondBranch:
1803 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1804 B(offset);
1805 Nop(); // TODO: improve by filling the delay slot.
1806 break;
1807 case Branch::kCondBranch:
1808 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001809 EmitBcondR2(condition, lhs, rhs, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001810 Nop(); // TODO: improve by filling the delay slot.
1811 break;
1812 case Branch::kCall:
1813 Nal();
1814 Nop(); // TODO: is this NOP really needed here?
1815 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1816 Addiu(lhs, RA, offset);
1817 Jalr(lhs);
1818 Nop();
1819 break;
1820
1821 // R2 long branches.
1822 case Branch::kLongUncondBranch:
1823 // To get the value of the PC register we need to use the NAL instruction.
1824 // NAL clobbers the RA register. However, RA must be preserved if the
1825 // method is compiled without the entry/exit sequences that would take care
1826 // of preserving RA (typically, leaf methods don't preserve RA explicitly).
1827 // So, we need to preserve RA in some temporary storage ourselves. The AT
1828 // register can't be used for this because we need it to load a constant
1829 // which will be added to the value that NAL stores in RA. And we can't
1830 // use T9 for this in the context of the JNI compiler, which uses it
1831 // as a scratch register (see InterproceduralScratchRegister()).
1832 // If we were to add a 32-bit constant to RA using two ADDIU instructions,
1833 // we'd also need to use the ROTR instruction, which requires no less than
1834 // MIPSR2.
1835 // Perhaps, we could use T8 or one of R2's multiplier/divider registers
1836 // (LO or HI) or even a floating-point register, but that doesn't seem
1837 // like a nice solution. We may want this to work on both R6 and pre-R6.
1838 // For now simply use the stack for RA. This should be OK since for the
1839 // vast majority of code a short PC-relative branch is sufficient.
1840 // TODO: can this be improved?
1841 Push(RA);
1842 Nal();
1843 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1844 Lui(AT, High16Bits(offset));
1845 Ori(AT, AT, Low16Bits(offset));
1846 Addu(AT, AT, RA);
1847 Lw(RA, SP, 0);
1848 Jr(AT);
1849 DecreaseFrameSize(kMipsWordSize);
1850 break;
1851 case Branch::kLongCondBranch:
1852 // The comment on case 'Branch::kLongUncondBranch' applies here as well.
1853 // Note: the opposite condition branch encodes 8 as the distance, which is equal to the
1854 // number of instructions skipped:
1855 // (PUSH(IncreaseFrameSize(ADDIU) + SW) + NAL + LUI + ORI + ADDU + LW + JR).
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001856 EmitBcondR2(Branch::OppositeCondition(condition), lhs, rhs, 8);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001857 Push(RA);
1858 Nal();
1859 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1860 Lui(AT, High16Bits(offset));
1861 Ori(AT, AT, Low16Bits(offset));
1862 Addu(AT, AT, RA);
1863 Lw(RA, SP, 0);
1864 Jr(AT);
1865 DecreaseFrameSize(kMipsWordSize);
1866 break;
1867 case Branch::kLongCall:
1868 Nal();
1869 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1870 Lui(AT, High16Bits(offset));
1871 Ori(AT, AT, Low16Bits(offset));
1872 Addu(lhs, AT, RA);
1873 Jalr(lhs);
1874 Nop();
1875 break;
1876
1877 // R6 short branches.
1878 case Branch::kR6UncondBranch:
1879 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1880 Bc(offset);
1881 break;
1882 case Branch::kR6CondBranch:
1883 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001884 EmitBcondR6(condition, lhs, rhs, offset);
1885 Nop(); // TODO: improve by filling the forbidden/delay slot.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001886 break;
1887 case Branch::kR6Call:
1888 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1889 Addiupc(lhs, offset);
1890 Jialc(lhs, 0);
1891 break;
1892
1893 // R6 long branches.
1894 case Branch::kR6LongUncondBranch:
1895 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
1896 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1897 Auipc(AT, High16Bits(offset));
1898 Jic(AT, Low16Bits(offset));
1899 break;
1900 case Branch::kR6LongCondBranch:
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001901 EmitBcondR6(Branch::OppositeCondition(condition), lhs, rhs, 2);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001902 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
1903 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1904 Auipc(AT, High16Bits(offset));
1905 Jic(AT, Low16Bits(offset));
1906 break;
1907 case Branch::kR6LongCall:
1908 offset += (offset & 0x8000) << 1; // Account for sign extension in addiu.
1909 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1910 Auipc(lhs, High16Bits(offset));
1911 Addiu(lhs, lhs, Low16Bits(offset));
1912 Jialc(lhs, 0);
1913 break;
1914 }
1915 CHECK_EQ(overwrite_location_, branch->GetEndLocation());
1916 CHECK_LT(branch->GetSize(), static_cast<uint32_t>(Branch::kMaxBranchSize));
1917}
1918
1919void MipsAssembler::B(MipsLabel* label) {
1920 Buncond(label);
1921}
1922
1923void MipsAssembler::Jalr(MipsLabel* label, Register indirect_reg) {
1924 Call(label, indirect_reg);
1925}
1926
1927void MipsAssembler::Beq(Register rs, Register rt, MipsLabel* label) {
1928 Bcond(label, kCondEQ, rs, rt);
1929}
1930
1931void MipsAssembler::Bne(Register rs, Register rt, MipsLabel* label) {
1932 Bcond(label, kCondNE, rs, rt);
1933}
1934
1935void MipsAssembler::Beqz(Register rt, MipsLabel* label) {
1936 Bcond(label, kCondEQZ, rt);
1937}
1938
1939void MipsAssembler::Bnez(Register rt, MipsLabel* label) {
1940 Bcond(label, kCondNEZ, rt);
1941}
1942
1943void MipsAssembler::Bltz(Register rt, MipsLabel* label) {
1944 Bcond(label, kCondLTZ, rt);
1945}
1946
1947void MipsAssembler::Bgez(Register rt, MipsLabel* label) {
1948 Bcond(label, kCondGEZ, rt);
1949}
1950
1951void MipsAssembler::Blez(Register rt, MipsLabel* label) {
1952 Bcond(label, kCondLEZ, rt);
1953}
1954
1955void MipsAssembler::Bgtz(Register rt, MipsLabel* label) {
1956 Bcond(label, kCondGTZ, rt);
1957}
1958
1959void MipsAssembler::Blt(Register rs, Register rt, MipsLabel* label) {
1960 if (IsR6()) {
1961 Bcond(label, kCondLT, rs, rt);
1962 } else if (!Branch::IsNop(kCondLT, rs, rt)) {
1963 // Synthesize the instruction (not available on R2).
1964 Slt(AT, rs, rt);
1965 Bnez(AT, label);
1966 }
1967}
1968
1969void MipsAssembler::Bge(Register rs, Register rt, MipsLabel* label) {
1970 if (IsR6()) {
1971 Bcond(label, kCondGE, rs, rt);
1972 } else if (Branch::IsUncond(kCondGE, rs, rt)) {
1973 B(label);
1974 } else {
1975 // Synthesize the instruction (not available on R2).
1976 Slt(AT, rs, rt);
1977 Beqz(AT, label);
1978 }
1979}
1980
1981void MipsAssembler::Bltu(Register rs, Register rt, MipsLabel* label) {
1982 if (IsR6()) {
1983 Bcond(label, kCondLTU, rs, rt);
1984 } else if (!Branch::IsNop(kCondLTU, rs, rt)) {
1985 // Synthesize the instruction (not available on R2).
1986 Sltu(AT, rs, rt);
1987 Bnez(AT, label);
1988 }
1989}
1990
1991void MipsAssembler::Bgeu(Register rs, Register rt, MipsLabel* label) {
1992 if (IsR6()) {
1993 Bcond(label, kCondGEU, rs, rt);
1994 } else if (Branch::IsUncond(kCondGEU, rs, rt)) {
1995 B(label);
1996 } else {
1997 // Synthesize the instruction (not available on R2).
1998 Sltu(AT, rs, rt);
1999 Beqz(AT, label);
jeffhao7fbee072012-08-24 17:56:54 -07002000 }
2001}
2002
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002003void MipsAssembler::Bc1f(int cc, MipsLabel* label) {
2004 CHECK(IsUint<3>(cc)) << cc;
2005 Bcond(label, kCondF, static_cast<Register>(cc), ZERO);
2006}
2007
2008void MipsAssembler::Bc1t(int cc, MipsLabel* label) {
2009 CHECK(IsUint<3>(cc)) << cc;
2010 Bcond(label, kCondT, static_cast<Register>(cc), ZERO);
2011}
2012
2013void MipsAssembler::Bc1eqz(FRegister ft, MipsLabel* label) {
2014 Bcond(label, kCondF, static_cast<Register>(ft), ZERO);
2015}
2016
2017void MipsAssembler::Bc1nez(FRegister ft, MipsLabel* label) {
2018 Bcond(label, kCondT, static_cast<Register>(ft), ZERO);
2019}
2020
jeffhao7fbee072012-08-24 17:56:54 -07002021void MipsAssembler::LoadFromOffset(LoadOperandType type, Register reg, Register base,
2022 int32_t offset) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002023 // IsInt<16> must be passed a signed value.
2024 if (!IsInt<16>(offset) ||
2025 (type == kLoadDoubleword && !IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)))) {
2026 LoadConst32(AT, offset);
2027 Addu(AT, AT, base);
2028 base = AT;
2029 offset = 0;
2030 }
2031
jeffhao7fbee072012-08-24 17:56:54 -07002032 switch (type) {
2033 case kLoadSignedByte:
2034 Lb(reg, base, offset);
2035 break;
2036 case kLoadUnsignedByte:
2037 Lbu(reg, base, offset);
2038 break;
2039 case kLoadSignedHalfword:
2040 Lh(reg, base, offset);
2041 break;
2042 case kLoadUnsignedHalfword:
2043 Lhu(reg, base, offset);
2044 break;
2045 case kLoadWord:
2046 Lw(reg, base, offset);
2047 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002048 case kLoadDoubleword:
2049 if (reg == base) {
2050 // This will clobber the base when loading the lower register. Since we have to load the
2051 // higher register as well, this will fail. Solution: reverse the order.
2052 Lw(static_cast<Register>(reg + 1), base, offset + kMipsWordSize);
2053 Lw(reg, base, offset);
2054 } else {
2055 Lw(reg, base, offset);
2056 Lw(static_cast<Register>(reg + 1), base, offset + kMipsWordSize);
2057 }
jeffhao7fbee072012-08-24 17:56:54 -07002058 break;
2059 default:
2060 LOG(FATAL) << "UNREACHABLE";
2061 }
2062}
2063
2064void MipsAssembler::LoadSFromOffset(FRegister reg, Register base, int32_t offset) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002065 if (!IsInt<16>(offset)) {
2066 LoadConst32(AT, offset);
2067 Addu(AT, AT, base);
2068 base = AT;
2069 offset = 0;
2070 }
2071
jeffhao7fbee072012-08-24 17:56:54 -07002072 Lwc1(reg, base, offset);
2073}
2074
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002075void MipsAssembler::LoadDFromOffset(FRegister reg, Register base, int32_t offset) {
2076 // IsInt<16> must be passed a signed value.
2077 if (!IsInt<16>(offset) ||
2078 (!IsAligned<kMipsDoublewordSize>(offset) &&
2079 !IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)))) {
2080 LoadConst32(AT, offset);
2081 Addu(AT, AT, base);
2082 base = AT;
2083 offset = 0;
2084 }
2085
2086 if (offset & 0x7) {
2087 if (Is32BitFPU()) {
2088 Lwc1(reg, base, offset);
2089 Lwc1(static_cast<FRegister>(reg + 1), base, offset + kMipsWordSize);
2090 } else {
2091 // 64-bit FPU.
2092 Lwc1(reg, base, offset);
2093 Lw(T8, base, offset + kMipsWordSize);
2094 Mthc1(T8, reg);
2095 }
2096 } else {
2097 Ldc1(reg, base, offset);
2098 }
2099}
2100
2101void MipsAssembler::EmitLoad(ManagedRegister m_dst, Register src_register, int32_t src_offset,
2102 size_t size) {
2103 MipsManagedRegister dst = m_dst.AsMips();
2104 if (dst.IsNoRegister()) {
2105 CHECK_EQ(0u, size) << dst;
2106 } else if (dst.IsCoreRegister()) {
2107 CHECK_EQ(kMipsWordSize, size) << dst;
2108 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset);
2109 } else if (dst.IsRegisterPair()) {
2110 CHECK_EQ(kMipsDoublewordSize, size) << dst;
2111 LoadFromOffset(kLoadDoubleword, dst.AsRegisterPairLow(), src_register, src_offset);
2112 } else if (dst.IsFRegister()) {
2113 if (size == kMipsWordSize) {
2114 LoadSFromOffset(dst.AsFRegister(), src_register, src_offset);
2115 } else {
2116 CHECK_EQ(kMipsDoublewordSize, size) << dst;
2117 LoadDFromOffset(dst.AsFRegister(), src_register, src_offset);
2118 }
2119 }
jeffhao7fbee072012-08-24 17:56:54 -07002120}
2121
2122void MipsAssembler::StoreToOffset(StoreOperandType type, Register reg, Register base,
2123 int32_t offset) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002124 // IsInt<16> must be passed a signed value.
2125 if (!IsInt<16>(offset) ||
2126 (type == kStoreDoubleword && !IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)))) {
2127 LoadConst32(AT, offset);
2128 Addu(AT, AT, base);
2129 base = AT;
2130 offset = 0;
2131 }
2132
jeffhao7fbee072012-08-24 17:56:54 -07002133 switch (type) {
2134 case kStoreByte:
2135 Sb(reg, base, offset);
2136 break;
2137 case kStoreHalfword:
2138 Sh(reg, base, offset);
2139 break;
2140 case kStoreWord:
2141 Sw(reg, base, offset);
2142 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002143 case kStoreDoubleword:
2144 CHECK_NE(reg, base);
2145 CHECK_NE(static_cast<Register>(reg + 1), base);
2146 Sw(reg, base, offset);
2147 Sw(static_cast<Register>(reg + 1), base, offset + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002148 break;
2149 default:
2150 LOG(FATAL) << "UNREACHABLE";
2151 }
2152}
2153
Goran Jakovljevicff734982015-08-24 12:58:55 +00002154void MipsAssembler::StoreSToOffset(FRegister reg, Register base, int32_t offset) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002155 if (!IsInt<16>(offset)) {
2156 LoadConst32(AT, offset);
2157 Addu(AT, AT, base);
2158 base = AT;
2159 offset = 0;
2160 }
2161
jeffhao7fbee072012-08-24 17:56:54 -07002162 Swc1(reg, base, offset);
2163}
2164
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002165void MipsAssembler::StoreDToOffset(FRegister reg, Register base, int32_t offset) {
2166 // IsInt<16> must be passed a signed value.
2167 if (!IsInt<16>(offset) ||
2168 (!IsAligned<kMipsDoublewordSize>(offset) &&
2169 !IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)))) {
2170 LoadConst32(AT, offset);
2171 Addu(AT, AT, base);
2172 base = AT;
2173 offset = 0;
2174 }
2175
2176 if (offset & 0x7) {
2177 if (Is32BitFPU()) {
2178 Swc1(reg, base, offset);
2179 Swc1(static_cast<FRegister>(reg + 1), base, offset + kMipsWordSize);
2180 } else {
2181 // 64-bit FPU.
2182 Mfhc1(T8, reg);
2183 Swc1(reg, base, offset);
2184 Sw(T8, base, offset + kMipsWordSize);
2185 }
2186 } else {
2187 Sdc1(reg, base, offset);
2188 }
jeffhao7fbee072012-08-24 17:56:54 -07002189}
2190
David Srbeckydd973932015-04-07 20:29:48 +01002191static dwarf::Reg DWARFReg(Register reg) {
2192 return dwarf::Reg::MipsCore(static_cast<int>(reg));
2193}
2194
Ian Rogers790a6b72014-04-01 10:36:00 -07002195constexpr size_t kFramePointerSize = 4;
2196
jeffhao7fbee072012-08-24 17:56:54 -07002197void MipsAssembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
2198 const std::vector<ManagedRegister>& callee_save_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07002199 const ManagedRegisterEntrySpills& entry_spills) {
jeffhao7fbee072012-08-24 17:56:54 -07002200 CHECK_ALIGNED(frame_size, kStackAlignment);
Vladimir Marko10ef6942015-10-22 15:25:54 +01002201 DCHECK(!overwriting_);
jeffhao7fbee072012-08-24 17:56:54 -07002202
2203 // Increase frame to required size.
2204 IncreaseFrameSize(frame_size);
2205
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002206 // Push callee saves and return address.
Ian Rogers790a6b72014-04-01 10:36:00 -07002207 int stack_offset = frame_size - kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07002208 StoreToOffset(kStoreWord, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01002209 cfi_.RelOffset(DWARFReg(RA), stack_offset);
jeffhao7fbee072012-08-24 17:56:54 -07002210 for (int i = callee_save_regs.size() - 1; i >= 0; --i) {
Ian Rogers790a6b72014-04-01 10:36:00 -07002211 stack_offset -= kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07002212 Register reg = callee_save_regs.at(i).AsMips().AsCoreRegister();
2213 StoreToOffset(kStoreWord, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01002214 cfi_.RelOffset(DWARFReg(reg), stack_offset);
jeffhao7fbee072012-08-24 17:56:54 -07002215 }
2216
2217 // Write out Method*.
2218 StoreToOffset(kStoreWord, method_reg.AsMips().AsCoreRegister(), SP, 0);
2219
2220 // Write out entry spills.
Goran Jakovljevicff734982015-08-24 12:58:55 +00002221 int32_t offset = frame_size + kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07002222 for (size_t i = 0; i < entry_spills.size(); ++i) {
Goran Jakovljevicff734982015-08-24 12:58:55 +00002223 MipsManagedRegister reg = entry_spills.at(i).AsMips();
2224 if (reg.IsNoRegister()) {
2225 ManagedRegisterSpill spill = entry_spills.at(i);
2226 offset += spill.getSize();
2227 } else if (reg.IsCoreRegister()) {
2228 StoreToOffset(kStoreWord, reg.AsCoreRegister(), SP, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002229 offset += kMipsWordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00002230 } else if (reg.IsFRegister()) {
2231 StoreSToOffset(reg.AsFRegister(), SP, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002232 offset += kMipsWordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00002233 } else if (reg.IsDRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002234 StoreDToOffset(reg.AsOverlappingDRegisterLow(), SP, offset);
2235 offset += kMipsDoublewordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00002236 }
jeffhao7fbee072012-08-24 17:56:54 -07002237 }
2238}
2239
2240void MipsAssembler::RemoveFrame(size_t frame_size,
2241 const std::vector<ManagedRegister>& callee_save_regs) {
2242 CHECK_ALIGNED(frame_size, kStackAlignment);
Vladimir Marko10ef6942015-10-22 15:25:54 +01002243 DCHECK(!overwriting_);
David Srbeckydd973932015-04-07 20:29:48 +01002244 cfi_.RememberState();
jeffhao7fbee072012-08-24 17:56:54 -07002245
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002246 // Pop callee saves and return address.
Ian Rogers790a6b72014-04-01 10:36:00 -07002247 int stack_offset = frame_size - (callee_save_regs.size() * kFramePointerSize) - kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07002248 for (size_t i = 0; i < callee_save_regs.size(); ++i) {
2249 Register reg = callee_save_regs.at(i).AsMips().AsCoreRegister();
2250 LoadFromOffset(kLoadWord, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01002251 cfi_.Restore(DWARFReg(reg));
Ian Rogers790a6b72014-04-01 10:36:00 -07002252 stack_offset += kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07002253 }
2254 LoadFromOffset(kLoadWord, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01002255 cfi_.Restore(DWARFReg(RA));
jeffhao7fbee072012-08-24 17:56:54 -07002256
2257 // Decrease frame to required size.
2258 DecreaseFrameSize(frame_size);
jeffhao07030602012-09-26 14:33:14 -07002259
2260 // Then jump to the return address.
2261 Jr(RA);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002262 Nop();
David Srbeckydd973932015-04-07 20:29:48 +01002263
2264 // The CFI should be restored for any code that follows the exit block.
2265 cfi_.RestoreState();
2266 cfi_.DefCFAOffset(frame_size);
jeffhao7fbee072012-08-24 17:56:54 -07002267}
2268
2269void MipsAssembler::IncreaseFrameSize(size_t adjust) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002270 CHECK_ALIGNED(adjust, kFramePointerSize);
2271 Addiu32(SP, SP, -adjust);
David Srbeckydd973932015-04-07 20:29:48 +01002272 cfi_.AdjustCFAOffset(adjust);
Vladimir Marko10ef6942015-10-22 15:25:54 +01002273 if (overwriting_) {
2274 cfi_.OverrideDelayedPC(overwrite_location_);
2275 }
jeffhao7fbee072012-08-24 17:56:54 -07002276}
2277
2278void MipsAssembler::DecreaseFrameSize(size_t adjust) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002279 CHECK_ALIGNED(adjust, kFramePointerSize);
2280 Addiu32(SP, SP, adjust);
David Srbeckydd973932015-04-07 20:29:48 +01002281 cfi_.AdjustCFAOffset(-adjust);
Vladimir Marko10ef6942015-10-22 15:25:54 +01002282 if (overwriting_) {
2283 cfi_.OverrideDelayedPC(overwrite_location_);
2284 }
jeffhao7fbee072012-08-24 17:56:54 -07002285}
2286
2287void MipsAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
2288 MipsManagedRegister src = msrc.AsMips();
2289 if (src.IsNoRegister()) {
2290 CHECK_EQ(0u, size);
2291 } else if (src.IsCoreRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002292 CHECK_EQ(kMipsWordSize, size);
jeffhao7fbee072012-08-24 17:56:54 -07002293 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
2294 } else if (src.IsRegisterPair()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002295 CHECK_EQ(kMipsDoublewordSize, size);
jeffhao7fbee072012-08-24 17:56:54 -07002296 StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value());
2297 StoreToOffset(kStoreWord, src.AsRegisterPairHigh(),
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002298 SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002299 } else if (src.IsFRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002300 if (size == kMipsWordSize) {
2301 StoreSToOffset(src.AsFRegister(), SP, dest.Int32Value());
2302 } else {
2303 CHECK_EQ(kMipsDoublewordSize, size);
2304 StoreDToOffset(src.AsFRegister(), SP, dest.Int32Value());
2305 }
jeffhao7fbee072012-08-24 17:56:54 -07002306 }
2307}
2308
2309void MipsAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
2310 MipsManagedRegister src = msrc.AsMips();
2311 CHECK(src.IsCoreRegister());
2312 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
2313}
2314
2315void MipsAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
2316 MipsManagedRegister src = msrc.AsMips();
2317 CHECK(src.IsCoreRegister());
2318 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
2319}
2320
2321void MipsAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
2322 ManagedRegister mscratch) {
2323 MipsManagedRegister scratch = mscratch.AsMips();
2324 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002325 LoadConst32(scratch.AsCoreRegister(), imm);
jeffhao7fbee072012-08-24 17:56:54 -07002326 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
2327}
2328
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002329void MipsAssembler::StoreImmediateToThread32(ThreadOffset<kMipsWordSize> dest, uint32_t imm,
jeffhao7fbee072012-08-24 17:56:54 -07002330 ManagedRegister mscratch) {
2331 MipsManagedRegister scratch = mscratch.AsMips();
2332 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002333 // Is this function even referenced anywhere else in the code?
2334 LoadConst32(scratch.AsCoreRegister(), imm);
2335 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), S1, dest.Int32Value());
2336}
2337
2338void MipsAssembler::StoreStackOffsetToThread32(ThreadOffset<kMipsWordSize> thr_offs,
2339 FrameOffset fr_offs,
2340 ManagedRegister mscratch) {
2341 MipsManagedRegister scratch = mscratch.AsMips();
2342 CHECK(scratch.IsCoreRegister()) << scratch;
2343 Addiu32(scratch.AsCoreRegister(), SP, fr_offs.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07002344 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
2345 S1, thr_offs.Int32Value());
2346}
2347
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002348void MipsAssembler::StoreStackPointerToThread32(ThreadOffset<kMipsWordSize> thr_offs) {
jeffhao7fbee072012-08-24 17:56:54 -07002349 StoreToOffset(kStoreWord, SP, S1, thr_offs.Int32Value());
2350}
2351
2352void MipsAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
2353 FrameOffset in_off, ManagedRegister mscratch) {
2354 MipsManagedRegister src = msrc.AsMips();
2355 MipsManagedRegister scratch = mscratch.AsMips();
2356 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
2357 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002358 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002359}
2360
2361void MipsAssembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
2362 return EmitLoad(mdest, SP, src.Int32Value(), size);
2363}
2364
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002365void MipsAssembler::LoadFromThread32(ManagedRegister mdest,
2366 ThreadOffset<kMipsWordSize> src, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07002367 return EmitLoad(mdest, S1, src.Int32Value(), size);
2368}
2369
2370void MipsAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
2371 MipsManagedRegister dest = mdest.AsMips();
2372 CHECK(dest.IsCoreRegister());
2373 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), SP, src.Int32Value());
2374}
2375
Mathieu Chartiere401d142015-04-22 13:56:20 -07002376void MipsAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01002377 bool unpoison_reference) {
jeffhao7fbee072012-08-24 17:56:54 -07002378 MipsManagedRegister dest = mdest.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002379 CHECK(dest.IsCoreRegister() && base.AsMips().IsCoreRegister());
jeffhao7fbee072012-08-24 17:56:54 -07002380 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
2381 base.AsMips().AsCoreRegister(), offs.Int32Value());
Roland Levillain4d027112015-07-01 15:41:14 +01002382 if (kPoisonHeapReferences && unpoison_reference) {
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08002383 Subu(dest.AsCoreRegister(), ZERO, dest.AsCoreRegister());
2384 }
jeffhao7fbee072012-08-24 17:56:54 -07002385}
2386
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002387void MipsAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, Offset offs) {
jeffhao7fbee072012-08-24 17:56:54 -07002388 MipsManagedRegister dest = mdest.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002389 CHECK(dest.IsCoreRegister() && base.AsMips().IsCoreRegister());
jeffhao7fbee072012-08-24 17:56:54 -07002390 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
2391 base.AsMips().AsCoreRegister(), offs.Int32Value());
2392}
2393
Ian Rogersdd7624d2014-03-14 17:43:00 -07002394void MipsAssembler::LoadRawPtrFromThread32(ManagedRegister mdest,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002395 ThreadOffset<kMipsWordSize> offs) {
jeffhao7fbee072012-08-24 17:56:54 -07002396 MipsManagedRegister dest = mdest.AsMips();
2397 CHECK(dest.IsCoreRegister());
2398 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), S1, offs.Int32Value());
2399}
2400
2401void MipsAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
2402 UNIMPLEMENTED(FATAL) << "no sign extension necessary for mips";
2403}
2404
2405void MipsAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
2406 UNIMPLEMENTED(FATAL) << "no zero extension necessary for mips";
2407}
2408
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002409void MipsAssembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07002410 MipsManagedRegister dest = mdest.AsMips();
2411 MipsManagedRegister src = msrc.AsMips();
2412 if (!dest.Equals(src)) {
2413 if (dest.IsCoreRegister()) {
2414 CHECK(src.IsCoreRegister()) << src;
2415 Move(dest.AsCoreRegister(), src.AsCoreRegister());
2416 } else if (dest.IsFRegister()) {
2417 CHECK(src.IsFRegister()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002418 if (size == kMipsWordSize) {
2419 MovS(dest.AsFRegister(), src.AsFRegister());
2420 } else {
2421 CHECK_EQ(kMipsDoublewordSize, size);
2422 MovD(dest.AsFRegister(), src.AsFRegister());
2423 }
jeffhao7fbee072012-08-24 17:56:54 -07002424 } else if (dest.IsDRegister()) {
2425 CHECK(src.IsDRegister()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002426 MovD(dest.AsOverlappingDRegisterLow(), src.AsOverlappingDRegisterLow());
jeffhao7fbee072012-08-24 17:56:54 -07002427 } else {
2428 CHECK(dest.IsRegisterPair()) << dest;
2429 CHECK(src.IsRegisterPair()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002430 // Ensure that the first move doesn't clobber the input of the second.
jeffhao7fbee072012-08-24 17:56:54 -07002431 if (src.AsRegisterPairHigh() != dest.AsRegisterPairLow()) {
2432 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
2433 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
2434 } else {
2435 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
2436 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
2437 }
2438 }
2439 }
2440}
2441
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002442void MipsAssembler::CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07002443 MipsManagedRegister scratch = mscratch.AsMips();
2444 CHECK(scratch.IsCoreRegister()) << scratch;
2445 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
2446 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
2447}
2448
Ian Rogersdd7624d2014-03-14 17:43:00 -07002449void MipsAssembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002450 ThreadOffset<kMipsWordSize> thr_offs,
2451 ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07002452 MipsManagedRegister scratch = mscratch.AsMips();
2453 CHECK(scratch.IsCoreRegister()) << scratch;
2454 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
2455 S1, thr_offs.Int32Value());
2456 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
2457 SP, fr_offs.Int32Value());
2458}
2459
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002460void MipsAssembler::CopyRawPtrToThread32(ThreadOffset<kMipsWordSize> thr_offs,
2461 FrameOffset fr_offs,
2462 ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07002463 MipsManagedRegister scratch = mscratch.AsMips();
2464 CHECK(scratch.IsCoreRegister()) << scratch;
2465 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
2466 SP, fr_offs.Int32Value());
2467 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
2468 S1, thr_offs.Int32Value());
2469}
2470
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002471void MipsAssembler::Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07002472 MipsManagedRegister scratch = mscratch.AsMips();
2473 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002474 CHECK(size == kMipsWordSize || size == kMipsDoublewordSize) << size;
2475 if (size == kMipsWordSize) {
jeffhao7fbee072012-08-24 17:56:54 -07002476 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
2477 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002478 } else if (size == kMipsDoublewordSize) {
jeffhao7fbee072012-08-24 17:56:54 -07002479 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
2480 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002481 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + kMipsWordSize);
2482 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002483 }
2484}
2485
2486void MipsAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
2487 ManagedRegister mscratch, size_t size) {
2488 Register scratch = mscratch.AsMips().AsCoreRegister();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002489 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002490 LoadFromOffset(kLoadWord, scratch, src_base.AsMips().AsCoreRegister(), src_offset.Int32Value());
2491 StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value());
2492}
2493
2494void MipsAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
2495 ManagedRegister mscratch, size_t size) {
2496 Register scratch = mscratch.AsMips().AsCoreRegister();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002497 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002498 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
2499 StoreToOffset(kStoreWord, scratch, dest_base.AsMips().AsCoreRegister(), dest_offset.Int32Value());
2500}
2501
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002502void MipsAssembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
2503 FrameOffset src_base ATTRIBUTE_UNUSED,
2504 Offset src_offset ATTRIBUTE_UNUSED,
2505 ManagedRegister mscratch ATTRIBUTE_UNUSED,
2506 size_t size ATTRIBUTE_UNUSED) {
2507 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07002508}
2509
2510void MipsAssembler::Copy(ManagedRegister dest, Offset dest_offset,
2511 ManagedRegister src, Offset src_offset,
2512 ManagedRegister mscratch, size_t size) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002513 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002514 Register scratch = mscratch.AsMips().AsCoreRegister();
2515 LoadFromOffset(kLoadWord, scratch, src.AsMips().AsCoreRegister(), src_offset.Int32Value());
2516 StoreToOffset(kStoreWord, scratch, dest.AsMips().AsCoreRegister(), dest_offset.Int32Value());
2517}
2518
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002519void MipsAssembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
2520 Offset dest_offset ATTRIBUTE_UNUSED,
2521 FrameOffset src ATTRIBUTE_UNUSED,
2522 Offset src_offset ATTRIBUTE_UNUSED,
2523 ManagedRegister mscratch ATTRIBUTE_UNUSED,
2524 size_t size ATTRIBUTE_UNUSED) {
2525 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07002526}
2527
2528void MipsAssembler::MemoryBarrier(ManagedRegister) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002529 // TODO: sync?
2530 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07002531}
2532
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002533void MipsAssembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002534 FrameOffset handle_scope_offset,
2535 ManagedRegister min_reg,
2536 bool null_allowed) {
jeffhao7fbee072012-08-24 17:56:54 -07002537 MipsManagedRegister out_reg = mout_reg.AsMips();
2538 MipsManagedRegister in_reg = min_reg.AsMips();
2539 CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg;
2540 CHECK(out_reg.IsCoreRegister()) << out_reg;
2541 if (null_allowed) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002542 MipsLabel null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002543 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
2544 // the address in the handle scope holding the reference.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002545 // E.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset).
jeffhao7fbee072012-08-24 17:56:54 -07002546 if (in_reg.IsNoRegister()) {
2547 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002548 SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07002549 in_reg = out_reg;
2550 }
2551 if (!out_reg.Equals(in_reg)) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002552 LoadConst32(out_reg.AsCoreRegister(), 0);
jeffhao7fbee072012-08-24 17:56:54 -07002553 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002554 Beqz(in_reg.AsCoreRegister(), &null_arg);
2555 Addiu32(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
2556 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07002557 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002558 Addiu32(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07002559 }
2560}
2561
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002562void MipsAssembler::CreateHandleScopeEntry(FrameOffset out_off,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002563 FrameOffset handle_scope_offset,
2564 ManagedRegister mscratch,
2565 bool null_allowed) {
jeffhao7fbee072012-08-24 17:56:54 -07002566 MipsManagedRegister scratch = mscratch.AsMips();
2567 CHECK(scratch.IsCoreRegister()) << scratch;
2568 if (null_allowed) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002569 MipsLabel null_arg;
2570 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002571 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
2572 // the address in the handle scope holding the reference.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002573 // E.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset).
2574 Beqz(scratch.AsCoreRegister(), &null_arg);
2575 Addiu32(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
2576 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07002577 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002578 Addiu32(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07002579 }
2580 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value());
2581}
2582
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002583// Given a handle scope entry, load the associated reference.
2584void MipsAssembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002585 ManagedRegister min_reg) {
jeffhao7fbee072012-08-24 17:56:54 -07002586 MipsManagedRegister out_reg = mout_reg.AsMips();
2587 MipsManagedRegister in_reg = min_reg.AsMips();
2588 CHECK(out_reg.IsCoreRegister()) << out_reg;
2589 CHECK(in_reg.IsCoreRegister()) << in_reg;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002590 MipsLabel null_arg;
jeffhao7fbee072012-08-24 17:56:54 -07002591 if (!out_reg.Equals(in_reg)) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002592 LoadConst32(out_reg.AsCoreRegister(), 0);
jeffhao7fbee072012-08-24 17:56:54 -07002593 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002594 Beqz(in_reg.AsCoreRegister(), &null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07002595 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
2596 in_reg.AsCoreRegister(), 0);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002597 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07002598}
2599
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002600void MipsAssembler::VerifyObject(ManagedRegister src ATTRIBUTE_UNUSED,
2601 bool could_be_null ATTRIBUTE_UNUSED) {
2602 // TODO: not validating references.
jeffhao7fbee072012-08-24 17:56:54 -07002603}
2604
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002605void MipsAssembler::VerifyObject(FrameOffset src ATTRIBUTE_UNUSED,
2606 bool could_be_null ATTRIBUTE_UNUSED) {
2607 // TODO: not validating references.
jeffhao7fbee072012-08-24 17:56:54 -07002608}
2609
2610void MipsAssembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister mscratch) {
2611 MipsManagedRegister base = mbase.AsMips();
2612 MipsManagedRegister scratch = mscratch.AsMips();
2613 CHECK(base.IsCoreRegister()) << base;
2614 CHECK(scratch.IsCoreRegister()) << scratch;
2615 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
2616 base.AsCoreRegister(), offset.Int32Value());
2617 Jalr(scratch.AsCoreRegister());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002618 Nop();
2619 // TODO: place reference map on call.
jeffhao7fbee072012-08-24 17:56:54 -07002620}
2621
2622void MipsAssembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
2623 MipsManagedRegister scratch = mscratch.AsMips();
2624 CHECK(scratch.IsCoreRegister()) << scratch;
2625 // Call *(*(SP + base) + offset)
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002626 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, base.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07002627 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
2628 scratch.AsCoreRegister(), offset.Int32Value());
2629 Jalr(scratch.AsCoreRegister());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002630 Nop();
2631 // TODO: place reference map on call.
jeffhao7fbee072012-08-24 17:56:54 -07002632}
2633
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002634void MipsAssembler::CallFromThread32(ThreadOffset<kMipsWordSize> offset ATTRIBUTE_UNUSED,
2635 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
Ian Rogers468532e2013-08-05 10:56:33 -07002636 UNIMPLEMENTED(FATAL) << "no mips implementation";
jeffhao7fbee072012-08-24 17:56:54 -07002637}
2638
2639void MipsAssembler::GetCurrentThread(ManagedRegister tr) {
2640 Move(tr.AsMips().AsCoreRegister(), S1);
2641}
2642
2643void MipsAssembler::GetCurrentThread(FrameOffset offset,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002644 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
jeffhao7fbee072012-08-24 17:56:54 -07002645 StoreToOffset(kStoreWord, S1, SP, offset.Int32Value());
2646}
2647
jeffhao7fbee072012-08-24 17:56:54 -07002648void MipsAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
2649 MipsManagedRegister scratch = mscratch.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002650 exception_blocks_.emplace_back(scratch, stack_adjust);
jeffhao7fbee072012-08-24 17:56:54 -07002651 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002652 S1, Thread::ExceptionOffset<kMipsWordSize>().Int32Value());
2653 // TODO: on MIPS32R6 prefer Bnezc(scratch.AsCoreRegister(), slow.Entry());
2654 // as the NAL instruction (occurring in long R2 branches) may become deprecated.
2655 // For now use common for R2 and R6 instructions as this code must execute on both.
2656 Bnez(scratch.AsCoreRegister(), exception_blocks_.back().Entry());
jeffhao7fbee072012-08-24 17:56:54 -07002657}
2658
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002659void MipsAssembler::EmitExceptionPoll(MipsExceptionSlowPath* exception) {
2660 Bind(exception->Entry());
2661 if (exception->stack_adjust_ != 0) { // Fix up the frame.
2662 DecreaseFrameSize(exception->stack_adjust_);
jeffhao7fbee072012-08-24 17:56:54 -07002663 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002664 // Pass exception object as argument.
2665 // Don't care about preserving A0 as this call won't return.
2666 CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>();
2667 Move(A0, exception->scratch_.AsCoreRegister());
2668 // Set up call to Thread::Current()->pDeliverException.
2669 LoadFromOffset(kLoadWord, T9, S1,
2670 QUICK_ENTRYPOINT_OFFSET(kMipsWordSize, pDeliverException).Int32Value());
2671 Jr(T9);
2672 Nop();
2673
2674 // Call never returns.
2675 Break();
jeffhao7fbee072012-08-24 17:56:54 -07002676}
2677
2678} // namespace mips
2679} // namespace art