blob: 14d03a518cd55f9d1d7a3bcd02992ef39cf0c38a [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "compiler_internals.h"
18#include "local_value_numbering.h"
Ian Rogers8d3a1172013-06-04 01:13:28 -070019#include "dataflow_iterator-inl.h"
buzbee311ca162013-02-28 15:56:43 -080020
21namespace art {
22
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070023static unsigned int Predecessors(BasicBlock* bb) {
buzbee862a7602013-04-05 10:58:54 -070024 return bb->predecessors->Size();
buzbee311ca162013-02-28 15:56:43 -080025}
26
27/* Setup a constant value for opcodes thare have the DF_SETS_CONST attribute */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070028void MIRGraph::SetConstant(int32_t ssa_reg, int value) {
buzbee862a7602013-04-05 10:58:54 -070029 is_constant_v_->SetBit(ssa_reg);
buzbee311ca162013-02-28 15:56:43 -080030 constant_values_[ssa_reg] = value;
31}
32
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070033void MIRGraph::SetConstantWide(int ssa_reg, int64_t value) {
buzbee862a7602013-04-05 10:58:54 -070034 is_constant_v_->SetBit(ssa_reg);
buzbee311ca162013-02-28 15:56:43 -080035 constant_values_[ssa_reg] = Low32Bits(value);
36 constant_values_[ssa_reg + 1] = High32Bits(value);
37}
38
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -080039void MIRGraph::DoConstantPropagation(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -080040 MIR* mir;
buzbee311ca162013-02-28 15:56:43 -080041
42 for (mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
buzbee1da1e2f2013-11-15 13:37:01 -080043 uint64_t df_attributes = oat_data_flow_attributes_[mir->dalvikInsn.opcode];
buzbee311ca162013-02-28 15:56:43 -080044
45 DecodedInstruction *d_insn = &mir->dalvikInsn;
46
47 if (!(df_attributes & DF_HAS_DEFS)) continue;
48
49 /* Handle instructions that set up constants directly */
50 if (df_attributes & DF_SETS_CONST) {
51 if (df_attributes & DF_DA) {
52 int32_t vB = static_cast<int32_t>(d_insn->vB);
53 switch (d_insn->opcode) {
54 case Instruction::CONST_4:
55 case Instruction::CONST_16:
56 case Instruction::CONST:
57 SetConstant(mir->ssa_rep->defs[0], vB);
58 break;
59 case Instruction::CONST_HIGH16:
60 SetConstant(mir->ssa_rep->defs[0], vB << 16);
61 break;
62 case Instruction::CONST_WIDE_16:
63 case Instruction::CONST_WIDE_32:
64 SetConstantWide(mir->ssa_rep->defs[0], static_cast<int64_t>(vB));
65 break;
66 case Instruction::CONST_WIDE:
Brian Carlstromb1eba212013-07-17 18:07:19 -070067 SetConstantWide(mir->ssa_rep->defs[0], d_insn->vB_wide);
buzbee311ca162013-02-28 15:56:43 -080068 break;
69 case Instruction::CONST_WIDE_HIGH16:
70 SetConstantWide(mir->ssa_rep->defs[0], static_cast<int64_t>(vB) << 48);
71 break;
72 default:
73 break;
74 }
75 }
76 /* Handle instructions that set up constants directly */
77 } else if (df_attributes & DF_IS_MOVE) {
78 int i;
79
80 for (i = 0; i < mir->ssa_rep->num_uses; i++) {
buzbee862a7602013-04-05 10:58:54 -070081 if (!is_constant_v_->IsBitSet(mir->ssa_rep->uses[i])) break;
buzbee311ca162013-02-28 15:56:43 -080082 }
83 /* Move a register holding a constant to another register */
84 if (i == mir->ssa_rep->num_uses) {
85 SetConstant(mir->ssa_rep->defs[0], constant_values_[mir->ssa_rep->uses[0]]);
86 if (df_attributes & DF_A_WIDE) {
87 SetConstant(mir->ssa_rep->defs[1], constant_values_[mir->ssa_rep->uses[1]]);
88 }
89 }
90 }
91 }
92 /* TODO: implement code to handle arithmetic operations */
buzbee311ca162013-02-28 15:56:43 -080093}
94
buzbee311ca162013-02-28 15:56:43 -080095/* Advance to next strictly dominated MIR node in an extended basic block */
buzbee0d829482013-10-11 15:24:55 -070096MIR* MIRGraph::AdvanceMIR(BasicBlock** p_bb, MIR* mir) {
buzbee311ca162013-02-28 15:56:43 -080097 BasicBlock* bb = *p_bb;
98 if (mir != NULL) {
99 mir = mir->next;
100 if (mir == NULL) {
buzbee0d829482013-10-11 15:24:55 -0700101 bb = GetBasicBlock(bb->fall_through);
buzbee311ca162013-02-28 15:56:43 -0800102 if ((bb == NULL) || Predecessors(bb) != 1) {
103 mir = NULL;
104 } else {
105 *p_bb = bb;
106 mir = bb->first_mir_insn;
107 }
108 }
109 }
110 return mir;
111}
112
113/*
114 * To be used at an invoke mir. If the logically next mir node represents
115 * a move-result, return it. Else, return NULL. If a move-result exists,
116 * it is required to immediately follow the invoke with no intervening
117 * opcodes or incoming arcs. However, if the result of the invoke is not
118 * used, a move-result may not be present.
119 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700120MIR* MIRGraph::FindMoveResult(BasicBlock* bb, MIR* mir) {
buzbee311ca162013-02-28 15:56:43 -0800121 BasicBlock* tbb = bb;
122 mir = AdvanceMIR(&tbb, mir);
123 while (mir != NULL) {
124 int opcode = mir->dalvikInsn.opcode;
125 if ((mir->dalvikInsn.opcode == Instruction::MOVE_RESULT) ||
126 (mir->dalvikInsn.opcode == Instruction::MOVE_RESULT_OBJECT) ||
127 (mir->dalvikInsn.opcode == Instruction::MOVE_RESULT_WIDE)) {
128 break;
129 }
130 // Keep going if pseudo op, otherwise terminate
131 if (opcode < kNumPackedOpcodes) {
132 mir = NULL;
133 } else {
134 mir = AdvanceMIR(&tbb, mir);
135 }
136 }
137 return mir;
138}
139
buzbee0d829482013-10-11 15:24:55 -0700140BasicBlock* MIRGraph::NextDominatedBlock(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800141 if (bb->block_type == kDead) {
142 return NULL;
143 }
144 DCHECK((bb->block_type == kEntryBlock) || (bb->block_type == kDalvikByteCode)
145 || (bb->block_type == kExitBlock));
buzbee0d829482013-10-11 15:24:55 -0700146 BasicBlock* bb_taken = GetBasicBlock(bb->taken);
147 BasicBlock* bb_fall_through = GetBasicBlock(bb->fall_through);
buzbee1da1e2f2013-11-15 13:37:01 -0800148 if (((bb_fall_through == NULL) && (bb_taken != NULL)) &&
buzbee0d829482013-10-11 15:24:55 -0700149 ((bb_taken->block_type == kDalvikByteCode) || (bb_taken->block_type == kExitBlock))) {
buzbeecbcfaf32013-08-19 07:37:40 -0700150 // Follow simple unconditional branches.
buzbee0d829482013-10-11 15:24:55 -0700151 bb = bb_taken;
buzbeecbcfaf32013-08-19 07:37:40 -0700152 } else {
153 // Follow simple fallthrough
buzbee0d829482013-10-11 15:24:55 -0700154 bb = (bb_taken != NULL) ? NULL : bb_fall_through;
buzbeecbcfaf32013-08-19 07:37:40 -0700155 }
buzbee311ca162013-02-28 15:56:43 -0800156 if (bb == NULL || (Predecessors(bb) != 1)) {
157 return NULL;
158 }
159 DCHECK((bb->block_type == kDalvikByteCode) || (bb->block_type == kExitBlock));
160 return bb;
161}
162
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700163static MIR* FindPhi(BasicBlock* bb, int ssa_name) {
buzbee311ca162013-02-28 15:56:43 -0800164 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
165 if (static_cast<int>(mir->dalvikInsn.opcode) == kMirOpPhi) {
166 for (int i = 0; i < mir->ssa_rep->num_uses; i++) {
167 if (mir->ssa_rep->uses[i] == ssa_name) {
168 return mir;
169 }
170 }
171 }
172 }
173 return NULL;
174}
175
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700176static SelectInstructionKind SelectKind(MIR* mir) {
buzbee311ca162013-02-28 15:56:43 -0800177 switch (mir->dalvikInsn.opcode) {
178 case Instruction::MOVE:
179 case Instruction::MOVE_OBJECT:
180 case Instruction::MOVE_16:
181 case Instruction::MOVE_OBJECT_16:
182 case Instruction::MOVE_FROM16:
183 case Instruction::MOVE_OBJECT_FROM16:
184 return kSelectMove;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700185 case Instruction::CONST:
186 case Instruction::CONST_4:
187 case Instruction::CONST_16:
buzbee311ca162013-02-28 15:56:43 -0800188 return kSelectConst;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700189 case Instruction::GOTO:
190 case Instruction::GOTO_16:
191 case Instruction::GOTO_32:
buzbee311ca162013-02-28 15:56:43 -0800192 return kSelectGoto;
Brian Carlstrom02c8cc62013-07-18 15:54:44 -0700193 default:
194 return kSelectNone;
buzbee311ca162013-02-28 15:56:43 -0800195 }
buzbee311ca162013-02-28 15:56:43 -0800196}
197
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700198int MIRGraph::GetSSAUseCount(int s_reg) {
buzbee862a7602013-04-05 10:58:54 -0700199 return raw_use_counts_.Get(s_reg);
buzbee311ca162013-02-28 15:56:43 -0800200}
201
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800202size_t MIRGraph::GetNumAvailableNonSpecialCompilerTemps() {
203 if (num_non_special_compiler_temps_ >= max_available_non_special_compiler_temps_) {
204 return 0;
205 } else {
206 return max_available_non_special_compiler_temps_ - num_non_special_compiler_temps_;
207 }
208}
209
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000210
211// FIXME - will probably need to revisit all uses of this, as type not defined.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800212static const RegLocation temp_loc = {kLocCompilerTemp,
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000213 0, 1 /*defined*/, 0, 0, 0, 0, 0, 1 /*home*/, kVectorNotUsed,
214 RegStorage(), INVALID_SREG, INVALID_SREG};
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800215
216CompilerTemp* MIRGraph::GetNewCompilerTemp(CompilerTempType ct_type, bool wide) {
217 // There is a limit to the number of non-special temps so check to make sure it wasn't exceeded.
218 if (ct_type == kCompilerTempVR) {
219 size_t available_temps = GetNumAvailableNonSpecialCompilerTemps();
220 if (available_temps <= 0 || (available_temps <= 1 && wide)) {
221 return 0;
222 }
223 }
224
225 CompilerTemp *compiler_temp = static_cast<CompilerTemp *>(arena_->Alloc(sizeof(CompilerTemp),
226 ArenaAllocator::kAllocRegAlloc));
227
228 // Create the type of temp requested. Special temps need special handling because
229 // they have a specific virtual register assignment.
230 if (ct_type == kCompilerTempSpecialMethodPtr) {
231 DCHECK_EQ(wide, false);
232 compiler_temp->v_reg = static_cast<int>(kVRegMethodPtrBaseReg);
233 compiler_temp->s_reg_low = AddNewSReg(compiler_temp->v_reg);
234
235 // The MIR graph keeps track of the sreg for method pointer specially, so record that now.
236 method_sreg_ = compiler_temp->s_reg_low;
237 } else {
238 DCHECK_EQ(ct_type, kCompilerTempVR);
239
240 // The new non-special compiler temp must receive a unique v_reg with a negative value.
241 compiler_temp->v_reg = static_cast<int>(kVRegNonSpecialTempBaseReg) - num_non_special_compiler_temps_;
242 compiler_temp->s_reg_low = AddNewSReg(compiler_temp->v_reg);
243 num_non_special_compiler_temps_++;
244
245 if (wide) {
246 // Ensure that the two registers are consecutive. Since the virtual registers used for temps grow in a
247 // negative fashion, we need the smaller to refer to the low part. Thus, we redefine the v_reg and s_reg_low.
248 compiler_temp->v_reg--;
249 int ssa_reg_high = compiler_temp->s_reg_low;
250 compiler_temp->s_reg_low = AddNewSReg(compiler_temp->v_reg);
251 int ssa_reg_low = compiler_temp->s_reg_low;
252
253 // If needed initialize the register location for the high part.
254 // The low part is handled later in this method on a common path.
255 if (reg_location_ != nullptr) {
256 reg_location_[ssa_reg_high] = temp_loc;
257 reg_location_[ssa_reg_high].high_word = 1;
258 reg_location_[ssa_reg_high].s_reg_low = ssa_reg_low;
259 reg_location_[ssa_reg_high].wide = true;
260
261 // A new SSA needs new use counts.
262 use_counts_.Insert(0);
263 raw_use_counts_.Insert(0);
264 }
265
266 num_non_special_compiler_temps_++;
267 }
268 }
269
270 // Have we already allocated the register locations?
271 if (reg_location_ != nullptr) {
272 int ssa_reg_low = compiler_temp->s_reg_low;
273 reg_location_[ssa_reg_low] = temp_loc;
274 reg_location_[ssa_reg_low].s_reg_low = ssa_reg_low;
275 reg_location_[ssa_reg_low].wide = wide;
276
277 // A new SSA needs new use counts.
278 use_counts_.Insert(0);
279 raw_use_counts_.Insert(0);
280 }
281
282 compiler_temps_.Insert(compiler_temp);
283 return compiler_temp;
284}
buzbee311ca162013-02-28 15:56:43 -0800285
286/* Do some MIR-level extended basic block optimizations */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700287bool MIRGraph::BasicBlockOpt(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800288 if (bb->block_type == kDead) {
289 return true;
290 }
buzbee1da1e2f2013-11-15 13:37:01 -0800291 bool use_lvn = bb->use_lvn;
292 UniquePtr<LocalValueNumbering> local_valnum;
293 if (use_lvn) {
294 local_valnum.reset(new LocalValueNumbering(cu_));
295 }
buzbee311ca162013-02-28 15:56:43 -0800296 while (bb != NULL) {
297 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
298 // TUNING: use the returned value number for CSE.
buzbee1da1e2f2013-11-15 13:37:01 -0800299 if (use_lvn) {
300 local_valnum->GetValueNumber(mir);
301 }
buzbee311ca162013-02-28 15:56:43 -0800302 // Look for interesting opcodes, skip otherwise
303 Instruction::Code opcode = mir->dalvikInsn.opcode;
304 switch (opcode) {
305 case Instruction::CMPL_FLOAT:
306 case Instruction::CMPL_DOUBLE:
307 case Instruction::CMPG_FLOAT:
308 case Instruction::CMPG_DOUBLE:
309 case Instruction::CMP_LONG:
buzbee1fd33462013-03-25 13:40:45 -0700310 if ((cu_->disable_opt & (1 << kBranchFusing)) != 0) {
buzbee311ca162013-02-28 15:56:43 -0800311 // Bitcode doesn't allow this optimization.
312 break;
313 }
314 if (mir->next != NULL) {
315 MIR* mir_next = mir->next;
316 Instruction::Code br_opcode = mir_next->dalvikInsn.opcode;
317 ConditionCode ccode = kCondNv;
Brian Carlstromdf629502013-07-17 22:39:56 -0700318 switch (br_opcode) {
buzbee311ca162013-02-28 15:56:43 -0800319 case Instruction::IF_EQZ:
320 ccode = kCondEq;
321 break;
322 case Instruction::IF_NEZ:
323 ccode = kCondNe;
324 break;
325 case Instruction::IF_LTZ:
326 ccode = kCondLt;
327 break;
328 case Instruction::IF_GEZ:
329 ccode = kCondGe;
330 break;
331 case Instruction::IF_GTZ:
332 ccode = kCondGt;
333 break;
334 case Instruction::IF_LEZ:
335 ccode = kCondLe;
336 break;
337 default:
338 break;
339 }
340 // Make sure result of cmp is used by next insn and nowhere else
341 if ((ccode != kCondNv) &&
342 (mir->ssa_rep->defs[0] == mir_next->ssa_rep->uses[0]) &&
343 (GetSSAUseCount(mir->ssa_rep->defs[0]) == 1)) {
Vladimir Markoa8946072014-01-22 10:30:44 +0000344 mir_next->meta.ccode = ccode;
Brian Carlstromdf629502013-07-17 22:39:56 -0700345 switch (opcode) {
buzbee311ca162013-02-28 15:56:43 -0800346 case Instruction::CMPL_FLOAT:
347 mir_next->dalvikInsn.opcode =
348 static_cast<Instruction::Code>(kMirOpFusedCmplFloat);
349 break;
350 case Instruction::CMPL_DOUBLE:
351 mir_next->dalvikInsn.opcode =
352 static_cast<Instruction::Code>(kMirOpFusedCmplDouble);
353 break;
354 case Instruction::CMPG_FLOAT:
355 mir_next->dalvikInsn.opcode =
356 static_cast<Instruction::Code>(kMirOpFusedCmpgFloat);
357 break;
358 case Instruction::CMPG_DOUBLE:
359 mir_next->dalvikInsn.opcode =
360 static_cast<Instruction::Code>(kMirOpFusedCmpgDouble);
361 break;
362 case Instruction::CMP_LONG:
363 mir_next->dalvikInsn.opcode =
364 static_cast<Instruction::Code>(kMirOpFusedCmpLong);
365 break;
366 default: LOG(ERROR) << "Unexpected opcode: " << opcode;
367 }
368 mir->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpNop);
369 mir_next->ssa_rep->num_uses = mir->ssa_rep->num_uses;
370 mir_next->ssa_rep->uses = mir->ssa_rep->uses;
371 mir_next->ssa_rep->fp_use = mir->ssa_rep->fp_use;
372 mir_next->ssa_rep->num_defs = 0;
373 mir->ssa_rep->num_uses = 0;
374 mir->ssa_rep->num_defs = 0;
375 }
376 }
377 break;
378 case Instruction::GOTO:
379 case Instruction::GOTO_16:
380 case Instruction::GOTO_32:
381 case Instruction::IF_EQ:
382 case Instruction::IF_NE:
383 case Instruction::IF_LT:
384 case Instruction::IF_GE:
385 case Instruction::IF_GT:
386 case Instruction::IF_LE:
387 case Instruction::IF_EQZ:
388 case Instruction::IF_NEZ:
389 case Instruction::IF_LTZ:
390 case Instruction::IF_GEZ:
391 case Instruction::IF_GTZ:
392 case Instruction::IF_LEZ:
buzbeecbcfaf32013-08-19 07:37:40 -0700393 // If we've got a backwards branch to return, no need to suspend check.
buzbee0d829482013-10-11 15:24:55 -0700394 if ((IsBackedge(bb, bb->taken) && GetBasicBlock(bb->taken)->dominates_return) ||
395 (IsBackedge(bb, bb->fall_through) &&
396 GetBasicBlock(bb->fall_through)->dominates_return)) {
buzbee311ca162013-02-28 15:56:43 -0800397 mir->optimization_flags |= MIR_IGNORE_SUSPEND_CHECK;
398 if (cu_->verbose) {
buzbee0d829482013-10-11 15:24:55 -0700399 LOG(INFO) << "Suppressed suspend check on branch to return at 0x" << std::hex
400 << mir->offset;
buzbee311ca162013-02-28 15:56:43 -0800401 }
402 }
403 break;
404 default:
405 break;
406 }
407 // Is this the select pattern?
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800408 // TODO: flesh out support for Mips. NOTE: llvm's select op doesn't quite work here.
buzbee311ca162013-02-28 15:56:43 -0800409 // TUNING: expand to support IF_xx compare & branches
Nicolas Geoffraya36aeb32014-02-25 11:04:13 +0000410 if (!cu_->compiler_backend->IsPortable() &&
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800411 (cu_->instruction_set == kThumb2 || cu_->instruction_set == kX86) &&
buzbee311ca162013-02-28 15:56:43 -0800412 ((mir->dalvikInsn.opcode == Instruction::IF_EQZ) ||
413 (mir->dalvikInsn.opcode == Instruction::IF_NEZ))) {
buzbee0d829482013-10-11 15:24:55 -0700414 BasicBlock* ft = GetBasicBlock(bb->fall_through);
buzbee311ca162013-02-28 15:56:43 -0800415 DCHECK(ft != NULL);
buzbee0d829482013-10-11 15:24:55 -0700416 BasicBlock* ft_ft = GetBasicBlock(ft->fall_through);
417 BasicBlock* ft_tk = GetBasicBlock(ft->taken);
buzbee311ca162013-02-28 15:56:43 -0800418
buzbee0d829482013-10-11 15:24:55 -0700419 BasicBlock* tk = GetBasicBlock(bb->taken);
buzbee311ca162013-02-28 15:56:43 -0800420 DCHECK(tk != NULL);
buzbee0d829482013-10-11 15:24:55 -0700421 BasicBlock* tk_ft = GetBasicBlock(tk->fall_through);
422 BasicBlock* tk_tk = GetBasicBlock(tk->taken);
buzbee311ca162013-02-28 15:56:43 -0800423
424 /*
425 * In the select pattern, the taken edge goes to a block that unconditionally
426 * transfers to the rejoin block and the fall_though edge goes to a block that
427 * unconditionally falls through to the rejoin block.
428 */
429 if ((tk_ft == NULL) && (ft_tk == NULL) && (tk_tk == ft_ft) &&
430 (Predecessors(tk) == 1) && (Predecessors(ft) == 1)) {
431 /*
432 * Okay - we have the basic diamond shape. At the very least, we can eliminate the
433 * suspend check on the taken-taken branch back to the join point.
434 */
435 if (SelectKind(tk->last_mir_insn) == kSelectGoto) {
436 tk->last_mir_insn->optimization_flags |= (MIR_IGNORE_SUSPEND_CHECK);
437 }
438 // Are the block bodies something we can handle?
439 if ((ft->first_mir_insn == ft->last_mir_insn) &&
440 (tk->first_mir_insn != tk->last_mir_insn) &&
441 (tk->first_mir_insn->next == tk->last_mir_insn) &&
442 ((SelectKind(ft->first_mir_insn) == kSelectMove) ||
443 (SelectKind(ft->first_mir_insn) == kSelectConst)) &&
444 (SelectKind(ft->first_mir_insn) == SelectKind(tk->first_mir_insn)) &&
445 (SelectKind(tk->last_mir_insn) == kSelectGoto)) {
446 // Almost there. Are the instructions targeting the same vreg?
447 MIR* if_true = tk->first_mir_insn;
448 MIR* if_false = ft->first_mir_insn;
449 // It's possible that the target of the select isn't used - skip those (rare) cases.
450 MIR* phi = FindPhi(tk_tk, if_true->ssa_rep->defs[0]);
451 if ((phi != NULL) && (if_true->dalvikInsn.vA == if_false->dalvikInsn.vA)) {
452 /*
453 * We'll convert the IF_EQZ/IF_NEZ to a SELECT. We need to find the
454 * Phi node in the merge block and delete it (while using the SSA name
455 * of the merge as the target of the SELECT. Delete both taken and
456 * fallthrough blocks, and set fallthrough to merge block.
457 * NOTE: not updating other dataflow info (no longer used at this point).
458 * If this changes, need to update i_dom, etc. here (and in CombineBlocks).
459 */
460 if (opcode == Instruction::IF_NEZ) {
461 // Normalize.
462 MIR* tmp_mir = if_true;
463 if_true = if_false;
464 if_false = tmp_mir;
465 }
466 mir->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpSelect);
467 bool const_form = (SelectKind(if_true) == kSelectConst);
468 if ((SelectKind(if_true) == kSelectMove)) {
469 if (IsConst(if_true->ssa_rep->uses[0]) &&
470 IsConst(if_false->ssa_rep->uses[0])) {
471 const_form = true;
472 if_true->dalvikInsn.vB = ConstantValue(if_true->ssa_rep->uses[0]);
473 if_false->dalvikInsn.vB = ConstantValue(if_false->ssa_rep->uses[0]);
474 }
475 }
476 if (const_form) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800477 /*
478 * TODO: If both constants are the same value, then instead of generating
479 * a select, we should simply generate a const bytecode. This should be
480 * considered after inlining which can lead to CFG of this form.
481 */
buzbee311ca162013-02-28 15:56:43 -0800482 // "true" set val in vB
483 mir->dalvikInsn.vB = if_true->dalvikInsn.vB;
484 // "false" set val in vC
485 mir->dalvikInsn.vC = if_false->dalvikInsn.vB;
486 } else {
487 DCHECK_EQ(SelectKind(if_true), kSelectMove);
488 DCHECK_EQ(SelectKind(if_false), kSelectMove);
buzbee862a7602013-04-05 10:58:54 -0700489 int* src_ssa =
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700490 static_cast<int*>(arena_->Alloc(sizeof(int) * 3, ArenaAllocator::kAllocDFInfo));
buzbee311ca162013-02-28 15:56:43 -0800491 src_ssa[0] = mir->ssa_rep->uses[0];
492 src_ssa[1] = if_true->ssa_rep->uses[0];
493 src_ssa[2] = if_false->ssa_rep->uses[0];
494 mir->ssa_rep->uses = src_ssa;
495 mir->ssa_rep->num_uses = 3;
496 }
497 mir->ssa_rep->num_defs = 1;
buzbee862a7602013-04-05 10:58:54 -0700498 mir->ssa_rep->defs =
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700499 static_cast<int*>(arena_->Alloc(sizeof(int) * 1, ArenaAllocator::kAllocDFInfo));
buzbee862a7602013-04-05 10:58:54 -0700500 mir->ssa_rep->fp_def =
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700501 static_cast<bool*>(arena_->Alloc(sizeof(bool) * 1, ArenaAllocator::kAllocDFInfo));
buzbee311ca162013-02-28 15:56:43 -0800502 mir->ssa_rep->fp_def[0] = if_true->ssa_rep->fp_def[0];
buzbee817e45a2013-05-30 18:59:12 -0700503 // Match type of uses to def.
504 mir->ssa_rep->fp_use =
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700505 static_cast<bool*>(arena_->Alloc(sizeof(bool) * mir->ssa_rep->num_uses,
506 ArenaAllocator::kAllocDFInfo));
buzbee817e45a2013-05-30 18:59:12 -0700507 for (int i = 0; i < mir->ssa_rep->num_uses; i++) {
508 mir->ssa_rep->fp_use[i] = mir->ssa_rep->fp_def[0];
509 }
buzbee311ca162013-02-28 15:56:43 -0800510 /*
511 * There is usually a Phi node in the join block for our two cases. If the
512 * Phi node only contains our two cases as input, we will use the result
513 * SSA name of the Phi node as our select result and delete the Phi. If
514 * the Phi node has more than two operands, we will arbitrarily use the SSA
515 * name of the "true" path, delete the SSA name of the "false" path from the
516 * Phi node (and fix up the incoming arc list).
517 */
518 if (phi->ssa_rep->num_uses == 2) {
519 mir->ssa_rep->defs[0] = phi->ssa_rep->defs[0];
520 phi->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpNop);
521 } else {
522 int dead_def = if_false->ssa_rep->defs[0];
523 int live_def = if_true->ssa_rep->defs[0];
524 mir->ssa_rep->defs[0] = live_def;
buzbee0d829482013-10-11 15:24:55 -0700525 BasicBlockId* incoming = phi->meta.phi_incoming;
buzbee311ca162013-02-28 15:56:43 -0800526 for (int i = 0; i < phi->ssa_rep->num_uses; i++) {
527 if (phi->ssa_rep->uses[i] == live_def) {
528 incoming[i] = bb->id;
529 }
530 }
531 for (int i = 0; i < phi->ssa_rep->num_uses; i++) {
532 if (phi->ssa_rep->uses[i] == dead_def) {
533 int last_slot = phi->ssa_rep->num_uses - 1;
534 phi->ssa_rep->uses[i] = phi->ssa_rep->uses[last_slot];
535 incoming[i] = incoming[last_slot];
536 }
537 }
538 }
539 phi->ssa_rep->num_uses--;
buzbee0d829482013-10-11 15:24:55 -0700540 bb->taken = NullBasicBlockId;
buzbee311ca162013-02-28 15:56:43 -0800541 tk->block_type = kDead;
542 for (MIR* tmir = ft->first_mir_insn; tmir != NULL; tmir = tmir->next) {
543 tmir->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpNop);
544 }
545 }
546 }
547 }
548 }
549 }
buzbee1da1e2f2013-11-15 13:37:01 -0800550 bb = ((cu_->disable_opt & (1 << kSuppressExceptionEdges)) != 0) ? NextDominatedBlock(bb) : NULL;
buzbee311ca162013-02-28 15:56:43 -0800551 }
552
buzbee311ca162013-02-28 15:56:43 -0800553 return true;
554}
555
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700556void MIRGraph::NullCheckEliminationInit(struct BasicBlock* bb) {
buzbee862a7602013-04-05 10:58:54 -0700557 if (bb->data_flow_info != NULL) {
558 bb->data_flow_info->ending_null_check_v =
559 new (arena_) ArenaBitVector(arena_, GetNumSSARegs(), false, kBitMapNullCheck);
560 }
buzbee311ca162013-02-28 15:56:43 -0800561}
562
563/* Collect stats on number of checks removed */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700564void MIRGraph::CountChecks(struct BasicBlock* bb) {
buzbee862a7602013-04-05 10:58:54 -0700565 if (bb->data_flow_info != NULL) {
566 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
567 if (mir->ssa_rep == NULL) {
568 continue;
buzbee311ca162013-02-28 15:56:43 -0800569 }
buzbee1da1e2f2013-11-15 13:37:01 -0800570 uint64_t df_attributes = oat_data_flow_attributes_[mir->dalvikInsn.opcode];
buzbee862a7602013-04-05 10:58:54 -0700571 if (df_attributes & DF_HAS_NULL_CHKS) {
572 checkstats_->null_checks++;
573 if (mir->optimization_flags & MIR_IGNORE_NULL_CHECK) {
574 checkstats_->null_checks_eliminated++;
575 }
576 }
577 if (df_attributes & DF_HAS_RANGE_CHKS) {
578 checkstats_->range_checks++;
579 if (mir->optimization_flags & MIR_IGNORE_RANGE_CHECK) {
580 checkstats_->range_checks_eliminated++;
581 }
buzbee311ca162013-02-28 15:56:43 -0800582 }
583 }
584 }
buzbee311ca162013-02-28 15:56:43 -0800585}
586
587/* Try to make common case the fallthrough path */
buzbee0d829482013-10-11 15:24:55 -0700588bool MIRGraph::LayoutBlocks(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800589 // TODO: For now, just looking for direct throws. Consider generalizing for profile feedback
590 if (!bb->explicit_throw) {
591 return false;
592 }
593 BasicBlock* walker = bb;
594 while (true) {
595 // Check termination conditions
596 if ((walker->block_type == kEntryBlock) || (Predecessors(walker) != 1)) {
597 break;
598 }
buzbee0d829482013-10-11 15:24:55 -0700599 BasicBlock* prev = GetBasicBlock(walker->predecessors->Get(0));
buzbee311ca162013-02-28 15:56:43 -0800600 if (prev->conditional_branch) {
buzbee0d829482013-10-11 15:24:55 -0700601 if (GetBasicBlock(prev->fall_through) == walker) {
buzbee311ca162013-02-28 15:56:43 -0800602 // Already done - return
603 break;
604 }
buzbee0d829482013-10-11 15:24:55 -0700605 DCHECK_EQ(walker, GetBasicBlock(prev->taken));
buzbee311ca162013-02-28 15:56:43 -0800606 // Got one. Flip it and exit
607 Instruction::Code opcode = prev->last_mir_insn->dalvikInsn.opcode;
608 switch (opcode) {
609 case Instruction::IF_EQ: opcode = Instruction::IF_NE; break;
610 case Instruction::IF_NE: opcode = Instruction::IF_EQ; break;
611 case Instruction::IF_LT: opcode = Instruction::IF_GE; break;
612 case Instruction::IF_GE: opcode = Instruction::IF_LT; break;
613 case Instruction::IF_GT: opcode = Instruction::IF_LE; break;
614 case Instruction::IF_LE: opcode = Instruction::IF_GT; break;
615 case Instruction::IF_EQZ: opcode = Instruction::IF_NEZ; break;
616 case Instruction::IF_NEZ: opcode = Instruction::IF_EQZ; break;
617 case Instruction::IF_LTZ: opcode = Instruction::IF_GEZ; break;
618 case Instruction::IF_GEZ: opcode = Instruction::IF_LTZ; break;
619 case Instruction::IF_GTZ: opcode = Instruction::IF_LEZ; break;
620 case Instruction::IF_LEZ: opcode = Instruction::IF_GTZ; break;
621 default: LOG(FATAL) << "Unexpected opcode " << opcode;
622 }
623 prev->last_mir_insn->dalvikInsn.opcode = opcode;
buzbee0d829482013-10-11 15:24:55 -0700624 BasicBlockId t_bb = prev->taken;
buzbee311ca162013-02-28 15:56:43 -0800625 prev->taken = prev->fall_through;
626 prev->fall_through = t_bb;
627 break;
628 }
629 walker = prev;
630 }
631 return false;
632}
633
634/* Combine any basic blocks terminated by instructions that we now know can't throw */
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800635void MIRGraph::CombineBlocks(struct BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800636 // Loop here to allow combining a sequence of blocks
637 while (true) {
638 // Check termination conditions
639 if ((bb->first_mir_insn == NULL)
640 || (bb->data_flow_info == NULL)
641 || (bb->block_type == kExceptionHandling)
642 || (bb->block_type == kExitBlock)
643 || (bb->block_type == kDead)
buzbee0d829482013-10-11 15:24:55 -0700644 || (bb->taken == NullBasicBlockId)
645 || (GetBasicBlock(bb->taken)->block_type != kExceptionHandling)
646 || (bb->successor_block_list_type != kNotUsed)
buzbee311ca162013-02-28 15:56:43 -0800647 || (static_cast<int>(bb->last_mir_insn->dalvikInsn.opcode) != kMirOpCheck)) {
648 break;
649 }
650
651 // Test the kMirOpCheck instruction
652 MIR* mir = bb->last_mir_insn;
653 // Grab the attributes from the paired opcode
654 MIR* throw_insn = mir->meta.throw_insn;
buzbee1da1e2f2013-11-15 13:37:01 -0800655 uint64_t df_attributes = oat_data_flow_attributes_[throw_insn->dalvikInsn.opcode];
buzbee311ca162013-02-28 15:56:43 -0800656 bool can_combine = true;
657 if (df_attributes & DF_HAS_NULL_CHKS) {
658 can_combine &= ((throw_insn->optimization_flags & MIR_IGNORE_NULL_CHECK) != 0);
659 }
660 if (df_attributes & DF_HAS_RANGE_CHKS) {
661 can_combine &= ((throw_insn->optimization_flags & MIR_IGNORE_RANGE_CHECK) != 0);
662 }
663 if (!can_combine) {
664 break;
665 }
666 // OK - got one. Combine
buzbee0d829482013-10-11 15:24:55 -0700667 BasicBlock* bb_next = GetBasicBlock(bb->fall_through);
buzbee311ca162013-02-28 15:56:43 -0800668 DCHECK(!bb_next->catch_entry);
669 DCHECK_EQ(Predecessors(bb_next), 1U);
buzbee311ca162013-02-28 15:56:43 -0800670 // Overwrite the kOpCheck insn with the paired opcode
671 DCHECK_EQ(bb_next->first_mir_insn, throw_insn);
672 *bb->last_mir_insn = *throw_insn;
buzbee311ca162013-02-28 15:56:43 -0800673 // Use the successor info from the next block
buzbee0d829482013-10-11 15:24:55 -0700674 bb->successor_block_list_type = bb_next->successor_block_list_type;
675 bb->successor_blocks = bb_next->successor_blocks;
buzbee311ca162013-02-28 15:56:43 -0800676 // Use the ending block linkage from the next block
677 bb->fall_through = bb_next->fall_through;
buzbee0d829482013-10-11 15:24:55 -0700678 GetBasicBlock(bb->taken)->block_type = kDead; // Kill the unused exception block
buzbee311ca162013-02-28 15:56:43 -0800679 bb->taken = bb_next->taken;
680 // Include the rest of the instructions
681 bb->last_mir_insn = bb_next->last_mir_insn;
682 /*
683 * If lower-half of pair of blocks to combine contained a return, move the flag
684 * to the newly combined block.
685 */
686 bb->terminated_by_return = bb_next->terminated_by_return;
687
688 /*
689 * NOTE: we aren't updating all dataflow info here. Should either make sure this pass
690 * happens after uses of i_dominated, dom_frontier or update the dataflow info here.
691 */
692
693 // Kill bb_next and remap now-dead id to parent
694 bb_next->block_type = kDead;
buzbee1fd33462013-03-25 13:40:45 -0700695 block_id_map_.Overwrite(bb_next->id, bb->id);
buzbee311ca162013-02-28 15:56:43 -0800696
697 // Now, loop back and see if we can keep going
698 }
buzbee311ca162013-02-28 15:56:43 -0800699}
700
buzbee1da1e2f2013-11-15 13:37:01 -0800701/*
702 * Eliminate unnecessary null checks for a basic block. Also, while we're doing
703 * an iterative walk go ahead and perform type and size inference.
704 */
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800705bool MIRGraph::EliminateNullChecksAndInferTypes(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800706 if (bb->data_flow_info == NULL) return false;
buzbee1da1e2f2013-11-15 13:37:01 -0800707 bool infer_changed = false;
708 bool do_nce = ((cu_->disable_opt & (1 << kNullCheckElimination)) == 0);
buzbee311ca162013-02-28 15:56:43 -0800709
buzbee1da1e2f2013-11-15 13:37:01 -0800710 if (do_nce) {
711 /*
712 * Set initial state. Be conservative with catch
713 * blocks and start with no assumptions about null check
714 * status (except for "this").
715 */
716 if ((bb->block_type == kEntryBlock) | bb->catch_entry) {
717 temp_ssa_register_v_->ClearAllBits();
718 // Assume all ins are objects.
719 for (uint16_t in_reg = cu_->num_dalvik_registers - cu_->num_ins;
720 in_reg < cu_->num_dalvik_registers; in_reg++) {
721 temp_ssa_register_v_->SetBit(in_reg);
722 }
723 if ((cu_->access_flags & kAccStatic) == 0) {
724 // If non-static method, mark "this" as non-null
725 int this_reg = cu_->num_dalvik_registers - cu_->num_ins;
726 temp_ssa_register_v_->ClearBit(this_reg);
727 }
728 } else if (bb->predecessors->Size() == 1) {
729 BasicBlock* pred_bb = GetBasicBlock(bb->predecessors->Get(0));
730 temp_ssa_register_v_->Copy(pred_bb->data_flow_info->ending_null_check_v);
731 if (pred_bb->block_type == kDalvikByteCode) {
732 // Check to see if predecessor had an explicit null-check.
733 MIR* last_insn = pred_bb->last_mir_insn;
734 Instruction::Code last_opcode = last_insn->dalvikInsn.opcode;
735 if (last_opcode == Instruction::IF_EQZ) {
736 if (pred_bb->fall_through == bb->id) {
737 // The fall-through of a block following a IF_EQZ, set the vA of the IF_EQZ to show that
738 // it can't be null.
739 temp_ssa_register_v_->ClearBit(last_insn->ssa_rep->uses[0]);
740 }
741 } else if (last_opcode == Instruction::IF_NEZ) {
742 if (pred_bb->taken == bb->id) {
743 // The taken block following a IF_NEZ, set the vA of the IF_NEZ to show that it can't be
744 // null.
745 temp_ssa_register_v_->ClearBit(last_insn->ssa_rep->uses[0]);
746 }
Ian Rogers22fd6a02013-06-13 15:06:54 -0700747 }
748 }
buzbee1da1e2f2013-11-15 13:37:01 -0800749 } else {
750 // Starting state is union of all incoming arcs
751 GrowableArray<BasicBlockId>::Iterator iter(bb->predecessors);
752 BasicBlock* pred_bb = GetBasicBlock(iter.Next());
753 DCHECK(pred_bb != NULL);
754 temp_ssa_register_v_->Copy(pred_bb->data_flow_info->ending_null_check_v);
755 while (true) {
756 pred_bb = GetBasicBlock(iter.Next());
757 if (!pred_bb) break;
758 if ((pred_bb->data_flow_info == NULL) ||
759 (pred_bb->data_flow_info->ending_null_check_v == NULL)) {
760 continue;
761 }
762 temp_ssa_register_v_->Union(pred_bb->data_flow_info->ending_null_check_v);
buzbee311ca162013-02-28 15:56:43 -0800763 }
buzbee311ca162013-02-28 15:56:43 -0800764 }
buzbee1da1e2f2013-11-15 13:37:01 -0800765 // At this point, temp_ssa_register_v_ shows which sregs have an object definition with
766 // no intervening uses.
buzbee311ca162013-02-28 15:56:43 -0800767 }
768
769 // Walk through the instruction in the block, updating as necessary
770 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
771 if (mir->ssa_rep == NULL) {
772 continue;
773 }
buzbee1da1e2f2013-11-15 13:37:01 -0800774
775 // Propagate type info.
776 infer_changed = InferTypeAndSize(bb, mir, infer_changed);
777 if (!do_nce) {
778 continue;
779 }
780
781 uint64_t df_attributes = oat_data_flow_attributes_[mir->dalvikInsn.opcode];
buzbee311ca162013-02-28 15:56:43 -0800782
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000783 // Might need a null check?
784 if (df_attributes & DF_HAS_NULL_CHKS) {
785 int src_idx;
786 if (df_attributes & DF_NULL_CHK_1) {
787 src_idx = 1;
788 } else if (df_attributes & DF_NULL_CHK_2) {
789 src_idx = 2;
790 } else {
791 src_idx = 0;
792 }
793 int src_sreg = mir->ssa_rep->uses[src_idx];
794 if (!temp_ssa_register_v_->IsBitSet(src_sreg)) {
795 // Eliminate the null check.
796 mir->optimization_flags |= MIR_IGNORE_NULL_CHECK;
797 } else {
798 // Do the null check.
799 mir->optimization_flags &= ~MIR_IGNORE_NULL_CHECK;
800 // Mark s_reg as null-checked
801 temp_ssa_register_v_->ClearBit(src_sreg);
802 }
803 }
804
805 if ((df_attributes & DF_A_WIDE) ||
806 (df_attributes & (DF_REF_A | DF_SETS_CONST | DF_NULL_TRANSFER)) == 0) {
807 continue;
808 }
809
810 /*
811 * First, mark all object definitions as requiring null check.
812 * Note: we can't tell if a CONST definition might be used as an object, so treat
813 * them all as object definitions.
814 */
815 if (((df_attributes & (DF_DA | DF_REF_A)) == (DF_DA | DF_REF_A)) ||
816 (df_attributes & DF_SETS_CONST)) {
Ian Rogers31aa97c2013-10-25 23:07:29 +0000817 temp_ssa_register_v_->SetBit(mir->ssa_rep->defs[0]);
buzbee4db179d2013-10-23 12:16:39 -0700818 }
819
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000820 // Now, remove mark from all object definitions we know are non-null.
821 if (df_attributes & DF_NON_NULL_DST) {
822 // Mark target of NEW* as non-null
823 temp_ssa_register_v_->ClearBit(mir->ssa_rep->defs[0]);
824 }
825
buzbee311ca162013-02-28 15:56:43 -0800826 // Mark non-null returns from invoke-style NEW*
827 if (df_attributes & DF_NON_NULL_RET) {
828 MIR* next_mir = mir->next;
829 // Next should be an MOVE_RESULT_OBJECT
830 if (next_mir &&
831 next_mir->dalvikInsn.opcode == Instruction::MOVE_RESULT_OBJECT) {
832 // Mark as null checked
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000833 temp_ssa_register_v_->ClearBit(next_mir->ssa_rep->defs[0]);
buzbee311ca162013-02-28 15:56:43 -0800834 } else {
835 if (next_mir) {
836 LOG(WARNING) << "Unexpected opcode following new: " << next_mir->dalvikInsn.opcode;
buzbee0d829482013-10-11 15:24:55 -0700837 } else if (bb->fall_through != NullBasicBlockId) {
buzbee311ca162013-02-28 15:56:43 -0800838 // Look in next basic block
buzbee0d829482013-10-11 15:24:55 -0700839 struct BasicBlock* next_bb = GetBasicBlock(bb->fall_through);
buzbee311ca162013-02-28 15:56:43 -0800840 for (MIR* tmir = next_bb->first_mir_insn; tmir != NULL;
841 tmir =tmir->next) {
842 if (static_cast<int>(tmir->dalvikInsn.opcode) >= static_cast<int>(kMirOpFirst)) {
843 continue;
844 }
845 // First non-pseudo should be MOVE_RESULT_OBJECT
846 if (tmir->dalvikInsn.opcode == Instruction::MOVE_RESULT_OBJECT) {
847 // Mark as null checked
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000848 temp_ssa_register_v_->ClearBit(tmir->ssa_rep->defs[0]);
buzbee311ca162013-02-28 15:56:43 -0800849 } else {
850 LOG(WARNING) << "Unexpected op after new: " << tmir->dalvikInsn.opcode;
851 }
852 break;
853 }
854 }
855 }
856 }
857
858 /*
859 * Propagate nullcheck state on register copies (including
860 * Phi pseudo copies. For the latter, nullcheck state is
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000861 * the "or" of all the Phi's operands.
buzbee311ca162013-02-28 15:56:43 -0800862 */
863 if (df_attributes & (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)) {
864 int tgt_sreg = mir->ssa_rep->defs[0];
865 int operands = (df_attributes & DF_NULL_TRANSFER_0) ? 1 :
866 mir->ssa_rep->num_uses;
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000867 bool needs_null_check = false;
buzbee311ca162013-02-28 15:56:43 -0800868 for (int i = 0; i < operands; i++) {
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000869 needs_null_check |= temp_ssa_register_v_->IsBitSet(mir->ssa_rep->uses[i]);
buzbee311ca162013-02-28 15:56:43 -0800870 }
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000871 if (needs_null_check) {
buzbee862a7602013-04-05 10:58:54 -0700872 temp_ssa_register_v_->SetBit(tgt_sreg);
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000873 } else {
874 temp_ssa_register_v_->ClearBit(tgt_sreg);
buzbee311ca162013-02-28 15:56:43 -0800875 }
876 }
buzbee311ca162013-02-28 15:56:43 -0800877 }
878
879 // Did anything change?
buzbee1da1e2f2013-11-15 13:37:01 -0800880 bool nce_changed = do_nce && !temp_ssa_register_v_->Equal(bb->data_flow_info->ending_null_check_v);
881 if (nce_changed) {
buzbee862a7602013-04-05 10:58:54 -0700882 bb->data_flow_info->ending_null_check_v->Copy(temp_ssa_register_v_);
buzbee311ca162013-02-28 15:56:43 -0800883 }
buzbee1da1e2f2013-11-15 13:37:01 -0800884 return infer_changed | nce_changed;
buzbee311ca162013-02-28 15:56:43 -0800885}
886
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700887void MIRGraph::DumpCheckStats() {
buzbee311ca162013-02-28 15:56:43 -0800888 Checkstats* stats =
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700889 static_cast<Checkstats*>(arena_->Alloc(sizeof(Checkstats), ArenaAllocator::kAllocDFInfo));
buzbee1fd33462013-03-25 13:40:45 -0700890 checkstats_ = stats;
buzbee56c71782013-09-05 17:13:19 -0700891 AllNodesIterator iter(this);
buzbee311ca162013-02-28 15:56:43 -0800892 for (BasicBlock* bb = iter.Next(); bb != NULL; bb = iter.Next()) {
893 CountChecks(bb);
894 }
895 if (stats->null_checks > 0) {
896 float eliminated = static_cast<float>(stats->null_checks_eliminated);
897 float checks = static_cast<float>(stats->null_checks);
898 LOG(INFO) << "Null Checks: " << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
899 << stats->null_checks_eliminated << " of " << stats->null_checks << " -> "
900 << (eliminated/checks) * 100.0 << "%";
901 }
902 if (stats->range_checks > 0) {
903 float eliminated = static_cast<float>(stats->range_checks_eliminated);
904 float checks = static_cast<float>(stats->range_checks);
905 LOG(INFO) << "Range Checks: " << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
906 << stats->range_checks_eliminated << " of " << stats->range_checks << " -> "
907 << (eliminated/checks) * 100.0 << "%";
908 }
909}
910
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700911bool MIRGraph::BuildExtendedBBList(struct BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800912 if (bb->visited) return false;
913 if (!((bb->block_type == kEntryBlock) || (bb->block_type == kDalvikByteCode)
914 || (bb->block_type == kExitBlock))) {
915 // Ignore special blocks
916 bb->visited = true;
917 return false;
918 }
919 // Must be head of extended basic block.
920 BasicBlock* start_bb = bb;
buzbee0d829482013-10-11 15:24:55 -0700921 extended_basic_blocks_.push_back(bb->id);
buzbee311ca162013-02-28 15:56:43 -0800922 bool terminated_by_return = false;
buzbee1da1e2f2013-11-15 13:37:01 -0800923 bool do_local_value_numbering = false;
buzbee311ca162013-02-28 15:56:43 -0800924 // Visit blocks strictly dominated by this head.
925 while (bb != NULL) {
926 bb->visited = true;
927 terminated_by_return |= bb->terminated_by_return;
buzbee1da1e2f2013-11-15 13:37:01 -0800928 do_local_value_numbering |= bb->use_lvn;
buzbee311ca162013-02-28 15:56:43 -0800929 bb = NextDominatedBlock(bb);
930 }
buzbee1da1e2f2013-11-15 13:37:01 -0800931 if (terminated_by_return || do_local_value_numbering) {
932 // Do lvn for all blocks in this extended set.
buzbee311ca162013-02-28 15:56:43 -0800933 bb = start_bb;
934 while (bb != NULL) {
buzbee1da1e2f2013-11-15 13:37:01 -0800935 bb->use_lvn = do_local_value_numbering;
936 bb->dominates_return = terminated_by_return;
buzbee311ca162013-02-28 15:56:43 -0800937 bb = NextDominatedBlock(bb);
938 }
939 }
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700940 return false; // Not iterative - return value will be ignored
buzbee311ca162013-02-28 15:56:43 -0800941}
942
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700943void MIRGraph::BasicBlockOptimization() {
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800944 if ((cu_->disable_opt & (1 << kSuppressExceptionEdges)) != 0) {
945 ClearAllVisitedFlags();
946 PreOrderDfsIterator iter2(this);
947 for (BasicBlock* bb = iter2.Next(); bb != NULL; bb = iter2.Next()) {
948 BuildExtendedBBList(bb);
buzbee311ca162013-02-28 15:56:43 -0800949 }
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800950 // Perform extended basic block optimizations.
951 for (unsigned int i = 0; i < extended_basic_blocks_.size(); i++) {
952 BasicBlockOpt(GetBasicBlock(extended_basic_blocks_[i]));
953 }
954 } else {
955 PreOrderDfsIterator iter(this);
956 for (BasicBlock* bb = iter.Next(); bb != NULL; bb = iter.Next()) {
957 BasicBlockOpt(bb);
958 }
buzbee311ca162013-02-28 15:56:43 -0800959 }
960}
961
962} // namespace art