Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #include "dex/compiler_ir.h" |
| 18 | #include "dex/compiler_internals.h" |
| 19 | #include "dex/quick/mir_to_lir-inl.h" |
| 20 | #include "invoke_type.h" |
| 21 | |
| 22 | namespace art { |
| 23 | |
| 24 | /* This file contains target-independent codegen and support. */ |
| 25 | |
| 26 | /* |
| 27 | * Load an immediate value into a fixed or temp register. Target |
| 28 | * register is clobbered, and marked in_use. |
| 29 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 30 | LIR* Mir2Lir::LoadConstant(int r_dest, int value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 31 | if (IsTemp(r_dest)) { |
| 32 | Clobber(r_dest); |
| 33 | MarkInUse(r_dest); |
| 34 | } |
| 35 | return LoadConstantNoClobber(r_dest, value); |
| 36 | } |
| 37 | |
| 38 | /* |
| 39 | * Temporary workaround for Issue 7250540. If we're loading a constant zero into a |
| 40 | * promoted floating point register, also copy a zero into the int/ref identity of |
| 41 | * that sreg. |
| 42 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 43 | void Mir2Lir::Workaround7250540(RegLocation rl_dest, int zero_reg) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 44 | if (rl_dest.fp) { |
| 45 | int pmap_index = SRegToPMap(rl_dest.s_reg_low); |
| 46 | if (promotion_map_[pmap_index].fp_location == kLocPhysReg) { |
| 47 | // Now, determine if this vreg is ever used as a reference. If not, we're done. |
| 48 | bool used_as_reference = false; |
| 49 | int base_vreg = mir_graph_->SRegToVReg(rl_dest.s_reg_low); |
| 50 | for (int i = 0; !used_as_reference && (i < mir_graph_->GetNumSSARegs()); i++) { |
| 51 | if (mir_graph_->SRegToVReg(mir_graph_->reg_location_[i].s_reg_low) == base_vreg) { |
| 52 | used_as_reference |= mir_graph_->reg_location_[i].ref; |
| 53 | } |
| 54 | } |
| 55 | if (!used_as_reference) { |
| 56 | return; |
| 57 | } |
| 58 | int temp_reg = zero_reg; |
| 59 | if (temp_reg == INVALID_REG) { |
| 60 | temp_reg = AllocTemp(); |
| 61 | LoadConstant(temp_reg, 0); |
| 62 | } |
| 63 | if (promotion_map_[pmap_index].core_location == kLocPhysReg) { |
| 64 | // Promoted - just copy in a zero |
| 65 | OpRegCopy(promotion_map_[pmap_index].core_reg, temp_reg); |
| 66 | } else { |
| 67 | // Lives in the frame, need to store. |
| 68 | StoreBaseDisp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), temp_reg, kWord); |
| 69 | } |
| 70 | if (zero_reg == INVALID_REG) { |
| 71 | FreeTemp(temp_reg); |
| 72 | } |
| 73 | } |
| 74 | } |
| 75 | } |
| 76 | |
| 77 | /* Load a word at base + displacement. Displacement must be word multiple */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 78 | LIR* Mir2Lir::LoadWordDisp(int rBase, int displacement, int r_dest) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 79 | return LoadBaseDisp(rBase, displacement, r_dest, kWord, |
| 80 | INVALID_SREG); |
| 81 | } |
| 82 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 83 | LIR* Mir2Lir::StoreWordDisp(int rBase, int displacement, int r_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 84 | return StoreBaseDisp(rBase, displacement, r_src, kWord); |
| 85 | } |
| 86 | |
| 87 | /* |
| 88 | * Load a Dalvik register into a physical register. Take care when |
| 89 | * using this routine, as it doesn't perform any bookkeeping regarding |
| 90 | * register liveness. That is the responsibility of the caller. |
| 91 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 92 | void Mir2Lir::LoadValueDirect(RegLocation rl_src, int r_dest) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 93 | rl_src = UpdateLoc(rl_src); |
| 94 | if (rl_src.location == kLocPhysReg) { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 95 | OpRegCopy(r_dest, rl_src.reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 96 | } else if (IsInexpensiveConstant(rl_src)) { |
| 97 | LoadConstantNoClobber(r_dest, mir_graph_->ConstantValue(rl_src)); |
| 98 | } else { |
| 99 | DCHECK((rl_src.location == kLocDalvikFrame) || |
| 100 | (rl_src.location == kLocCompilerTemp)); |
| 101 | LoadWordDisp(TargetReg(kSp), SRegOffset(rl_src.s_reg_low), r_dest); |
| 102 | } |
| 103 | } |
| 104 | |
| 105 | /* |
| 106 | * Similar to LoadValueDirect, but clobbers and allocates the target |
| 107 | * register. Should be used when loading to a fixed register (for example, |
| 108 | * loading arguments to an out of line call. |
| 109 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 110 | void Mir2Lir::LoadValueDirectFixed(RegLocation rl_src, int r_dest) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 111 | Clobber(r_dest); |
| 112 | MarkInUse(r_dest); |
| 113 | LoadValueDirect(rl_src, r_dest); |
| 114 | } |
| 115 | |
| 116 | /* |
| 117 | * Load a Dalvik register pair into a physical register[s]. Take care when |
| 118 | * using this routine, as it doesn't perform any bookkeeping regarding |
| 119 | * register liveness. That is the responsibility of the caller. |
| 120 | */ |
| 121 | void Mir2Lir::LoadValueDirectWide(RegLocation rl_src, int reg_lo, |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 122 | int reg_hi) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 123 | rl_src = UpdateLocWide(rl_src); |
| 124 | if (rl_src.location == kLocPhysReg) { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 125 | OpRegCopyWide(reg_lo, reg_hi, rl_src.reg.GetReg(), rl_src.reg.GetHighReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 126 | } else if (IsInexpensiveConstant(rl_src)) { |
| 127 | LoadConstantWide(reg_lo, reg_hi, mir_graph_->ConstantValueWide(rl_src)); |
| 128 | } else { |
| 129 | DCHECK((rl_src.location == kLocDalvikFrame) || |
| 130 | (rl_src.location == kLocCompilerTemp)); |
| 131 | LoadBaseDispWide(TargetReg(kSp), SRegOffset(rl_src.s_reg_low), |
| 132 | reg_lo, reg_hi, INVALID_SREG); |
| 133 | } |
| 134 | } |
| 135 | |
| 136 | /* |
| 137 | * Similar to LoadValueDirect, but clobbers and allocates the target |
| 138 | * registers. Should be used when loading to a fixed registers (for example, |
| 139 | * loading arguments to an out of line call. |
| 140 | */ |
| 141 | void Mir2Lir::LoadValueDirectWideFixed(RegLocation rl_src, int reg_lo, |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 142 | int reg_hi) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 143 | Clobber(reg_lo); |
| 144 | Clobber(reg_hi); |
| 145 | MarkInUse(reg_lo); |
| 146 | MarkInUse(reg_hi); |
| 147 | LoadValueDirectWide(rl_src, reg_lo, reg_hi); |
| 148 | } |
| 149 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 150 | RegLocation Mir2Lir::LoadValue(RegLocation rl_src, RegisterClass op_kind) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 151 | rl_src = EvalLoc(rl_src, op_kind, false); |
| 152 | if (IsInexpensiveConstant(rl_src) || rl_src.location != kLocPhysReg) { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 153 | LoadValueDirect(rl_src, rl_src.reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 154 | rl_src.location = kLocPhysReg; |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 155 | MarkLive(rl_src.reg.GetReg(), rl_src.s_reg_low); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 156 | } |
| 157 | return rl_src; |
| 158 | } |
| 159 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 160 | void Mir2Lir::StoreValue(RegLocation rl_dest, RegLocation rl_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 161 | /* |
| 162 | * Sanity checking - should never try to store to the same |
| 163 | * ssa name during the compilation of a single instruction |
| 164 | * without an intervening ClobberSReg(). |
| 165 | */ |
| 166 | if (kIsDebugBuild) { |
| 167 | DCHECK((live_sreg_ == INVALID_SREG) || |
| 168 | (rl_dest.s_reg_low != live_sreg_)); |
| 169 | live_sreg_ = rl_dest.s_reg_low; |
| 170 | } |
| 171 | LIR* def_start; |
| 172 | LIR* def_end; |
| 173 | DCHECK(!rl_dest.wide); |
| 174 | DCHECK(!rl_src.wide); |
| 175 | rl_src = UpdateLoc(rl_src); |
| 176 | rl_dest = UpdateLoc(rl_dest); |
| 177 | if (rl_src.location == kLocPhysReg) { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 178 | if (IsLive(rl_src.reg.GetReg()) || |
| 179 | IsPromoted(rl_src.reg.GetReg()) || |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 180 | (rl_dest.location == kLocPhysReg)) { |
| 181 | // Src is live/promoted or Dest has assigned reg. |
| 182 | rl_dest = EvalLoc(rl_dest, kAnyReg, false); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 183 | OpRegCopy(rl_dest.reg.GetReg(), rl_src.reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 184 | } else { |
| 185 | // Just re-assign the registers. Dest gets Src's regs |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 186 | rl_dest.reg = rl_src.reg; |
| 187 | Clobber(rl_src.reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 188 | } |
| 189 | } else { |
| 190 | // Load Src either into promoted Dest or temps allocated for Dest |
| 191 | rl_dest = EvalLoc(rl_dest, kAnyReg, false); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 192 | LoadValueDirect(rl_src, rl_dest.reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 193 | } |
| 194 | |
| 195 | // Dest is now live and dirty (until/if we flush it to home location) |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 196 | MarkLive(rl_dest.reg.GetReg(), rl_dest.s_reg_low); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 197 | MarkDirty(rl_dest); |
| 198 | |
| 199 | |
| 200 | ResetDefLoc(rl_dest); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 201 | if (IsDirty(rl_dest.reg.GetReg()) && |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 202 | oat_live_out(rl_dest.s_reg_low)) { |
| 203 | def_start = last_lir_insn_; |
| 204 | StoreBaseDisp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 205 | rl_dest.reg.GetReg(), kWord); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 206 | MarkClean(rl_dest); |
| 207 | def_end = last_lir_insn_; |
| 208 | if (!rl_dest.ref) { |
| 209 | // Exclude references from store elimination |
| 210 | MarkDef(rl_dest, def_start, def_end); |
| 211 | } |
| 212 | } |
| 213 | } |
| 214 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 215 | RegLocation Mir2Lir::LoadValueWide(RegLocation rl_src, RegisterClass op_kind) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 216 | DCHECK(rl_src.wide); |
| 217 | rl_src = EvalLoc(rl_src, op_kind, false); |
| 218 | if (IsInexpensiveConstant(rl_src) || rl_src.location != kLocPhysReg) { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 219 | LoadValueDirectWide(rl_src, rl_src.reg.GetReg(), rl_src.reg.GetHighReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 220 | rl_src.location = kLocPhysReg; |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 221 | MarkLive(rl_src.reg.GetReg(), rl_src.s_reg_low); |
| 222 | MarkLive(rl_src.reg.GetHighReg(), GetSRegHi(rl_src.s_reg_low)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 223 | } |
| 224 | return rl_src; |
| 225 | } |
| 226 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 227 | void Mir2Lir::StoreValueWide(RegLocation rl_dest, RegLocation rl_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 228 | /* |
| 229 | * Sanity checking - should never try to store to the same |
| 230 | * ssa name during the compilation of a single instruction |
| 231 | * without an intervening ClobberSReg(). |
| 232 | */ |
| 233 | if (kIsDebugBuild) { |
| 234 | DCHECK((live_sreg_ == INVALID_SREG) || |
| 235 | (rl_dest.s_reg_low != live_sreg_)); |
| 236 | live_sreg_ = rl_dest.s_reg_low; |
| 237 | } |
| 238 | LIR* def_start; |
| 239 | LIR* def_end; |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 240 | DCHECK((rl_src.location != kLocPhysReg) || |
| 241 | (IsFpReg(rl_src.reg.GetReg()) == IsFpReg(rl_src.reg.GetHighReg()))); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 242 | DCHECK(rl_dest.wide); |
| 243 | DCHECK(rl_src.wide); |
Alexei Zavjalov | c17ebe8 | 2014-02-26 10:38:23 +0700 | [diff] [blame] | 244 | rl_src = UpdateLocWide(rl_src); |
| 245 | rl_dest = UpdateLocWide(rl_dest); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 246 | if (rl_src.location == kLocPhysReg) { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 247 | if (IsLive(rl_src.reg.GetReg()) || |
| 248 | IsLive(rl_src.reg.GetHighReg()) || |
| 249 | IsPromoted(rl_src.reg.GetReg()) || |
| 250 | IsPromoted(rl_src.reg.GetHighReg()) || |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 251 | (rl_dest.location == kLocPhysReg)) { |
| 252 | // Src is live or promoted or Dest has assigned reg. |
| 253 | rl_dest = EvalLoc(rl_dest, kAnyReg, false); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 254 | OpRegCopyWide(rl_dest.reg.GetReg(), rl_dest.reg.GetHighReg(), |
| 255 | rl_src.reg.GetReg(), rl_src.reg.GetHighReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 256 | } else { |
| 257 | // Just re-assign the registers. Dest gets Src's regs |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 258 | rl_dest.reg = rl_src.reg; |
| 259 | Clobber(rl_src.reg.GetReg()); |
| 260 | Clobber(rl_src.reg.GetHighReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 261 | } |
| 262 | } else { |
| 263 | // Load Src either into promoted Dest or temps allocated for Dest |
| 264 | rl_dest = EvalLoc(rl_dest, kAnyReg, false); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 265 | LoadValueDirectWide(rl_src, rl_dest.reg.GetReg(), rl_dest.reg.GetHighReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | // Dest is now live and dirty (until/if we flush it to home location) |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 269 | MarkLive(rl_dest.reg.GetReg(), rl_dest.s_reg_low); |
Bill Buzbee | d61ba4b | 2014-01-13 21:44:01 +0000 | [diff] [blame] | 270 | |
| 271 | // Does this wide value live in two registers (or one vector one)? |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 272 | if (rl_dest.reg.GetReg() != rl_dest.reg.GetHighReg()) { |
| 273 | MarkLive(rl_dest.reg.GetHighReg(), GetSRegHi(rl_dest.s_reg_low)); |
Bill Buzbee | d61ba4b | 2014-01-13 21:44:01 +0000 | [diff] [blame] | 274 | MarkDirty(rl_dest); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 275 | MarkPair(rl_dest.reg.GetReg(), rl_dest.reg.GetHighReg()); |
Bill Buzbee | d61ba4b | 2014-01-13 21:44:01 +0000 | [diff] [blame] | 276 | } else { |
| 277 | // This must be an x86 vector register value, |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 278 | DCHECK(IsFpReg(rl_dest.reg.GetReg()) && (cu_->instruction_set == kX86)); |
Bill Buzbee | d61ba4b | 2014-01-13 21:44:01 +0000 | [diff] [blame] | 279 | MarkDirty(rl_dest); |
| 280 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 281 | |
| 282 | |
| 283 | ResetDefLocWide(rl_dest); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 284 | if ((IsDirty(rl_dest.reg.GetReg()) || |
| 285 | IsDirty(rl_dest.reg.GetHighReg())) && |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 286 | (oat_live_out(rl_dest.s_reg_low) || |
| 287 | oat_live_out(GetSRegHi(rl_dest.s_reg_low)))) { |
| 288 | def_start = last_lir_insn_; |
| 289 | DCHECK_EQ((mir_graph_->SRegToVReg(rl_dest.s_reg_low)+1), |
| 290 | mir_graph_->SRegToVReg(GetSRegHi(rl_dest.s_reg_low))); |
| 291 | StoreBaseDispWide(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 292 | rl_dest.reg.GetReg(), rl_dest.reg.GetHighReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 293 | MarkClean(rl_dest); |
| 294 | def_end = last_lir_insn_; |
| 295 | MarkDefWide(rl_dest, def_start, def_end); |
| 296 | } |
| 297 | } |
| 298 | |
Mark Mendell | feb2b4e | 2014-01-28 12:59:49 -0800 | [diff] [blame] | 299 | void Mir2Lir::StoreFinalValue(RegLocation rl_dest, RegLocation rl_src) { |
| 300 | DCHECK_EQ(rl_src.location, kLocPhysReg); |
| 301 | |
| 302 | if (rl_dest.location == kLocPhysReg) { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 303 | OpRegCopy(rl_dest.reg.GetReg(), rl_src.reg.GetReg()); |
Mark Mendell | feb2b4e | 2014-01-28 12:59:49 -0800 | [diff] [blame] | 304 | } else { |
| 305 | // Just re-assign the register. Dest gets Src's reg. |
Mark Mendell | feb2b4e | 2014-01-28 12:59:49 -0800 | [diff] [blame] | 306 | rl_dest.location = kLocPhysReg; |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 307 | rl_dest.reg = rl_src.reg; |
| 308 | Clobber(rl_src.reg.GetReg()); |
Mark Mendell | feb2b4e | 2014-01-28 12:59:49 -0800 | [diff] [blame] | 309 | } |
| 310 | |
| 311 | // Dest is now live and dirty (until/if we flush it to home location) |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 312 | MarkLive(rl_dest.reg.GetReg(), rl_dest.s_reg_low); |
Mark Mendell | feb2b4e | 2014-01-28 12:59:49 -0800 | [diff] [blame] | 313 | MarkDirty(rl_dest); |
| 314 | |
| 315 | |
| 316 | ResetDefLoc(rl_dest); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 317 | if (IsDirty(rl_dest.reg.GetReg()) && |
Mark Mendell | feb2b4e | 2014-01-28 12:59:49 -0800 | [diff] [blame] | 318 | oat_live_out(rl_dest.s_reg_low)) { |
| 319 | LIR *def_start = last_lir_insn_; |
| 320 | StoreBaseDisp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 321 | rl_dest.reg.GetReg(), kWord); |
Mark Mendell | feb2b4e | 2014-01-28 12:59:49 -0800 | [diff] [blame] | 322 | MarkClean(rl_dest); |
| 323 | LIR *def_end = last_lir_insn_; |
| 324 | if (!rl_dest.ref) { |
| 325 | // Exclude references from store elimination |
| 326 | MarkDef(rl_dest, def_start, def_end); |
| 327 | } |
| 328 | } |
| 329 | } |
| 330 | |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 331 | void Mir2Lir::StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src) { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 332 | DCHECK_EQ(IsFpReg(rl_src.reg.GetReg()), IsFpReg(rl_src.reg.GetHighReg())); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 333 | DCHECK(rl_dest.wide); |
| 334 | DCHECK(rl_src.wide); |
| 335 | DCHECK_EQ(rl_src.location, kLocPhysReg); |
| 336 | |
| 337 | if (rl_dest.location == kLocPhysReg) { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 338 | OpRegCopyWide(rl_dest.reg.GetReg(), rl_dest.reg.GetHighReg(), rl_src.reg.GetReg(), rl_src.reg.GetHighReg()); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 339 | } else { |
| 340 | // Just re-assign the registers. Dest gets Src's regs. |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 341 | rl_dest.location = kLocPhysReg; |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 342 | rl_dest.reg = rl_src.reg; |
| 343 | Clobber(rl_src.reg.GetReg()); |
| 344 | Clobber(rl_src.reg.GetHighReg()); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 345 | } |
| 346 | |
| 347 | // Dest is now live and dirty (until/if we flush it to home location). |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 348 | MarkLive(rl_dest.reg.GetReg(), rl_dest.s_reg_low); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 349 | |
| 350 | // Does this wide value live in two registers (or one vector one)? |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 351 | if (rl_dest.reg.GetReg() != rl_dest.reg.GetHighReg()) { |
| 352 | MarkLive(rl_dest.reg.GetHighReg(), GetSRegHi(rl_dest.s_reg_low)); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 353 | MarkDirty(rl_dest); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 354 | MarkPair(rl_dest.reg.GetReg(), rl_dest.reg.GetHighReg()); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 355 | } else { |
| 356 | // This must be an x86 vector register value, |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 357 | DCHECK(IsFpReg(rl_dest.reg.GetReg()) && (cu_->instruction_set == kX86)); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 358 | MarkDirty(rl_dest); |
| 359 | } |
| 360 | |
| 361 | ResetDefLocWide(rl_dest); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 362 | if ((IsDirty(rl_dest.reg.GetReg()) || |
| 363 | IsDirty(rl_dest.reg.GetHighReg())) && |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 364 | (oat_live_out(rl_dest.s_reg_low) || |
| 365 | oat_live_out(GetSRegHi(rl_dest.s_reg_low)))) { |
| 366 | LIR *def_start = last_lir_insn_; |
| 367 | DCHECK_EQ((mir_graph_->SRegToVReg(rl_dest.s_reg_low)+1), |
| 368 | mir_graph_->SRegToVReg(GetSRegHi(rl_dest.s_reg_low))); |
| 369 | StoreBaseDispWide(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 370 | rl_dest.reg.GetReg(), rl_dest.reg.GetHighReg()); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 371 | MarkClean(rl_dest); |
| 372 | LIR *def_end = last_lir_insn_; |
| 373 | MarkDefWide(rl_dest, def_start, def_end); |
| 374 | } |
| 375 | } |
| 376 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 377 | /* Utilities to load the current Method* */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 378 | void Mir2Lir::LoadCurrMethodDirect(int r_tgt) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 379 | LoadValueDirectFixed(mir_graph_->GetMethodLoc(), r_tgt); |
| 380 | } |
| 381 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 382 | RegLocation Mir2Lir::LoadCurrMethod() { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 383 | return LoadValue(mir_graph_->GetMethodLoc(), kCoreReg); |
| 384 | } |
| 385 | |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 386 | RegLocation Mir2Lir::ForceTemp(RegLocation loc) { |
| 387 | DCHECK(!loc.wide); |
| 388 | DCHECK(loc.location == kLocPhysReg); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 389 | DCHECK(!IsFpReg(loc.reg.GetReg())); |
| 390 | if (IsTemp(loc.reg.GetReg())) { |
| 391 | Clobber(loc.reg.GetReg()); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 392 | } else { |
| 393 | int temp_low = AllocTemp(); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 394 | OpRegCopy(temp_low, loc.reg.GetReg()); |
| 395 | loc.reg.SetReg(temp_low); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 396 | } |
| 397 | |
| 398 | // Ensure that this doesn't represent the original SR any more. |
| 399 | loc.s_reg_low = INVALID_SREG; |
| 400 | return loc; |
| 401 | } |
| 402 | |
| 403 | RegLocation Mir2Lir::ForceTempWide(RegLocation loc) { |
| 404 | DCHECK(loc.wide); |
| 405 | DCHECK(loc.location == kLocPhysReg); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 406 | DCHECK(!IsFpReg(loc.reg.GetReg())); |
| 407 | DCHECK(!IsFpReg(loc.reg.GetHighReg())); |
| 408 | if (IsTemp(loc.reg.GetReg())) { |
| 409 | Clobber(loc.reg.GetReg()); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 410 | } else { |
| 411 | int temp_low = AllocTemp(); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 412 | OpRegCopy(temp_low, loc.reg.GetReg()); |
| 413 | loc.reg.SetReg(temp_low); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 414 | } |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 415 | if (IsTemp(loc.reg.GetHighReg())) { |
| 416 | Clobber(loc.reg.GetHighReg()); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 417 | } else { |
| 418 | int temp_high = AllocTemp(); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame^] | 419 | OpRegCopy(temp_high, loc.reg.GetHighReg()); |
| 420 | loc.reg.SetHighReg(temp_high); |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 421 | } |
| 422 | |
| 423 | // Ensure that this doesn't represent the original SR any more. |
| 424 | loc.s_reg_low = INVALID_SREG; |
| 425 | return loc; |
| 426 | } |
| 427 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 428 | } // namespace art |