buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | /* This file contains codegen for the Mips ISA */ |
| 18 | |
| 19 | #include "oat/runtime/oat_support_entrypoints.h" |
buzbee | 1bc37c6 | 2012-11-20 13:35:41 -0800 | [diff] [blame] | 20 | #include "mips_lir.h" |
| 21 | #include "../codegen_util.h" |
| 22 | #include "../ralloc_util.h" |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 23 | |
| 24 | namespace art { |
| 25 | |
| 26 | /* |
| 27 | * Compare two 64-bit values |
| 28 | * x = y return 0 |
| 29 | * x < y return -1 |
| 30 | * x > y return 1 |
| 31 | * |
| 32 | * slt t0, x.hi, y.hi; # (x.hi < y.hi) ? 1:0 |
| 33 | * sgt t1, x.hi, y.hi; # (y.hi > x.hi) ? 1:0 |
| 34 | * subu res, t0, t1 # res = -1:1:0 for [ < > = ] |
| 35 | * bnez res, finish |
| 36 | * sltu t0, x.lo, y.lo |
| 37 | * sgtu r1, x.lo, y.lo |
| 38 | * subu res, t0, t1 |
| 39 | * finish: |
| 40 | * |
| 41 | */ |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 42 | void GenCmpLong(CompilationUnit* cu, RegLocation rl_dest, |
| 43 | RegLocation rl_src1, RegLocation rl_src2) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 44 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 45 | rl_src1 = LoadValueWide(cu, rl_src1, kCoreReg); |
| 46 | rl_src2 = LoadValueWide(cu, rl_src2, kCoreReg); |
| 47 | int t0 = AllocTemp(cu); |
| 48 | int t1 = AllocTemp(cu); |
| 49 | RegLocation rl_result = EvalLoc(cu, rl_dest, kCoreReg, true); |
| 50 | NewLIR3(cu, kMipsSlt, t0, rl_src1.high_reg, rl_src2.high_reg); |
| 51 | NewLIR3(cu, kMipsSlt, t1, rl_src2.high_reg, rl_src1.high_reg); |
| 52 | NewLIR3(cu, kMipsSubu, rl_result.low_reg, t1, t0); |
| 53 | LIR* branch = OpCmpImmBranch(cu, kCondNe, rl_result.low_reg, 0, NULL); |
| 54 | NewLIR3(cu, kMipsSltu, t0, rl_src1.low_reg, rl_src2.low_reg); |
| 55 | NewLIR3(cu, kMipsSltu, t1, rl_src2.low_reg, rl_src1.low_reg); |
| 56 | NewLIR3(cu, kMipsSubu, rl_result.low_reg, t1, t0); |
| 57 | FreeTemp(cu, t0); |
| 58 | FreeTemp(cu, t1); |
| 59 | LIR* target = NewLIR0(cu, kPseudoTargetLabel); |
buzbee | cbd6d44 | 2012-11-17 14:11:25 -0800 | [diff] [blame] | 60 | branch->target = target; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 61 | StoreValue(cu, rl_dest, rl_result); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 62 | } |
| 63 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 64 | LIR* OpCmpBranch(CompilationUnit* cu, ConditionCode cond, int src1, |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 65 | int src2, LIR* target) |
| 66 | { |
| 67 | LIR* branch; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 68 | MipsOpCode slt_op; |
| 69 | MipsOpCode br_op; |
| 70 | bool cmp_zero = false; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 71 | bool swapped = false; |
| 72 | switch (cond) { |
| 73 | case kCondEq: |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 74 | br_op = kMipsBeq; |
| 75 | cmp_zero = true; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 76 | break; |
| 77 | case kCondNe: |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 78 | br_op = kMipsBne; |
| 79 | cmp_zero = true; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 80 | break; |
| 81 | case kCondCc: |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 82 | slt_op = kMipsSltu; |
| 83 | br_op = kMipsBnez; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 84 | break; |
| 85 | case kCondCs: |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 86 | slt_op = kMipsSltu; |
| 87 | br_op = kMipsBeqz; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 88 | break; |
| 89 | case kCondGe: |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 90 | slt_op = kMipsSlt; |
| 91 | br_op = kMipsBeqz; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 92 | break; |
| 93 | case kCondGt: |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 94 | slt_op = kMipsSlt; |
| 95 | br_op = kMipsBnez; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 96 | swapped = true; |
| 97 | break; |
| 98 | case kCondLe: |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 99 | slt_op = kMipsSlt; |
| 100 | br_op = kMipsBeqz; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 101 | swapped = true; |
| 102 | break; |
| 103 | case kCondLt: |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 104 | slt_op = kMipsSlt; |
| 105 | br_op = kMipsBnez; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 106 | break; |
| 107 | case kCondHi: // Gtu |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 108 | slt_op = kMipsSltu; |
| 109 | br_op = kMipsBnez; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 110 | swapped = true; |
| 111 | break; |
| 112 | default: |
buzbee | cbd6d44 | 2012-11-17 14:11:25 -0800 | [diff] [blame] | 113 | LOG(FATAL) << "No support for ConditionCode: " << cond; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 114 | return NULL; |
| 115 | } |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 116 | if (cmp_zero) { |
| 117 | branch = NewLIR2(cu, br_op, src1, src2); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 118 | } else { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 119 | int t_reg = AllocTemp(cu); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 120 | if (swapped) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 121 | NewLIR3(cu, slt_op, t_reg, src2, src1); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 122 | } else { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 123 | NewLIR3(cu, slt_op, t_reg, src1, src2); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 124 | } |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 125 | branch = NewLIR1(cu, br_op, t_reg); |
| 126 | FreeTemp(cu, t_reg); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 127 | } |
| 128 | branch->target = target; |
| 129 | return branch; |
| 130 | } |
| 131 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 132 | LIR* OpCmpImmBranch(CompilationUnit* cu, ConditionCode cond, int reg, |
| 133 | int check_value, LIR* target) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 134 | { |
| 135 | LIR* branch; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 136 | if (check_value != 0) { |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 137 | // TUNING: handle s16 & kCondLt/Mi case using slti |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 138 | int t_reg = AllocTemp(cu); |
| 139 | LoadConstant(cu, t_reg, check_value); |
| 140 | branch = OpCmpBranch(cu, cond, reg, t_reg, target); |
| 141 | FreeTemp(cu, t_reg); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 142 | return branch; |
| 143 | } |
| 144 | MipsOpCode opc; |
| 145 | switch (cond) { |
| 146 | case kCondEq: opc = kMipsBeqz; break; |
| 147 | case kCondGe: opc = kMipsBgez; break; |
| 148 | case kCondGt: opc = kMipsBgtz; break; |
| 149 | case kCondLe: opc = kMipsBlez; break; |
| 150 | //case KCondMi: |
| 151 | case kCondLt: opc = kMipsBltz; break; |
| 152 | case kCondNe: opc = kMipsBnez; break; |
| 153 | default: |
| 154 | // Tuning: use slti when applicable |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 155 | int t_reg = AllocTemp(cu); |
| 156 | LoadConstant(cu, t_reg, check_value); |
| 157 | branch = OpCmpBranch(cu, cond, reg, t_reg, target); |
| 158 | FreeTemp(cu, t_reg); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 159 | return branch; |
| 160 | } |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 161 | branch = NewLIR1(cu, opc, reg); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 162 | branch->target = target; |
| 163 | return branch; |
| 164 | } |
| 165 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 166 | LIR* OpRegCopyNoInsert(CompilationUnit *cu, int r_dest, int r_src) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 167 | { |
| 168 | #ifdef __mips_hard_float |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 169 | if (MIPS_FPREG(r_dest) || MIPS_FPREG(r_src)) |
| 170 | return FpRegCopy(cu, r_dest, r_src); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 171 | #endif |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 172 | LIR* res = RawLIR(cu, cu->current_dalvik_offset, kMipsMove, |
| 173 | r_dest, r_src); |
| 174 | if (!(cu->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) { |
| 175 | res->flags.is_nop = true; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 176 | } |
| 177 | return res; |
| 178 | } |
| 179 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 180 | LIR* OpRegCopy(CompilationUnit *cu, int r_dest, int r_src) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 181 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 182 | LIR *res = OpRegCopyNoInsert(cu, r_dest, r_src); |
| 183 | AppendLIR(cu, res); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 184 | return res; |
| 185 | } |
| 186 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 187 | void OpRegCopyWide(CompilationUnit *cu, int dest_lo, int dest_hi, |
| 188 | int src_lo, int src_hi) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 189 | { |
| 190 | #ifdef __mips_hard_float |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 191 | bool dest_fp = MIPS_FPREG(dest_lo) && MIPS_FPREG(dest_hi); |
| 192 | bool src_fp = MIPS_FPREG(src_lo) && MIPS_FPREG(src_hi); |
| 193 | assert(MIPS_FPREG(src_lo) == MIPS_FPREG(src_hi)); |
| 194 | assert(MIPS_FPREG(dest_lo) == MIPS_FPREG(dest_hi)); |
| 195 | if (dest_fp) { |
| 196 | if (src_fp) { |
| 197 | OpRegCopy(cu, S2d(dest_lo, dest_hi), S2d(src_lo, src_hi)); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 198 | } else { |
| 199 | /* note the operands are swapped for the mtc1 instr */ |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 200 | NewLIR2(cu, kMipsMtc1, src_lo, dest_lo); |
| 201 | NewLIR2(cu, kMipsMtc1, src_hi, dest_hi); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 202 | } |
| 203 | } else { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 204 | if (src_fp) { |
| 205 | NewLIR2(cu, kMipsMfc1, dest_lo, src_lo); |
| 206 | NewLIR2(cu, kMipsMfc1, dest_hi, src_hi); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 207 | } else { |
| 208 | // Handle overlap |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 209 | if (src_hi == dest_lo) { |
| 210 | OpRegCopy(cu, dest_hi, src_hi); |
| 211 | OpRegCopy(cu, dest_lo, src_lo); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 212 | } else { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 213 | OpRegCopy(cu, dest_lo, src_lo); |
| 214 | OpRegCopy(cu, dest_hi, src_hi); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 215 | } |
| 216 | } |
| 217 | } |
| 218 | #else |
| 219 | // Handle overlap |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 220 | if (src_hi == dest_lo) { |
| 221 | OpRegCopy(cu, dest_hi, src_hi); |
| 222 | OpRegCopy(cu, dest_lo, src_lo); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 223 | } else { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 224 | OpRegCopy(cu, dest_lo, src_lo); |
| 225 | OpRegCopy(cu, dest_hi, src_hi); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 226 | } |
| 227 | #endif |
| 228 | } |
| 229 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 230 | void GenFusedLongCmpBranch(CompilationUnit* cu, BasicBlock* bb, MIR* mir) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 231 | { |
| 232 | UNIMPLEMENTED(FATAL) << "Need codegen for fused long cmp branch"; |
| 233 | } |
| 234 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 235 | LIR* GenRegMemCheck(CompilationUnit* cu, ConditionCode c_code, |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 236 | int reg1, int base, int offset, ThrowKind kind) |
| 237 | { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 238 | LOG(FATAL) << "Unexpected use of GenRegMemCheck for Arm"; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 239 | return NULL; |
| 240 | } |
| 241 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 242 | RegLocation GenDivRem(CompilationUnit* cu, RegLocation rl_dest, int reg1, int reg2, bool is_div) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 243 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 244 | NewLIR4(cu, kMipsDiv, r_HI, r_LO, reg1, reg2); |
| 245 | RegLocation rl_result = EvalLoc(cu, rl_dest, kCoreReg, true); |
| 246 | if (is_div) { |
| 247 | NewLIR2(cu, kMipsMflo, rl_result.low_reg, r_LO); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 248 | } else { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 249 | NewLIR2(cu, kMipsMfhi, rl_result.low_reg, r_HI); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 250 | } |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 251 | return rl_result; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 252 | } |
| 253 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 254 | RegLocation GenDivRemLit(CompilationUnit* cu, RegLocation rl_dest, int reg1, int lit, bool is_div) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 255 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 256 | int t_reg = AllocTemp(cu); |
| 257 | NewLIR3(cu, kMipsAddiu, t_reg, r_ZERO, lit); |
| 258 | NewLIR4(cu, kMipsDiv, r_HI, r_LO, reg1, t_reg); |
| 259 | RegLocation rl_result = EvalLoc(cu, rl_dest, kCoreReg, true); |
| 260 | if (is_div) { |
| 261 | NewLIR2(cu, kMipsMflo, rl_result.low_reg, r_LO); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 262 | } else { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 263 | NewLIR2(cu, kMipsMfhi, rl_result.low_reg, r_HI); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 264 | } |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 265 | FreeTemp(cu, t_reg); |
| 266 | return rl_result; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 267 | } |
| 268 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 269 | void OpLea(CompilationUnit* cu, int rBase, int reg1, int reg2, int scale, int offset) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 270 | { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 271 | LOG(FATAL) << "Unexpected use of OpLea for Arm"; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 272 | } |
| 273 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 274 | void OpTlsCmp(CompilationUnit* cu, int offset, int val) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 275 | { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 276 | LOG(FATAL) << "Unexpected use of OpTlsCmp for Arm"; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 277 | } |
| 278 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 279 | bool GenInlinedCas32(CompilationUnit* cu, CallInfo* info, bool need_write_barrier) { |
| 280 | DCHECK_NE(cu->instruction_set, kThumb2); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 281 | return false; |
| 282 | } |
| 283 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 284 | bool GenInlinedSqrt(CompilationUnit* cu, CallInfo* info) { |
| 285 | DCHECK_NE(cu->instruction_set, kThumb2); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 286 | return false; |
| 287 | } |
| 288 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 289 | LIR* OpPcRelLoad(CompilationUnit* cu, int reg, LIR* target) { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 290 | LOG(FATAL) << "Unexpected use of OpPcRelLoad for Mips"; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 291 | return NULL; |
| 292 | } |
| 293 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 294 | LIR* OpVldm(CompilationUnit* cu, int rBase, int count) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 295 | { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 296 | LOG(FATAL) << "Unexpected use of OpVldm for Mips"; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 297 | return NULL; |
| 298 | } |
| 299 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 300 | LIR* OpVstm(CompilationUnit* cu, int rBase, int count) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 301 | { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 302 | LOG(FATAL) << "Unexpected use of OpVstm for Mips"; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 303 | return NULL; |
| 304 | } |
| 305 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 306 | void GenMultiplyByTwoBitMultiplier(CompilationUnit* cu, RegLocation rl_src, |
| 307 | RegLocation rl_result, int lit, |
| 308 | int first_bit, int second_bit) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 309 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 310 | int t_reg = AllocTemp(cu); |
| 311 | OpRegRegImm(cu, kOpLsl, t_reg, rl_src.low_reg, second_bit - first_bit); |
| 312 | OpRegRegReg(cu, kOpAdd, rl_result.low_reg, rl_src.low_reg, t_reg); |
| 313 | FreeTemp(cu, t_reg); |
| 314 | if (first_bit != 0) { |
| 315 | OpRegRegImm(cu, kOpLsl, rl_result.low_reg, rl_result.low_reg, first_bit); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 316 | } |
| 317 | } |
| 318 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 319 | void GenDivZeroCheck(CompilationUnit* cu, int reg_lo, int reg_hi) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 320 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 321 | int t_reg = AllocTemp(cu); |
| 322 | OpRegRegReg(cu, kOpOr, t_reg, reg_lo, reg_hi); |
| 323 | GenImmedCheck(cu, kCondEq, t_reg, 0, kThrowDivZero); |
| 324 | FreeTemp(cu, t_reg); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 325 | } |
| 326 | |
| 327 | // Test suspend flag, return target of taken suspend branch |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 328 | LIR* OpTestSuspend(CompilationUnit* cu, LIR* target) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 329 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 330 | OpRegImm(cu, kOpSub, rMIPS_SUSPEND, 1); |
| 331 | return OpCmpImmBranch(cu, (target == NULL) ? kCondEq : kCondNe, rMIPS_SUSPEND, 0, target); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 332 | } |
| 333 | |
| 334 | // Decrement register and branch on condition |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 335 | LIR* OpDecAndBranch(CompilationUnit* cu, ConditionCode c_code, int reg, LIR* target) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 336 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 337 | OpRegImm(cu, kOpSub, reg, 1); |
| 338 | return OpCmpImmBranch(cu, c_code, reg, 0, target); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 339 | } |
| 340 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 341 | bool SmallLiteralDivide(CompilationUnit* cu, Instruction::Code dalvik_opcode, |
| 342 | RegLocation rl_src, RegLocation rl_dest, int lit) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 343 | { |
| 344 | LOG(FATAL) << "Unexpected use of smallLiteralDive in Mips"; |
| 345 | return false; |
| 346 | } |
| 347 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 348 | LIR* OpIT(CompilationUnit* cu, ArmConditionCode cond, const char* guide) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 349 | { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 350 | LOG(FATAL) << "Unexpected use of OpIT in Mips"; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 351 | return NULL; |
| 352 | } |
| 353 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 354 | bool GenAddLong(CompilationUnit* cu, RegLocation rl_dest, |
| 355 | RegLocation rl_src1, RegLocation rl_src2) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 356 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 357 | rl_src1 = LoadValueWide(cu, rl_src1, kCoreReg); |
| 358 | rl_src2 = LoadValueWide(cu, rl_src2, kCoreReg); |
| 359 | RegLocation rl_result = EvalLoc(cu, rl_dest, kCoreReg, true); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 360 | /* |
| 361 | * [v1 v0] = [a1 a0] + [a3 a2]; |
| 362 | * addu v0,a2,a0 |
| 363 | * addu t1,a3,a1 |
| 364 | * sltu v1,v0,a2 |
| 365 | * addu v1,v1,t1 |
| 366 | */ |
| 367 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 368 | OpRegRegReg(cu, kOpAdd, rl_result.low_reg, rl_src2.low_reg, rl_src1.low_reg); |
| 369 | int t_reg = AllocTemp(cu); |
| 370 | OpRegRegReg(cu, kOpAdd, t_reg, rl_src2.high_reg, rl_src1.high_reg); |
| 371 | NewLIR3(cu, kMipsSltu, rl_result.high_reg, rl_result.low_reg, rl_src2.low_reg); |
| 372 | OpRegRegReg(cu, kOpAdd, rl_result.high_reg, rl_result.high_reg, t_reg); |
| 373 | FreeTemp(cu, t_reg); |
| 374 | StoreValueWide(cu, rl_dest, rl_result); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 375 | return false; |
| 376 | } |
| 377 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 378 | bool GenSubLong(CompilationUnit* cu, RegLocation rl_dest, |
| 379 | RegLocation rl_src1, RegLocation rl_src2) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 380 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 381 | rl_src1 = LoadValueWide(cu, rl_src1, kCoreReg); |
| 382 | rl_src2 = LoadValueWide(cu, rl_src2, kCoreReg); |
| 383 | RegLocation rl_result = EvalLoc(cu, rl_dest, kCoreReg, true); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 384 | /* |
| 385 | * [v1 v0] = [a1 a0] - [a3 a2]; |
| 386 | * sltu t1,a0,a2 |
| 387 | * subu v0,a0,a2 |
| 388 | * subu v1,a1,a3 |
| 389 | * subu v1,v1,t1 |
| 390 | */ |
| 391 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 392 | int t_reg = AllocTemp(cu); |
| 393 | NewLIR3(cu, kMipsSltu, t_reg, rl_src1.low_reg, rl_src2.low_reg); |
| 394 | OpRegRegReg(cu, kOpSub, rl_result.low_reg, rl_src1.low_reg, rl_src2.low_reg); |
| 395 | OpRegRegReg(cu, kOpSub, rl_result.high_reg, rl_src1.high_reg, rl_src2.high_reg); |
| 396 | OpRegRegReg(cu, kOpSub, rl_result.high_reg, rl_result.high_reg, t_reg); |
| 397 | FreeTemp(cu, t_reg); |
| 398 | StoreValueWide(cu, rl_dest, rl_result); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 399 | return false; |
| 400 | } |
| 401 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 402 | bool GenNegLong(CompilationUnit* cu, RegLocation rl_dest, |
| 403 | RegLocation rl_src) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 404 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 405 | rl_src = LoadValueWide(cu, rl_src, kCoreReg); |
| 406 | RegLocation rl_result = EvalLoc(cu, rl_dest, kCoreReg, true); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 407 | /* |
| 408 | * [v1 v0] = -[a1 a0] |
| 409 | * negu v0,a0 |
| 410 | * negu v1,a1 |
| 411 | * sltu t1,r_zero |
| 412 | * subu v1,v1,t1 |
| 413 | */ |
| 414 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 415 | OpRegReg(cu, kOpNeg, rl_result.low_reg, rl_src.low_reg); |
| 416 | OpRegReg(cu, kOpNeg, rl_result.high_reg, rl_src.high_reg); |
| 417 | int t_reg = AllocTemp(cu); |
| 418 | NewLIR3(cu, kMipsSltu, t_reg, r_ZERO, rl_result.low_reg); |
| 419 | OpRegRegReg(cu, kOpSub, rl_result.high_reg, rl_result.high_reg, t_reg); |
| 420 | FreeTemp(cu, t_reg); |
| 421 | StoreValueWide(cu, rl_dest, rl_result); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 422 | return false; |
| 423 | } |
| 424 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 425 | bool GenAndLong(CompilationUnit* cu, RegLocation rl_dest, |
| 426 | RegLocation rl_src1, RegLocation rl_src2) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 427 | { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 428 | LOG(FATAL) << "Unexpected use of GenAndLong for Mips"; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 429 | return false; |
| 430 | } |
| 431 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 432 | bool GenOrLong(CompilationUnit* cu, RegLocation rl_dest, |
| 433 | RegLocation rl_src1, RegLocation rl_src2) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 434 | { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 435 | LOG(FATAL) << "Unexpected use of GenOrLong for Mips"; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 436 | return false; |
| 437 | } |
| 438 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 439 | bool GenXorLong(CompilationUnit* cu, RegLocation rl_dest, |
| 440 | RegLocation rl_src1, RegLocation rl_src2) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 441 | { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 442 | LOG(FATAL) << "Unexpected use of GenXorLong for Mips"; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 443 | return false; |
| 444 | } |
| 445 | |
| 446 | } // namespace art |