blob: e87b88807ab7927a7030cc67ebcf87048e9a424d [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
20#include "code_generator.h"
Serban Constantinescu02d81cc2015-01-05 16:08:49 +000021#include "dex/compiler_enums.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000022#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010023#include "nodes.h"
24#include "parallel_move_resolver.h"
25#include "utils/arm64/assembler_arm64.h"
Serban Constantinescu82e52ce2015-03-26 16:50:57 +000026#include "vixl/a64/disasm-a64.h"
27#include "vixl/a64/macro-assembler-a64.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010028#include "arch/arm64/quick_method_frame_info_arm64.h"
29
30namespace art {
31namespace arm64 {
32
33class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080034
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000035// Use a local definition to prevent copying mistakes.
36static constexpr size_t kArm64WordSize = kArm64PointerSize;
37
Alexandre Rames5319def2014-10-23 10:03:10 +010038static const vixl::Register kParameterCoreRegisters[] = {
39 vixl::x1, vixl::x2, vixl::x3, vixl::x4, vixl::x5, vixl::x6, vixl::x7
40};
41static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
42static const vixl::FPRegister kParameterFPRegisters[] = {
43 vixl::d0, vixl::d1, vixl::d2, vixl::d3, vixl::d4, vixl::d5, vixl::d6, vixl::d7
44};
45static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
46
Andreas Gampe878d58c2015-01-15 23:24:00 -080047const vixl::Register tr = vixl::x18; // Thread Register
48static const vixl::Register kArtMethodRegister = vixl::w0; // Method register on invoke.
Alexandre Rames5319def2014-10-23 10:03:10 +010049
50const vixl::CPURegList vixl_reserved_core_registers(vixl::ip0, vixl::ip1);
Alexandre Ramesa89086e2014-11-07 17:13:25 +000051const vixl::CPURegList vixl_reserved_fp_registers(vixl::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010052
Zheng Xu69a50302015-04-14 20:04:41 +080053const vixl::CPURegList runtime_reserved_core_registers(tr, vixl::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000054
55// Callee-saved registers defined by AAPCS64.
56const vixl::CPURegList callee_saved_core_registers(vixl::CPURegister::kRegister,
57 vixl::kXRegSize,
58 vixl::x19.code(),
59 vixl::x30.code());
60const vixl::CPURegList callee_saved_fp_registers(vixl::CPURegister::kFPRegister,
61 vixl::kDRegSize,
62 vixl::d8.code(),
63 vixl::d15.code());
Alexandre Ramesa89086e2014-11-07 17:13:25 +000064Location ARM64ReturnLocation(Primitive::Type return_type);
65
Andreas Gampe878d58c2015-01-15 23:24:00 -080066class SlowPathCodeARM64 : public SlowPathCode {
67 public:
68 SlowPathCodeARM64() : entry_label_(), exit_label_() {}
69
70 vixl::Label* GetEntryLabel() { return &entry_label_; }
71 vixl::Label* GetExitLabel() { return &exit_label_; }
72
73 private:
74 vixl::Label entry_label_;
75 vixl::Label exit_label_;
76
77 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
78};
79
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +000080static const vixl::Register kRuntimeParameterCoreRegisters[] =
81 { vixl::x0, vixl::x1, vixl::x2, vixl::x3, vixl::x4, vixl::x5, vixl::x6, vixl::x7 };
82static constexpr size_t kRuntimeParameterCoreRegistersLength =
83 arraysize(kRuntimeParameterCoreRegisters);
84static const vixl::FPRegister kRuntimeParameterFpuRegisters[] =
85 { vixl::d0, vixl::d1, vixl::d2, vixl::d3, vixl::d4, vixl::d5, vixl::d6, vixl::d7 };
86static constexpr size_t kRuntimeParameterFpuRegistersLength =
87 arraysize(kRuntimeParameterCoreRegisters);
88
89class InvokeRuntimeCallingConvention : public CallingConvention<vixl::Register, vixl::FPRegister> {
90 public:
91 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
92
93 InvokeRuntimeCallingConvention()
94 : CallingConvention(kRuntimeParameterCoreRegisters,
95 kRuntimeParameterCoreRegistersLength,
96 kRuntimeParameterFpuRegisters,
97 kRuntimeParameterFpuRegistersLength) {}
98
99 Location GetReturnLocation(Primitive::Type return_type);
100
101 private:
102 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
103};
104
Alexandre Rames5319def2014-10-23 10:03:10 +0100105class InvokeDexCallingConvention : public CallingConvention<vixl::Register, vixl::FPRegister> {
106 public:
107 InvokeDexCallingConvention()
108 : CallingConvention(kParameterCoreRegisters,
109 kParameterCoreRegistersLength,
110 kParameterFPRegisters,
111 kParameterFPRegistersLength) {}
112
113 Location GetReturnLocation(Primitive::Type return_type) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000114 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100115 }
116
117
118 private:
119 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
120};
121
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100122class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
Alexandre Rames5319def2014-10-23 10:03:10 +0100123 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100124 InvokeDexCallingConventionVisitorARM64() {}
125 virtual ~InvokeDexCallingConventionVisitorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100126
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100127 Location GetNextLocation(Primitive::Type type) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100128 Location GetReturnLocation(Primitive::Type return_type) {
129 return calling_convention.GetReturnLocation(return_type);
130 }
131
132 private:
133 InvokeDexCallingConvention calling_convention;
Alexandre Rames5319def2014-10-23 10:03:10 +0100134
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100135 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64);
Alexandre Rames5319def2014-10-23 10:03:10 +0100136};
137
138class InstructionCodeGeneratorARM64 : public HGraphVisitor {
139 public:
140 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
141
142#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000143 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100144 FOR_EACH_CONCRETE_INSTRUCTION(DECLARE_VISIT_INSTRUCTION)
145#undef DECLARE_VISIT_INSTRUCTION
146
147 void LoadCurrentMethod(XRegister reg);
148
149 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames67555f72014-11-18 10:55:16 +0000150 vixl::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->vixl_masm_; }
Alexandre Rames5319def2014-10-23 10:03:10 +0100151
152 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000153 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path, vixl::Register class_reg);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +0000154 void GenerateMemoryBarrier(MemBarrierKind kind);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000155 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000156 void HandleBinaryOp(HBinaryOperation* instr);
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100157 void HandleFieldSet(HInstruction* instruction,
158 const FieldInfo& field_info,
159 bool value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +0100160 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000161 void HandleShift(HBinaryOperation* instr);
Calin Juravlecd6dffe2015-01-08 17:35:35 +0000162 void GenerateImplicitNullCheck(HNullCheck* instruction);
163 void GenerateExplicitNullCheck(HNullCheck* instruction);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700164 void GenerateTestAndBranch(HInstruction* instruction,
165 vixl::Label* true_target,
166 vixl::Label* false_target,
167 vixl::Label* always_true_target);
Zheng Xuc6667102015-05-15 16:08:45 +0800168 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
169 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
170 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
171 void GenerateDivRemIntegral(HBinaryOperation* instruction);
172
Alexandre Rames5319def2014-10-23 10:03:10 +0100173
174 Arm64Assembler* const assembler_;
175 CodeGeneratorARM64* const codegen_;
176
177 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
178};
179
180class LocationsBuilderARM64 : public HGraphVisitor {
181 public:
182 explicit LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
183 : HGraphVisitor(graph), codegen_(codegen) {}
184
185#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000186 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100187 FOR_EACH_CONCRETE_INSTRUCTION(DECLARE_VISIT_INSTRUCTION)
188#undef DECLARE_VISIT_INSTRUCTION
189
190 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000191 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100192 void HandleFieldSet(HInstruction* instruction);
193 void HandleFieldGet(HInstruction* instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +0100194 void HandleInvoke(HInvoke* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100195 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100196
197 CodeGeneratorARM64* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100198 InvokeDexCallingConventionVisitorARM64 parameter_visitor_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100199
200 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
201};
202
Zheng Xuad4450e2015-04-17 18:48:56 +0800203class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000204 public:
205 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800206 : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {}
Alexandre Rames3e69f162014-12-10 10:36:50 +0000207
Zheng Xuad4450e2015-04-17 18:48:56 +0800208 protected:
209 void PrepareForEmitNativeCode() OVERRIDE;
210 void FinishEmitNativeCode() OVERRIDE;
211 Location AllocateScratchLocationFor(Location::Kind kind) OVERRIDE;
212 void FreeScratchLocation(Location loc) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000213 void EmitMove(size_t index) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000214
215 private:
216 Arm64Assembler* GetAssembler() const;
217 vixl::MacroAssembler* GetVIXLAssembler() const {
218 return GetAssembler()->vixl_masm_;
219 }
220
221 CodeGeneratorARM64* const codegen_;
Zheng Xuad4450e2015-04-17 18:48:56 +0800222 vixl::UseScratchRegisterScope vixl_temps_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000223
224 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
225};
226
Alexandre Rames5319def2014-10-23 10:03:10 +0100227class CodeGeneratorARM64 : public CodeGenerator {
228 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000229 CodeGeneratorARM64(HGraph* graph,
230 const Arm64InstructionSetFeatures& isa_features,
231 const CompilerOptions& compiler_options);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000232 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100233
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000234 void GenerateFrameEntry() OVERRIDE;
235 void GenerateFrameExit() OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100236
Serban Constantinescu3d087de2015-01-28 11:57:05 +0000237 vixl::CPURegList GetFramePreservedCoreRegisters() const {
238 return vixl::CPURegList(vixl::CPURegister::kRegister, vixl::kXRegSize,
239 core_spill_mask_);
240 }
241
242 vixl::CPURegList GetFramePreservedFPRegisters() const {
243 return vixl::CPURegList(vixl::CPURegister::kFPRegister, vixl::kDRegSize,
244 fpu_spill_mask_);
Alexandre Rames5319def2014-10-23 10:03:10 +0100245 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100246
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000247 void Bind(HBasicBlock* block) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100248
249 vixl::Label* GetLabelOf(HBasicBlock* block) const {
Nicolas Geoffraydc23d832015-02-16 11:15:43 +0000250 return CommonGetLabelOf<vixl::Label>(block_labels_, block);
Alexandre Rames5319def2014-10-23 10:03:10 +0100251 }
252
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000253 void Move(HInstruction* instruction, Location location, HInstruction* move_for) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100254
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000255 size_t GetWordSize() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100256 return kArm64WordSize;
257 }
258
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500259 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
260 // Allocated in D registers, which are word sized.
261 return kArm64WordSize;
262 }
263
Alexandre Rames67555f72014-11-18 10:55:16 +0000264 uintptr_t GetAddressOf(HBasicBlock* block) const OVERRIDE {
265 vixl::Label* block_entry_label = GetLabelOf(block);
266 DCHECK(block_entry_label->IsBound());
267 return block_entry_label->location();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000268 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100269
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000270 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
271 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
272 Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; }
Alexandre Rames67555f72014-11-18 10:55:16 +0000273 vixl::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->vixl_masm_; }
Alexandre Rames5319def2014-10-23 10:03:10 +0100274
275 // Emit a write barrier.
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100276 void MarkGCCard(vixl::Register object, vixl::Register value, bool value_can_be_null);
Alexandre Rames5319def2014-10-23 10:03:10 +0100277
278 // Register allocation.
279
Nicolas Geoffray98893962015-01-21 12:32:32 +0000280 void SetupBlockedRegisters(bool is_baseline) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100281 // AllocateFreeRegister() is only used when allocating registers locally
282 // during CompileBaseline().
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000283 Location AllocateFreeRegister(Primitive::Type type) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100284
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000285 Location GetStackLocation(HLoadLocal* load) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100286
Alexandre Rames3e69f162014-12-10 10:36:50 +0000287 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id);
288 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id);
289 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id);
290 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id);
Alexandre Rames5319def2014-10-23 10:03:10 +0100291
292 // The number of registers that can be allocated. The register allocator may
293 // decide to reserve and not use a few of them.
294 // We do not consider registers sp, xzr, wzr. They are either not allocatable
295 // (xzr, wzr), or make for poor allocatable registers (sp alignment
296 // requirements, etc.). This also facilitates our task as all other registers
297 // can easily be mapped via to or from their type and index or code.
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000298 static const int kNumberOfAllocatableRegisters = vixl::kNumberOfRegisters - 1;
299 static const int kNumberOfAllocatableFPRegisters = vixl::kNumberOfFPRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100300 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
301
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000302 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
303 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100304
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000305 InstructionSet GetInstructionSet() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100306 return InstructionSet::kArm64;
307 }
308
Serban Constantinescu579885a2015-02-22 20:51:33 +0000309 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const {
310 return isa_features_;
311 }
312
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000313 void Initialize() OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100314 HGraph* graph = GetGraph();
315 int length = graph->GetBlocks().Size();
316 block_labels_ = graph->GetArena()->AllocArray<vixl::Label>(length);
317 for (int i = 0; i < length; ++i) {
318 new(block_labels_ + i) vixl::Label();
319 }
320 }
321
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000322 void Finalize(CodeAllocator* allocator) OVERRIDE;
323
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000324 // Code generation helpers.
Alexandre Rames67555f72014-11-18 10:55:16 +0000325 void MoveConstant(vixl::CPURegister destination, HConstant* constant);
Alexandre Rames3e69f162014-12-10 10:36:50 +0000326 // The type is optional. When specified it must be coherent with the
327 // locations, and is used for optimisation and debugging.
328 void MoveLocation(Location destination, Location source,
329 Primitive::Type type = Primitive::kPrimVoid);
Alexandre Rames67555f72014-11-18 10:55:16 +0000330 void Load(Primitive::Type type, vixl::CPURegister dst, const vixl::MemOperand& src);
331 void Store(Primitive::Type type, vixl::CPURegister rt, const vixl::MemOperand& dst);
332 void LoadCurrentMethod(vixl::Register current_method);
Calin Juravle77520bc2015-01-12 18:45:46 +0000333 void LoadAcquire(HInstruction* instruction, vixl::CPURegister dst, const vixl::MemOperand& src);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +0000334 void StoreRelease(Primitive::Type type, vixl::CPURegister rt, const vixl::MemOperand& dst);
Alexandre Rames67555f72014-11-18 10:55:16 +0000335
336 // Generate code to invoke a runtime entry point.
Nicolas Geoffrayeeefa122015-03-13 18:52:59 +0000337 void InvokeRuntime(int32_t offset,
338 HInstruction* instruction,
339 uint32_t dex_pc,
340 SlowPathCode* slow_path);
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000341
Alexandre Rames3e69f162014-12-10 10:36:50 +0000342 ParallelMoveResolverARM64* GetMoveResolver() { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000343
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000344 bool NeedsTwoRegisters(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
345 return false;
346 }
347
Andreas Gampe878d58c2015-01-15 23:24:00 -0800348 void GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, vixl::Register temp);
349
Alexandre Rames5319def2014-10-23 10:03:10 +0100350 private:
351 // Labels for each block that will be compiled.
352 vixl::Label* block_labels_;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +0000353 vixl::Label frame_entry_label_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100354
355 LocationsBuilderARM64 location_builder_;
356 InstructionCodeGeneratorARM64 instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000357 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100358 Arm64Assembler assembler_;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000359 const Arm64InstructionSetFeatures& isa_features_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100360
361 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
362};
363
Alexandre Rames3e69f162014-12-10 10:36:50 +0000364inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
365 return codegen_->GetAssembler();
366}
367
Alexandre Rames5319def2014-10-23 10:03:10 +0100368} // namespace arm64
369} // namespace art
370
371#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_