blob: 6e52b17000fa0660cf16199688ac41aa22679ee8 [file] [log] [blame]
Chris Larsen3add9cb2016-04-14 14:01:33 -07001/*
2 * Copyright (C) 2016 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_mips.h"
18
19#include <map>
20
21#include "base/stl_util.h"
22#include "utils/assembler_test.h"
23
24#define __ GetAssembler()->
25
26namespace art {
27
28struct MIPSCpuRegisterCompare {
29 bool operator()(const mips::Register& a, const mips::Register& b) const {
30 return a < b;
31 }
32};
33
34class AssemblerMIPS32r6Test : public AssemblerTest<mips::MipsAssembler,
35 mips::Register,
36 mips::FRegister,
Lena Djokic0758ae72017-05-23 11:06:23 +020037 uint32_t,
38 mips::VectorRegister> {
Chris Larsen3add9cb2016-04-14 14:01:33 -070039 public:
Lena Djokic0758ae72017-05-23 11:06:23 +020040 typedef AssemblerTest<mips::MipsAssembler,
41 mips::Register,
42 mips::FRegister,
43 uint32_t,
44 mips::VectorRegister> Base;
Chris Larsen3add9cb2016-04-14 14:01:33 -070045
46 AssemblerMIPS32r6Test() :
47 instruction_set_features_(MipsInstructionSetFeatures::FromVariant("mips32r6", nullptr)) {
48 }
49
50 protected:
51 // Get the typically used name for this architecture, e.g., aarch64, x86-64, ...
52 std::string GetArchitectureString() OVERRIDE {
53 return "mips";
54 }
55
Alexey Frunzee3fb2452016-05-10 16:08:05 -070056 std::string GetAssemblerCmdName() OVERRIDE {
57 // We assemble and link for MIPS32R6. See GetAssemblerParameters() for details.
58 return "gcc";
59 }
60
Chris Larsen3add9cb2016-04-14 14:01:33 -070061 std::string GetAssemblerParameters() OVERRIDE {
Alexey Frunzee3fb2452016-05-10 16:08:05 -070062 // We assemble and link for MIPS32R6. The reason is that object files produced for MIPS32R6
63 // (and MIPS64R6) with the GNU assembler don't have correct final offsets in PC-relative
64 // branches in the .text section and so they require a relocation pass (there's a relocation
65 // section, .rela.text, that has the needed info to fix up the branches).
66 // We use "-modd-spreg" so we can use odd-numbered single precision FPU registers.
67 // We put the code at address 0x1000000 (instead of 0) to avoid overlapping with the
68 // .MIPS.abiflags section (there doesn't seem to be a way to suppress its generation easily).
Lena Djokic0758ae72017-05-23 11:06:23 +020069 return " -march=mips32r6 -mmsa -modd-spreg -Wa,--no-warn"
Alexey Frunzee3fb2452016-05-10 16:08:05 -070070 " -Wl,-Ttext=0x1000000 -Wl,-e0x1000000 -nostdlib";
71 }
72
73 void Pad(std::vector<uint8_t>& data) OVERRIDE {
74 // The GNU linker unconditionally pads the code segment with NOPs to a size that is a multiple
75 // of 16 and there doesn't appear to be a way to suppress this padding. Our assembler doesn't
76 // pad, so, in order for two assembler outputs to match, we need to match the padding as well.
77 // NOP is encoded as four zero bytes on MIPS.
78 size_t pad_size = RoundUp(data.size(), 16u) - data.size();
79 data.insert(data.end(), pad_size, 0);
Chris Larsen3add9cb2016-04-14 14:01:33 -070080 }
81
82 std::string GetDisassembleParameters() OVERRIDE {
83 return " -D -bbinary -mmips:isa32r6";
84 }
85
86 mips::MipsAssembler* CreateAssembler(ArenaAllocator* arena) OVERRIDE {
87 return new (arena) mips::MipsAssembler(arena, instruction_set_features_.get());
88 }
89
90 void SetUpHelpers() OVERRIDE {
91 if (registers_.size() == 0) {
92 registers_.push_back(new mips::Register(mips::ZERO));
93 registers_.push_back(new mips::Register(mips::AT));
94 registers_.push_back(new mips::Register(mips::V0));
95 registers_.push_back(new mips::Register(mips::V1));
96 registers_.push_back(new mips::Register(mips::A0));
97 registers_.push_back(new mips::Register(mips::A1));
98 registers_.push_back(new mips::Register(mips::A2));
99 registers_.push_back(new mips::Register(mips::A3));
100 registers_.push_back(new mips::Register(mips::T0));
101 registers_.push_back(new mips::Register(mips::T1));
102 registers_.push_back(new mips::Register(mips::T2));
103 registers_.push_back(new mips::Register(mips::T3));
104 registers_.push_back(new mips::Register(mips::T4));
105 registers_.push_back(new mips::Register(mips::T5));
106 registers_.push_back(new mips::Register(mips::T6));
107 registers_.push_back(new mips::Register(mips::T7));
108 registers_.push_back(new mips::Register(mips::S0));
109 registers_.push_back(new mips::Register(mips::S1));
110 registers_.push_back(new mips::Register(mips::S2));
111 registers_.push_back(new mips::Register(mips::S3));
112 registers_.push_back(new mips::Register(mips::S4));
113 registers_.push_back(new mips::Register(mips::S5));
114 registers_.push_back(new mips::Register(mips::S6));
115 registers_.push_back(new mips::Register(mips::S7));
116 registers_.push_back(new mips::Register(mips::T8));
117 registers_.push_back(new mips::Register(mips::T9));
118 registers_.push_back(new mips::Register(mips::K0));
119 registers_.push_back(new mips::Register(mips::K1));
120 registers_.push_back(new mips::Register(mips::GP));
121 registers_.push_back(new mips::Register(mips::SP));
122 registers_.push_back(new mips::Register(mips::FP));
123 registers_.push_back(new mips::Register(mips::RA));
124
125 secondary_register_names_.emplace(mips::Register(mips::ZERO), "zero");
126 secondary_register_names_.emplace(mips::Register(mips::AT), "at");
127 secondary_register_names_.emplace(mips::Register(mips::V0), "v0");
128 secondary_register_names_.emplace(mips::Register(mips::V1), "v1");
129 secondary_register_names_.emplace(mips::Register(mips::A0), "a0");
130 secondary_register_names_.emplace(mips::Register(mips::A1), "a1");
131 secondary_register_names_.emplace(mips::Register(mips::A2), "a2");
132 secondary_register_names_.emplace(mips::Register(mips::A3), "a3");
133 secondary_register_names_.emplace(mips::Register(mips::T0), "t0");
134 secondary_register_names_.emplace(mips::Register(mips::T1), "t1");
135 secondary_register_names_.emplace(mips::Register(mips::T2), "t2");
136 secondary_register_names_.emplace(mips::Register(mips::T3), "t3");
137 secondary_register_names_.emplace(mips::Register(mips::T4), "t4");
138 secondary_register_names_.emplace(mips::Register(mips::T5), "t5");
139 secondary_register_names_.emplace(mips::Register(mips::T6), "t6");
140 secondary_register_names_.emplace(mips::Register(mips::T7), "t7");
141 secondary_register_names_.emplace(mips::Register(mips::S0), "s0");
142 secondary_register_names_.emplace(mips::Register(mips::S1), "s1");
143 secondary_register_names_.emplace(mips::Register(mips::S2), "s2");
144 secondary_register_names_.emplace(mips::Register(mips::S3), "s3");
145 secondary_register_names_.emplace(mips::Register(mips::S4), "s4");
146 secondary_register_names_.emplace(mips::Register(mips::S5), "s5");
147 secondary_register_names_.emplace(mips::Register(mips::S6), "s6");
148 secondary_register_names_.emplace(mips::Register(mips::S7), "s7");
149 secondary_register_names_.emplace(mips::Register(mips::T8), "t8");
150 secondary_register_names_.emplace(mips::Register(mips::T9), "t9");
151 secondary_register_names_.emplace(mips::Register(mips::K0), "k0");
152 secondary_register_names_.emplace(mips::Register(mips::K1), "k1");
153 secondary_register_names_.emplace(mips::Register(mips::GP), "gp");
154 secondary_register_names_.emplace(mips::Register(mips::SP), "sp");
155 secondary_register_names_.emplace(mips::Register(mips::FP), "fp");
156 secondary_register_names_.emplace(mips::Register(mips::RA), "ra");
157
158 fp_registers_.push_back(new mips::FRegister(mips::F0));
159 fp_registers_.push_back(new mips::FRegister(mips::F1));
160 fp_registers_.push_back(new mips::FRegister(mips::F2));
161 fp_registers_.push_back(new mips::FRegister(mips::F3));
162 fp_registers_.push_back(new mips::FRegister(mips::F4));
163 fp_registers_.push_back(new mips::FRegister(mips::F5));
164 fp_registers_.push_back(new mips::FRegister(mips::F6));
165 fp_registers_.push_back(new mips::FRegister(mips::F7));
166 fp_registers_.push_back(new mips::FRegister(mips::F8));
167 fp_registers_.push_back(new mips::FRegister(mips::F9));
168 fp_registers_.push_back(new mips::FRegister(mips::F10));
169 fp_registers_.push_back(new mips::FRegister(mips::F11));
170 fp_registers_.push_back(new mips::FRegister(mips::F12));
171 fp_registers_.push_back(new mips::FRegister(mips::F13));
172 fp_registers_.push_back(new mips::FRegister(mips::F14));
173 fp_registers_.push_back(new mips::FRegister(mips::F15));
174 fp_registers_.push_back(new mips::FRegister(mips::F16));
175 fp_registers_.push_back(new mips::FRegister(mips::F17));
176 fp_registers_.push_back(new mips::FRegister(mips::F18));
177 fp_registers_.push_back(new mips::FRegister(mips::F19));
178 fp_registers_.push_back(new mips::FRegister(mips::F20));
179 fp_registers_.push_back(new mips::FRegister(mips::F21));
180 fp_registers_.push_back(new mips::FRegister(mips::F22));
181 fp_registers_.push_back(new mips::FRegister(mips::F23));
182 fp_registers_.push_back(new mips::FRegister(mips::F24));
183 fp_registers_.push_back(new mips::FRegister(mips::F25));
184 fp_registers_.push_back(new mips::FRegister(mips::F26));
185 fp_registers_.push_back(new mips::FRegister(mips::F27));
186 fp_registers_.push_back(new mips::FRegister(mips::F28));
187 fp_registers_.push_back(new mips::FRegister(mips::F29));
188 fp_registers_.push_back(new mips::FRegister(mips::F30));
189 fp_registers_.push_back(new mips::FRegister(mips::F31));
Lena Djokic0758ae72017-05-23 11:06:23 +0200190
191 vec_registers_.push_back(new mips::VectorRegister(mips::W0));
192 vec_registers_.push_back(new mips::VectorRegister(mips::W1));
193 vec_registers_.push_back(new mips::VectorRegister(mips::W2));
194 vec_registers_.push_back(new mips::VectorRegister(mips::W3));
195 vec_registers_.push_back(new mips::VectorRegister(mips::W4));
196 vec_registers_.push_back(new mips::VectorRegister(mips::W5));
197 vec_registers_.push_back(new mips::VectorRegister(mips::W6));
198 vec_registers_.push_back(new mips::VectorRegister(mips::W7));
199 vec_registers_.push_back(new mips::VectorRegister(mips::W8));
200 vec_registers_.push_back(new mips::VectorRegister(mips::W9));
201 vec_registers_.push_back(new mips::VectorRegister(mips::W10));
202 vec_registers_.push_back(new mips::VectorRegister(mips::W11));
203 vec_registers_.push_back(new mips::VectorRegister(mips::W12));
204 vec_registers_.push_back(new mips::VectorRegister(mips::W13));
205 vec_registers_.push_back(new mips::VectorRegister(mips::W14));
206 vec_registers_.push_back(new mips::VectorRegister(mips::W15));
207 vec_registers_.push_back(new mips::VectorRegister(mips::W16));
208 vec_registers_.push_back(new mips::VectorRegister(mips::W17));
209 vec_registers_.push_back(new mips::VectorRegister(mips::W18));
210 vec_registers_.push_back(new mips::VectorRegister(mips::W19));
211 vec_registers_.push_back(new mips::VectorRegister(mips::W20));
212 vec_registers_.push_back(new mips::VectorRegister(mips::W21));
213 vec_registers_.push_back(new mips::VectorRegister(mips::W22));
214 vec_registers_.push_back(new mips::VectorRegister(mips::W23));
215 vec_registers_.push_back(new mips::VectorRegister(mips::W24));
216 vec_registers_.push_back(new mips::VectorRegister(mips::W25));
217 vec_registers_.push_back(new mips::VectorRegister(mips::W26));
218 vec_registers_.push_back(new mips::VectorRegister(mips::W27));
219 vec_registers_.push_back(new mips::VectorRegister(mips::W28));
220 vec_registers_.push_back(new mips::VectorRegister(mips::W29));
221 vec_registers_.push_back(new mips::VectorRegister(mips::W30));
222 vec_registers_.push_back(new mips::VectorRegister(mips::W31));
Chris Larsen3add9cb2016-04-14 14:01:33 -0700223 }
224 }
225
226 void TearDown() OVERRIDE {
227 AssemblerTest::TearDown();
228 STLDeleteElements(&registers_);
229 STLDeleteElements(&fp_registers_);
Lena Djokic0758ae72017-05-23 11:06:23 +0200230 STLDeleteElements(&vec_registers_);
Chris Larsen3add9cb2016-04-14 14:01:33 -0700231 }
232
233 std::vector<mips::Register*> GetRegisters() OVERRIDE {
234 return registers_;
235 }
236
237 std::vector<mips::FRegister*> GetFPRegisters() OVERRIDE {
238 return fp_registers_;
239 }
240
Lena Djokic0758ae72017-05-23 11:06:23 +0200241 std::vector<mips::VectorRegister*> GetVectorRegisters() OVERRIDE {
242 return vec_registers_;
243 }
244
Chris Larsen3add9cb2016-04-14 14:01:33 -0700245 uint32_t CreateImmediate(int64_t imm_value) OVERRIDE {
246 return imm_value;
247 }
248
249 std::string GetSecondaryRegisterName(const mips::Register& reg) OVERRIDE {
250 CHECK(secondary_register_names_.find(reg) != secondary_register_names_.end());
251 return secondary_register_names_[reg];
252 }
253
254 std::string RepeatInsn(size_t count, const std::string& insn) {
255 std::string result;
256 for (; count != 0u; --count) {
257 result += insn;
258 }
259 return result;
260 }
261
Alexey Frunze0cab6562017-07-25 15:19:36 -0700262 void BranchHelper(void (mips::MipsAssembler::*f)(mips::MipsLabel*,
263 bool),
264 const std::string& instr_name,
265 bool has_slot,
266 bool is_bare = false) {
267 __ SetReorder(false);
268 mips::MipsLabel label1, label2;
269 (Base::GetAssembler()->*f)(&label1, is_bare);
270 constexpr size_t kAdduCount1 = 63;
271 for (size_t i = 0; i != kAdduCount1; ++i) {
272 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
273 }
274 __ Bind(&label1);
275 (Base::GetAssembler()->*f)(&label2, is_bare);
276 constexpr size_t kAdduCount2 = 64;
277 for (size_t i = 0; i != kAdduCount2; ++i) {
278 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
279 }
280 __ Bind(&label2);
281 (Base::GetAssembler()->*f)(&label1, is_bare);
282 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
283
284 std::string expected =
285 ".set noreorder\n" +
286 instr_name + " 1f\n" +
287 ((is_bare || !has_slot) ? "" : "nop\n") +
288 RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") +
289 "1:\n" +
290 instr_name + " 2f\n" +
291 ((is_bare || !has_slot) ? "" : "nop\n") +
292 RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") +
293 "2:\n" +
294 instr_name + " 1b\n" +
295 ((is_bare || !has_slot) ? "" : "nop\n") +
296 "addu $zero, $zero, $zero\n";
297 DriverStr(expected, instr_name);
298 }
299
300 void BranchCondOneRegHelper(void (mips::MipsAssembler::*f)(mips::Register,
301 mips::MipsLabel*,
302 bool),
303 const std::string& instr_name,
304 bool is_bare = false) {
305 __ SetReorder(false);
Chris Larsen3add9cb2016-04-14 14:01:33 -0700306 mips::MipsLabel label;
Alexey Frunze0cab6562017-07-25 15:19:36 -0700307 (Base::GetAssembler()->*f)(mips::A0, &label, is_bare);
Chris Larsen3add9cb2016-04-14 14:01:33 -0700308 constexpr size_t kAdduCount1 = 63;
309 for (size_t i = 0; i != kAdduCount1; ++i) {
310 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
311 }
312 __ Bind(&label);
313 constexpr size_t kAdduCount2 = 64;
314 for (size_t i = 0; i != kAdduCount2; ++i) {
315 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
316 }
Alexey Frunze0cab6562017-07-25 15:19:36 -0700317 (Base::GetAssembler()->*f)(mips::A1, &label, is_bare);
318 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
Chris Larsen3add9cb2016-04-14 14:01:33 -0700319
320 std::string expected =
321 ".set noreorder\n" +
Alexey Frunze0cab6562017-07-25 15:19:36 -0700322 instr_name + " $a0, 1f\n" +
323 (is_bare ? "" : "nop\n") +
Chris Larsen3add9cb2016-04-14 14:01:33 -0700324 RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") +
325 "1:\n" +
326 RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") +
Alexey Frunze0cab6562017-07-25 15:19:36 -0700327 instr_name + " $a1, 1b\n" +
328 (is_bare ? "" : "nop\n") +
329 "addu $zero, $zero, $zero\n";
330 DriverStr(expected, instr_name);
331 }
332
333 void BranchCondTwoRegsHelper(void (mips::MipsAssembler::*f)(mips::Register,
334 mips::Register,
335 mips::MipsLabel*,
336 bool),
337 const std::string& instr_name,
338 bool is_bare = false) {
339 __ SetReorder(false);
340 mips::MipsLabel label;
341 (Base::GetAssembler()->*f)(mips::A0, mips::A1, &label, is_bare);
342 constexpr size_t kAdduCount1 = 63;
343 for (size_t i = 0; i != kAdduCount1; ++i) {
344 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
345 }
346 __ Bind(&label);
347 constexpr size_t kAdduCount2 = 64;
348 for (size_t i = 0; i != kAdduCount2; ++i) {
349 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
350 }
351 (Base::GetAssembler()->*f)(mips::A2, mips::A3, &label, is_bare);
352 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
353
354 std::string expected =
355 ".set noreorder\n" +
356 instr_name + " $a0, $a1, 1f\n" +
357 (is_bare ? "" : "nop\n") +
358 RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") +
359 "1:\n" +
360 RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") +
361 instr_name + " $a2, $a3, 1b\n" +
362 (is_bare ? "" : "nop\n") +
363 "addu $zero, $zero, $zero\n";
364 DriverStr(expected, instr_name);
365 }
366
367 void BranchFpuCondHelper(void (mips::MipsAssembler::*f)(mips::FRegister,
368 mips::MipsLabel*,
369 bool),
370 const std::string& instr_name,
371 bool is_bare = false) {
372 __ SetReorder(false);
373 mips::MipsLabel label;
374 (Base::GetAssembler()->*f)(mips::F0, &label, is_bare);
375 constexpr size_t kAdduCount1 = 63;
376 for (size_t i = 0; i != kAdduCount1; ++i) {
377 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
378 }
379 __ Bind(&label);
380 constexpr size_t kAdduCount2 = 64;
381 for (size_t i = 0; i != kAdduCount2; ++i) {
382 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
383 }
384 (Base::GetAssembler()->*f)(mips::F30, &label, is_bare);
385 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
386
387 std::string expected =
388 ".set noreorder\n" +
389 instr_name + " $f0, 1f\n" +
390 (is_bare ? "" : "nop\n") +
391 RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") +
392 "1:\n" +
393 RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") +
394 instr_name + " $f30, 1b\n" +
395 (is_bare ? "" : "nop\n") +
396 "addu $zero, $zero, $zero\n";
Chris Larsen3add9cb2016-04-14 14:01:33 -0700397 DriverStr(expected, instr_name);
398 }
399
400 private:
401 std::vector<mips::Register*> registers_;
402 std::map<mips::Register, std::string, MIPSCpuRegisterCompare> secondary_register_names_;
403
404 std::vector<mips::FRegister*> fp_registers_;
Lena Djokic0758ae72017-05-23 11:06:23 +0200405 std::vector<mips::VectorRegister*> vec_registers_;
Chris Larsen3add9cb2016-04-14 14:01:33 -0700406 std::unique_ptr<const MipsInstructionSetFeatures> instruction_set_features_;
407};
408
409
410TEST_F(AssemblerMIPS32r6Test, Toolchain) {
411 EXPECT_TRUE(CheckTools());
412}
413
414TEST_F(AssemblerMIPS32r6Test, MulR6) {
415 DriverStr(RepeatRRR(&mips::MipsAssembler::MulR6, "mul ${reg1}, ${reg2}, ${reg3}"), "MulR6");
416}
417
418TEST_F(AssemblerMIPS32r6Test, MuhR6) {
419 DriverStr(RepeatRRR(&mips::MipsAssembler::MuhR6, "muh ${reg1}, ${reg2}, ${reg3}"), "MuhR6");
420}
421
422TEST_F(AssemblerMIPS32r6Test, MuhuR6) {
423 DriverStr(RepeatRRR(&mips::MipsAssembler::MuhuR6, "muhu ${reg1}, ${reg2}, ${reg3}"), "MuhuR6");
424}
425
426TEST_F(AssemblerMIPS32r6Test, DivR6) {
427 DriverStr(RepeatRRR(&mips::MipsAssembler::DivR6, "div ${reg1}, ${reg2}, ${reg3}"), "DivR6");
428}
429
430TEST_F(AssemblerMIPS32r6Test, ModR6) {
431 DriverStr(RepeatRRR(&mips::MipsAssembler::ModR6, "mod ${reg1}, ${reg2}, ${reg3}"), "ModR6");
432}
433
434TEST_F(AssemblerMIPS32r6Test, DivuR6) {
435 DriverStr(RepeatRRR(&mips::MipsAssembler::DivuR6, "divu ${reg1}, ${reg2}, ${reg3}"), "DivuR6");
436}
437
438TEST_F(AssemblerMIPS32r6Test, ModuR6) {
439 DriverStr(RepeatRRR(&mips::MipsAssembler::ModuR6, "modu ${reg1}, ${reg2}, ${reg3}"), "ModuR6");
440}
441
442//////////
443// MISC //
444//////////
445
446TEST_F(AssemblerMIPS32r6Test, Aui) {
447 DriverStr(RepeatRRIb(&mips::MipsAssembler::Aui, 16, "aui ${reg1}, ${reg2}, {imm}"), "Aui");
448}
449
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700450TEST_F(AssemblerMIPS32r6Test, Auipc) {
451 DriverStr(RepeatRIb(&mips::MipsAssembler::Auipc, 16, "auipc ${reg}, {imm}"), "Auipc");
452}
453
454TEST_F(AssemblerMIPS32r6Test, Lwpc) {
455 // Lwpc() takes an unsigned 19-bit immediate, while the GNU assembler needs a signed offset,
456 // hence the sign extension from bit 18 with `imm - ((imm & 0x40000) << 1)`.
457 // The GNU assembler also wants the offset to be a multiple of 4, which it will shift right
458 // by 2 positions when encoding, hence `<< 2` to compensate for that shift.
459 // We capture the value of the immediate with `.set imm, {imm}` because the value is needed
460 // twice for the sign extension, but `{imm}` is substituted only once.
461 const char* code = ".set imm, {imm}\nlw ${reg}, ((imm - ((imm & 0x40000) << 1)) << 2)($pc)";
462 DriverStr(RepeatRIb(&mips::MipsAssembler::Lwpc, 19, code), "Lwpc");
463}
464
Alexey Frunze96b66822016-09-10 02:32:44 -0700465TEST_F(AssemblerMIPS32r6Test, Addiupc) {
466 // The comment from the Lwpc() test applies to this Addiupc() test as well.
467 const char* code = ".set imm, {imm}\naddiupc ${reg}, (imm - ((imm & 0x40000) << 1)) << 2";
468 DriverStr(RepeatRIb(&mips::MipsAssembler::Addiupc, 19, code), "Addiupc");
469}
470
Chris Larsen3add9cb2016-04-14 14:01:33 -0700471TEST_F(AssemblerMIPS32r6Test, Bitswap) {
472 DriverStr(RepeatRR(&mips::MipsAssembler::Bitswap, "bitswap ${reg1}, ${reg2}"), "bitswap");
473}
474
Chris Larsen692235e2016-11-21 16:04:53 -0800475TEST_F(AssemblerMIPS32r6Test, Lsa) {
476 DriverStr(RepeatRRRIb(&mips::MipsAssembler::Lsa,
477 2,
478 "lsa ${reg1}, ${reg2}, ${reg3}, {imm}",
479 1),
480 "lsa");
481}
482
Chris Larsen3add9cb2016-04-14 14:01:33 -0700483TEST_F(AssemblerMIPS32r6Test, Seleqz) {
Lena Djokic0758ae72017-05-23 11:06:23 +0200484 DriverStr(RepeatRRR(&mips::MipsAssembler::Seleqz, "seleqz ${reg1}, ${reg2}, ${reg3}"), "seleqz");
Chris Larsen3add9cb2016-04-14 14:01:33 -0700485}
486
487TEST_F(AssemblerMIPS32r6Test, Selnez) {
Lena Djokic0758ae72017-05-23 11:06:23 +0200488 DriverStr(RepeatRRR(&mips::MipsAssembler::Selnez, "selnez ${reg1}, ${reg2}, ${reg3}"), "selnez");
Chris Larsen3add9cb2016-04-14 14:01:33 -0700489}
490
491TEST_F(AssemblerMIPS32r6Test, ClzR6) {
492 DriverStr(RepeatRR(&mips::MipsAssembler::ClzR6, "clz ${reg1}, ${reg2}"), "clzR6");
493}
494
495TEST_F(AssemblerMIPS32r6Test, CloR6) {
496 DriverStr(RepeatRR(&mips::MipsAssembler::CloR6, "clo ${reg1}, ${reg2}"), "cloR6");
497}
498
499////////////////////
500// FLOATING POINT //
501////////////////////
502
503TEST_F(AssemblerMIPS32r6Test, SelS) {
504 DriverStr(RepeatFFF(&mips::MipsAssembler::SelS, "sel.s ${reg1}, ${reg2}, ${reg3}"), "sel.s");
505}
506
507TEST_F(AssemblerMIPS32r6Test, SelD) {
508 DriverStr(RepeatFFF(&mips::MipsAssembler::SelD, "sel.d ${reg1}, ${reg2}, ${reg3}"), "sel.d");
509}
510
Alexey Frunze674b9ee2016-09-20 14:54:15 -0700511TEST_F(AssemblerMIPS32r6Test, SeleqzS) {
512 DriverStr(RepeatFFF(&mips::MipsAssembler::SeleqzS, "seleqz.s ${reg1}, ${reg2}, ${reg3}"),
513 "seleqz.s");
514}
515
516TEST_F(AssemblerMIPS32r6Test, SeleqzD) {
517 DriverStr(RepeatFFF(&mips::MipsAssembler::SeleqzD, "seleqz.d ${reg1}, ${reg2}, ${reg3}"),
518 "seleqz.d");
519}
520
521TEST_F(AssemblerMIPS32r6Test, SelnezS) {
522 DriverStr(RepeatFFF(&mips::MipsAssembler::SelnezS, "selnez.s ${reg1}, ${reg2}, ${reg3}"),
523 "selnez.s");
524}
525
526TEST_F(AssemblerMIPS32r6Test, SelnezD) {
527 DriverStr(RepeatFFF(&mips::MipsAssembler::SelnezD, "selnez.d ${reg1}, ${reg2}, ${reg3}"),
528 "selnez.d");
529}
530
Chris Larsen3add9cb2016-04-14 14:01:33 -0700531TEST_F(AssemblerMIPS32r6Test, ClassS) {
532 DriverStr(RepeatFF(&mips::MipsAssembler::ClassS, "class.s ${reg1}, ${reg2}"), "class.s");
533}
534
535TEST_F(AssemblerMIPS32r6Test, ClassD) {
536 DriverStr(RepeatFF(&mips::MipsAssembler::ClassD, "class.d ${reg1}, ${reg2}"), "class.d");
537}
538
539TEST_F(AssemblerMIPS32r6Test, MinS) {
540 DriverStr(RepeatFFF(&mips::MipsAssembler::MinS, "min.s ${reg1}, ${reg2}, ${reg3}"), "min.s");
541}
542
543TEST_F(AssemblerMIPS32r6Test, MinD) {
544 DriverStr(RepeatFFF(&mips::MipsAssembler::MinD, "min.d ${reg1}, ${reg2}, ${reg3}"), "min.d");
545}
546
547TEST_F(AssemblerMIPS32r6Test, MaxS) {
548 DriverStr(RepeatFFF(&mips::MipsAssembler::MaxS, "max.s ${reg1}, ${reg2}, ${reg3}"), "max.s");
549}
550
551TEST_F(AssemblerMIPS32r6Test, MaxD) {
552 DriverStr(RepeatFFF(&mips::MipsAssembler::MaxD, "max.d ${reg1}, ${reg2}, ${reg3}"), "max.d");
553}
554
555TEST_F(AssemblerMIPS32r6Test, CmpUnS) {
556 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUnS, "cmp.un.s ${reg1}, ${reg2}, ${reg3}"),
557 "cmp.un.s");
558}
559
560TEST_F(AssemblerMIPS32r6Test, CmpEqS) {
561 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpEqS, "cmp.eq.s ${reg1}, ${reg2}, ${reg3}"),
562 "cmp.eq.s");
563}
564
565TEST_F(AssemblerMIPS32r6Test, CmpUeqS) {
566 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUeqS, "cmp.ueq.s ${reg1}, ${reg2}, ${reg3}"),
567 "cmp.ueq.s");
568}
569
570TEST_F(AssemblerMIPS32r6Test, CmpLtS) {
571 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpLtS, "cmp.lt.s ${reg1}, ${reg2}, ${reg3}"),
572 "cmp.lt.s");
573}
574
575TEST_F(AssemblerMIPS32r6Test, CmpUltS) {
576 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUltS, "cmp.ult.s ${reg1}, ${reg2}, ${reg3}"),
577 "cmp.ult.s");
578}
579
580TEST_F(AssemblerMIPS32r6Test, CmpLeS) {
581 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpLeS, "cmp.le.s ${reg1}, ${reg2}, ${reg3}"),
582 "cmp.le.s");
583}
584
585TEST_F(AssemblerMIPS32r6Test, CmpUleS) {
586 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUleS, "cmp.ule.s ${reg1}, ${reg2}, ${reg3}"),
587 "cmp.ule.s");
588}
589
590TEST_F(AssemblerMIPS32r6Test, CmpOrS) {
591 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpOrS, "cmp.or.s ${reg1}, ${reg2}, ${reg3}"),
592 "cmp.or.s");
593}
594
595TEST_F(AssemblerMIPS32r6Test, CmpUneS) {
596 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUneS, "cmp.une.s ${reg1}, ${reg2}, ${reg3}"),
597 "cmp.une.s");
598}
599
600TEST_F(AssemblerMIPS32r6Test, CmpNeS) {
601 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpNeS, "cmp.ne.s ${reg1}, ${reg2}, ${reg3}"),
602 "cmp.ne.s");
603}
604
605TEST_F(AssemblerMIPS32r6Test, CmpUnD) {
606 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUnD, "cmp.un.d ${reg1}, ${reg2}, ${reg3}"),
607 "cmp.un.d");
608}
609
610TEST_F(AssemblerMIPS32r6Test, CmpEqD) {
611 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpEqD, "cmp.eq.d ${reg1}, ${reg2}, ${reg3}"),
612 "cmp.eq.d");
613}
614
615TEST_F(AssemblerMIPS32r6Test, CmpUeqD) {
616 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUeqD, "cmp.ueq.d ${reg1}, ${reg2}, ${reg3}"),
617 "cmp.ueq.d");
618}
619
620TEST_F(AssemblerMIPS32r6Test, CmpLtD) {
621 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpLtD, "cmp.lt.d ${reg1}, ${reg2}, ${reg3}"),
622 "cmp.lt.d");
623}
624
625TEST_F(AssemblerMIPS32r6Test, CmpUltD) {
626 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUltD, "cmp.ult.d ${reg1}, ${reg2}, ${reg3}"),
627 "cmp.ult.d");
628}
629
630TEST_F(AssemblerMIPS32r6Test, CmpLeD) {
631 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpLeD, "cmp.le.d ${reg1}, ${reg2}, ${reg3}"),
632 "cmp.le.d");
633}
634
635TEST_F(AssemblerMIPS32r6Test, CmpUleD) {
636 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUleD, "cmp.ule.d ${reg1}, ${reg2}, ${reg3}"),
637 "cmp.ule.d");
638}
639
640TEST_F(AssemblerMIPS32r6Test, CmpOrD) {
641 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpOrD, "cmp.or.d ${reg1}, ${reg2}, ${reg3}"),
642 "cmp.or.d");
643}
644
645TEST_F(AssemblerMIPS32r6Test, CmpUneD) {
646 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUneD, "cmp.une.d ${reg1}, ${reg2}, ${reg3}"),
647 "cmp.une.d");
648}
649
650TEST_F(AssemblerMIPS32r6Test, CmpNeD) {
651 DriverStr(RepeatFFF(&mips::MipsAssembler::CmpNeD, "cmp.ne.d ${reg1}, ${reg2}, ${reg3}"),
652 "cmp.ne.d");
653}
654
655TEST_F(AssemblerMIPS32r6Test, LoadDFromOffset) {
656 __ LoadDFromOffset(mips::F0, mips::A0, -0x8000);
657 __ LoadDFromOffset(mips::F0, mips::A0, +0);
658 __ LoadDFromOffset(mips::F0, mips::A0, +0x7FF8);
659 __ LoadDFromOffset(mips::F0, mips::A0, +0x7FFB);
660 __ LoadDFromOffset(mips::F0, mips::A0, +0x7FFC);
661 __ LoadDFromOffset(mips::F0, mips::A0, +0x7FFF);
662 __ LoadDFromOffset(mips::F0, mips::A0, -0xFFF0);
663 __ LoadDFromOffset(mips::F0, mips::A0, -0x8008);
664 __ LoadDFromOffset(mips::F0, mips::A0, -0x8001);
665 __ LoadDFromOffset(mips::F0, mips::A0, +0x8000);
666 __ LoadDFromOffset(mips::F0, mips::A0, +0xFFF0);
667 __ LoadDFromOffset(mips::F0, mips::A0, -0x17FE8);
668 __ LoadDFromOffset(mips::F0, mips::A0, -0x0FFF8);
669 __ LoadDFromOffset(mips::F0, mips::A0, -0x0FFF1);
670 __ LoadDFromOffset(mips::F0, mips::A0, +0x0FFF1);
671 __ LoadDFromOffset(mips::F0, mips::A0, +0x0FFF8);
672 __ LoadDFromOffset(mips::F0, mips::A0, +0x17FE8);
673 __ LoadDFromOffset(mips::F0, mips::A0, -0x17FF0);
674 __ LoadDFromOffset(mips::F0, mips::A0, -0x17FE9);
675 __ LoadDFromOffset(mips::F0, mips::A0, +0x17FE9);
676 __ LoadDFromOffset(mips::F0, mips::A0, +0x17FF0);
677 __ LoadDFromOffset(mips::F0, mips::A0, +0x12345678);
678
679 const char* expected =
680 "ldc1 $f0, -0x8000($a0)\n"
681 "ldc1 $f0, 0($a0)\n"
682 "ldc1 $f0, 0x7FF8($a0)\n"
683 "lwc1 $f0, 0x7FFB($a0)\n"
684 "lw $t8, 0x7FFF($a0)\n"
685 "mthc1 $t8, $f0\n"
686 "addiu $at, $a0, 0x7FF8\n"
687 "lwc1 $f0, 4($at)\n"
688 "lw $t8, 8($at)\n"
689 "mthc1 $t8, $f0\n"
690 "addiu $at, $a0, 0x7FF8\n"
691 "lwc1 $f0, 7($at)\n"
692 "lw $t8, 11($at)\n"
693 "mthc1 $t8, $f0\n"
694 "addiu $at, $a0, -0x7FF8\n"
695 "ldc1 $f0, -0x7FF8($at)\n"
696 "addiu $at, $a0, -0x7FF8\n"
697 "ldc1 $f0, -0x10($at)\n"
698 "addiu $at, $a0, -0x7FF8\n"
699 "lwc1 $f0, -9($at)\n"
700 "lw $t8, -5($at)\n"
701 "mthc1 $t8, $f0\n"
702 "addiu $at, $a0, 0x7FF8\n"
703 "ldc1 $f0, 8($at)\n"
704 "addiu $at, $a0, 0x7FF8\n"
705 "ldc1 $f0, 0x7FF8($at)\n"
706 "aui $at, $a0, 0xFFFF\n"
707 "ldc1 $f0, -0x7FE8($at)\n"
708 "aui $at, $a0, 0xFFFF\n"
709 "ldc1 $f0, 0x8($at)\n"
710 "aui $at, $a0, 0xFFFF\n"
711 "lwc1 $f0, 0xF($at)\n"
712 "lw $t8, 0x13($at)\n"
713 "mthc1 $t8, $f0\n"
714 "aui $at, $a0, 0x1\n"
715 "lwc1 $f0, -0xF($at)\n"
716 "lw $t8, -0xB($at)\n"
717 "mthc1 $t8, $f0\n"
718 "aui $at, $a0, 0x1\n"
719 "ldc1 $f0, -0x8($at)\n"
720 "aui $at, $a0, 0x1\n"
721 "ldc1 $f0, 0x7FE8($at)\n"
722 "aui $at, $a0, 0xFFFF\n"
723 "ldc1 $f0, -0x7FF0($at)\n"
724 "aui $at, $a0, 0xFFFF\n"
725 "lwc1 $f0, -0x7FE9($at)\n"
726 "lw $t8, -0x7FE5($at)\n"
727 "mthc1 $t8, $f0\n"
728 "aui $at, $a0, 0x1\n"
729 "lwc1 $f0, 0x7FE9($at)\n"
730 "lw $t8, 0x7FED($at)\n"
731 "mthc1 $t8, $f0\n"
732 "aui $at, $a0, 0x1\n"
733 "ldc1 $f0, 0x7FF0($at)\n"
734 "aui $at, $a0, 0x1234\n"
735 "ldc1 $f0, 0x5678($at)\n";
736 DriverStr(expected, "LoadDFromOffset");
737}
738
Lena Djokic2e0a7e52017-07-06 11:55:24 +0200739TEST_F(AssemblerMIPS32r6Test, LoadQFromOffset) {
740 __ LoadQFromOffset(mips::F0, mips::A0, 0);
741 __ LoadQFromOffset(mips::F0, mips::A0, 1);
742 __ LoadQFromOffset(mips::F0, mips::A0, 2);
743 __ LoadQFromOffset(mips::F0, mips::A0, 4);
744 __ LoadQFromOffset(mips::F0, mips::A0, 8);
745 __ LoadQFromOffset(mips::F0, mips::A0, 511);
746 __ LoadQFromOffset(mips::F0, mips::A0, 512);
747 __ LoadQFromOffset(mips::F0, mips::A0, 513);
748 __ LoadQFromOffset(mips::F0, mips::A0, 514);
749 __ LoadQFromOffset(mips::F0, mips::A0, 516);
750 __ LoadQFromOffset(mips::F0, mips::A0, 1022);
751 __ LoadQFromOffset(mips::F0, mips::A0, 1024);
752 __ LoadQFromOffset(mips::F0, mips::A0, 1025);
753 __ LoadQFromOffset(mips::F0, mips::A0, 1026);
754 __ LoadQFromOffset(mips::F0, mips::A0, 1028);
755 __ LoadQFromOffset(mips::F0, mips::A0, 2044);
756 __ LoadQFromOffset(mips::F0, mips::A0, 2048);
757 __ LoadQFromOffset(mips::F0, mips::A0, 2049);
758 __ LoadQFromOffset(mips::F0, mips::A0, 2050);
759 __ LoadQFromOffset(mips::F0, mips::A0, 2052);
760 __ LoadQFromOffset(mips::F0, mips::A0, 4088);
761 __ LoadQFromOffset(mips::F0, mips::A0, 4096);
762 __ LoadQFromOffset(mips::F0, mips::A0, 4097);
763 __ LoadQFromOffset(mips::F0, mips::A0, 4098);
764 __ LoadQFromOffset(mips::F0, mips::A0, 4100);
765 __ LoadQFromOffset(mips::F0, mips::A0, 4104);
766 __ LoadQFromOffset(mips::F0, mips::A0, 0x7FFC);
767 __ LoadQFromOffset(mips::F0, mips::A0, 0x8000);
768 __ LoadQFromOffset(mips::F0, mips::A0, 0x10000);
769 __ LoadQFromOffset(mips::F0, mips::A0, 0x12345678);
770 __ LoadQFromOffset(mips::F0, mips::A0, 0x12350078);
771 __ LoadQFromOffset(mips::F0, mips::A0, -256);
772 __ LoadQFromOffset(mips::F0, mips::A0, -511);
773 __ LoadQFromOffset(mips::F0, mips::A0, -513);
774 __ LoadQFromOffset(mips::F0, mips::A0, -1022);
775 __ LoadQFromOffset(mips::F0, mips::A0, -1026);
776 __ LoadQFromOffset(mips::F0, mips::A0, -2044);
777 __ LoadQFromOffset(mips::F0, mips::A0, -2052);
778 __ LoadQFromOffset(mips::F0, mips::A0, -4096);
779 __ LoadQFromOffset(mips::F0, mips::A0, -4104);
780 __ LoadQFromOffset(mips::F0, mips::A0, -32768);
781 __ LoadQFromOffset(mips::F0, mips::A0, 0xABCDEF00);
782 __ LoadQFromOffset(mips::F0, mips::A0, 0x7FFFABCD);
783
784 const char* expected =
785 "ld.d $w0, 0($a0)\n"
786 "ld.b $w0, 1($a0)\n"
787 "ld.h $w0, 2($a0)\n"
788 "ld.w $w0, 4($a0)\n"
789 "ld.d $w0, 8($a0)\n"
790 "ld.b $w0, 511($a0)\n"
791 "ld.d $w0, 512($a0)\n"
792 "addiu $at, $a0, 513\n"
793 "ld.b $w0, 0($at)\n"
794 "ld.h $w0, 514($a0)\n"
795 "ld.w $w0, 516($a0)\n"
796 "ld.h $w0, 1022($a0)\n"
797 "ld.d $w0, 1024($a0)\n"
798 "addiu $at, $a0, 1025\n"
799 "ld.b $w0, 0($at)\n"
800 "addiu $at, $a0, 1026\n"
801 "ld.h $w0, 0($at)\n"
802 "ld.w $w0, 1028($a0)\n"
803 "ld.w $w0, 2044($a0)\n"
804 "ld.d $w0, 2048($a0)\n"
805 "addiu $at, $a0, 2049\n"
806 "ld.b $w0, 0($at)\n"
807 "addiu $at, $a0, 2050\n"
808 "ld.h $w0, 0($at)\n"
809 "addiu $at, $a0, 2052\n"
810 "ld.w $w0, 0($at)\n"
811 "ld.d $w0, 4088($a0)\n"
812 "addiu $at, $a0, 4096\n"
813 "ld.d $w0, 0($at)\n"
814 "addiu $at, $a0, 4097\n"
815 "ld.b $w0, 0($at)\n"
816 "addiu $at, $a0, 4098\n"
817 "ld.h $w0, 0($at)\n"
818 "addiu $at, $a0, 4100\n"
819 "ld.w $w0, 0($at)\n"
820 "addiu $at, $a0, 4104\n"
821 "ld.d $w0, 0($at)\n"
822 "addiu $at, $a0, 0x7FFC\n"
823 "ld.w $w0, 0($at)\n"
824 "addiu $at, $a0, 0x7FF8\n"
825 "ld.d $w0, 8($at)\n"
826 "aui $at, $a0, 0x1\n"
827 "ld.d $w0, 0($at)\n"
828 "aui $at, $a0, 0x1234\n"
829 "addiu $at, $at, 0x6000\n"
830 "ld.d $w0, -2440($at) # 0xF678\n"
831 "aui $at, $a0, 0x1235\n"
832 "ld.d $w0, 0x78($at)\n"
833 "ld.d $w0, -256($a0)\n"
834 "ld.b $w0, -511($a0)\n"
835 "addiu $at, $a0, -513\n"
836 "ld.b $w0, 0($at)\n"
837 "ld.h $w0, -1022($a0)\n"
838 "addiu $at, $a0, -1026\n"
839 "ld.h $w0, 0($at)\n"
840 "ld.w $w0, -2044($a0)\n"
841 "addiu $at, $a0, -2052\n"
842 "ld.w $w0, 0($at)\n"
843 "ld.d $w0, -4096($a0)\n"
844 "addiu $at, $a0, -4104\n"
845 "ld.d $w0, 0($at)\n"
846 "addiu $at, $a0, -32768\n"
847 "ld.d $w0, 0($at)\n"
848 "aui $at, $a0, 0xABCE\n"
849 "addiu $at, $at, -8192 # 0xE000\n"
850 "ld.d $w0, 0xF00($at)\n"
851 "aui $at, $a0, 0x8000\n"
852 "addiu $at, $at, -21504 # 0xAC00\n"
853 "ld.b $w0, -51($at) # 0xFFCD\n";
854 DriverStr(expected, "LoadQFromOffset");
855}
856
Chris Larsen3add9cb2016-04-14 14:01:33 -0700857TEST_F(AssemblerMIPS32r6Test, StoreDToOffset) {
858 __ StoreDToOffset(mips::F0, mips::A0, -0x8000);
859 __ StoreDToOffset(mips::F0, mips::A0, +0);
860 __ StoreDToOffset(mips::F0, mips::A0, +0x7FF8);
861 __ StoreDToOffset(mips::F0, mips::A0, +0x7FFB);
862 __ StoreDToOffset(mips::F0, mips::A0, +0x7FFC);
863 __ StoreDToOffset(mips::F0, mips::A0, +0x7FFF);
864 __ StoreDToOffset(mips::F0, mips::A0, -0xFFF0);
865 __ StoreDToOffset(mips::F0, mips::A0, -0x8008);
866 __ StoreDToOffset(mips::F0, mips::A0, -0x8001);
867 __ StoreDToOffset(mips::F0, mips::A0, +0x8000);
868 __ StoreDToOffset(mips::F0, mips::A0, +0xFFF0);
869 __ StoreDToOffset(mips::F0, mips::A0, -0x17FE8);
870 __ StoreDToOffset(mips::F0, mips::A0, -0x0FFF8);
871 __ StoreDToOffset(mips::F0, mips::A0, -0x0FFF1);
872 __ StoreDToOffset(mips::F0, mips::A0, +0x0FFF1);
873 __ StoreDToOffset(mips::F0, mips::A0, +0x0FFF8);
874 __ StoreDToOffset(mips::F0, mips::A0, +0x17FE8);
875 __ StoreDToOffset(mips::F0, mips::A0, -0x17FF0);
876 __ StoreDToOffset(mips::F0, mips::A0, -0x17FE9);
877 __ StoreDToOffset(mips::F0, mips::A0, +0x17FE9);
878 __ StoreDToOffset(mips::F0, mips::A0, +0x17FF0);
879 __ StoreDToOffset(mips::F0, mips::A0, +0x12345678);
880
881 const char* expected =
882 "sdc1 $f0, -0x8000($a0)\n"
883 "sdc1 $f0, 0($a0)\n"
884 "sdc1 $f0, 0x7FF8($a0)\n"
885 "mfhc1 $t8, $f0\n"
886 "swc1 $f0, 0x7FFB($a0)\n"
887 "sw $t8, 0x7FFF($a0)\n"
888 "addiu $at, $a0, 0x7FF8\n"
889 "mfhc1 $t8, $f0\n"
890 "swc1 $f0, 4($at)\n"
891 "sw $t8, 8($at)\n"
892 "addiu $at, $a0, 0x7FF8\n"
893 "mfhc1 $t8, $f0\n"
894 "swc1 $f0, 7($at)\n"
895 "sw $t8, 11($at)\n"
896 "addiu $at, $a0, -0x7FF8\n"
897 "sdc1 $f0, -0x7FF8($at)\n"
898 "addiu $at, $a0, -0x7FF8\n"
899 "sdc1 $f0, -0x10($at)\n"
900 "addiu $at, $a0, -0x7FF8\n"
901 "mfhc1 $t8, $f0\n"
902 "swc1 $f0, -9($at)\n"
903 "sw $t8, -5($at)\n"
904 "addiu $at, $a0, 0x7FF8\n"
905 "sdc1 $f0, 8($at)\n"
906 "addiu $at, $a0, 0x7FF8\n"
907 "sdc1 $f0, 0x7FF8($at)\n"
908 "aui $at, $a0, 0xFFFF\n"
909 "sdc1 $f0, -0x7FE8($at)\n"
910 "aui $at, $a0, 0xFFFF\n"
911 "sdc1 $f0, 0x8($at)\n"
912 "aui $at, $a0, 0xFFFF\n"
913 "mfhc1 $t8, $f0\n"
914 "swc1 $f0, 0xF($at)\n"
915 "sw $t8, 0x13($at)\n"
916 "aui $at, $a0, 0x1\n"
917 "mfhc1 $t8, $f0\n"
918 "swc1 $f0, -0xF($at)\n"
919 "sw $t8, -0xB($at)\n"
920 "aui $at, $a0, 0x1\n"
921 "sdc1 $f0, -0x8($at)\n"
922 "aui $at, $a0, 0x1\n"
923 "sdc1 $f0, 0x7FE8($at)\n"
924 "aui $at, $a0, 0xFFFF\n"
925 "sdc1 $f0, -0x7FF0($at)\n"
926 "aui $at, $a0, 0xFFFF\n"
927 "mfhc1 $t8, $f0\n"
928 "swc1 $f0, -0x7FE9($at)\n"
929 "sw $t8, -0x7FE5($at)\n"
930 "aui $at, $a0, 0x1\n"
931 "mfhc1 $t8, $f0\n"
932 "swc1 $f0, 0x7FE9($at)\n"
933 "sw $t8, 0x7FED($at)\n"
934 "aui $at, $a0, 0x1\n"
935 "sdc1 $f0, 0x7FF0($at)\n"
936 "aui $at, $a0, 0x1234\n"
937 "sdc1 $f0, 0x5678($at)\n";
938 DriverStr(expected, "StoreDToOffset");
939}
940
Lena Djokic2e0a7e52017-07-06 11:55:24 +0200941TEST_F(AssemblerMIPS32r6Test, StoreQToOffset) {
942 __ StoreQToOffset(mips::F0, mips::A0, 0);
943 __ StoreQToOffset(mips::F0, mips::A0, 1);
944 __ StoreQToOffset(mips::F0, mips::A0, 2);
945 __ StoreQToOffset(mips::F0, mips::A0, 4);
946 __ StoreQToOffset(mips::F0, mips::A0, 8);
947 __ StoreQToOffset(mips::F0, mips::A0, 511);
948 __ StoreQToOffset(mips::F0, mips::A0, 512);
949 __ StoreQToOffset(mips::F0, mips::A0, 513);
950 __ StoreQToOffset(mips::F0, mips::A0, 514);
951 __ StoreQToOffset(mips::F0, mips::A0, 516);
952 __ StoreQToOffset(mips::F0, mips::A0, 1022);
953 __ StoreQToOffset(mips::F0, mips::A0, 1024);
954 __ StoreQToOffset(mips::F0, mips::A0, 1025);
955 __ StoreQToOffset(mips::F0, mips::A0, 1026);
956 __ StoreQToOffset(mips::F0, mips::A0, 1028);
957 __ StoreQToOffset(mips::F0, mips::A0, 2044);
958 __ StoreQToOffset(mips::F0, mips::A0, 2048);
959 __ StoreQToOffset(mips::F0, mips::A0, 2049);
960 __ StoreQToOffset(mips::F0, mips::A0, 2050);
961 __ StoreQToOffset(mips::F0, mips::A0, 2052);
962 __ StoreQToOffset(mips::F0, mips::A0, 4088);
963 __ StoreQToOffset(mips::F0, mips::A0, 4096);
964 __ StoreQToOffset(mips::F0, mips::A0, 4097);
965 __ StoreQToOffset(mips::F0, mips::A0, 4098);
966 __ StoreQToOffset(mips::F0, mips::A0, 4100);
967 __ StoreQToOffset(mips::F0, mips::A0, 4104);
968 __ StoreQToOffset(mips::F0, mips::A0, 0x7FFC);
969 __ StoreQToOffset(mips::F0, mips::A0, 0x8000);
970 __ StoreQToOffset(mips::F0, mips::A0, 0x10000);
971 __ StoreQToOffset(mips::F0, mips::A0, 0x12345678);
972 __ StoreQToOffset(mips::F0, mips::A0, 0x12350078);
973 __ StoreQToOffset(mips::F0, mips::A0, -256);
974 __ StoreQToOffset(mips::F0, mips::A0, -511);
975 __ StoreQToOffset(mips::F0, mips::A0, -513);
976 __ StoreQToOffset(mips::F0, mips::A0, -1022);
977 __ StoreQToOffset(mips::F0, mips::A0, -1026);
978 __ StoreQToOffset(mips::F0, mips::A0, -2044);
979 __ StoreQToOffset(mips::F0, mips::A0, -2052);
980 __ StoreQToOffset(mips::F0, mips::A0, -4096);
981 __ StoreQToOffset(mips::F0, mips::A0, -4104);
982 __ StoreQToOffset(mips::F0, mips::A0, -32768);
983 __ StoreQToOffset(mips::F0, mips::A0, 0xABCDEF00);
984 __ StoreQToOffset(mips::F0, mips::A0, 0x7FFFABCD);
985
986 const char* expected =
987 "st.d $w0, 0($a0)\n"
988 "st.b $w0, 1($a0)\n"
989 "st.h $w0, 2($a0)\n"
990 "st.w $w0, 4($a0)\n"
991 "st.d $w0, 8($a0)\n"
992 "st.b $w0, 511($a0)\n"
993 "st.d $w0, 512($a0)\n"
994 "addiu $at, $a0, 513\n"
995 "st.b $w0, 0($at)\n"
996 "st.h $w0, 514($a0)\n"
997 "st.w $w0, 516($a0)\n"
998 "st.h $w0, 1022($a0)\n"
999 "st.d $w0, 1024($a0)\n"
1000 "addiu $at, $a0, 1025\n"
1001 "st.b $w0, 0($at)\n"
1002 "addiu $at, $a0, 1026\n"
1003 "st.h $w0, 0($at)\n"
1004 "st.w $w0, 1028($a0)\n"
1005 "st.w $w0, 2044($a0)\n"
1006 "st.d $w0, 2048($a0)\n"
1007 "addiu $at, $a0, 2049\n"
1008 "st.b $w0, 0($at)\n"
1009 "addiu $at, $a0, 2050\n"
1010 "st.h $w0, 0($at)\n"
1011 "addiu $at, $a0, 2052\n"
1012 "st.w $w0, 0($at)\n"
1013 "st.d $w0, 4088($a0)\n"
1014 "addiu $at, $a0, 4096\n"
1015 "st.d $w0, 0($at)\n"
1016 "addiu $at, $a0, 4097\n"
1017 "st.b $w0, 0($at)\n"
1018 "addiu $at, $a0, 4098\n"
1019 "st.h $w0, 0($at)\n"
1020 "addiu $at, $a0, 4100\n"
1021 "st.w $w0, 0($at)\n"
1022 "addiu $at, $a0, 4104\n"
1023 "st.d $w0, 0($at)\n"
1024 "addiu $at, $a0, 0x7FFC\n"
1025 "st.w $w0, 0($at)\n"
1026 "addiu $at, $a0, 0x7FF8\n"
1027 "st.d $w0, 8($at)\n"
1028 "aui $at, $a0, 0x1\n"
1029 "st.d $w0, 0($at)\n"
1030 "aui $at, $a0, 0x1234\n"
1031 "addiu $at, $at, 0x6000\n"
1032 "st.d $w0, -2440($at) # 0xF678\n"
1033 "aui $at, $a0, 0x1235\n"
1034 "st.d $w0, 0x78($at)\n"
1035 "st.d $w0, -256($a0)\n"
1036 "st.b $w0, -511($a0)\n"
1037 "addiu $at, $a0, -513\n"
1038 "st.b $w0, 0($at)\n"
1039 "st.h $w0, -1022($a0)\n"
1040 "addiu $at, $a0, -1026\n"
1041 "st.h $w0, 0($at)\n"
1042 "st.w $w0, -2044($a0)\n"
1043 "addiu $at, $a0, -2052\n"
1044 "st.w $w0, 0($at)\n"
1045 "st.d $w0, -4096($a0)\n"
1046 "addiu $at, $a0, -4104\n"
1047 "st.d $w0, 0($at)\n"
1048 "addiu $at, $a0, -32768\n"
1049 "st.d $w0, 0($at)\n"
1050 "aui $at, $a0, 0xABCE\n"
1051 "addiu $at, $at, -8192 # 0xE000\n"
1052 "st.d $w0, 0xF00($at)\n"
1053 "aui $at, $a0, 0x8000\n"
1054 "addiu $at, $at, -21504 # 0xAC00\n"
1055 "st.b $w0, -51($at) # 0xFFCD\n";
1056 DriverStr(expected, "StoreQToOffset");
1057}
1058
Chris Larsen3add9cb2016-04-14 14:01:33 -07001059//////////////
1060// BRANCHES //
1061//////////////
1062
Alexey Frunze0cab6562017-07-25 15:19:36 -07001063TEST_F(AssemblerMIPS32r6Test, Bc) {
1064 BranchHelper(&mips::MipsAssembler::Bc, "Bc", /* has_slot */ false);
1065}
1066
1067TEST_F(AssemblerMIPS32r6Test, Balc) {
1068 BranchHelper(&mips::MipsAssembler::Balc, "Balc", /* has_slot */ false);
1069}
1070
1071TEST_F(AssemblerMIPS32r6Test, Beqc) {
1072 BranchCondTwoRegsHelper(&mips::MipsAssembler::Beqc, "Beqc");
1073}
1074
1075TEST_F(AssemblerMIPS32r6Test, Bnec) {
1076 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bnec, "Bnec");
1077}
1078
1079TEST_F(AssemblerMIPS32r6Test, Beqzc) {
1080 BranchCondOneRegHelper(&mips::MipsAssembler::Beqzc, "Beqzc");
1081}
1082
1083TEST_F(AssemblerMIPS32r6Test, Bnezc) {
1084 BranchCondOneRegHelper(&mips::MipsAssembler::Bnezc, "Bnezc");
1085}
1086
1087TEST_F(AssemblerMIPS32r6Test, Bltzc) {
1088 BranchCondOneRegHelper(&mips::MipsAssembler::Bltzc, "Bltzc");
1089}
1090
1091TEST_F(AssemblerMIPS32r6Test, Bgezc) {
1092 BranchCondOneRegHelper(&mips::MipsAssembler::Bgezc, "Bgezc");
1093}
1094
1095TEST_F(AssemblerMIPS32r6Test, Blezc) {
1096 BranchCondOneRegHelper(&mips::MipsAssembler::Blezc, "Blezc");
1097}
1098
1099TEST_F(AssemblerMIPS32r6Test, Bgtzc) {
1100 BranchCondOneRegHelper(&mips::MipsAssembler::Bgtzc, "Bgtzc");
1101}
1102
1103TEST_F(AssemblerMIPS32r6Test, Bltc) {
1104 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bltc, "Bltc");
1105}
1106
1107TEST_F(AssemblerMIPS32r6Test, Bgec) {
1108 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bgec, "Bgec");
1109}
1110
1111TEST_F(AssemblerMIPS32r6Test, Bltuc) {
1112 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bltuc, "Bltuc");
1113}
1114
1115TEST_F(AssemblerMIPS32r6Test, Bgeuc) {
1116 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bgeuc, "Bgeuc");
1117}
1118
1119TEST_F(AssemblerMIPS32r6Test, Bc1eqz) {
1120 BranchFpuCondHelper(&mips::MipsAssembler::Bc1eqz, "Bc1eqz");
1121}
1122
1123TEST_F(AssemblerMIPS32r6Test, Bc1nez) {
1124 BranchFpuCondHelper(&mips::MipsAssembler::Bc1nez, "Bc1nez");
1125}
1126
1127TEST_F(AssemblerMIPS32r6Test, B) {
1128 BranchHelper(&mips::MipsAssembler::B, "Bc", /* has_slot */ false);
1129}
1130
1131TEST_F(AssemblerMIPS32r6Test, Bal) {
1132 BranchHelper(&mips::MipsAssembler::Bal, "Balc", /* has_slot */ false);
1133}
1134
1135TEST_F(AssemblerMIPS32r6Test, Beq) {
1136 BranchCondTwoRegsHelper(&mips::MipsAssembler::Beq, "Beqc");
1137}
1138
1139TEST_F(AssemblerMIPS32r6Test, Bne) {
1140 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bne, "Bnec");
1141}
1142
1143TEST_F(AssemblerMIPS32r6Test, Beqz) {
1144 BranchCondOneRegHelper(&mips::MipsAssembler::Beqz, "Beqzc");
1145}
1146
1147TEST_F(AssemblerMIPS32r6Test, Bnez) {
1148 BranchCondOneRegHelper(&mips::MipsAssembler::Bnez, "Bnezc");
1149}
1150
1151TEST_F(AssemblerMIPS32r6Test, Bltz) {
1152 BranchCondOneRegHelper(&mips::MipsAssembler::Bltz, "Bltzc");
1153}
1154
1155TEST_F(AssemblerMIPS32r6Test, Bgez) {
1156 BranchCondOneRegHelper(&mips::MipsAssembler::Bgez, "Bgezc");
1157}
1158
1159TEST_F(AssemblerMIPS32r6Test, Blez) {
1160 BranchCondOneRegHelper(&mips::MipsAssembler::Blez, "Blezc");
1161}
1162
1163TEST_F(AssemblerMIPS32r6Test, Bgtz) {
1164 BranchCondOneRegHelper(&mips::MipsAssembler::Bgtz, "Bgtzc");
1165}
1166
1167TEST_F(AssemblerMIPS32r6Test, Blt) {
1168 BranchCondTwoRegsHelper(&mips::MipsAssembler::Blt, "Bltc");
1169}
1170
1171TEST_F(AssemblerMIPS32r6Test, Bge) {
1172 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bge, "Bgec");
1173}
1174
1175TEST_F(AssemblerMIPS32r6Test, Bltu) {
1176 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bltu, "Bltuc");
1177}
1178
1179TEST_F(AssemblerMIPS32r6Test, Bgeu) {
1180 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bgeu, "Bgeuc");
1181}
1182
1183TEST_F(AssemblerMIPS32r6Test, BareBc) {
1184 BranchHelper(&mips::MipsAssembler::Bc, "Bc", /* has_slot */ false, /* is_bare */ true);
1185}
1186
1187TEST_F(AssemblerMIPS32r6Test, BareBalc) {
1188 BranchHelper(&mips::MipsAssembler::Balc, "Balc", /* has_slot */ false, /* is_bare */ true);
1189}
1190
1191TEST_F(AssemblerMIPS32r6Test, BareBeqc) {
1192 BranchCondTwoRegsHelper(&mips::MipsAssembler::Beqc, "Beqc", /* is_bare */ true);
1193}
1194
1195TEST_F(AssemblerMIPS32r6Test, BareBnec) {
1196 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bnec, "Bnec", /* is_bare */ true);
1197}
1198
1199TEST_F(AssemblerMIPS32r6Test, BareBeqzc) {
1200 BranchCondOneRegHelper(&mips::MipsAssembler::Beqzc, "Beqzc", /* is_bare */ true);
1201}
1202
1203TEST_F(AssemblerMIPS32r6Test, BareBnezc) {
1204 BranchCondOneRegHelper(&mips::MipsAssembler::Bnezc, "Bnezc", /* is_bare */ true);
1205}
1206
1207TEST_F(AssemblerMIPS32r6Test, BareBltzc) {
1208 BranchCondOneRegHelper(&mips::MipsAssembler::Bltzc, "Bltzc", /* is_bare */ true);
1209}
1210
1211TEST_F(AssemblerMIPS32r6Test, BareBgezc) {
1212 BranchCondOneRegHelper(&mips::MipsAssembler::Bgezc, "Bgezc", /* is_bare */ true);
1213}
1214
1215TEST_F(AssemblerMIPS32r6Test, BareBlezc) {
1216 BranchCondOneRegHelper(&mips::MipsAssembler::Blezc, "Blezc", /* is_bare */ true);
1217}
1218
1219TEST_F(AssemblerMIPS32r6Test, BareBgtzc) {
1220 BranchCondOneRegHelper(&mips::MipsAssembler::Bgtzc, "Bgtzc", /* is_bare */ true);
1221}
1222
1223TEST_F(AssemblerMIPS32r6Test, BareBltc) {
1224 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bltc, "Bltc", /* is_bare */ true);
1225}
1226
1227TEST_F(AssemblerMIPS32r6Test, BareBgec) {
1228 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bgec, "Bgec", /* is_bare */ true);
1229}
1230
1231TEST_F(AssemblerMIPS32r6Test, BareBltuc) {
1232 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bltuc, "Bltuc", /* is_bare */ true);
1233}
1234
1235TEST_F(AssemblerMIPS32r6Test, BareBgeuc) {
1236 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bgeuc, "Bgeuc", /* is_bare */ true);
1237}
1238
1239TEST_F(AssemblerMIPS32r6Test, BareBc1eqz) {
1240 BranchFpuCondHelper(&mips::MipsAssembler::Bc1eqz, "Bc1eqz", /* is_bare */ true);
1241}
1242
1243TEST_F(AssemblerMIPS32r6Test, BareBc1nez) {
1244 BranchFpuCondHelper(&mips::MipsAssembler::Bc1nez, "Bc1nez", /* is_bare */ true);
1245}
1246
1247TEST_F(AssemblerMIPS32r6Test, BareB) {
1248 BranchHelper(&mips::MipsAssembler::B, "B", /* has_slot */ true, /* is_bare */ true);
1249}
1250
1251TEST_F(AssemblerMIPS32r6Test, BareBal) {
1252 BranchHelper(&mips::MipsAssembler::Bal, "Bal", /* has_slot */ true, /* is_bare */ true);
1253}
1254
1255TEST_F(AssemblerMIPS32r6Test, BareBeq) {
1256 BranchCondTwoRegsHelper(&mips::MipsAssembler::Beq, "Beq", /* is_bare */ true);
1257}
1258
1259TEST_F(AssemblerMIPS32r6Test, BareBne) {
1260 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bne, "Bne", /* is_bare */ true);
1261}
1262
1263TEST_F(AssemblerMIPS32r6Test, BareBeqz) {
1264 BranchCondOneRegHelper(&mips::MipsAssembler::Beqz, "Beqz", /* is_bare */ true);
1265}
1266
1267TEST_F(AssemblerMIPS32r6Test, BareBnez) {
1268 BranchCondOneRegHelper(&mips::MipsAssembler::Bnez, "Bnez", /* is_bare */ true);
1269}
1270
1271TEST_F(AssemblerMIPS32r6Test, BareBltz) {
1272 BranchCondOneRegHelper(&mips::MipsAssembler::Bltz, "Bltz", /* is_bare */ true);
1273}
1274
1275TEST_F(AssemblerMIPS32r6Test, BareBgez) {
1276 BranchCondOneRegHelper(&mips::MipsAssembler::Bgez, "Bgez", /* is_bare */ true);
1277}
1278
1279TEST_F(AssemblerMIPS32r6Test, BareBlez) {
1280 BranchCondOneRegHelper(&mips::MipsAssembler::Blez, "Blez", /* is_bare */ true);
1281}
1282
1283TEST_F(AssemblerMIPS32r6Test, BareBgtz) {
1284 BranchCondOneRegHelper(&mips::MipsAssembler::Bgtz, "Bgtz", /* is_bare */ true);
1285}
1286
1287TEST_F(AssemblerMIPS32r6Test, BareBlt) {
1288 BranchCondTwoRegsHelper(&mips::MipsAssembler::Blt, "Blt", /* is_bare */ true);
1289}
1290
1291TEST_F(AssemblerMIPS32r6Test, BareBge) {
1292 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bge, "Bge", /* is_bare */ true);
1293}
1294
1295TEST_F(AssemblerMIPS32r6Test, BareBltu) {
1296 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bltu, "Bltu", /* is_bare */ true);
1297}
1298
1299TEST_F(AssemblerMIPS32r6Test, BareBgeu) {
1300 BranchCondTwoRegsHelper(&mips::MipsAssembler::Bgeu, "Bgeu", /* is_bare */ true);
1301}
1302
1303TEST_F(AssemblerMIPS32r6Test, LongBeqc) {
1304 mips::MipsLabel label;
1305 __ Beqc(mips::A0, mips::A1, &label);
1306 constexpr uint32_t kAdduCount1 = (1u << 15) + 1;
1307 for (uint32_t i = 0; i != kAdduCount1; ++i) {
1308 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
1309 }
1310 __ Bind(&label);
1311 constexpr uint32_t kAdduCount2 = (1u << 15) + 1;
1312 for (uint32_t i = 0; i != kAdduCount2; ++i) {
1313 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
1314 }
1315 __ Beqc(mips::A2, mips::A3, &label);
1316
1317 uint32_t offset_forward = 2 + kAdduCount1; // 2: account for auipc and jic.
1318 offset_forward <<= 2;
1319 offset_forward += (offset_forward & 0x8000) << 1; // Account for sign extension in jic.
1320
1321 uint32_t offset_back = -(kAdduCount2 + 1); // 1: account for bnec.
1322 offset_back <<= 2;
1323 offset_back += (offset_back & 0x8000) << 1; // Account for sign extension in jic.
1324
1325 std::ostringstream oss;
1326 oss <<
1327 ".set noreorder\n"
1328 "bnec $a0, $a1, 1f\n"
1329 "auipc $at, 0x" << std::hex << High16Bits(offset_forward) << "\n"
1330 "jic $at, 0x" << std::hex << Low16Bits(offset_forward) << "\n"
1331 "1:\n" <<
1332 RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") <<
1333 "2:\n" <<
1334 RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") <<
1335 "bnec $a2, $a3, 3f\n"
1336 "auipc $at, 0x" << std::hex << High16Bits(offset_back) << "\n"
1337 "jic $at, 0x" << std::hex << Low16Bits(offset_back) << "\n"
1338 "3:\n";
1339 std::string expected = oss.str();
1340 DriverStr(expected, "LongBeqc");
1341}
1342
1343TEST_F(AssemblerMIPS32r6Test, LongBeqzc) {
1344 constexpr uint32_t kNopCount1 = (1u << 20) + 1;
1345 constexpr uint32_t kNopCount2 = (1u << 20) + 1;
1346 constexpr uint32_t kRequiredCapacity = (kNopCount1 + kNopCount2 + 6u) * 4u;
1347 ASSERT_LT(__ GetBuffer()->Capacity(), kRequiredCapacity);
1348 __ GetBuffer()->ExtendCapacity(kRequiredCapacity);
1349 mips::MipsLabel label;
1350 __ Beqzc(mips::A0, &label);
1351 for (uint32_t i = 0; i != kNopCount1; ++i) {
1352 __ Nop();
1353 }
1354 __ Bind(&label);
1355 for (uint32_t i = 0; i != kNopCount2; ++i) {
1356 __ Nop();
1357 }
1358 __ Beqzc(mips::A2, &label);
1359
1360 uint32_t offset_forward = 2 + kNopCount1; // 2: account for auipc and jic.
1361 offset_forward <<= 2;
1362 offset_forward += (offset_forward & 0x8000) << 1; // Account for sign extension in jic.
1363
1364 uint32_t offset_back = -(kNopCount2 + 1); // 1: account for bnezc.
1365 offset_back <<= 2;
1366 offset_back += (offset_back & 0x8000) << 1; // Account for sign extension in jic.
1367
1368 // Note, we're using the ".fill" directive to tell the assembler to generate many NOPs
1369 // instead of generating them ourselves in the source code. This saves test time.
1370 std::ostringstream oss;
1371 oss <<
1372 ".set noreorder\n"
1373 "bnezc $a0, 1f\n"
1374 "auipc $at, 0x" << std::hex << High16Bits(offset_forward) << "\n"
1375 "jic $at, 0x" << std::hex << Low16Bits(offset_forward) << "\n"
1376 "1:\n" <<
1377 ".fill 0x" << std::hex << kNopCount1 << " , 4, 0\n"
1378 "2:\n" <<
1379 ".fill 0x" << std::hex << kNopCount2 << " , 4, 0\n"
1380 "bnezc $a2, 3f\n"
1381 "auipc $at, 0x" << std::hex << High16Bits(offset_back) << "\n"
1382 "jic $at, 0x" << std::hex << Low16Bits(offset_back) << "\n"
1383 "3:\n";
1384 std::string expected = oss.str();
1385 DriverStr(expected, "LongBeqzc");
1386}
1387
1388TEST_F(AssemblerMIPS32r6Test, LongBc) {
1389 constexpr uint32_t kNopCount1 = (1u << 25) + 1;
1390 constexpr uint32_t kNopCount2 = (1u << 25) + 1;
1391 constexpr uint32_t kRequiredCapacity = (kNopCount1 + kNopCount2 + 6u) * 4u;
1392 ASSERT_LT(__ GetBuffer()->Capacity(), kRequiredCapacity);
1393 __ GetBuffer()->ExtendCapacity(kRequiredCapacity);
1394 mips::MipsLabel label1, label2;
1395 __ Bc(&label1);
1396 for (uint32_t i = 0; i != kNopCount1; ++i) {
1397 __ Nop();
1398 }
1399 __ Bind(&label1);
1400 __ Bc(&label2);
1401 for (uint32_t i = 0; i != kNopCount2; ++i) {
1402 __ Nop();
1403 }
1404 __ Bind(&label2);
1405 __ Bc(&label1);
1406
1407 uint32_t offset_forward1 = 2 + kNopCount1; // 2: account for auipc and jic.
1408 offset_forward1 <<= 2;
1409 offset_forward1 += (offset_forward1 & 0x8000) << 1; // Account for sign extension in jic.
1410
1411 uint32_t offset_forward2 = 2 + kNopCount2; // 2: account for auipc and jic.
1412 offset_forward2 <<= 2;
1413 offset_forward2 += (offset_forward2 & 0x8000) << 1; // Account for sign extension in jic.
1414
1415 uint32_t offset_back = -(2 + kNopCount2); // 2: account for auipc and jic.
1416 offset_back <<= 2;
1417 offset_back += (offset_back & 0x8000) << 1; // Account for sign extension in jic.
1418
1419 // Note, we're using the ".fill" directive to tell the assembler to generate many NOPs
1420 // instead of generating them ourselves in the source code. This saves a few minutes
1421 // of test time.
1422 std::ostringstream oss;
1423 oss <<
1424 ".set noreorder\n"
1425 "auipc $at, 0x" << std::hex << High16Bits(offset_forward1) << "\n"
1426 "jic $at, 0x" << std::hex << Low16Bits(offset_forward1) << "\n"
1427 ".fill 0x" << std::hex << kNopCount1 << " , 4, 0\n"
1428 "1:\n"
1429 "auipc $at, 0x" << std::hex << High16Bits(offset_forward2) << "\n"
1430 "jic $at, 0x" << std::hex << Low16Bits(offset_forward2) << "\n"
1431 ".fill 0x" << std::hex << kNopCount2 << " , 4, 0\n"
1432 "2:\n"
1433 "auipc $at, 0x" << std::hex << High16Bits(offset_back) << "\n"
1434 "jic $at, 0x" << std::hex << Low16Bits(offset_back) << "\n";
1435 std::string expected = oss.str();
1436 DriverStr(expected, "LongBc");
1437}
1438
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001439TEST_F(AssemblerMIPS32r6Test, ImpossibleReordering) {
1440 mips::MipsLabel label;
1441 __ SetReorder(true);
1442 __ Bind(&label);
1443
1444 __ CmpLtD(mips::F0, mips::F2, mips::F4);
1445 __ Bc1nez(mips::F0, &label); // F0 dependency.
1446
1447 __ MulD(mips::F10, mips::F2, mips::F4);
1448 __ Bc1eqz(mips::F10, &label); // F10 dependency.
1449
1450 std::string expected =
1451 ".set noreorder\n"
1452 "1:\n"
1453
1454 "cmp.lt.d $f0, $f2, $f4\n"
1455 "bc1nez $f0, 1b\n"
1456 "nop\n"
1457
1458 "mul.d $f10, $f2, $f4\n"
1459 "bc1eqz $f10, 1b\n"
1460 "nop\n";
1461 DriverStr(expected, "ImpossibleReordering");
1462}
1463
1464TEST_F(AssemblerMIPS32r6Test, Reordering) {
1465 mips::MipsLabel label;
1466 __ SetReorder(true);
1467 __ Bind(&label);
1468
1469 __ CmpLtD(mips::F0, mips::F2, mips::F4);
1470 __ Bc1nez(mips::F2, &label);
1471
1472 __ MulD(mips::F0, mips::F2, mips::F4);
1473 __ Bc1eqz(mips::F4, &label);
1474
1475 std::string expected =
1476 ".set noreorder\n"
1477 "1:\n"
1478
1479 "bc1nez $f2, 1b\n"
1480 "cmp.lt.d $f0, $f2, $f4\n"
1481
1482 "bc1eqz $f4, 1b\n"
1483 "mul.d $f0, $f2, $f4\n";
1484 DriverStr(expected, "Reordering");
1485}
1486
1487TEST_F(AssemblerMIPS32r6Test, SetReorder) {
1488 mips::MipsLabel label1, label2, label3, label4;
1489
1490 __ SetReorder(true);
1491 __ Bind(&label1);
1492 __ Addu(mips::T0, mips::T1, mips::T2);
1493 __ Bc1nez(mips::F0, &label1);
1494
1495 __ SetReorder(false);
1496 __ Bind(&label2);
1497 __ Addu(mips::T0, mips::T1, mips::T2);
1498 __ Bc1nez(mips::F0, &label2);
1499
1500 __ SetReorder(true);
1501 __ Bind(&label3);
1502 __ Addu(mips::T0, mips::T1, mips::T2);
1503 __ Bc1eqz(mips::F0, &label3);
1504
1505 __ SetReorder(false);
1506 __ Bind(&label4);
1507 __ Addu(mips::T0, mips::T1, mips::T2);
1508 __ Bc1eqz(mips::F0, &label4);
1509
1510 std::string expected =
1511 ".set noreorder\n"
1512 "1:\n"
1513 "bc1nez $f0, 1b\n"
1514 "addu $t0, $t1, $t2\n"
1515
1516 "2:\n"
1517 "addu $t0, $t1, $t2\n"
1518 "bc1nez $f0, 2b\n"
1519 "nop\n"
1520
1521 "3:\n"
1522 "bc1eqz $f0, 3b\n"
1523 "addu $t0, $t1, $t2\n"
1524
1525 "4:\n"
1526 "addu $t0, $t1, $t2\n"
1527 "bc1eqz $f0, 4b\n"
1528 "nop\n";
1529 DriverStr(expected, "SetReorder");
1530}
1531
1532TEST_F(AssemblerMIPS32r6Test, LongBranchReorder) {
1533 mips::MipsLabel label;
1534 __ SetReorder(true);
1535 __ Subu(mips::T0, mips::T1, mips::T2);
1536 __ Bc1nez(mips::F0, &label);
1537 constexpr uint32_t kAdduCount1 = (1u << 15) + 1;
1538 for (uint32_t i = 0; i != kAdduCount1; ++i) {
1539 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
1540 }
1541 __ Bind(&label);
1542 constexpr uint32_t kAdduCount2 = (1u << 15) + 1;
1543 for (uint32_t i = 0; i != kAdduCount2; ++i) {
1544 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
1545 }
1546 __ Subu(mips::T0, mips::T1, mips::T2);
1547 __ Bc1eqz(mips::F0, &label);
1548
1549 uint32_t offset_forward = 2 + kAdduCount1; // 2: account for auipc and jic.
1550 offset_forward <<= 2;
1551 offset_forward += (offset_forward & 0x8000) << 1; // Account for sign extension in jic.
1552
1553 uint32_t offset_back = -(kAdduCount2 + 2); // 2: account for subu and bc1nez.
1554 offset_back <<= 2;
1555 offset_back += (offset_back & 0x8000) << 1; // Account for sign extension in jic.
1556
1557 std::ostringstream oss;
1558 oss <<
1559 ".set noreorder\n"
1560 "subu $t0, $t1, $t2\n"
1561 "bc1eqz $f0, 1f\n"
1562 "auipc $at, 0x" << std::hex << High16Bits(offset_forward) << "\n"
1563 "jic $at, 0x" << std::hex << Low16Bits(offset_forward) << "\n"
1564 "1:\n" <<
1565 RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") <<
1566 "2:\n" <<
1567 RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") <<
1568 "subu $t0, $t1, $t2\n"
1569 "bc1nez $f0, 3f\n"
1570 "auipc $at, 0x" << std::hex << High16Bits(offset_back) << "\n"
1571 "jic $at, 0x" << std::hex << Low16Bits(offset_back) << "\n"
1572 "3:\n";
1573 std::string expected = oss.str();
Alexey Frunze0cab6562017-07-25 15:19:36 -07001574 DriverStr(expected, "LongBranchReorder");
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001575}
1576
Alexey Frunze0cab6562017-07-25 15:19:36 -07001577///////////////////////
1578// Loading Constants //
1579///////////////////////
Chris Larsen3add9cb2016-04-14 14:01:33 -07001580
Alexey Frunze0cab6562017-07-25 15:19:36 -07001581TEST_F(AssemblerMIPS32r6Test, LoadFarthestNearLabelAddress) {
1582 mips::MipsLabel label;
1583 __ LoadLabelAddress(mips::V0, mips::ZERO, &label);
1584 constexpr size_t kAdduCount = 0x3FFDE;
1585 for (size_t i = 0; i != kAdduCount; ++i) {
1586 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
1587 }
1588 __ Bind(&label);
1589
1590 std::string expected =
1591 "lapc $v0, 1f\n" +
1592 RepeatInsn(kAdduCount, "addu $zero, $zero, $zero\n") +
1593 "1:\n";
1594 DriverStr(expected, "LoadFarthestNearLabelAddress");
1595}
1596
1597TEST_F(AssemblerMIPS32r6Test, LoadNearestFarLabelAddress) {
1598 mips::MipsLabel label;
1599 __ LoadLabelAddress(mips::V0, mips::ZERO, &label);
1600 constexpr size_t kAdduCount = 0x3FFDF;
1601 for (size_t i = 0; i != kAdduCount; ++i) {
1602 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
1603 }
1604 __ Bind(&label);
1605
1606 std::string expected =
1607 "1:\n"
1608 "auipc $at, %hi(2f - 1b)\n"
1609 "addiu $v0, $at, %lo(2f - 1b)\n" +
1610 RepeatInsn(kAdduCount, "addu $zero, $zero, $zero\n") +
1611 "2:\n";
1612 DriverStr(expected, "LoadNearestFarLabelAddress");
1613}
1614
1615TEST_F(AssemblerMIPS32r6Test, LoadFarthestNearLiteral) {
1616 mips::Literal* literal = __ NewLiteral<uint32_t>(0x12345678);
1617 __ LoadLiteral(mips::V0, mips::ZERO, literal);
1618 constexpr size_t kAdduCount = 0x3FFDE;
1619 for (size_t i = 0; i != kAdduCount; ++i) {
1620 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
1621 }
1622
1623 std::string expected =
1624 "lwpc $v0, 1f\n" +
1625 RepeatInsn(kAdduCount, "addu $zero, $zero, $zero\n") +
1626 "1:\n"
1627 ".word 0x12345678\n";
1628 DriverStr(expected, "LoadFarthestNearLiteral");
1629}
1630
1631TEST_F(AssemblerMIPS32r6Test, LoadNearestFarLiteral) {
1632 mips::Literal* literal = __ NewLiteral<uint32_t>(0x12345678);
1633 __ LoadLiteral(mips::V0, mips::ZERO, literal);
1634 constexpr size_t kAdduCount = 0x3FFDF;
1635 for (size_t i = 0; i != kAdduCount; ++i) {
1636 __ Addu(mips::ZERO, mips::ZERO, mips::ZERO);
1637 }
1638
1639 std::string expected =
1640 "1:\n"
1641 "auipc $at, %hi(2f - 1b)\n"
1642 "lw $v0, %lo(2f - 1b)($at)\n" +
1643 RepeatInsn(kAdduCount, "addu $zero, $zero, $zero\n") +
1644 "2:\n"
1645 ".word 0x12345678\n";
1646 DriverStr(expected, "LoadNearestFarLiteral");
1647}
Chris Larsen3add9cb2016-04-14 14:01:33 -07001648
Lena Djokic0758ae72017-05-23 11:06:23 +02001649// MSA instructions.
1650
1651TEST_F(AssemblerMIPS32r6Test, AndV) {
1652 DriverStr(RepeatVVV(&mips::MipsAssembler::AndV, "and.v ${reg1}, ${reg2}, ${reg3}"), "and.v");
1653}
1654
1655TEST_F(AssemblerMIPS32r6Test, OrV) {
1656 DriverStr(RepeatVVV(&mips::MipsAssembler::OrV, "or.v ${reg1}, ${reg2}, ${reg3}"), "or.v");
1657}
1658
1659TEST_F(AssemblerMIPS32r6Test, NorV) {
1660 DriverStr(RepeatVVV(&mips::MipsAssembler::NorV, "nor.v ${reg1}, ${reg2}, ${reg3}"), "nor.v");
1661}
1662
1663TEST_F(AssemblerMIPS32r6Test, XorV) {
1664 DriverStr(RepeatVVV(&mips::MipsAssembler::XorV, "xor.v ${reg1}, ${reg2}, ${reg3}"), "xor.v");
1665}
1666
1667TEST_F(AssemblerMIPS32r6Test, AddvB) {
1668 DriverStr(RepeatVVV(&mips::MipsAssembler::AddvB, "addv.b ${reg1}, ${reg2}, ${reg3}"), "addv.b");
1669}
1670
1671TEST_F(AssemblerMIPS32r6Test, AddvH) {
1672 DriverStr(RepeatVVV(&mips::MipsAssembler::AddvH, "addv.h ${reg1}, ${reg2}, ${reg3}"), "addv.h");
1673}
1674
1675TEST_F(AssemblerMIPS32r6Test, AddvW) {
1676 DriverStr(RepeatVVV(&mips::MipsAssembler::AddvW, "addv.w ${reg1}, ${reg2}, ${reg3}"), "addv.w");
1677}
1678
1679TEST_F(AssemblerMIPS32r6Test, AddvD) {
1680 DriverStr(RepeatVVV(&mips::MipsAssembler::AddvD, "addv.d ${reg1}, ${reg2}, ${reg3}"), "addv.d");
1681}
1682
1683TEST_F(AssemblerMIPS32r6Test, SubvB) {
1684 DriverStr(RepeatVVV(&mips::MipsAssembler::SubvB, "subv.b ${reg1}, ${reg2}, ${reg3}"), "subv.b");
1685}
1686
1687TEST_F(AssemblerMIPS32r6Test, SubvH) {
1688 DriverStr(RepeatVVV(&mips::MipsAssembler::SubvH, "subv.h ${reg1}, ${reg2}, ${reg3}"), "subv.h");
1689}
1690
1691TEST_F(AssemblerMIPS32r6Test, SubvW) {
1692 DriverStr(RepeatVVV(&mips::MipsAssembler::SubvW, "subv.w ${reg1}, ${reg2}, ${reg3}"), "subv.w");
1693}
1694
1695TEST_F(AssemblerMIPS32r6Test, SubvD) {
1696 DriverStr(RepeatVVV(&mips::MipsAssembler::SubvD, "subv.d ${reg1}, ${reg2}, ${reg3}"), "subv.d");
1697}
1698
1699TEST_F(AssemblerMIPS32r6Test, MulvB) {
1700 DriverStr(RepeatVVV(&mips::MipsAssembler::MulvB, "mulv.b ${reg1}, ${reg2}, ${reg3}"), "mulv.b");
1701}
1702
1703TEST_F(AssemblerMIPS32r6Test, MulvH) {
1704 DriverStr(RepeatVVV(&mips::MipsAssembler::MulvH, "mulv.h ${reg1}, ${reg2}, ${reg3}"), "mulv.h");
1705}
1706
1707TEST_F(AssemblerMIPS32r6Test, MulvW) {
1708 DriverStr(RepeatVVV(&mips::MipsAssembler::MulvW, "mulv.w ${reg1}, ${reg2}, ${reg3}"), "mulv.w");
1709}
1710
1711TEST_F(AssemblerMIPS32r6Test, MulvD) {
1712 DriverStr(RepeatVVV(&mips::MipsAssembler::MulvD, "mulv.d ${reg1}, ${reg2}, ${reg3}"), "mulv.d");
1713}
1714
1715TEST_F(AssemblerMIPS32r6Test, Div_sB) {
1716 DriverStr(RepeatVVV(&mips::MipsAssembler::Div_sB, "div_s.b ${reg1}, ${reg2}, ${reg3}"),
1717 "div_s.b");
1718}
1719
1720TEST_F(AssemblerMIPS32r6Test, Div_sH) {
1721 DriverStr(RepeatVVV(&mips::MipsAssembler::Div_sH, "div_s.h ${reg1}, ${reg2}, ${reg3}"),
1722 "div_s.h");
1723}
1724
1725TEST_F(AssemblerMIPS32r6Test, Div_sW) {
1726 DriverStr(RepeatVVV(&mips::MipsAssembler::Div_sW, "div_s.w ${reg1}, ${reg2}, ${reg3}"),
1727 "div_s.w");
1728}
1729
1730TEST_F(AssemblerMIPS32r6Test, Div_sD) {
1731 DriverStr(RepeatVVV(&mips::MipsAssembler::Div_sD, "div_s.d ${reg1}, ${reg2}, ${reg3}"),
1732 "div_s.d");
1733}
1734
1735TEST_F(AssemblerMIPS32r6Test, Div_uB) {
1736 DriverStr(RepeatVVV(&mips::MipsAssembler::Div_uB, "div_u.b ${reg1}, ${reg2}, ${reg3}"),
1737 "div_u.b");
1738}
1739
1740TEST_F(AssemblerMIPS32r6Test, Div_uH) {
1741 DriverStr(RepeatVVV(&mips::MipsAssembler::Div_uH, "div_u.h ${reg1}, ${reg2}, ${reg3}"),
1742 "div_u.h");
1743}
1744
1745TEST_F(AssemblerMIPS32r6Test, Div_uW) {
1746 DriverStr(RepeatVVV(&mips::MipsAssembler::Div_uW, "div_u.w ${reg1}, ${reg2}, ${reg3}"),
1747 "div_u.w");
1748}
1749
1750TEST_F(AssemblerMIPS32r6Test, Div_uD) {
1751 DriverStr(RepeatVVV(&mips::MipsAssembler::Div_uD, "div_u.d ${reg1}, ${reg2}, ${reg3}"),
1752 "div_u.d");
1753}
1754
1755TEST_F(AssemblerMIPS32r6Test, Mod_sB) {
1756 DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_sB, "mod_s.b ${reg1}, ${reg2}, ${reg3}"),
1757 "mod_s.b");
1758}
1759
1760TEST_F(AssemblerMIPS32r6Test, Mod_sH) {
1761 DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_sH, "mod_s.h ${reg1}, ${reg2}, ${reg3}"),
1762 "mod_s.h");
1763}
1764
1765TEST_F(AssemblerMIPS32r6Test, Mod_sW) {
1766 DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_sW, "mod_s.w ${reg1}, ${reg2}, ${reg3}"),
1767 "mod_s.w");
1768}
1769
1770TEST_F(AssemblerMIPS32r6Test, Mod_sD) {
1771 DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_sD, "mod_s.d ${reg1}, ${reg2}, ${reg3}"),
1772 "mod_s.d");
1773}
1774
1775TEST_F(AssemblerMIPS32r6Test, Mod_uB) {
1776 DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_uB, "mod_u.b ${reg1}, ${reg2}, ${reg3}"),
1777 "mod_u.b");
1778}
1779
1780TEST_F(AssemblerMIPS32r6Test, Mod_uH) {
1781 DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_uH, "mod_u.h ${reg1}, ${reg2}, ${reg3}"),
1782 "mod_u.h");
1783}
1784
1785TEST_F(AssemblerMIPS32r6Test, Mod_uW) {
1786 DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_uW, "mod_u.w ${reg1}, ${reg2}, ${reg3}"),
1787 "mod_u.w");
1788}
1789
1790TEST_F(AssemblerMIPS32r6Test, Mod_uD) {
1791 DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_uD, "mod_u.d ${reg1}, ${reg2}, ${reg3}"),
1792 "mod_u.d");
1793}
1794
1795TEST_F(AssemblerMIPS32r6Test, Add_aB) {
1796 DriverStr(RepeatVVV(&mips::MipsAssembler::Add_aB, "add_a.b ${reg1}, ${reg2}, ${reg3}"),
1797 "add_a.b");
1798}
1799
1800TEST_F(AssemblerMIPS32r6Test, Add_aH) {
1801 DriverStr(RepeatVVV(&mips::MipsAssembler::Add_aH, "add_a.h ${reg1}, ${reg2}, ${reg3}"),
1802 "add_a.h");
1803}
1804
1805TEST_F(AssemblerMIPS32r6Test, Add_aW) {
1806 DriverStr(RepeatVVV(&mips::MipsAssembler::Add_aW, "add_a.w ${reg1}, ${reg2}, ${reg3}"),
1807 "add_a.w");
1808}
1809
1810TEST_F(AssemblerMIPS32r6Test, Add_aD) {
1811 DriverStr(RepeatVVV(&mips::MipsAssembler::Add_aD, "add_a.d ${reg1}, ${reg2}, ${reg3}"),
1812 "add_a.d");
1813}
1814
1815TEST_F(AssemblerMIPS32r6Test, Ave_sB) {
1816 DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_sB, "ave_s.b ${reg1}, ${reg2}, ${reg3}"),
1817 "ave_s.b");
1818}
1819
1820TEST_F(AssemblerMIPS32r6Test, Ave_sH) {
1821 DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_sH, "ave_s.h ${reg1}, ${reg2}, ${reg3}"),
1822 "ave_s.h");
1823}
1824
1825TEST_F(AssemblerMIPS32r6Test, Ave_sW) {
1826 DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_sW, "ave_s.w ${reg1}, ${reg2}, ${reg3}"),
1827 "ave_s.w");
1828}
1829
1830TEST_F(AssemblerMIPS32r6Test, Ave_sD) {
1831 DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_sD, "ave_s.d ${reg1}, ${reg2}, ${reg3}"),
1832 "ave_s.d");
1833}
1834
1835TEST_F(AssemblerMIPS32r6Test, Ave_uB) {
1836 DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_uB, "ave_u.b ${reg1}, ${reg2}, ${reg3}"),
1837 "ave_u.b");
1838}
1839
1840TEST_F(AssemblerMIPS32r6Test, Ave_uH) {
1841 DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_uH, "ave_u.h ${reg1}, ${reg2}, ${reg3}"),
1842 "ave_u.h");
1843}
1844
1845TEST_F(AssemblerMIPS32r6Test, Ave_uW) {
1846 DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_uW, "ave_u.w ${reg1}, ${reg2}, ${reg3}"),
1847 "ave_u.w");
1848}
1849
1850TEST_F(AssemblerMIPS32r6Test, Ave_uD) {
1851 DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_uD, "ave_u.d ${reg1}, ${reg2}, ${reg3}"),
1852 "ave_u.d");
1853}
1854
1855TEST_F(AssemblerMIPS32r6Test, Aver_sB) {
1856 DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_sB, "aver_s.b ${reg1}, ${reg2}, ${reg3}"),
1857 "aver_s.b");
1858}
1859
1860TEST_F(AssemblerMIPS32r6Test, Aver_sH) {
1861 DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_sH, "aver_s.h ${reg1}, ${reg2}, ${reg3}"),
1862 "aver_s.h");
1863}
1864
1865TEST_F(AssemblerMIPS32r6Test, Aver_sW) {
1866 DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_sW, "aver_s.w ${reg1}, ${reg2}, ${reg3}"),
1867 "aver_s.w");
1868}
1869
1870TEST_F(AssemblerMIPS32r6Test, Aver_sD) {
1871 DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_sD, "aver_s.d ${reg1}, ${reg2}, ${reg3}"),
1872 "aver_s.d");
1873}
1874
1875TEST_F(AssemblerMIPS32r6Test, Aver_uB) {
1876 DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_uB, "aver_u.b ${reg1}, ${reg2}, ${reg3}"),
1877 "aver_u.b");
1878}
1879
1880TEST_F(AssemblerMIPS32r6Test, Aver_uH) {
1881 DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_uH, "aver_u.h ${reg1}, ${reg2}, ${reg3}"),
1882 "aver_u.h");
1883}
1884
1885TEST_F(AssemblerMIPS32r6Test, Aver_uW) {
1886 DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_uW, "aver_u.w ${reg1}, ${reg2}, ${reg3}"),
1887 "aver_u.w");
1888}
1889
1890TEST_F(AssemblerMIPS32r6Test, Aver_uD) {
1891 DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_uD, "aver_u.d ${reg1}, ${reg2}, ${reg3}"),
1892 "aver_u.d");
1893}
1894
1895TEST_F(AssemblerMIPS32r6Test, Max_sB) {
1896 DriverStr(RepeatVVV(&mips::MipsAssembler::Max_sB, "max_s.b ${reg1}, ${reg2}, ${reg3}"),
1897 "max_s.b");
1898}
1899
1900TEST_F(AssemblerMIPS32r6Test, Max_sH) {
1901 DriverStr(RepeatVVV(&mips::MipsAssembler::Max_sH, "max_s.h ${reg1}, ${reg2}, ${reg3}"),
1902 "max_s.h");
1903}
1904
1905TEST_F(AssemblerMIPS32r6Test, Max_sW) {
1906 DriverStr(RepeatVVV(&mips::MipsAssembler::Max_sW, "max_s.w ${reg1}, ${reg2}, ${reg3}"),
1907 "max_s.w");
1908}
1909
1910TEST_F(AssemblerMIPS32r6Test, Max_sD) {
1911 DriverStr(RepeatVVV(&mips::MipsAssembler::Max_sD, "max_s.d ${reg1}, ${reg2}, ${reg3}"),
1912 "max_s.d");
1913}
1914
1915TEST_F(AssemblerMIPS32r6Test, Max_uB) {
1916 DriverStr(RepeatVVV(&mips::MipsAssembler::Max_uB, "max_u.b ${reg1}, ${reg2}, ${reg3}"),
1917 "max_u.b");
1918}
1919
1920TEST_F(AssemblerMIPS32r6Test, Max_uH) {
1921 DriverStr(RepeatVVV(&mips::MipsAssembler::Max_uH, "max_u.h ${reg1}, ${reg2}, ${reg3}"),
1922 "max_u.h");
1923}
1924
1925TEST_F(AssemblerMIPS32r6Test, Max_uW) {
1926 DriverStr(RepeatVVV(&mips::MipsAssembler::Max_uW, "max_u.w ${reg1}, ${reg2}, ${reg3}"),
1927 "max_u.w");
1928}
1929
1930TEST_F(AssemblerMIPS32r6Test, Max_uD) {
1931 DriverStr(RepeatVVV(&mips::MipsAssembler::Max_uD, "max_u.d ${reg1}, ${reg2}, ${reg3}"),
1932 "max_u.d");
1933}
1934
1935TEST_F(AssemblerMIPS32r6Test, Min_sB) {
1936 DriverStr(RepeatVVV(&mips::MipsAssembler::Min_sB, "min_s.b ${reg1}, ${reg2}, ${reg3}"),
1937 "min_s.b");
1938}
1939
1940TEST_F(AssemblerMIPS32r6Test, Min_sH) {
1941 DriverStr(RepeatVVV(&mips::MipsAssembler::Min_sH, "min_s.h ${reg1}, ${reg2}, ${reg3}"),
1942 "min_s.h");
1943}
1944
1945TEST_F(AssemblerMIPS32r6Test, Min_sW) {
1946 DriverStr(RepeatVVV(&mips::MipsAssembler::Min_sW, "min_s.w ${reg1}, ${reg2}, ${reg3}"),
1947 "min_s.w");
1948}
1949
1950TEST_F(AssemblerMIPS32r6Test, Min_sD) {
1951 DriverStr(RepeatVVV(&mips::MipsAssembler::Min_sD, "min_s.d ${reg1}, ${reg2}, ${reg3}"),
1952 "min_s.d");
1953}
1954
1955TEST_F(AssemblerMIPS32r6Test, Min_uB) {
1956 DriverStr(RepeatVVV(&mips::MipsAssembler::Min_uB, "min_u.b ${reg1}, ${reg2}, ${reg3}"),
1957 "min_u.b");
1958}
1959
1960TEST_F(AssemblerMIPS32r6Test, Min_uH) {
1961 DriverStr(RepeatVVV(&mips::MipsAssembler::Min_uH, "min_u.h ${reg1}, ${reg2}, ${reg3}"),
1962 "min_u.h");
1963}
1964
1965TEST_F(AssemblerMIPS32r6Test, Min_uW) {
1966 DriverStr(RepeatVVV(&mips::MipsAssembler::Min_uW, "min_u.w ${reg1}, ${reg2}, ${reg3}"),
1967 "min_u.w");
1968}
1969
1970TEST_F(AssemblerMIPS32r6Test, Min_uD) {
1971 DriverStr(RepeatVVV(&mips::MipsAssembler::Min_uD, "min_u.d ${reg1}, ${reg2}, ${reg3}"),
1972 "min_u.d");
1973}
1974
1975TEST_F(AssemblerMIPS32r6Test, FaddW) {
1976 DriverStr(RepeatVVV(&mips::MipsAssembler::FaddW, "fadd.w ${reg1}, ${reg2}, ${reg3}"), "fadd.w");
1977}
1978
1979TEST_F(AssemblerMIPS32r6Test, FaddD) {
1980 DriverStr(RepeatVVV(&mips::MipsAssembler::FaddD, "fadd.d ${reg1}, ${reg2}, ${reg3}"), "fadd.d");
1981}
1982
1983TEST_F(AssemblerMIPS32r6Test, FsubW) {
1984 DriverStr(RepeatVVV(&mips::MipsAssembler::FsubW, "fsub.w ${reg1}, ${reg2}, ${reg3}"), "fsub.w");
1985}
1986
1987TEST_F(AssemblerMIPS32r6Test, FsubD) {
1988 DriverStr(RepeatVVV(&mips::MipsAssembler::FsubD, "fsub.d ${reg1}, ${reg2}, ${reg3}"), "fsub.d");
1989}
1990
1991TEST_F(AssemblerMIPS32r6Test, FmulW) {
1992 DriverStr(RepeatVVV(&mips::MipsAssembler::FmulW, "fmul.w ${reg1}, ${reg2}, ${reg3}"), "fmul.w");
1993}
1994
1995TEST_F(AssemblerMIPS32r6Test, FmulD) {
1996 DriverStr(RepeatVVV(&mips::MipsAssembler::FmulD, "fmul.d ${reg1}, ${reg2}, ${reg3}"), "fmul.d");
1997}
1998
1999TEST_F(AssemblerMIPS32r6Test, FdivW) {
2000 DriverStr(RepeatVVV(&mips::MipsAssembler::FdivW, "fdiv.w ${reg1}, ${reg2}, ${reg3}"), "fdiv.w");
2001}
2002
2003TEST_F(AssemblerMIPS32r6Test, FdivD) {
2004 DriverStr(RepeatVVV(&mips::MipsAssembler::FdivD, "fdiv.d ${reg1}, ${reg2}, ${reg3}"), "fdiv.d");
2005}
2006
2007TEST_F(AssemblerMIPS32r6Test, FmaxW) {
2008 DriverStr(RepeatVVV(&mips::MipsAssembler::FmaxW, "fmax.w ${reg1}, ${reg2}, ${reg3}"), "fmax.w");
2009}
2010
2011TEST_F(AssemblerMIPS32r6Test, FmaxD) {
2012 DriverStr(RepeatVVV(&mips::MipsAssembler::FmaxD, "fmax.d ${reg1}, ${reg2}, ${reg3}"), "fmax.d");
2013}
2014
2015TEST_F(AssemblerMIPS32r6Test, FminW) {
2016 DriverStr(RepeatVVV(&mips::MipsAssembler::FminW, "fmin.w ${reg1}, ${reg2}, ${reg3}"), "fmin.w");
2017}
2018
2019TEST_F(AssemblerMIPS32r6Test, FminD) {
2020 DriverStr(RepeatVVV(&mips::MipsAssembler::FminD, "fmin.d ${reg1}, ${reg2}, ${reg3}"), "fmin.d");
2021}
2022
2023TEST_F(AssemblerMIPS32r6Test, Ffint_sW) {
2024 DriverStr(RepeatVV(&mips::MipsAssembler::Ffint_sW, "ffint_s.w ${reg1}, ${reg2}"), "ffint_s.w");
2025}
2026
2027TEST_F(AssemblerMIPS32r6Test, Ffint_sD) {
2028 DriverStr(RepeatVV(&mips::MipsAssembler::Ffint_sD, "ffint_s.d ${reg1}, ${reg2}"), "ffint_s.d");
2029}
2030
2031TEST_F(AssemblerMIPS32r6Test, Ftint_sW) {
2032 DriverStr(RepeatVV(&mips::MipsAssembler::Ftint_sW, "ftint_s.w ${reg1}, ${reg2}"), "ftint_s.w");
2033}
2034
2035TEST_F(AssemblerMIPS32r6Test, Ftint_sD) {
2036 DriverStr(RepeatVV(&mips::MipsAssembler::Ftint_sD, "ftint_s.d ${reg1}, ${reg2}"), "ftint_s.d");
2037}
2038
2039TEST_F(AssemblerMIPS32r6Test, SllB) {
2040 DriverStr(RepeatVVV(&mips::MipsAssembler::SllB, "sll.b ${reg1}, ${reg2}, ${reg3}"), "sll.b");
2041}
2042
2043TEST_F(AssemblerMIPS32r6Test, SllH) {
2044 DriverStr(RepeatVVV(&mips::MipsAssembler::SllH, "sll.h ${reg1}, ${reg2}, ${reg3}"), "sll.h");
2045}
2046
2047TEST_F(AssemblerMIPS32r6Test, SllW) {
2048 DriverStr(RepeatVVV(&mips::MipsAssembler::SllW, "sll.w ${reg1}, ${reg2}, ${reg3}"), "sll.w");
2049}
2050
2051TEST_F(AssemblerMIPS32r6Test, SllD) {
2052 DriverStr(RepeatVVV(&mips::MipsAssembler::SllD, "sll.d ${reg1}, ${reg2}, ${reg3}"), "sll.d");
2053}
2054
2055TEST_F(AssemblerMIPS32r6Test, SraB) {
2056 DriverStr(RepeatVVV(&mips::MipsAssembler::SraB, "sra.b ${reg1}, ${reg2}, ${reg3}"), "sra.b");
2057}
2058
2059TEST_F(AssemblerMIPS32r6Test, SraH) {
2060 DriverStr(RepeatVVV(&mips::MipsAssembler::SraH, "sra.h ${reg1}, ${reg2}, ${reg3}"), "sra.h");
2061}
2062
2063TEST_F(AssemblerMIPS32r6Test, SraW) {
2064 DriverStr(RepeatVVV(&mips::MipsAssembler::SraW, "sra.w ${reg1}, ${reg2}, ${reg3}"), "sra.w");
2065}
2066
2067TEST_F(AssemblerMIPS32r6Test, SraD) {
2068 DriverStr(RepeatVVV(&mips::MipsAssembler::SraD, "sra.d ${reg1}, ${reg2}, ${reg3}"), "sra.d");
2069}
2070
2071TEST_F(AssemblerMIPS32r6Test, SrlB) {
2072 DriverStr(RepeatVVV(&mips::MipsAssembler::SrlB, "srl.b ${reg1}, ${reg2}, ${reg3}"), "srl.b");
2073}
2074
2075TEST_F(AssemblerMIPS32r6Test, SrlH) {
2076 DriverStr(RepeatVVV(&mips::MipsAssembler::SrlH, "srl.h ${reg1}, ${reg2}, ${reg3}"), "srl.h");
2077}
2078
2079TEST_F(AssemblerMIPS32r6Test, SrlW) {
2080 DriverStr(RepeatVVV(&mips::MipsAssembler::SrlW, "srl.w ${reg1}, ${reg2}, ${reg3}"), "srl.w");
2081}
2082
2083TEST_F(AssemblerMIPS32r6Test, SrlD) {
2084 DriverStr(RepeatVVV(&mips::MipsAssembler::SrlD, "srl.d ${reg1}, ${reg2}, ${reg3}"), "srl.d");
2085}
2086
2087TEST_F(AssemblerMIPS32r6Test, SlliB) {
2088 DriverStr(RepeatVVIb(&mips::MipsAssembler::SlliB, 3, "slli.b ${reg1}, ${reg2}, {imm}"), "slli.b");
2089}
2090
2091TEST_F(AssemblerMIPS32r6Test, SlliH) {
2092 DriverStr(RepeatVVIb(&mips::MipsAssembler::SlliH, 4, "slli.h ${reg1}, ${reg2}, {imm}"), "slli.h");
2093}
2094
2095TEST_F(AssemblerMIPS32r6Test, SlliW) {
2096 DriverStr(RepeatVVIb(&mips::MipsAssembler::SlliW, 5, "slli.w ${reg1}, ${reg2}, {imm}"), "slli.w");
2097}
2098
2099TEST_F(AssemblerMIPS32r6Test, SlliD) {
2100 DriverStr(RepeatVVIb(&mips::MipsAssembler::SlliD, 6, "slli.d ${reg1}, ${reg2}, {imm}"), "slli.d");
2101}
2102
2103TEST_F(AssemblerMIPS32r6Test, MoveV) {
2104 DriverStr(RepeatVV(&mips::MipsAssembler::MoveV, "move.v ${reg1}, ${reg2}"), "move.v");
2105}
2106
2107TEST_F(AssemblerMIPS32r6Test, SplatiB) {
2108 DriverStr(RepeatVVIb(&mips::MipsAssembler::SplatiB, 4, "splati.b ${reg1}, ${reg2}[{imm}]"),
2109 "splati.b");
2110}
2111
2112TEST_F(AssemblerMIPS32r6Test, SplatiH) {
2113 DriverStr(RepeatVVIb(&mips::MipsAssembler::SplatiH, 3, "splati.h ${reg1}, ${reg2}[{imm}]"),
2114 "splati.h");
2115}
2116
2117TEST_F(AssemblerMIPS32r6Test, SplatiW) {
2118 DriverStr(RepeatVVIb(&mips::MipsAssembler::SplatiW, 2, "splati.w ${reg1}, ${reg2}[{imm}]"),
2119 "splati.w");
2120}
2121
2122TEST_F(AssemblerMIPS32r6Test, SplatiD) {
2123 DriverStr(RepeatVVIb(&mips::MipsAssembler::SplatiD, 1, "splati.d ${reg1}, ${reg2}[{imm}]"),
2124 "splati.d");
2125}
2126
2127TEST_F(AssemblerMIPS32r6Test, FillB) {
2128 DriverStr(RepeatVR(&mips::MipsAssembler::FillB, "fill.b ${reg1}, ${reg2}"), "fill.b");
2129}
2130
2131TEST_F(AssemblerMIPS32r6Test, FillH) {
2132 DriverStr(RepeatVR(&mips::MipsAssembler::FillH, "fill.h ${reg1}, ${reg2}"), "fill.h");
2133}
2134
2135TEST_F(AssemblerMIPS32r6Test, FillW) {
2136 DriverStr(RepeatVR(&mips::MipsAssembler::FillW, "fill.w ${reg1}, ${reg2}"), "fill.w");
2137}
2138
2139TEST_F(AssemblerMIPS32r6Test, LdiB) {
2140 DriverStr(RepeatVIb(&mips::MipsAssembler::LdiB, -8, "ldi.b ${reg}, {imm}"), "ldi.b");
2141}
2142
2143TEST_F(AssemblerMIPS32r6Test, LdiH) {
2144 DriverStr(RepeatVIb(&mips::MipsAssembler::LdiH, -10, "ldi.h ${reg}, {imm}"), "ldi.h");
2145}
2146
2147TEST_F(AssemblerMIPS32r6Test, LdiW) {
2148 DriverStr(RepeatVIb(&mips::MipsAssembler::LdiW, -10, "ldi.w ${reg}, {imm}"), "ldi.w");
2149}
2150
2151TEST_F(AssemblerMIPS32r6Test, LdiD) {
2152 DriverStr(RepeatVIb(&mips::MipsAssembler::LdiD, -10, "ldi.d ${reg}, {imm}"), "ldi.d");
2153}
2154
2155TEST_F(AssemblerMIPS32r6Test, LdB) {
2156 DriverStr(RepeatVRIb(&mips::MipsAssembler::LdB, -10, "ld.b ${reg1}, {imm}(${reg2})"), "ld.b");
2157}
2158
2159TEST_F(AssemblerMIPS32r6Test, LdH) {
2160 DriverStr(RepeatVRIb(&mips::MipsAssembler::LdH, -10, "ld.h ${reg1}, {imm}(${reg2})", 0, 2),
2161 "ld.h");
2162}
2163
2164TEST_F(AssemblerMIPS32r6Test, LdW) {
2165 DriverStr(RepeatVRIb(&mips::MipsAssembler::LdW, -10, "ld.w ${reg1}, {imm}(${reg2})", 0, 4),
2166 "ld.w");
2167}
2168
2169TEST_F(AssemblerMIPS32r6Test, LdD) {
2170 DriverStr(RepeatVRIb(&mips::MipsAssembler::LdD, -10, "ld.d ${reg1}, {imm}(${reg2})", 0, 8),
2171 "ld.d");
2172}
2173
2174TEST_F(AssemblerMIPS32r6Test, StB) {
2175 DriverStr(RepeatVRIb(&mips::MipsAssembler::StB, -10, "st.b ${reg1}, {imm}(${reg2})"), "st.b");
2176}
2177
2178TEST_F(AssemblerMIPS32r6Test, StH) {
2179 DriverStr(RepeatVRIb(&mips::MipsAssembler::StH, -10, "st.h ${reg1}, {imm}(${reg2})", 0, 2),
2180 "st.h");
2181}
2182
2183TEST_F(AssemblerMIPS32r6Test, StW) {
2184 DriverStr(RepeatVRIb(&mips::MipsAssembler::StW, -10, "st.w ${reg1}, {imm}(${reg2})", 0, 4),
2185 "st.w");
2186}
2187
2188TEST_F(AssemblerMIPS32r6Test, StD) {
2189 DriverStr(RepeatVRIb(&mips::MipsAssembler::StD, -10, "st.d ${reg1}, {imm}(${reg2})", 0, 8),
2190 "st.d");
2191}
2192
2193TEST_F(AssemblerMIPS32r6Test, IlvrB) {
2194 DriverStr(RepeatVVV(&mips::MipsAssembler::IlvrB, "ilvr.b ${reg1}, ${reg2}, ${reg3}"), "ilvr.b");
2195}
2196
2197TEST_F(AssemblerMIPS32r6Test, IlvrH) {
2198 DriverStr(RepeatVVV(&mips::MipsAssembler::IlvrH, "ilvr.h ${reg1}, ${reg2}, ${reg3}"), "ilvr.h");
2199}
2200
2201TEST_F(AssemblerMIPS32r6Test, IlvrW) {
2202 DriverStr(RepeatVVV(&mips::MipsAssembler::IlvrW, "ilvr.w ${reg1}, ${reg2}, ${reg3}"), "ilvr.w");
2203}
2204
2205TEST_F(AssemblerMIPS32r6Test, IlvrD) {
2206 DriverStr(RepeatVVV(&mips::MipsAssembler::IlvrD, "ilvr.d ${reg1}, ${reg2}, ${reg3}"), "ilvr.d");
2207}
2208
Lena Djokicb3d79e42017-07-25 11:20:52 +02002209TEST_F(AssemblerMIPS32r6Test, MaddvB) {
2210 DriverStr(RepeatVVV(&mips::MipsAssembler::MaddvB, "maddv.b ${reg1}, ${reg2}, ${reg3}"),
2211 "maddv.b");
2212}
2213
2214TEST_F(AssemblerMIPS32r6Test, MaddvH) {
2215 DriverStr(RepeatVVV(&mips::MipsAssembler::MaddvH, "maddv.h ${reg1}, ${reg2}, ${reg3}"),
2216 "maddv.h");
2217}
2218
2219TEST_F(AssemblerMIPS32r6Test, MaddvW) {
2220 DriverStr(RepeatVVV(&mips::MipsAssembler::MaddvW, "maddv.w ${reg1}, ${reg2}, ${reg3}"),
2221 "maddv.w");
2222}
2223
2224TEST_F(AssemblerMIPS32r6Test, MaddvD) {
2225 DriverStr(RepeatVVV(&mips::MipsAssembler::MaddvD, "maddv.d ${reg1}, ${reg2}, ${reg3}"),
2226 "maddv.d");
2227}
2228
2229TEST_F(AssemblerMIPS32r6Test, MsubvB) {
2230 DriverStr(RepeatVVV(&mips::MipsAssembler::MsubvB, "msubv.b ${reg1}, ${reg2}, ${reg3}"),
2231 "msubv.b");
2232}
2233
2234TEST_F(AssemblerMIPS32r6Test, MsubvH) {
2235 DriverStr(RepeatVVV(&mips::MipsAssembler::MsubvH, "msubv.h ${reg1}, ${reg2}, ${reg3}"),
2236 "msubv.h");
2237}
2238
2239TEST_F(AssemblerMIPS32r6Test, MsubvW) {
2240 DriverStr(RepeatVVV(&mips::MipsAssembler::MsubvW, "msubv.w ${reg1}, ${reg2}, ${reg3}"),
2241 "msubv.w");
2242}
2243
2244TEST_F(AssemblerMIPS32r6Test, MsubvD) {
2245 DriverStr(RepeatVVV(&mips::MipsAssembler::MsubvD, "msubv.d ${reg1}, ${reg2}, ${reg3}"),
2246 "msubv.d");
2247}
2248
2249TEST_F(AssemblerMIPS32r6Test, FmaddW) {
2250 DriverStr(RepeatVVV(&mips::MipsAssembler::FmaddW, "fmadd.w ${reg1}, ${reg2}, ${reg3}"),
2251 "fmadd.w");
2252}
2253
2254TEST_F(AssemblerMIPS32r6Test, FmaddD) {
2255 DriverStr(RepeatVVV(&mips::MipsAssembler::FmaddD, "fmadd.d ${reg1}, ${reg2}, ${reg3}"),
2256 "fmadd.d");
2257}
2258
2259TEST_F(AssemblerMIPS32r6Test, FmsubW) {
2260 DriverStr(RepeatVVV(&mips::MipsAssembler::FmsubW, "fmsub.w ${reg1}, ${reg2}, ${reg3}"),
2261 "fmsub.w");
2262}
2263
2264TEST_F(AssemblerMIPS32r6Test, FmsubD) {
2265 DriverStr(RepeatVVV(&mips::MipsAssembler::FmsubD, "fmsub.d ${reg1}, ${reg2}, ${reg3}"),
2266 "fmsub.d");
2267}
2268
Chris Larsen3add9cb2016-04-14 14:01:33 -07002269#undef __
2270
2271} // namespace art