blob: ae5fe5be19d8c892362a41f35325e39cef46c1e4 [file] [log] [blame]
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001/*
2 * Copyright (C) 2015 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_MIPS_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_MIPS_H_
19
20#include "code_generator.h"
David Sehr9e734c72018-01-04 17:56:19 -080021#include "dex/dex_file_types.h"
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020022#include "driver/compiler_options.h"
23#include "nodes.h"
24#include "parallel_move_resolver.h"
Alexey Frunze06a46c42016-07-19 15:00:40 -070025#include "string_reference.h"
Mathieu Chartierdbddc222017-05-24 12:04:13 -070026#include "type_reference.h"
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020027#include "utils/mips/assembler_mips.h"
28
29namespace art {
30namespace mips {
31
32// InvokeDexCallingConvention registers
33
34static constexpr Register kParameterCoreRegisters[] =
Alexey Frunze1b8464d2016-11-12 17:22:05 -080035 { A1, A2, A3, T0, T1 };
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020036static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
37
38static constexpr FRegister kParameterFpuRegisters[] =
Alexey Frunze1b8464d2016-11-12 17:22:05 -080039 { F8, F10, F12, F14, F16, F18 };
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020040static constexpr size_t kParameterFpuRegistersLength = arraysize(kParameterFpuRegisters);
41
42
43// InvokeRuntimeCallingConvention registers
44
45static constexpr Register kRuntimeParameterCoreRegisters[] =
46 { A0, A1, A2, A3 };
47static constexpr size_t kRuntimeParameterCoreRegistersLength =
48 arraysize(kRuntimeParameterCoreRegisters);
49
50static constexpr FRegister kRuntimeParameterFpuRegisters[] =
Alexey Frunze1b8464d2016-11-12 17:22:05 -080051 { F12, F14 };
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020052static constexpr size_t kRuntimeParameterFpuRegistersLength =
53 arraysize(kRuntimeParameterFpuRegisters);
54
55
56static constexpr Register kCoreCalleeSaves[] =
57 { S0, S1, S2, S3, S4, S5, S6, S7, FP, RA };
58static constexpr FRegister kFpuCalleeSaves[] =
59 { F20, F22, F24, F26, F28, F30 };
60
61
62class CodeGeneratorMIPS;
63
Lena Djokicca8c2952017-05-29 11:31:46 +020064VectorRegister VectorRegisterFrom(Location location);
65
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020066class InvokeDexCallingConvention : public CallingConvention<Register, FRegister> {
67 public:
68 InvokeDexCallingConvention()
69 : CallingConvention(kParameterCoreRegisters,
70 kParameterCoreRegistersLength,
71 kParameterFpuRegisters,
72 kParameterFpuRegistersLength,
73 kMipsPointerSize) {}
74
75 private:
76 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
77};
78
79class InvokeDexCallingConventionVisitorMIPS : public InvokeDexCallingConventionVisitor {
80 public:
81 InvokeDexCallingConventionVisitorMIPS() {}
82 virtual ~InvokeDexCallingConventionVisitorMIPS() {}
83
Vladimir Marko0ebe0d82017-09-21 22:50:39 +010084 Location GetNextLocation(DataType::Type type) OVERRIDE;
85 Location GetReturnLocation(DataType::Type type) const OVERRIDE;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020086 Location GetMethodLocation() const OVERRIDE;
87
88 private:
89 InvokeDexCallingConvention calling_convention;
90
91 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorMIPS);
92};
93
94class InvokeRuntimeCallingConvention : public CallingConvention<Register, FRegister> {
95 public:
96 InvokeRuntimeCallingConvention()
97 : CallingConvention(kRuntimeParameterCoreRegisters,
98 kRuntimeParameterCoreRegistersLength,
99 kRuntimeParameterFpuRegisters,
100 kRuntimeParameterFpuRegistersLength,
101 kMipsPointerSize) {}
102
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100103 Location GetReturnLocation(DataType::Type return_type);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200104
105 private:
106 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
107};
108
109class FieldAccessCallingConventionMIPS : public FieldAccessCallingConvention {
110 public:
111 FieldAccessCallingConventionMIPS() {}
112
113 Location GetObjectLocation() const OVERRIDE {
114 return Location::RegisterLocation(A1);
115 }
116 Location GetFieldIndexLocation() const OVERRIDE {
117 return Location::RegisterLocation(A0);
118 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100119 Location GetReturnLocation(DataType::Type type) const OVERRIDE {
120 return DataType::Is64BitType(type)
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200121 ? Location::RegisterPairLocation(V0, V1)
122 : Location::RegisterLocation(V0);
123 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100124 Location GetSetValueLocation(DataType::Type type, bool is_instance) const OVERRIDE {
125 return DataType::Is64BitType(type)
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200126 ? Location::RegisterPairLocation(A2, A3)
127 : (is_instance ? Location::RegisterLocation(A2) : Location::RegisterLocation(A1));
128 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100129 Location GetFpuLocation(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200130 return Location::FpuRegisterLocation(F0);
131 }
132
133 private:
134 DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionMIPS);
135};
136
137class ParallelMoveResolverMIPS : public ParallelMoveResolverWithSwap {
138 public:
139 ParallelMoveResolverMIPS(ArenaAllocator* allocator, CodeGeneratorMIPS* codegen)
140 : ParallelMoveResolverWithSwap(allocator), codegen_(codegen) {}
141
142 void EmitMove(size_t index) OVERRIDE;
143 void EmitSwap(size_t index) OVERRIDE;
144 void SpillScratch(int reg) OVERRIDE;
145 void RestoreScratch(int reg) OVERRIDE;
146
147 void Exchange(int index1, int index2, bool double_slot);
Goran Jakovljevice7de5ec2017-12-14 10:25:20 +0100148 void ExchangeQuadSlots(int index1, int index2);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200149
150 MipsAssembler* GetAssembler() const;
151
152 private:
153 CodeGeneratorMIPS* const codegen_;
154
155 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverMIPS);
156};
157
158class SlowPathCodeMIPS : public SlowPathCode {
159 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000160 explicit SlowPathCodeMIPS(HInstruction* instruction)
161 : SlowPathCode(instruction), entry_label_(), exit_label_() {}
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200162
163 MipsLabel* GetEntryLabel() { return &entry_label_; }
164 MipsLabel* GetExitLabel() { return &exit_label_; }
165
166 private:
167 MipsLabel entry_label_;
168 MipsLabel exit_label_;
169
170 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeMIPS);
171};
172
173class LocationsBuilderMIPS : public HGraphVisitor {
174 public:
175 LocationsBuilderMIPS(HGraph* graph, CodeGeneratorMIPS* codegen)
176 : HGraphVisitor(graph), codegen_(codegen) {}
177
178#define DECLARE_VISIT_INSTRUCTION(name, super) \
179 void Visit##name(H##name* instr) OVERRIDE;
180
181 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
182 FOR_EACH_CONCRETE_INSTRUCTION_MIPS(DECLARE_VISIT_INSTRUCTION)
183
184#undef DECLARE_VISIT_INSTRUCTION
185
186 void VisitInstruction(HInstruction* instruction) OVERRIDE {
187 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
188 << " (id " << instruction->GetId() << ")";
189 }
190
191 private:
192 void HandleInvoke(HInvoke* invoke);
193 void HandleBinaryOp(HBinaryOperation* operation);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000194 void HandleCondition(HCondition* instruction);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200195 void HandleShift(HBinaryOperation* operation);
196 void HandleFieldSet(HInstruction* instruction, const FieldInfo& field_info);
197 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Alexey Frunzef58b2482016-09-02 22:14:06 -0700198 Location RegisterOrZeroConstant(HInstruction* instruction);
199 Location FpuRegisterOrConstantForStore(HInstruction* instruction);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200200
201 InvokeDexCallingConventionVisitorMIPS parameter_visitor_;
202
203 CodeGeneratorMIPS* const codegen_;
204
205 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderMIPS);
206};
207
Aart Bik42249c32016-01-07 15:33:50 -0800208class InstructionCodeGeneratorMIPS : public InstructionCodeGenerator {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200209 public:
210 InstructionCodeGeneratorMIPS(HGraph* graph, CodeGeneratorMIPS* codegen);
211
212#define DECLARE_VISIT_INSTRUCTION(name, super) \
213 void Visit##name(H##name* instr) OVERRIDE;
214
215 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
216 FOR_EACH_CONCRETE_INSTRUCTION_MIPS(DECLARE_VISIT_INSTRUCTION)
217
218#undef DECLARE_VISIT_INSTRUCTION
219
220 void VisitInstruction(HInstruction* instruction) OVERRIDE {
221 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
222 << " (id " << instruction->GetId() << ")";
223 }
224
225 MipsAssembler* GetAssembler() const { return assembler_; }
226
Alexey Frunze96b66822016-09-10 02:32:44 -0700227 // Compare-and-jump packed switch generates approx. 3 + 2.5 * N 32-bit
228 // instructions for N cases.
229 // Table-based packed switch generates approx. 11 32-bit instructions
230 // and N 32-bit data words for N cases.
231 // At N = 6 they come out as 18 and 17 32-bit words respectively.
232 // We switch to the table-based method starting with 7 cases.
233 static constexpr uint32_t kPackedSwitchJumpTableThreshold = 6;
234
Chris Larsen5633ce72017-04-10 15:47:40 -0700235 void GenerateMemoryBarrier(MemBarrierKind kind);
236
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200237 private:
238 void GenerateClassInitializationCheck(SlowPathCodeMIPS* slow_path, Register class_reg);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200239 void GenerateSuspendCheck(HSuspendCheck* check, HBasicBlock* successor);
240 void HandleBinaryOp(HBinaryOperation* operation);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000241 void HandleCondition(HCondition* instruction);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200242 void HandleShift(HBinaryOperation* operation);
Goran Jakovljevice114da22016-12-26 14:21:43 +0100243 void HandleFieldSet(HInstruction* instruction,
244 const FieldInfo& field_info,
245 uint32_t dex_pc,
246 bool value_can_be_null);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200247 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info, uint32_t dex_pc);
Alexey Frunze15958152017-02-09 19:08:30 -0800248
Aart Bik1f8d51b2018-02-15 10:42:37 -0800249 void GenerateMinMax(LocationSummary* locations, bool is_min, bool isR6, DataType::Type type);
250 void GenerateMinMaxFP(LocationSummary* locations, bool is_min, bool isR6, DataType::Type type);
Aart Bik3dad3412018-02-28 12:01:46 -0800251 void GenerateAbsFP(LocationSummary* locations, DataType::Type type, bool isR2OrNewer, bool isR6);
252
Alexey Frunze15958152017-02-09 19:08:30 -0800253 // Generate a heap reference load using one register `out`:
254 //
255 // out <- *(out + offset)
256 //
257 // while honoring heap poisoning and/or read barriers (if any).
258 //
259 // Location `maybe_temp` is used when generating a read barrier and
260 // shall be a register in that case; it may be an invalid location
261 // otherwise.
262 void GenerateReferenceLoadOneRegister(HInstruction* instruction,
263 Location out,
264 uint32_t offset,
265 Location maybe_temp,
266 ReadBarrierOption read_barrier_option);
267 // Generate a heap reference load using two different registers
268 // `out` and `obj`:
269 //
270 // out <- *(obj + offset)
271 //
272 // while honoring heap poisoning and/or read barriers (if any).
273 //
274 // Location `maybe_temp` is used when generating a Baker's (fast
275 // path) read barrier and shall be a register in that case; it may
276 // be an invalid location otherwise.
277 void GenerateReferenceLoadTwoRegisters(HInstruction* instruction,
278 Location out,
279 Location obj,
280 uint32_t offset,
281 Location maybe_temp,
282 ReadBarrierOption read_barrier_option);
283
Alexey Frunze06a46c42016-07-19 15:00:40 -0700284 // Generate a GC root reference load:
285 //
286 // root <- *(obj + offset)
287 //
288 // while honoring read barriers (if any).
289 void GenerateGcRootFieldLoad(HInstruction* instruction,
290 Location root,
291 Register obj,
Alexey Frunze15958152017-02-09 19:08:30 -0800292 uint32_t offset,
Alexey Frunze4147fcc2017-06-17 19:57:27 -0700293 ReadBarrierOption read_barrier_option,
294 MipsLabel* label_low = nullptr);
Alexey Frunze15958152017-02-09 19:08:30 -0800295
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800296 void GenerateIntCompare(IfCondition cond, LocationSummary* locations);
Alexey Frunze674b9ee2016-09-20 14:54:15 -0700297 // When the function returns `false` it means that the condition holds if `dst` is non-zero
298 // and doesn't hold if `dst` is zero. If it returns `true`, the roles of zero and non-zero
299 // `dst` are exchanged.
300 bool MaterializeIntCompare(IfCondition cond,
301 LocationSummary* input_locations,
302 Register dst);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800303 void GenerateIntCompareAndBranch(IfCondition cond,
304 LocationSummary* locations,
305 MipsLabel* label);
Tijana Jakovljevic6d482aa2017-02-03 13:24:08 +0100306 void GenerateLongCompare(IfCondition cond, LocationSummary* locations);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800307 void GenerateLongCompareAndBranch(IfCondition cond,
308 LocationSummary* locations,
309 MipsLabel* label);
Alexey Frunze2ddb7172016-09-06 17:04:55 -0700310 void GenerateFpCompare(IfCondition cond,
311 bool gt_bias,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100312 DataType::Type type,
Alexey Frunze2ddb7172016-09-06 17:04:55 -0700313 LocationSummary* locations);
Alexey Frunze674b9ee2016-09-20 14:54:15 -0700314 // When the function returns `false` it means that the condition holds if the condition
315 // code flag `cc` is non-zero and doesn't hold if `cc` is zero. If it returns `true`,
316 // the roles of zero and non-zero values of the `cc` flag are exchanged.
317 bool MaterializeFpCompareR2(IfCondition cond,
318 bool gt_bias,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100319 DataType::Type type,
Alexey Frunze674b9ee2016-09-20 14:54:15 -0700320 LocationSummary* input_locations,
321 int cc);
322 // When the function returns `false` it means that the condition holds if `dst` is non-zero
323 // and doesn't hold if `dst` is zero. If it returns `true`, the roles of zero and non-zero
324 // `dst` are exchanged.
325 bool MaterializeFpCompareR6(IfCondition cond,
326 bool gt_bias,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100327 DataType::Type type,
Alexey Frunze674b9ee2016-09-20 14:54:15 -0700328 LocationSummary* input_locations,
329 FRegister dst);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800330 void GenerateFpCompareAndBranch(IfCondition cond,
331 bool gt_bias,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100332 DataType::Type type,
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800333 LocationSummary* locations,
334 MipsLabel* label);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200335 void GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +0000336 size_t condition_input_index,
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200337 MipsLabel* true_target,
David Brazdil0debae72015-11-12 18:37:00 +0000338 MipsLabel* false_target);
Alexey Frunze7e99e052015-11-24 19:28:01 -0800339 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
340 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
341 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
342 void GenerateDivRemIntegral(HBinaryOperation* instruction);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200343 void HandleGoto(HInstruction* got, HBasicBlock* successor);
Alexey Frunze96b66822016-09-10 02:32:44 -0700344 void GenPackedSwitchWithCompares(Register value_reg,
345 int32_t lower_bound,
346 uint32_t num_entries,
347 HBasicBlock* switch_block,
348 HBasicBlock* default_block);
349 void GenTableBasedPackedSwitch(Register value_reg,
350 Register constant_area,
351 int32_t lower_bound,
352 uint32_t num_entries,
353 HBasicBlock* switch_block,
354 HBasicBlock* default_block);
Lena Djokic51765b02017-06-22 13:49:59 +0200355
356 int32_t VecAddress(LocationSummary* locations,
357 size_t size,
358 /* out */ Register* adjusted_base);
Alexey Frunze674b9ee2016-09-20 14:54:15 -0700359 void GenConditionalMoveR2(HSelect* select);
360 void GenConditionalMoveR6(HSelect* select);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200361
362 MipsAssembler* const assembler_;
363 CodeGeneratorMIPS* const codegen_;
364
365 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorMIPS);
366};
367
368class CodeGeneratorMIPS : public CodeGenerator {
369 public:
370 CodeGeneratorMIPS(HGraph* graph,
371 const MipsInstructionSetFeatures& isa_features,
372 const CompilerOptions& compiler_options,
373 OptimizingCompilerStats* stats = nullptr);
374 virtual ~CodeGeneratorMIPS() {}
375
Alexey Frunze73296a72016-06-03 22:51:46 -0700376 void ComputeSpillMask() OVERRIDE;
Alexey Frunze58320ce2016-08-30 21:40:46 -0700377 bool HasAllocatedCalleeSaveRegisters() const OVERRIDE;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200378 void GenerateFrameEntry() OVERRIDE;
379 void GenerateFrameExit() OVERRIDE;
380
381 void Bind(HBasicBlock* block) OVERRIDE;
382
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200383 void MoveConstant(Location location, HConstant* c);
384
385 size_t GetWordSize() const OVERRIDE { return kMipsWordSize; }
386
Lena Djokicca8c2952017-05-29 11:31:46 +0200387 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
388 return GetGraph()->HasSIMD()
389 ? 2 * kMipsDoublewordSize // 16 bytes for each spill.
390 : 1 * kMipsDoublewordSize; // 8 bytes for each spill.
391 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200392
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100393 uintptr_t GetAddressOf(HBasicBlock* block) OVERRIDE {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200394 return assembler_.GetLabelLocation(GetLabelOf(block));
395 }
396
397 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
398 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
399 MipsAssembler* GetAssembler() OVERRIDE { return &assembler_; }
400 const MipsAssembler& GetAssembler() const OVERRIDE { return assembler_; }
401
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700402 // Emit linker patches.
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100403 void EmitLinkerPatches(ArenaVector<linker::LinkerPatch>* linker_patches) OVERRIDE;
Alexey Frunze627c1a02017-01-30 19:28:14 -0800404 void EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) OVERRIDE;
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700405
Alexey Frunze15958152017-02-09 19:08:30 -0800406 // Fast path implementation of ReadBarrier::Barrier for a heap
407 // reference field load when Baker's read barriers are used.
408 void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
409 Location ref,
410 Register obj,
411 uint32_t offset,
412 Location temp,
413 bool needs_null_check);
414 // Fast path implementation of ReadBarrier::Barrier for a heap
415 // reference array load when Baker's read barriers are used.
416 void GenerateArrayLoadWithBakerReadBarrier(HInstruction* instruction,
417 Location ref,
418 Register obj,
419 uint32_t data_offset,
420 Location index,
421 Location temp,
422 bool needs_null_check);
423
424 // Factored implementation, used by GenerateFieldLoadWithBakerReadBarrier,
425 // GenerateArrayLoadWithBakerReadBarrier and some intrinsics.
426 //
427 // Load the object reference located at the address
428 // `obj + offset + (index << scale_factor)`, held by object `obj`, into
429 // `ref`, and mark it if needed.
430 //
431 // If `always_update_field` is true, the value of the reference is
432 // atomically updated in the holder (`obj`).
433 void GenerateReferenceLoadWithBakerReadBarrier(HInstruction* instruction,
434 Location ref,
435 Register obj,
436 uint32_t offset,
437 Location index,
438 ScaleFactor scale_factor,
439 Location temp,
440 bool needs_null_check,
441 bool always_update_field = false);
442
443 // Generate a read barrier for a heap reference within `instruction`
444 // using a slow path.
445 //
446 // A read barrier for an object reference read from the heap is
447 // implemented as a call to the artReadBarrierSlow runtime entry
448 // point, which is passed the values in locations `ref`, `obj`, and
449 // `offset`:
450 //
451 // mirror::Object* artReadBarrierSlow(mirror::Object* ref,
452 // mirror::Object* obj,
453 // uint32_t offset);
454 //
455 // The `out` location contains the value returned by
456 // artReadBarrierSlow.
457 //
458 // When `index` is provided (i.e. for array accesses), the offset
459 // value passed to artReadBarrierSlow is adjusted to take `index`
460 // into account.
461 void GenerateReadBarrierSlow(HInstruction* instruction,
462 Location out,
463 Location ref,
464 Location obj,
465 uint32_t offset,
466 Location index = Location::NoLocation());
467
468 // If read barriers are enabled, generate a read barrier for a heap
469 // reference using a slow path. If heap poisoning is enabled, also
470 // unpoison the reference in `out`.
471 void MaybeGenerateReadBarrierSlow(HInstruction* instruction,
472 Location out,
473 Location ref,
474 Location obj,
475 uint32_t offset,
476 Location index = Location::NoLocation());
477
478 // Generate a read barrier for a GC root within `instruction` using
479 // a slow path.
480 //
481 // A read barrier for an object reference GC root is implemented as
482 // a call to the artReadBarrierForRootSlow runtime entry point,
483 // which is passed the value in location `root`:
484 //
485 // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root);
486 //
487 // The `out` location contains the value returned by
488 // artReadBarrierForRootSlow.
489 void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root);
490
Goran Jakovljevice114da22016-12-26 14:21:43 +0100491 void MarkGCCard(Register object, Register value, bool value_can_be_null);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200492
493 // Register allocation.
494
David Brazdil58282f42016-01-14 12:45:10 +0000495 void SetupBlockedRegisters() const OVERRIDE;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200496
Roland Levillainf41f9562016-09-14 19:26:48 +0100497 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
498 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
499 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
500 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
Alexey Frunze06a46c42016-07-19 15:00:40 -0700501 void ClobberRA() {
502 clobbered_ra_ = true;
503 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200504
505 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
506 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
507
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200508 InstructionSet GetInstructionSet() const OVERRIDE { return InstructionSet::kMips; }
509
510 const MipsInstructionSetFeatures& GetInstructionSetFeatures() const {
511 return isa_features_;
512 }
513
514 MipsLabel* GetLabelOf(HBasicBlock* block) const {
515 return CommonGetLabelOf<MipsLabel>(block_labels_, block);
516 }
517
518 void Initialize() OVERRIDE {
519 block_labels_ = CommonInitializeLabels<MipsLabel>();
520 }
521
522 void Finalize(CodeAllocator* allocator) OVERRIDE;
523
524 // Code generation helpers.
525
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100526 void MoveLocation(Location dst, Location src, DataType::Type dst_type) OVERRIDE;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200527
Roland Levillainf41f9562016-09-14 19:26:48 +0100528 void MoveConstant(Location destination, int32_t value) OVERRIDE;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200529
530 void AddLocationAsTemp(Location location, LocationSummary* locations) OVERRIDE;
531
532 // Generate code to invoke a runtime entry point.
533 void InvokeRuntime(QuickEntrypointEnum entrypoint,
534 HInstruction* instruction,
535 uint32_t dex_pc,
Serban Constantinescufca16662016-07-14 09:21:59 +0100536 SlowPathCode* slow_path = nullptr) OVERRIDE;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200537
Alexey Frunze15958152017-02-09 19:08:30 -0800538 // Generate code to invoke a runtime entry point, but do not record
539 // PC-related information in a stack map.
540 void InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset,
541 HInstruction* instruction,
542 SlowPathCode* slow_path,
543 bool direct);
544
545 void GenerateInvokeRuntime(int32_t entry_point_offset, bool direct);
546
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200547 ParallelMoveResolver* GetMoveResolver() OVERRIDE { return &move_resolver_; }
548
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100549 bool NeedsTwoRegisters(DataType::Type type) const OVERRIDE {
550 return type == DataType::Type::kInt64;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200551 }
552
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000553 // Check if the desired_string_load_kind is supported. If it is, return it,
554 // otherwise return a fall-back kind that should be used instead.
555 HLoadString::LoadKind GetSupportedLoadStringKind(
556 HLoadString::LoadKind desired_string_load_kind) OVERRIDE;
557
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100558 // Check if the desired_class_load_kind is supported. If it is, return it,
559 // otherwise return a fall-back kind that should be used instead.
560 HLoadClass::LoadKind GetSupportedLoadClassKind(
561 HLoadClass::LoadKind desired_class_load_kind) OVERRIDE;
562
Vladimir Markodc151b22015-10-15 18:02:30 +0100563 // Check if the desired_dispatch_info is supported. If it is, return it,
564 // otherwise return a fall-back info that should be used instead.
565 HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch(
566 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
Nicolas Geoffray5e4e11e2016-09-22 13:17:41 +0100567 HInvokeStaticOrDirect* invoke) OVERRIDE;
Vladimir Markodc151b22015-10-15 18:02:30 +0100568
Vladimir Markoe7197bf2017-06-02 17:00:23 +0100569 void GenerateStaticOrDirectCall(
570 HInvokeStaticOrDirect* invoke, Location temp, SlowPathCode* slow_path = nullptr) OVERRIDE;
571 void GenerateVirtualCall(
572 HInvokeVirtual* invoke, Location temp, SlowPathCode* slow_path = nullptr) OVERRIDE;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200573
574 void MoveFromReturnRegister(Location trg ATTRIBUTE_UNUSED,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100575 DataType::Type type ATTRIBUTE_UNUSED) OVERRIDE {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200576 UNIMPLEMENTED(FATAL) << "Not implemented on MIPS";
577 }
578
Roland Levillainf41f9562016-09-14 19:26:48 +0100579 void GenerateNop() OVERRIDE;
580 void GenerateImplicitNullCheck(HNullCheck* instruction) OVERRIDE;
581 void GenerateExplicitNullCheck(HNullCheck* instruction) OVERRIDE;
David Srbeckyc7098ff2016-02-09 14:30:11 +0000582
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000583 // The PcRelativePatchInfo is used for PC-relative addressing of methods/strings/types,
584 // whether through .data.bimg.rel.ro, .bss, or directly in the boot image.
585 //
Alexey Frunze5fa5c042017-06-01 21:07:52 -0700586 // The 16-bit halves of the 32-bit PC-relative offset are patched separately, necessitating
587 // two patches/infos. There can be more than two patches/infos if the instruction supplying
588 // the high half is shared with e.g. a slow path, while the low half is supplied by separate
589 // instructions, e.g.:
590 // lui r1, high // patch
591 // addu r1, r1, rbase
592 // lw r2, low(r1) // patch
593 // beqz r2, slow_path
594 // back:
595 // ...
596 // slow_path:
597 // ...
598 // sw r2, low(r1) // patch
599 // b back
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000600 struct PcRelativePatchInfo : PatchInfo<MipsLabel> {
601 PcRelativePatchInfo(const DexFile* dex_file,
Alexey Frunze5fa5c042017-06-01 21:07:52 -0700602 uint32_t off_or_idx,
603 const PcRelativePatchInfo* info_high)
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000604 : PatchInfo<MipsLabel>(dex_file, off_or_idx),
Alexey Frunze5fa5c042017-06-01 21:07:52 -0700605 pc_rel_label(),
606 patch_info_high(info_high) { }
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700607
Alexey Frunze5fa5c042017-06-01 21:07:52 -0700608 // Label for the instruction corresponding to PC+0. Not bound or used in low half patches.
609 // Not bound in high half patches on R2 when using HMipsComputeBaseMethodAddress.
610 // Bound in high half patches on R2 when using the NAL instruction instead of
611 // HMipsComputeBaseMethodAddress.
612 // Bound in high half patches on R6.
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700613 MipsLabel pc_rel_label;
Alexey Frunze5fa5c042017-06-01 21:07:52 -0700614 // Pointer to the info for the high half patch or nullptr if this is the high half patch info.
615 const PcRelativePatchInfo* patch_info_high;
616
617 private:
618 PcRelativePatchInfo(PcRelativePatchInfo&& other) = delete;
619 DISALLOW_COPY_AND_ASSIGN(PcRelativePatchInfo);
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700620 };
621
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000622 PcRelativePatchInfo* NewBootImageMethodPatch(MethodReference target_method,
623 const PcRelativePatchInfo* info_high = nullptr);
Alexey Frunze5fa5c042017-06-01 21:07:52 -0700624 PcRelativePatchInfo* NewMethodBssEntryPatch(MethodReference target_method,
625 const PcRelativePatchInfo* info_high = nullptr);
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000626 PcRelativePatchInfo* NewBootImageTypePatch(const DexFile& dex_file,
627 dex::TypeIndex type_index,
628 const PcRelativePatchInfo* info_high = nullptr);
Alexey Frunze5fa5c042017-06-01 21:07:52 -0700629 PcRelativePatchInfo* NewTypeBssEntryPatch(const DexFile& dex_file,
630 dex::TypeIndex type_index,
631 const PcRelativePatchInfo* info_high = nullptr);
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000632 PcRelativePatchInfo* NewBootImageStringPatch(const DexFile& dex_file,
633 dex::StringIndex string_index,
634 const PcRelativePatchInfo* info_high = nullptr);
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100635 PcRelativePatchInfo* NewStringBssEntryPatch(const DexFile& dex_file,
636 dex::StringIndex string_index,
637 const PcRelativePatchInfo* info_high = nullptr);
Alexey Frunze06a46c42016-07-19 15:00:40 -0700638 Literal* DeduplicateBootImageAddressLiteral(uint32_t address);
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700639
Alexey Frunze5fa5c042017-06-01 21:07:52 -0700640 void EmitPcRelativeAddressPlaceholderHigh(PcRelativePatchInfo* info_high,
641 Register out,
Alexey Frunzea663d9d2017-07-31 18:43:18 -0700642 Register base);
Vladimir Markoaad75c62016-10-03 08:46:48 +0000643
Alexey Frunze627c1a02017-01-30 19:28:14 -0800644 // The JitPatchInfo is used for JIT string and class loads.
645 struct JitPatchInfo {
646 JitPatchInfo(const DexFile& dex_file, uint64_t idx)
647 : target_dex_file(dex_file), index(idx) { }
648 JitPatchInfo(JitPatchInfo&& other) = default;
649
650 const DexFile& target_dex_file;
651 // String/type index.
652 uint64_t index;
653 // Label for the instruction loading the most significant half of the address.
Alexey Frunze627c1a02017-01-30 19:28:14 -0800654 MipsLabel high_label;
Alexey Frunze4147fcc2017-06-17 19:57:27 -0700655 // Label for the instruction supplying the least significant half of the address.
656 MipsLabel low_label;
Alexey Frunze627c1a02017-01-30 19:28:14 -0800657 };
658
659 void PatchJitRootUse(uint8_t* code,
660 const uint8_t* roots_data,
661 const JitPatchInfo& info,
662 uint64_t index_in_table) const;
663 JitPatchInfo* NewJitRootStringPatch(const DexFile& dex_file,
Vladimir Marko174b2e22017-10-12 13:34:49 +0100664 dex::StringIndex string_index,
Alexey Frunze627c1a02017-01-30 19:28:14 -0800665 Handle<mirror::String> handle);
666 JitPatchInfo* NewJitRootClassPatch(const DexFile& dex_file,
Vladimir Marko174b2e22017-10-12 13:34:49 +0100667 dex::TypeIndex type_index,
Alexey Frunze627c1a02017-01-30 19:28:14 -0800668 Handle<mirror::Class> handle);
669
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200670 private:
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700671 Register GetInvokeStaticOrDirectExtraParameter(HInvokeStaticOrDirect* invoke, Register temp);
672
Alexey Frunze06a46c42016-07-19 15:00:40 -0700673 using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, Literal*>;
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700674
Alexey Frunze06a46c42016-07-19 15:00:40 -0700675 Literal* DeduplicateUint32Literal(uint32_t value, Uint32ToLiteralMap* map);
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000676 PcRelativePatchInfo* NewPcRelativePatch(const DexFile* dex_file,
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700677 uint32_t offset_or_index,
Alexey Frunze5fa5c042017-06-01 21:07:52 -0700678 const PcRelativePatchInfo* info_high,
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700679 ArenaDeque<PcRelativePatchInfo>* patches);
680
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100681 template <linker::LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)>
Vladimir Markoaad75c62016-10-03 08:46:48 +0000682 void EmitPcRelativeLinkerPatches(const ArenaDeque<PcRelativePatchInfo>& infos,
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100683 ArenaVector<linker::LinkerPatch>* linker_patches);
Vladimir Markoaad75c62016-10-03 08:46:48 +0000684
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200685 // Labels for each block that will be compiled.
686 MipsLabel* block_labels_;
687 MipsLabel frame_entry_label_;
688 LocationsBuilderMIPS location_builder_;
689 InstructionCodeGeneratorMIPS instruction_visitor_;
690 ParallelMoveResolverMIPS move_resolver_;
691 MipsAssembler assembler_;
692 const MipsInstructionSetFeatures& isa_features_;
693
Alexey Frunze06a46c42016-07-19 15:00:40 -0700694 // Deduplication map for 32-bit literals, used for non-patchable boot image addresses.
695 Uint32ToLiteralMap uint32_literals_;
Vladimir Marko65979462017-05-19 17:25:12 +0100696 // PC-relative method patch info for kBootImageLinkTimePcRelative.
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000697 ArenaDeque<PcRelativePatchInfo> boot_image_method_patches_;
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100698 // PC-relative method patch info for kBssEntry.
699 ArenaDeque<PcRelativePatchInfo> method_bss_entry_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +0000700 // PC-relative type patch info for kBootImageLinkTimePcRelative.
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000701 ArenaDeque<PcRelativePatchInfo> boot_image_type_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +0000702 // PC-relative type patch info for kBssEntry.
703 ArenaDeque<PcRelativePatchInfo> type_bss_entry_patches_;
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100704 // PC-relative String patch info; type depends on configuration (intern table or boot image PIC).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000705 ArenaDeque<PcRelativePatchInfo> boot_image_string_patches_;
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100706 // PC-relative String patch info for kBssEntry.
707 ArenaDeque<PcRelativePatchInfo> string_bss_entry_patches_;
Vladimir Marko65979462017-05-19 17:25:12 +0100708
Alexey Frunze627c1a02017-01-30 19:28:14 -0800709 // Patches for string root accesses in JIT compiled code.
710 ArenaDeque<JitPatchInfo> jit_string_patches_;
711 // Patches for class root accesses in JIT compiled code.
712 ArenaDeque<JitPatchInfo> jit_class_patches_;
Alexey Frunze06a46c42016-07-19 15:00:40 -0700713
714 // PC-relative loads on R2 clobber RA, which may need to be preserved explicitly in leaf methods.
715 // This is a flag set by pc_relative_fixups_mips and dex_cache_array_fixups_mips optimizations.
716 bool clobbered_ra_;
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700717
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200718 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorMIPS);
719};
720
721} // namespace mips
722} // namespace art
723
724#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_MIPS_H_