blob: 319fa900d852240ea18e8ef7cd7c377f297b77c4 [file] [log] [blame]
jeffhao7fbee072012-08-24 17:56:54 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_mips.h"
18
Vladimir Marko80afd022015-05-19 18:08:00 +010019#include "base/bit_utils.h"
Elliott Hughes1aa246d2012-12-13 09:29:36 -080020#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070021#include "entrypoints/quick/quick_entrypoints.h"
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020022#include "entrypoints/quick/quick_entrypoints_enum.h"
jeffhao7fbee072012-08-24 17:56:54 -070023#include "memory_region.h"
jeffhao7fbee072012-08-24 17:56:54 -070024#include "thread.h"
25
26namespace art {
27namespace mips {
jeffhao7fbee072012-08-24 17:56:54 -070028
jeffhao7fbee072012-08-24 17:56:54 -070029std::ostream& operator<<(std::ostream& os, const DRegister& rhs) {
30 if (rhs >= D0 && rhs < kNumberOfDRegisters) {
31 os << "d" << static_cast<int>(rhs);
32 } else {
33 os << "DRegister[" << static_cast<int>(rhs) << "]";
34 }
35 return os;
36}
37
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020038void MipsAssembler::FinalizeCode() {
39 for (auto& exception_block : exception_blocks_) {
40 EmitExceptionPoll(&exception_block);
41 }
42 PromoteBranches();
43}
44
45void MipsAssembler::FinalizeInstructions(const MemoryRegion& region) {
Vladimir Marko10ef6942015-10-22 15:25:54 +010046 size_t number_of_delayed_adjust_pcs = cfi().NumberOfDelayedAdvancePCs();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020047 EmitBranches();
48 Assembler::FinalizeInstructions(region);
Vladimir Marko10ef6942015-10-22 15:25:54 +010049 PatchCFI(number_of_delayed_adjust_pcs);
50}
51
52void MipsAssembler::PatchCFI(size_t number_of_delayed_adjust_pcs) {
53 if (cfi().NumberOfDelayedAdvancePCs() == 0u) {
54 DCHECK_EQ(number_of_delayed_adjust_pcs, 0u);
55 return;
56 }
57
58 typedef DebugFrameOpCodeWriterForAssembler::DelayedAdvancePC DelayedAdvancePC;
59 const auto data = cfi().ReleaseStreamAndPrepareForDelayedAdvancePC();
60 const std::vector<uint8_t>& old_stream = data.first;
61 const std::vector<DelayedAdvancePC>& advances = data.second;
62
63 // PCs recorded before EmitBranches() need to be adjusted.
64 // PCs recorded during EmitBranches() are already adjusted.
65 // Both ranges are separately sorted but they may overlap.
66 if (kIsDebugBuild) {
67 auto cmp = [](const DelayedAdvancePC& lhs, const DelayedAdvancePC& rhs) {
68 return lhs.pc < rhs.pc;
69 };
70 CHECK(std::is_sorted(advances.begin(), advances.begin() + number_of_delayed_adjust_pcs, cmp));
71 CHECK(std::is_sorted(advances.begin() + number_of_delayed_adjust_pcs, advances.end(), cmp));
72 }
73
74 // Append initial CFI data if any.
75 size_t size = advances.size();
76 DCHECK_NE(size, 0u);
77 cfi().AppendRawData(old_stream, 0u, advances[0].stream_pos);
78 // Emit PC adjustments interleaved with the old CFI stream.
79 size_t adjust_pos = 0u;
80 size_t late_emit_pos = number_of_delayed_adjust_pcs;
81 while (adjust_pos != number_of_delayed_adjust_pcs || late_emit_pos != size) {
82 size_t adjusted_pc = (adjust_pos != number_of_delayed_adjust_pcs)
83 ? GetAdjustedPosition(advances[adjust_pos].pc)
84 : static_cast<size_t>(-1);
85 size_t late_emit_pc = (late_emit_pos != size)
86 ? advances[late_emit_pos].pc
87 : static_cast<size_t>(-1);
88 size_t advance_pc = std::min(adjusted_pc, late_emit_pc);
89 DCHECK_NE(advance_pc, static_cast<size_t>(-1));
90 size_t entry = (adjusted_pc <= late_emit_pc) ? adjust_pos : late_emit_pos;
91 if (adjusted_pc <= late_emit_pc) {
92 ++adjust_pos;
93 } else {
94 ++late_emit_pos;
95 }
96 cfi().AdvancePC(advance_pc);
97 size_t end_pos = (entry + 1u == size) ? old_stream.size() : advances[entry + 1u].stream_pos;
98 cfi().AppendRawData(old_stream, advances[entry].stream_pos, end_pos);
99 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200100}
101
102void MipsAssembler::EmitBranches() {
103 CHECK(!overwriting_);
104 // Switch from appending instructions at the end of the buffer to overwriting
105 // existing instructions (branch placeholders) in the buffer.
106 overwriting_ = true;
107 for (auto& branch : branches_) {
108 EmitBranch(&branch);
109 }
110 overwriting_ = false;
111}
112
113void MipsAssembler::Emit(uint32_t value) {
114 if (overwriting_) {
115 // Branches to labels are emitted into their placeholders here.
116 buffer_.Store<uint32_t>(overwrite_location_, value);
117 overwrite_location_ += sizeof(uint32_t);
118 } else {
119 // Other instructions are simply appended at the end here.
120 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
121 buffer_.Emit<uint32_t>(value);
122 }
jeffhao7fbee072012-08-24 17:56:54 -0700123}
124
125void MipsAssembler::EmitR(int opcode, Register rs, Register rt, Register rd, int shamt, int funct) {
126 CHECK_NE(rs, kNoRegister);
127 CHECK_NE(rt, kNoRegister);
128 CHECK_NE(rd, kNoRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200129 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
130 static_cast<uint32_t>(rs) << kRsShift |
131 static_cast<uint32_t>(rt) << kRtShift |
132 static_cast<uint32_t>(rd) << kRdShift |
133 shamt << kShamtShift |
134 funct;
jeffhao7fbee072012-08-24 17:56:54 -0700135 Emit(encoding);
136}
137
138void MipsAssembler::EmitI(int opcode, Register rs, Register rt, uint16_t imm) {
139 CHECK_NE(rs, kNoRegister);
140 CHECK_NE(rt, kNoRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200141 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
142 static_cast<uint32_t>(rs) << kRsShift |
143 static_cast<uint32_t>(rt) << kRtShift |
144 imm;
jeffhao7fbee072012-08-24 17:56:54 -0700145 Emit(encoding);
146}
147
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200148void MipsAssembler::EmitI21(int opcode, Register rs, uint32_t imm21) {
149 CHECK_NE(rs, kNoRegister);
150 CHECK(IsUint<21>(imm21)) << imm21;
151 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
152 static_cast<uint32_t>(rs) << kRsShift |
153 imm21;
jeffhao7fbee072012-08-24 17:56:54 -0700154 Emit(encoding);
155}
156
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200157void MipsAssembler::EmitI26(int opcode, uint32_t imm26) {
158 CHECK(IsUint<26>(imm26)) << imm26;
159 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | imm26;
160 Emit(encoding);
161}
162
163void MipsAssembler::EmitFR(int opcode, int fmt, FRegister ft, FRegister fs, FRegister fd,
164 int funct) {
jeffhao7fbee072012-08-24 17:56:54 -0700165 CHECK_NE(ft, kNoFRegister);
166 CHECK_NE(fs, kNoFRegister);
167 CHECK_NE(fd, kNoFRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200168 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
169 fmt << kFmtShift |
170 static_cast<uint32_t>(ft) << kFtShift |
171 static_cast<uint32_t>(fs) << kFsShift |
172 static_cast<uint32_t>(fd) << kFdShift |
173 funct;
jeffhao7fbee072012-08-24 17:56:54 -0700174 Emit(encoding);
175}
176
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200177void MipsAssembler::EmitFI(int opcode, int fmt, FRegister ft, uint16_t imm) {
178 CHECK_NE(ft, kNoFRegister);
179 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
180 fmt << kFmtShift |
181 static_cast<uint32_t>(ft) << kFtShift |
182 imm;
jeffhao7fbee072012-08-24 17:56:54 -0700183 Emit(encoding);
184}
185
jeffhao7fbee072012-08-24 17:56:54 -0700186void MipsAssembler::Addu(Register rd, Register rs, Register rt) {
187 EmitR(0, rs, rt, rd, 0, 0x21);
188}
189
jeffhao7fbee072012-08-24 17:56:54 -0700190void MipsAssembler::Addiu(Register rt, Register rs, uint16_t imm16) {
191 EmitI(0x9, rs, rt, imm16);
192}
193
jeffhao7fbee072012-08-24 17:56:54 -0700194void MipsAssembler::Subu(Register rd, Register rs, Register rt) {
195 EmitR(0, rs, rt, rd, 0, 0x23);
196}
197
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200198void MipsAssembler::MultR2(Register rs, Register rt) {
199 CHECK(!IsR6());
jeffhao7fbee072012-08-24 17:56:54 -0700200 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x18);
201}
202
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200203void MipsAssembler::MultuR2(Register rs, Register rt) {
204 CHECK(!IsR6());
jeffhao7fbee072012-08-24 17:56:54 -0700205 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x19);
206}
207
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200208void MipsAssembler::DivR2(Register rs, Register rt) {
209 CHECK(!IsR6());
jeffhao7fbee072012-08-24 17:56:54 -0700210 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1a);
211}
212
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200213void MipsAssembler::DivuR2(Register rs, Register rt) {
214 CHECK(!IsR6());
jeffhao7fbee072012-08-24 17:56:54 -0700215 EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1b);
216}
217
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200218void MipsAssembler::MulR2(Register rd, Register rs, Register rt) {
219 CHECK(!IsR6());
220 EmitR(0x1c, rs, rt, rd, 0, 2);
221}
222
223void MipsAssembler::DivR2(Register rd, Register rs, Register rt) {
224 CHECK(!IsR6());
225 DivR2(rs, rt);
226 Mflo(rd);
227}
228
229void MipsAssembler::ModR2(Register rd, Register rs, Register rt) {
230 CHECK(!IsR6());
231 DivR2(rs, rt);
232 Mfhi(rd);
233}
234
235void MipsAssembler::DivuR2(Register rd, Register rs, Register rt) {
236 CHECK(!IsR6());
237 DivuR2(rs, rt);
238 Mflo(rd);
239}
240
241void MipsAssembler::ModuR2(Register rd, Register rs, Register rt) {
242 CHECK(!IsR6());
243 DivuR2(rs, rt);
244 Mfhi(rd);
245}
246
247void MipsAssembler::MulR6(Register rd, Register rs, Register rt) {
248 CHECK(IsR6());
249 EmitR(0, rs, rt, rd, 2, 0x18);
250}
251
Alexey Frunze7e99e052015-11-24 19:28:01 -0800252void MipsAssembler::MuhR6(Register rd, Register rs, Register rt) {
253 CHECK(IsR6());
254 EmitR(0, rs, rt, rd, 3, 0x18);
255}
256
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200257void MipsAssembler::MuhuR6(Register rd, Register rs, Register rt) {
258 CHECK(IsR6());
259 EmitR(0, rs, rt, rd, 3, 0x19);
260}
261
262void MipsAssembler::DivR6(Register rd, Register rs, Register rt) {
263 CHECK(IsR6());
264 EmitR(0, rs, rt, rd, 2, 0x1a);
265}
266
267void MipsAssembler::ModR6(Register rd, Register rs, Register rt) {
268 CHECK(IsR6());
269 EmitR(0, rs, rt, rd, 3, 0x1a);
270}
271
272void MipsAssembler::DivuR6(Register rd, Register rs, Register rt) {
273 CHECK(IsR6());
274 EmitR(0, rs, rt, rd, 2, 0x1b);
275}
276
277void MipsAssembler::ModuR6(Register rd, Register rs, Register rt) {
278 CHECK(IsR6());
279 EmitR(0, rs, rt, rd, 3, 0x1b);
280}
281
jeffhao7fbee072012-08-24 17:56:54 -0700282void MipsAssembler::And(Register rd, Register rs, Register rt) {
283 EmitR(0, rs, rt, rd, 0, 0x24);
284}
285
286void MipsAssembler::Andi(Register rt, Register rs, uint16_t imm16) {
287 EmitI(0xc, rs, rt, imm16);
288}
289
290void MipsAssembler::Or(Register rd, Register rs, Register rt) {
291 EmitR(0, rs, rt, rd, 0, 0x25);
292}
293
294void MipsAssembler::Ori(Register rt, Register rs, uint16_t imm16) {
295 EmitI(0xd, rs, rt, imm16);
296}
297
298void MipsAssembler::Xor(Register rd, Register rs, Register rt) {
299 EmitR(0, rs, rt, rd, 0, 0x26);
300}
301
302void MipsAssembler::Xori(Register rt, Register rs, uint16_t imm16) {
303 EmitI(0xe, rs, rt, imm16);
304}
305
306void MipsAssembler::Nor(Register rd, Register rs, Register rt) {
307 EmitR(0, rs, rt, rd, 0, 0x27);
308}
309
Chris Larsene3845472015-11-18 12:27:15 -0800310void MipsAssembler::Movz(Register rd, Register rs, Register rt) {
311 CHECK(!IsR6());
312 EmitR(0, rs, rt, rd, 0, 0x0A);
313}
314
315void MipsAssembler::Movn(Register rd, Register rs, Register rt) {
316 CHECK(!IsR6());
317 EmitR(0, rs, rt, rd, 0, 0x0B);
318}
319
320void MipsAssembler::Seleqz(Register rd, Register rs, Register rt) {
321 CHECK(IsR6());
322 EmitR(0, rs, rt, rd, 0, 0x35);
323}
324
325void MipsAssembler::Selnez(Register rd, Register rs, Register rt) {
326 CHECK(IsR6());
327 EmitR(0, rs, rt, rd, 0, 0x37);
328}
329
330void MipsAssembler::ClzR6(Register rd, Register rs) {
331 CHECK(IsR6());
332 EmitR(0, rs, static_cast<Register>(0), rd, 0x01, 0x10);
333}
334
335void MipsAssembler::ClzR2(Register rd, Register rs) {
336 CHECK(!IsR6());
337 EmitR(0x1C, rs, rd, rd, 0, 0x20);
338}
339
340void MipsAssembler::CloR6(Register rd, Register rs) {
341 CHECK(IsR6());
342 EmitR(0, rs, static_cast<Register>(0), rd, 0x01, 0x11);
343}
344
345void MipsAssembler::CloR2(Register rd, Register rs) {
346 CHECK(!IsR6());
347 EmitR(0x1C, rs, rd, rd, 0, 0x21);
348}
349
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200350void MipsAssembler::Seb(Register rd, Register rt) {
351 EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x10, 0x20);
jeffhao7fbee072012-08-24 17:56:54 -0700352}
353
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200354void MipsAssembler::Seh(Register rd, Register rt) {
355 EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x18, 0x20);
jeffhao7fbee072012-08-24 17:56:54 -0700356}
357
Chris Larsen3f8bf652015-10-28 10:08:56 -0700358void MipsAssembler::Wsbh(Register rd, Register rt) {
359 EmitR(0x1f, static_cast<Register>(0), rt, rd, 2, 0x20);
360}
361
Chris Larsen70014c82015-11-18 12:26:08 -0800362void MipsAssembler::Bitswap(Register rd, Register rt) {
363 CHECK(IsR6());
364 EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x0, 0x20);
365}
366
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200367void MipsAssembler::Sll(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700368 CHECK(IsUint<5>(shamt)) << shamt;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200369 EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x00);
jeffhao7fbee072012-08-24 17:56:54 -0700370}
371
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200372void MipsAssembler::Srl(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700373 CHECK(IsUint<5>(shamt)) << shamt;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200374 EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x02);
375}
376
Chris Larsen3f8bf652015-10-28 10:08:56 -0700377void MipsAssembler::Rotr(Register rd, Register rt, int shamt) {
378 CHECK(IsUint<5>(shamt)) << shamt;
379 EmitR(0, static_cast<Register>(1), rt, rd, shamt, 0x02);
380}
381
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200382void MipsAssembler::Sra(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700383 CHECK(IsUint<5>(shamt)) << shamt;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200384 EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x03);
385}
386
387void MipsAssembler::Sllv(Register rd, Register rt, Register rs) {
jeffhao7fbee072012-08-24 17:56:54 -0700388 EmitR(0, rs, rt, rd, 0, 0x04);
389}
390
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200391void MipsAssembler::Srlv(Register rd, Register rt, Register rs) {
jeffhao7fbee072012-08-24 17:56:54 -0700392 EmitR(0, rs, rt, rd, 0, 0x06);
393}
394
Chris Larsene16ce5a2015-11-18 12:30:20 -0800395void MipsAssembler::Rotrv(Register rd, Register rt, Register rs) {
396 EmitR(0, rs, rt, rd, 1, 0x06);
397}
398
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200399void MipsAssembler::Srav(Register rd, Register rt, Register rs) {
jeffhao7fbee072012-08-24 17:56:54 -0700400 EmitR(0, rs, rt, rd, 0, 0x07);
401}
402
Alexey Frunze5c7aed32015-11-25 19:41:54 -0800403void MipsAssembler::Ext(Register rd, Register rt, int pos, int size) {
404 CHECK(IsUint<5>(pos)) << pos;
405 CHECK(0 < size && size <= 32) << size;
406 CHECK(0 < pos + size && pos + size <= 32) << pos << " + " << size;
407 EmitR(0x1f, rt, rd, static_cast<Register>(size - 1), pos, 0x00);
408}
409
410void MipsAssembler::Ins(Register rd, Register rt, int pos, int size) {
411 CHECK(IsUint<5>(pos)) << pos;
412 CHECK(0 < size && size <= 32) << size;
413 CHECK(0 < pos + size && pos + size <= 32) << pos << " + " << size;
414 EmitR(0x1f, rt, rd, static_cast<Register>(pos + size - 1), pos, 0x04);
415}
416
jeffhao7fbee072012-08-24 17:56:54 -0700417void MipsAssembler::Lb(Register rt, Register rs, uint16_t imm16) {
418 EmitI(0x20, rs, rt, imm16);
419}
420
421void MipsAssembler::Lh(Register rt, Register rs, uint16_t imm16) {
422 EmitI(0x21, rs, rt, imm16);
423}
424
425void MipsAssembler::Lw(Register rt, Register rs, uint16_t imm16) {
426 EmitI(0x23, rs, rt, imm16);
427}
428
429void MipsAssembler::Lbu(Register rt, Register rs, uint16_t imm16) {
430 EmitI(0x24, rs, rt, imm16);
431}
432
433void MipsAssembler::Lhu(Register rt, Register rs, uint16_t imm16) {
434 EmitI(0x25, rs, rt, imm16);
435}
436
437void MipsAssembler::Lui(Register rt, uint16_t imm16) {
438 EmitI(0xf, static_cast<Register>(0), rt, imm16);
439}
440
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200441void MipsAssembler::Sync(uint32_t stype) {
442 EmitR(0, static_cast<Register>(0), static_cast<Register>(0), static_cast<Register>(0),
443 stype & 0x1f, 0xf);
444}
445
jeffhao7fbee072012-08-24 17:56:54 -0700446void MipsAssembler::Mfhi(Register rd) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200447 CHECK(!IsR6());
jeffhao7fbee072012-08-24 17:56:54 -0700448 EmitR(0, static_cast<Register>(0), static_cast<Register>(0), rd, 0, 0x10);
449}
450
451void MipsAssembler::Mflo(Register rd) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200452 CHECK(!IsR6());
jeffhao7fbee072012-08-24 17:56:54 -0700453 EmitR(0, static_cast<Register>(0), static_cast<Register>(0), rd, 0, 0x12);
454}
455
456void MipsAssembler::Sb(Register rt, Register rs, uint16_t imm16) {
457 EmitI(0x28, rs, rt, imm16);
458}
459
460void MipsAssembler::Sh(Register rt, Register rs, uint16_t imm16) {
461 EmitI(0x29, rs, rt, imm16);
462}
463
464void MipsAssembler::Sw(Register rt, Register rs, uint16_t imm16) {
465 EmitI(0x2b, rs, rt, imm16);
466}
467
468void MipsAssembler::Slt(Register rd, Register rs, Register rt) {
469 EmitR(0, rs, rt, rd, 0, 0x2a);
470}
471
472void MipsAssembler::Sltu(Register rd, Register rs, Register rt) {
473 EmitR(0, rs, rt, rd, 0, 0x2b);
474}
475
476void MipsAssembler::Slti(Register rt, Register rs, uint16_t imm16) {
477 EmitI(0xa, rs, rt, imm16);
478}
479
480void MipsAssembler::Sltiu(Register rt, Register rs, uint16_t imm16) {
481 EmitI(0xb, rs, rt, imm16);
482}
483
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200484void MipsAssembler::B(uint16_t imm16) {
485 EmitI(0x4, static_cast<Register>(0), static_cast<Register>(0), imm16);
486}
487
488void MipsAssembler::Beq(Register rs, Register rt, uint16_t imm16) {
jeffhao7fbee072012-08-24 17:56:54 -0700489 EmitI(0x4, rs, rt, imm16);
490}
491
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200492void MipsAssembler::Bne(Register rs, Register rt, uint16_t imm16) {
jeffhao7fbee072012-08-24 17:56:54 -0700493 EmitI(0x5, rs, rt, imm16);
494}
495
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200496void MipsAssembler::Beqz(Register rt, uint16_t imm16) {
497 Beq(ZERO, rt, imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700498}
499
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200500void MipsAssembler::Bnez(Register rt, uint16_t imm16) {
501 Bne(ZERO, rt, imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700502}
503
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200504void MipsAssembler::Bltz(Register rt, uint16_t imm16) {
505 EmitI(0x1, rt, static_cast<Register>(0), imm16);
506}
507
508void MipsAssembler::Bgez(Register rt, uint16_t imm16) {
509 EmitI(0x1, rt, static_cast<Register>(0x1), imm16);
510}
511
512void MipsAssembler::Blez(Register rt, uint16_t imm16) {
513 EmitI(0x6, rt, static_cast<Register>(0), imm16);
514}
515
516void MipsAssembler::Bgtz(Register rt, uint16_t imm16) {
517 EmitI(0x7, rt, static_cast<Register>(0), imm16);
518}
519
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800520void MipsAssembler::Bc1f(int cc, uint16_t imm16) {
521 CHECK(!IsR6());
522 CHECK(IsUint<3>(cc)) << cc;
523 EmitI(0x11, static_cast<Register>(0x8), static_cast<Register>(cc << 2), imm16);
524}
525
526void MipsAssembler::Bc1t(int cc, uint16_t imm16) {
527 CHECK(!IsR6());
528 CHECK(IsUint<3>(cc)) << cc;
529 EmitI(0x11, static_cast<Register>(0x8), static_cast<Register>((cc << 2) | 1), imm16);
530}
531
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200532void MipsAssembler::J(uint32_t addr26) {
533 EmitI26(0x2, addr26);
534}
535
536void MipsAssembler::Jal(uint32_t addr26) {
537 EmitI26(0x3, addr26);
538}
539
540void MipsAssembler::Jalr(Register rd, Register rs) {
541 EmitR(0, rs, static_cast<Register>(0), rd, 0, 0x09);
jeffhao7fbee072012-08-24 17:56:54 -0700542}
543
544void MipsAssembler::Jalr(Register rs) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200545 Jalr(RA, rs);
546}
547
548void MipsAssembler::Jr(Register rs) {
549 Jalr(ZERO, rs);
550}
551
552void MipsAssembler::Nal() {
553 EmitI(0x1, static_cast<Register>(0), static_cast<Register>(0x10), 0);
554}
555
556void MipsAssembler::Auipc(Register rs, uint16_t imm16) {
557 CHECK(IsR6());
558 EmitI(0x3B, rs, static_cast<Register>(0x1E), imm16);
559}
560
561void MipsAssembler::Addiupc(Register rs, uint32_t imm19) {
562 CHECK(IsR6());
563 CHECK(IsUint<19>(imm19)) << imm19;
564 EmitI21(0x3B, rs, imm19);
565}
566
567void MipsAssembler::Bc(uint32_t imm26) {
568 CHECK(IsR6());
569 EmitI26(0x32, imm26);
570}
571
572void MipsAssembler::Jic(Register rt, uint16_t imm16) {
573 CHECK(IsR6());
574 EmitI(0x36, static_cast<Register>(0), rt, imm16);
575}
576
577void MipsAssembler::Jialc(Register rt, uint16_t imm16) {
578 CHECK(IsR6());
579 EmitI(0x3E, static_cast<Register>(0), rt, imm16);
580}
581
582void MipsAssembler::Bltc(Register rs, Register rt, uint16_t imm16) {
583 CHECK(IsR6());
584 CHECK_NE(rs, ZERO);
585 CHECK_NE(rt, ZERO);
586 CHECK_NE(rs, rt);
587 EmitI(0x17, rs, rt, imm16);
588}
589
590void MipsAssembler::Bltzc(Register rt, uint16_t imm16) {
591 CHECK(IsR6());
592 CHECK_NE(rt, ZERO);
593 EmitI(0x17, rt, rt, imm16);
594}
595
596void MipsAssembler::Bgtzc(Register rt, uint16_t imm16) {
597 CHECK(IsR6());
598 CHECK_NE(rt, ZERO);
599 EmitI(0x17, static_cast<Register>(0), rt, imm16);
600}
601
602void MipsAssembler::Bgec(Register rs, Register rt, uint16_t imm16) {
603 CHECK(IsR6());
604 CHECK_NE(rs, ZERO);
605 CHECK_NE(rt, ZERO);
606 CHECK_NE(rs, rt);
607 EmitI(0x16, rs, rt, imm16);
608}
609
610void MipsAssembler::Bgezc(Register rt, uint16_t imm16) {
611 CHECK(IsR6());
612 CHECK_NE(rt, ZERO);
613 EmitI(0x16, rt, rt, imm16);
614}
615
616void MipsAssembler::Blezc(Register rt, uint16_t imm16) {
617 CHECK(IsR6());
618 CHECK_NE(rt, ZERO);
619 EmitI(0x16, static_cast<Register>(0), rt, imm16);
620}
621
622void MipsAssembler::Bltuc(Register rs, Register rt, uint16_t imm16) {
623 CHECK(IsR6());
624 CHECK_NE(rs, ZERO);
625 CHECK_NE(rt, ZERO);
626 CHECK_NE(rs, rt);
627 EmitI(0x7, rs, rt, imm16);
628}
629
630void MipsAssembler::Bgeuc(Register rs, Register rt, uint16_t imm16) {
631 CHECK(IsR6());
632 CHECK_NE(rs, ZERO);
633 CHECK_NE(rt, ZERO);
634 CHECK_NE(rs, rt);
635 EmitI(0x6, rs, rt, imm16);
636}
637
638void MipsAssembler::Beqc(Register rs, Register rt, uint16_t imm16) {
639 CHECK(IsR6());
640 CHECK_NE(rs, ZERO);
641 CHECK_NE(rt, ZERO);
642 CHECK_NE(rs, rt);
643 EmitI(0x8, std::min(rs, rt), std::max(rs, rt), imm16);
644}
645
646void MipsAssembler::Bnec(Register rs, Register rt, uint16_t imm16) {
647 CHECK(IsR6());
648 CHECK_NE(rs, ZERO);
649 CHECK_NE(rt, ZERO);
650 CHECK_NE(rs, rt);
651 EmitI(0x18, std::min(rs, rt), std::max(rs, rt), imm16);
652}
653
654void MipsAssembler::Beqzc(Register rs, uint32_t imm21) {
655 CHECK(IsR6());
656 CHECK_NE(rs, ZERO);
657 EmitI21(0x36, rs, imm21);
658}
659
660void MipsAssembler::Bnezc(Register rs, uint32_t imm21) {
661 CHECK(IsR6());
662 CHECK_NE(rs, ZERO);
663 EmitI21(0x3E, rs, imm21);
664}
665
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800666void MipsAssembler::Bc1eqz(FRegister ft, uint16_t imm16) {
667 CHECK(IsR6());
668 EmitFI(0x11, 0x9, ft, imm16);
669}
670
671void MipsAssembler::Bc1nez(FRegister ft, uint16_t imm16) {
672 CHECK(IsR6());
673 EmitFI(0x11, 0xD, ft, imm16);
674}
675
676void MipsAssembler::EmitBcondR2(BranchCondition cond, Register rs, Register rt, uint16_t imm16) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200677 switch (cond) {
678 case kCondLTZ:
679 CHECK_EQ(rt, ZERO);
680 Bltz(rs, imm16);
681 break;
682 case kCondGEZ:
683 CHECK_EQ(rt, ZERO);
684 Bgez(rs, imm16);
685 break;
686 case kCondLEZ:
687 CHECK_EQ(rt, ZERO);
688 Blez(rs, imm16);
689 break;
690 case kCondGTZ:
691 CHECK_EQ(rt, ZERO);
692 Bgtz(rs, imm16);
693 break;
694 case kCondEQ:
695 Beq(rs, rt, imm16);
696 break;
697 case kCondNE:
698 Bne(rs, rt, imm16);
699 break;
700 case kCondEQZ:
701 CHECK_EQ(rt, ZERO);
702 Beqz(rs, imm16);
703 break;
704 case kCondNEZ:
705 CHECK_EQ(rt, ZERO);
706 Bnez(rs, imm16);
707 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800708 case kCondF:
709 CHECK_EQ(rt, ZERO);
710 Bc1f(static_cast<int>(rs), imm16);
711 break;
712 case kCondT:
713 CHECK_EQ(rt, ZERO);
714 Bc1t(static_cast<int>(rs), imm16);
715 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200716 case kCondLT:
717 case kCondGE:
718 case kCondLE:
719 case kCondGT:
720 case kCondLTU:
721 case kCondGEU:
722 case kUncond:
723 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
724 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
725 LOG(FATAL) << "Unexpected branch condition " << cond;
726 UNREACHABLE();
727 }
728}
729
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800730void MipsAssembler::EmitBcondR6(BranchCondition cond, Register rs, Register rt, uint32_t imm16_21) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200731 switch (cond) {
732 case kCondLT:
733 Bltc(rs, rt, imm16_21);
734 break;
735 case kCondGE:
736 Bgec(rs, rt, imm16_21);
737 break;
738 case kCondLE:
739 Bgec(rt, rs, imm16_21);
740 break;
741 case kCondGT:
742 Bltc(rt, rs, imm16_21);
743 break;
744 case kCondLTZ:
745 CHECK_EQ(rt, ZERO);
746 Bltzc(rs, imm16_21);
747 break;
748 case kCondGEZ:
749 CHECK_EQ(rt, ZERO);
750 Bgezc(rs, imm16_21);
751 break;
752 case kCondLEZ:
753 CHECK_EQ(rt, ZERO);
754 Blezc(rs, imm16_21);
755 break;
756 case kCondGTZ:
757 CHECK_EQ(rt, ZERO);
758 Bgtzc(rs, imm16_21);
759 break;
760 case kCondEQ:
761 Beqc(rs, rt, imm16_21);
762 break;
763 case kCondNE:
764 Bnec(rs, rt, imm16_21);
765 break;
766 case kCondEQZ:
767 CHECK_EQ(rt, ZERO);
768 Beqzc(rs, imm16_21);
769 break;
770 case kCondNEZ:
771 CHECK_EQ(rt, ZERO);
772 Bnezc(rs, imm16_21);
773 break;
774 case kCondLTU:
775 Bltuc(rs, rt, imm16_21);
776 break;
777 case kCondGEU:
778 Bgeuc(rs, rt, imm16_21);
779 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800780 case kCondF:
781 CHECK_EQ(rt, ZERO);
782 Bc1eqz(static_cast<FRegister>(rs), imm16_21);
783 break;
784 case kCondT:
785 CHECK_EQ(rt, ZERO);
786 Bc1nez(static_cast<FRegister>(rs), imm16_21);
787 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200788 case kUncond:
789 LOG(FATAL) << "Unexpected branch condition " << cond;
790 UNREACHABLE();
791 }
jeffhao7fbee072012-08-24 17:56:54 -0700792}
793
794void MipsAssembler::AddS(FRegister fd, FRegister fs, FRegister ft) {
795 EmitFR(0x11, 0x10, ft, fs, fd, 0x0);
796}
797
798void MipsAssembler::SubS(FRegister fd, FRegister fs, FRegister ft) {
799 EmitFR(0x11, 0x10, ft, fs, fd, 0x1);
800}
801
802void MipsAssembler::MulS(FRegister fd, FRegister fs, FRegister ft) {
803 EmitFR(0x11, 0x10, ft, fs, fd, 0x2);
804}
805
806void MipsAssembler::DivS(FRegister fd, FRegister fs, FRegister ft) {
807 EmitFR(0x11, 0x10, ft, fs, fd, 0x3);
808}
809
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200810void MipsAssembler::AddD(FRegister fd, FRegister fs, FRegister ft) {
811 EmitFR(0x11, 0x11, ft, fs, fd, 0x0);
jeffhao7fbee072012-08-24 17:56:54 -0700812}
813
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200814void MipsAssembler::SubD(FRegister fd, FRegister fs, FRegister ft) {
815 EmitFR(0x11, 0x11, ft, fs, fd, 0x1);
jeffhao7fbee072012-08-24 17:56:54 -0700816}
817
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200818void MipsAssembler::MulD(FRegister fd, FRegister fs, FRegister ft) {
819 EmitFR(0x11, 0x11, ft, fs, fd, 0x2);
jeffhao7fbee072012-08-24 17:56:54 -0700820}
821
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200822void MipsAssembler::DivD(FRegister fd, FRegister fs, FRegister ft) {
823 EmitFR(0x11, 0x11, ft, fs, fd, 0x3);
jeffhao7fbee072012-08-24 17:56:54 -0700824}
825
826void MipsAssembler::MovS(FRegister fd, FRegister fs) {
827 EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x6);
828}
829
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200830void MipsAssembler::MovD(FRegister fd, FRegister fs) {
831 EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x6);
832}
833
834void MipsAssembler::NegS(FRegister fd, FRegister fs) {
835 EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x7);
836}
837
838void MipsAssembler::NegD(FRegister fd, FRegister fs) {
839 EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x7);
840}
841
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800842void MipsAssembler::CunS(int cc, FRegister fs, FRegister ft) {
843 CHECK(!IsR6());
844 CHECK(IsUint<3>(cc)) << cc;
845 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x31);
846}
847
848void MipsAssembler::CeqS(int cc, FRegister fs, FRegister ft) {
849 CHECK(!IsR6());
850 CHECK(IsUint<3>(cc)) << cc;
851 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x32);
852}
853
854void MipsAssembler::CueqS(int cc, FRegister fs, FRegister ft) {
855 CHECK(!IsR6());
856 CHECK(IsUint<3>(cc)) << cc;
857 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x33);
858}
859
860void MipsAssembler::ColtS(int cc, FRegister fs, FRegister ft) {
861 CHECK(!IsR6());
862 CHECK(IsUint<3>(cc)) << cc;
863 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x34);
864}
865
866void MipsAssembler::CultS(int cc, FRegister fs, FRegister ft) {
867 CHECK(!IsR6());
868 CHECK(IsUint<3>(cc)) << cc;
869 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x35);
870}
871
872void MipsAssembler::ColeS(int cc, FRegister fs, FRegister ft) {
873 CHECK(!IsR6());
874 CHECK(IsUint<3>(cc)) << cc;
875 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x36);
876}
877
878void MipsAssembler::CuleS(int cc, FRegister fs, FRegister ft) {
879 CHECK(!IsR6());
880 CHECK(IsUint<3>(cc)) << cc;
881 EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x37);
882}
883
884void MipsAssembler::CunD(int cc, FRegister fs, FRegister ft) {
885 CHECK(!IsR6());
886 CHECK(IsUint<3>(cc)) << cc;
887 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x31);
888}
889
890void MipsAssembler::CeqD(int cc, FRegister fs, FRegister ft) {
891 CHECK(!IsR6());
892 CHECK(IsUint<3>(cc)) << cc;
893 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x32);
894}
895
896void MipsAssembler::CueqD(int cc, FRegister fs, FRegister ft) {
897 CHECK(!IsR6());
898 CHECK(IsUint<3>(cc)) << cc;
899 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x33);
900}
901
902void MipsAssembler::ColtD(int cc, FRegister fs, FRegister ft) {
903 CHECK(!IsR6());
904 CHECK(IsUint<3>(cc)) << cc;
905 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x34);
906}
907
908void MipsAssembler::CultD(int cc, FRegister fs, FRegister ft) {
909 CHECK(!IsR6());
910 CHECK(IsUint<3>(cc)) << cc;
911 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x35);
912}
913
914void MipsAssembler::ColeD(int cc, FRegister fs, FRegister ft) {
915 CHECK(!IsR6());
916 CHECK(IsUint<3>(cc)) << cc;
917 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x36);
918}
919
920void MipsAssembler::CuleD(int cc, FRegister fs, FRegister ft) {
921 CHECK(!IsR6());
922 CHECK(IsUint<3>(cc)) << cc;
923 EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x37);
924}
925
926void MipsAssembler::CmpUnS(FRegister fd, FRegister fs, FRegister ft) {
927 CHECK(IsR6());
928 EmitFR(0x11, 0x14, ft, fs, fd, 0x01);
929}
930
931void MipsAssembler::CmpEqS(FRegister fd, FRegister fs, FRegister ft) {
932 CHECK(IsR6());
933 EmitFR(0x11, 0x14, ft, fs, fd, 0x02);
934}
935
936void MipsAssembler::CmpUeqS(FRegister fd, FRegister fs, FRegister ft) {
937 CHECK(IsR6());
938 EmitFR(0x11, 0x14, ft, fs, fd, 0x03);
939}
940
941void MipsAssembler::CmpLtS(FRegister fd, FRegister fs, FRegister ft) {
942 CHECK(IsR6());
943 EmitFR(0x11, 0x14, ft, fs, fd, 0x04);
944}
945
946void MipsAssembler::CmpUltS(FRegister fd, FRegister fs, FRegister ft) {
947 CHECK(IsR6());
948 EmitFR(0x11, 0x14, ft, fs, fd, 0x05);
949}
950
951void MipsAssembler::CmpLeS(FRegister fd, FRegister fs, FRegister ft) {
952 CHECK(IsR6());
953 EmitFR(0x11, 0x14, ft, fs, fd, 0x06);
954}
955
956void MipsAssembler::CmpUleS(FRegister fd, FRegister fs, FRegister ft) {
957 CHECK(IsR6());
958 EmitFR(0x11, 0x14, ft, fs, fd, 0x07);
959}
960
961void MipsAssembler::CmpOrS(FRegister fd, FRegister fs, FRegister ft) {
962 CHECK(IsR6());
963 EmitFR(0x11, 0x14, ft, fs, fd, 0x11);
964}
965
966void MipsAssembler::CmpUneS(FRegister fd, FRegister fs, FRegister ft) {
967 CHECK(IsR6());
968 EmitFR(0x11, 0x14, ft, fs, fd, 0x12);
969}
970
971void MipsAssembler::CmpNeS(FRegister fd, FRegister fs, FRegister ft) {
972 CHECK(IsR6());
973 EmitFR(0x11, 0x14, ft, fs, fd, 0x13);
974}
975
976void MipsAssembler::CmpUnD(FRegister fd, FRegister fs, FRegister ft) {
977 CHECK(IsR6());
978 EmitFR(0x11, 0x15, ft, fs, fd, 0x01);
979}
980
981void MipsAssembler::CmpEqD(FRegister fd, FRegister fs, FRegister ft) {
982 CHECK(IsR6());
983 EmitFR(0x11, 0x15, ft, fs, fd, 0x02);
984}
985
986void MipsAssembler::CmpUeqD(FRegister fd, FRegister fs, FRegister ft) {
987 CHECK(IsR6());
988 EmitFR(0x11, 0x15, ft, fs, fd, 0x03);
989}
990
991void MipsAssembler::CmpLtD(FRegister fd, FRegister fs, FRegister ft) {
992 CHECK(IsR6());
993 EmitFR(0x11, 0x15, ft, fs, fd, 0x04);
994}
995
996void MipsAssembler::CmpUltD(FRegister fd, FRegister fs, FRegister ft) {
997 CHECK(IsR6());
998 EmitFR(0x11, 0x15, ft, fs, fd, 0x05);
999}
1000
1001void MipsAssembler::CmpLeD(FRegister fd, FRegister fs, FRegister ft) {
1002 CHECK(IsR6());
1003 EmitFR(0x11, 0x15, ft, fs, fd, 0x06);
1004}
1005
1006void MipsAssembler::CmpUleD(FRegister fd, FRegister fs, FRegister ft) {
1007 CHECK(IsR6());
1008 EmitFR(0x11, 0x15, ft, fs, fd, 0x07);
1009}
1010
1011void MipsAssembler::CmpOrD(FRegister fd, FRegister fs, FRegister ft) {
1012 CHECK(IsR6());
1013 EmitFR(0x11, 0x15, ft, fs, fd, 0x11);
1014}
1015
1016void MipsAssembler::CmpUneD(FRegister fd, FRegister fs, FRegister ft) {
1017 CHECK(IsR6());
1018 EmitFR(0x11, 0x15, ft, fs, fd, 0x12);
1019}
1020
1021void MipsAssembler::CmpNeD(FRegister fd, FRegister fs, FRegister ft) {
1022 CHECK(IsR6());
1023 EmitFR(0x11, 0x15, ft, fs, fd, 0x13);
1024}
1025
1026void MipsAssembler::Movf(Register rd, Register rs, int cc) {
1027 CHECK(!IsR6());
1028 CHECK(IsUint<3>(cc)) << cc;
1029 EmitR(0, rs, static_cast<Register>(cc << 2), rd, 0, 0x01);
1030}
1031
1032void MipsAssembler::Movt(Register rd, Register rs, int cc) {
1033 CHECK(!IsR6());
1034 CHECK(IsUint<3>(cc)) << cc;
1035 EmitR(0, rs, static_cast<Register>((cc << 2) | 1), rd, 0, 0x01);
1036}
1037
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001038void MipsAssembler::TruncLS(FRegister fd, FRegister fs) {
1039 EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x09);
1040}
1041
1042void MipsAssembler::TruncLD(FRegister fd, FRegister fs) {
1043 EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x09);
1044}
1045
1046void MipsAssembler::TruncWS(FRegister fd, FRegister fs) {
1047 EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x0D);
1048}
1049
1050void MipsAssembler::TruncWD(FRegister fd, FRegister fs) {
1051 EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x0D);
1052}
1053
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001054void MipsAssembler::Cvtsw(FRegister fd, FRegister fs) {
1055 EmitFR(0x11, 0x14, static_cast<FRegister>(0), fs, fd, 0x20);
1056}
1057
1058void MipsAssembler::Cvtdw(FRegister fd, FRegister fs) {
1059 EmitFR(0x11, 0x14, static_cast<FRegister>(0), fs, fd, 0x21);
1060}
1061
1062void MipsAssembler::Cvtsd(FRegister fd, FRegister fs) {
1063 EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x20);
1064}
1065
1066void MipsAssembler::Cvtds(FRegister fd, FRegister fs) {
1067 EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x21);
jeffhao7fbee072012-08-24 17:56:54 -07001068}
1069
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001070void MipsAssembler::Cvtsl(FRegister fd, FRegister fs) {
1071 EmitFR(0x11, 0x15, static_cast<FRegister>(0), fs, fd, 0x20);
1072}
1073
1074void MipsAssembler::Cvtdl(FRegister fd, FRegister fs) {
1075 EmitFR(0x11, 0x15, static_cast<FRegister>(0), fs, fd, 0x21);
1076}
1077
jeffhao7fbee072012-08-24 17:56:54 -07001078void MipsAssembler::Mfc1(Register rt, FRegister fs) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001079 EmitFR(0x11, 0x00, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0);
jeffhao7fbee072012-08-24 17:56:54 -07001080}
1081
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001082void MipsAssembler::Mtc1(Register rt, FRegister fs) {
1083 EmitFR(0x11, 0x04, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0);
1084}
1085
1086void MipsAssembler::Mfhc1(Register rt, FRegister fs) {
1087 EmitFR(0x11, 0x03, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0);
1088}
1089
1090void MipsAssembler::Mthc1(Register rt, FRegister fs) {
1091 EmitFR(0x11, 0x07, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0);
jeffhao7fbee072012-08-24 17:56:54 -07001092}
1093
1094void MipsAssembler::Lwc1(FRegister ft, Register rs, uint16_t imm16) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001095 EmitI(0x31, rs, static_cast<Register>(ft), imm16);
jeffhao7fbee072012-08-24 17:56:54 -07001096}
1097
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001098void MipsAssembler::Ldc1(FRegister ft, Register rs, uint16_t imm16) {
1099 EmitI(0x35, rs, static_cast<Register>(ft), imm16);
jeffhao7fbee072012-08-24 17:56:54 -07001100}
1101
1102void MipsAssembler::Swc1(FRegister ft, Register rs, uint16_t imm16) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001103 EmitI(0x39, rs, static_cast<Register>(ft), imm16);
jeffhao7fbee072012-08-24 17:56:54 -07001104}
1105
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001106void MipsAssembler::Sdc1(FRegister ft, Register rs, uint16_t imm16) {
1107 EmitI(0x3d, rs, static_cast<Register>(ft), imm16);
jeffhao7fbee072012-08-24 17:56:54 -07001108}
1109
1110void MipsAssembler::Break() {
1111 EmitR(0, static_cast<Register>(0), static_cast<Register>(0),
1112 static_cast<Register>(0), 0, 0xD);
1113}
1114
jeffhao07030602012-09-26 14:33:14 -07001115void MipsAssembler::Nop() {
1116 EmitR(0x0, static_cast<Register>(0), static_cast<Register>(0), static_cast<Register>(0), 0, 0x0);
1117}
1118
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001119void MipsAssembler::Move(Register rd, Register rs) {
1120 Or(rd, rs, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001121}
1122
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001123void MipsAssembler::Clear(Register rd) {
1124 Move(rd, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001125}
1126
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001127void MipsAssembler::Not(Register rd, Register rs) {
1128 Nor(rd, rs, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001129}
1130
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001131void MipsAssembler::Push(Register rs) {
1132 IncreaseFrameSize(kMipsWordSize);
1133 Sw(rs, SP, 0);
jeffhao7fbee072012-08-24 17:56:54 -07001134}
1135
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001136void MipsAssembler::Pop(Register rd) {
1137 Lw(rd, SP, 0);
1138 DecreaseFrameSize(kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07001139}
1140
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001141void MipsAssembler::PopAndReturn(Register rd, Register rt) {
1142 Lw(rd, SP, 0);
1143 Jr(rt);
1144 DecreaseFrameSize(kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07001145}
1146
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001147void MipsAssembler::LoadConst32(Register rd, int32_t value) {
1148 if (IsUint<16>(value)) {
1149 // Use OR with (unsigned) immediate to encode 16b unsigned int.
1150 Ori(rd, ZERO, value);
1151 } else if (IsInt<16>(value)) {
1152 // Use ADD with (signed) immediate to encode 16b signed int.
1153 Addiu(rd, ZERO, value);
jeffhao7fbee072012-08-24 17:56:54 -07001154 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001155 Lui(rd, High16Bits(value));
1156 if (value & 0xFFFF)
1157 Ori(rd, rd, Low16Bits(value));
1158 }
1159}
1160
1161void MipsAssembler::LoadConst64(Register reg_hi, Register reg_lo, int64_t value) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001162 uint32_t low = Low32Bits(value);
1163 uint32_t high = High32Bits(value);
1164 LoadConst32(reg_lo, low);
1165 if (high != low) {
1166 LoadConst32(reg_hi, high);
1167 } else {
1168 Move(reg_hi, reg_lo);
1169 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001170}
1171
1172void MipsAssembler::StoreConst32ToOffset(int32_t value,
1173 Register base,
1174 int32_t offset,
1175 Register temp) {
1176 if (!IsInt<16>(offset)) {
1177 CHECK_NE(temp, AT); // Must not use AT as temp, as not to overwrite the loaded value.
1178 LoadConst32(AT, offset);
1179 Addu(AT, AT, base);
1180 base = AT;
1181 offset = 0;
1182 }
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001183 if (value == 0) {
1184 temp = ZERO;
1185 } else {
1186 LoadConst32(temp, value);
1187 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001188 Sw(temp, base, offset);
1189}
1190
1191void MipsAssembler::StoreConst64ToOffset(int64_t value,
1192 Register base,
1193 int32_t offset,
1194 Register temp) {
1195 // IsInt<16> must be passed a signed value.
1196 if (!IsInt<16>(offset) || !IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize))) {
1197 CHECK_NE(temp, AT); // Must not use AT as temp, as not to overwrite the loaded value.
1198 LoadConst32(AT, offset);
1199 Addu(AT, AT, base);
1200 base = AT;
1201 offset = 0;
1202 }
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001203 uint32_t low = Low32Bits(value);
1204 uint32_t high = High32Bits(value);
1205 if (low == 0) {
1206 Sw(ZERO, base, offset);
1207 } else {
1208 LoadConst32(temp, low);
1209 Sw(temp, base, offset);
1210 }
1211 if (high == 0) {
1212 Sw(ZERO, base, offset + kMipsWordSize);
1213 } else {
1214 if (high != low) {
1215 LoadConst32(temp, high);
1216 }
1217 Sw(temp, base, offset + kMipsWordSize);
1218 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001219}
1220
1221void MipsAssembler::LoadSConst32(FRegister r, int32_t value, Register temp) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001222 if (value == 0) {
1223 temp = ZERO;
1224 } else {
1225 LoadConst32(temp, value);
1226 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001227 Mtc1(temp, r);
1228}
1229
1230void MipsAssembler::LoadDConst64(FRegister rd, int64_t value, Register temp) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001231 uint32_t low = Low32Bits(value);
1232 uint32_t high = High32Bits(value);
1233 if (low == 0) {
1234 Mtc1(ZERO, rd);
1235 } else {
1236 LoadConst32(temp, low);
1237 Mtc1(temp, rd);
1238 }
1239 if (high == 0) {
1240 Mthc1(ZERO, rd);
1241 } else {
1242 LoadConst32(temp, high);
1243 Mthc1(temp, rd);
1244 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001245}
1246
1247void MipsAssembler::Addiu32(Register rt, Register rs, int32_t value, Register temp) {
1248 if (IsInt<16>(value)) {
1249 Addiu(rt, rs, value);
1250 } else {
1251 LoadConst32(temp, value);
1252 Addu(rt, rs, temp);
1253 }
1254}
1255
1256void MipsAssembler::Branch::InitShortOrLong(MipsAssembler::Branch::OffsetBits offset_size,
1257 MipsAssembler::Branch::Type short_type,
1258 MipsAssembler::Branch::Type long_type) {
1259 type_ = (offset_size <= branch_info_[short_type].offset_size) ? short_type : long_type;
1260}
1261
1262void MipsAssembler::Branch::InitializeType(bool is_call, bool is_r6) {
1263 OffsetBits offset_size = GetOffsetSizeNeeded(location_, target_);
1264 if (is_r6) {
1265 // R6
1266 if (is_call) {
1267 InitShortOrLong(offset_size, kR6Call, kR6LongCall);
1268 } else if (condition_ == kUncond) {
1269 InitShortOrLong(offset_size, kR6UncondBranch, kR6LongUncondBranch);
1270 } else {
1271 if (condition_ == kCondEQZ || condition_ == kCondNEZ) {
1272 // Special case for beqzc/bnezc with longer offset than in other b<cond>c instructions.
1273 type_ = (offset_size <= kOffset23) ? kR6CondBranch : kR6LongCondBranch;
1274 } else {
1275 InitShortOrLong(offset_size, kR6CondBranch, kR6LongCondBranch);
1276 }
1277 }
1278 } else {
1279 // R2
1280 if (is_call) {
1281 InitShortOrLong(offset_size, kCall, kLongCall);
1282 } else if (condition_ == kUncond) {
1283 InitShortOrLong(offset_size, kUncondBranch, kLongUncondBranch);
1284 } else {
1285 InitShortOrLong(offset_size, kCondBranch, kLongCondBranch);
1286 }
1287 }
1288 old_type_ = type_;
1289}
1290
1291bool MipsAssembler::Branch::IsNop(BranchCondition condition, Register lhs, Register rhs) {
1292 switch (condition) {
1293 case kCondLT:
1294 case kCondGT:
1295 case kCondNE:
1296 case kCondLTU:
1297 return lhs == rhs;
1298 default:
1299 return false;
1300 }
1301}
1302
1303bool MipsAssembler::Branch::IsUncond(BranchCondition condition, Register lhs, Register rhs) {
1304 switch (condition) {
1305 case kUncond:
1306 return true;
1307 case kCondGE:
1308 case kCondLE:
1309 case kCondEQ:
1310 case kCondGEU:
1311 return lhs == rhs;
1312 default:
1313 return false;
1314 }
1315}
1316
1317MipsAssembler::Branch::Branch(bool is_r6, uint32_t location, uint32_t target)
1318 : old_location_(location),
1319 location_(location),
1320 target_(target),
1321 lhs_reg_(0),
1322 rhs_reg_(0),
1323 condition_(kUncond) {
1324 InitializeType(false, is_r6);
1325}
1326
1327MipsAssembler::Branch::Branch(bool is_r6,
1328 uint32_t location,
1329 uint32_t target,
1330 MipsAssembler::BranchCondition condition,
1331 Register lhs_reg,
1332 Register rhs_reg)
1333 : old_location_(location),
1334 location_(location),
1335 target_(target),
1336 lhs_reg_(lhs_reg),
1337 rhs_reg_(rhs_reg),
1338 condition_(condition) {
1339 CHECK_NE(condition, kUncond);
1340 switch (condition) {
1341 case kCondLT:
1342 case kCondGE:
1343 case kCondLE:
1344 case kCondGT:
1345 case kCondLTU:
1346 case kCondGEU:
1347 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
1348 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
1349 // We leave this up to the caller.
1350 CHECK(is_r6);
1351 FALLTHROUGH_INTENDED;
1352 case kCondEQ:
1353 case kCondNE:
1354 // Require registers other than 0 not only for R6, but also for R2 to catch errors.
1355 // To compare with 0, use dedicated kCond*Z conditions.
1356 CHECK_NE(lhs_reg, ZERO);
1357 CHECK_NE(rhs_reg, ZERO);
1358 break;
1359 case kCondLTZ:
1360 case kCondGEZ:
1361 case kCondLEZ:
1362 case kCondGTZ:
1363 case kCondEQZ:
1364 case kCondNEZ:
1365 // Require registers other than 0 not only for R6, but also for R2 to catch errors.
1366 CHECK_NE(lhs_reg, ZERO);
1367 CHECK_EQ(rhs_reg, ZERO);
1368 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001369 case kCondF:
1370 case kCondT:
1371 CHECK_EQ(rhs_reg, ZERO);
1372 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001373 case kUncond:
1374 UNREACHABLE();
1375 }
1376 CHECK(!IsNop(condition, lhs_reg, rhs_reg));
1377 if (IsUncond(condition, lhs_reg, rhs_reg)) {
1378 // Branch condition is always true, make the branch unconditional.
1379 condition_ = kUncond;
1380 }
1381 InitializeType(false, is_r6);
1382}
1383
1384MipsAssembler::Branch::Branch(bool is_r6, uint32_t location, uint32_t target, Register indirect_reg)
1385 : old_location_(location),
1386 location_(location),
1387 target_(target),
1388 lhs_reg_(indirect_reg),
1389 rhs_reg_(0),
1390 condition_(kUncond) {
1391 CHECK_NE(indirect_reg, ZERO);
1392 CHECK_NE(indirect_reg, AT);
1393 InitializeType(true, is_r6);
1394}
1395
1396MipsAssembler::BranchCondition MipsAssembler::Branch::OppositeCondition(
1397 MipsAssembler::BranchCondition cond) {
1398 switch (cond) {
1399 case kCondLT:
1400 return kCondGE;
1401 case kCondGE:
1402 return kCondLT;
1403 case kCondLE:
1404 return kCondGT;
1405 case kCondGT:
1406 return kCondLE;
1407 case kCondLTZ:
1408 return kCondGEZ;
1409 case kCondGEZ:
1410 return kCondLTZ;
1411 case kCondLEZ:
1412 return kCondGTZ;
1413 case kCondGTZ:
1414 return kCondLEZ;
1415 case kCondEQ:
1416 return kCondNE;
1417 case kCondNE:
1418 return kCondEQ;
1419 case kCondEQZ:
1420 return kCondNEZ;
1421 case kCondNEZ:
1422 return kCondEQZ;
1423 case kCondLTU:
1424 return kCondGEU;
1425 case kCondGEU:
1426 return kCondLTU;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001427 case kCondF:
1428 return kCondT;
1429 case kCondT:
1430 return kCondF;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001431 case kUncond:
1432 LOG(FATAL) << "Unexpected branch condition " << cond;
1433 }
1434 UNREACHABLE();
1435}
1436
1437MipsAssembler::Branch::Type MipsAssembler::Branch::GetType() const {
1438 return type_;
1439}
1440
1441MipsAssembler::BranchCondition MipsAssembler::Branch::GetCondition() const {
1442 return condition_;
1443}
1444
1445Register MipsAssembler::Branch::GetLeftRegister() const {
1446 return static_cast<Register>(lhs_reg_);
1447}
1448
1449Register MipsAssembler::Branch::GetRightRegister() const {
1450 return static_cast<Register>(rhs_reg_);
1451}
1452
1453uint32_t MipsAssembler::Branch::GetTarget() const {
1454 return target_;
1455}
1456
1457uint32_t MipsAssembler::Branch::GetLocation() const {
1458 return location_;
1459}
1460
1461uint32_t MipsAssembler::Branch::GetOldLocation() const {
1462 return old_location_;
1463}
1464
1465uint32_t MipsAssembler::Branch::GetLength() const {
1466 return branch_info_[type_].length;
1467}
1468
1469uint32_t MipsAssembler::Branch::GetOldLength() const {
1470 return branch_info_[old_type_].length;
1471}
1472
1473uint32_t MipsAssembler::Branch::GetSize() const {
1474 return GetLength() * sizeof(uint32_t);
1475}
1476
1477uint32_t MipsAssembler::Branch::GetOldSize() const {
1478 return GetOldLength() * sizeof(uint32_t);
1479}
1480
1481uint32_t MipsAssembler::Branch::GetEndLocation() const {
1482 return GetLocation() + GetSize();
1483}
1484
1485uint32_t MipsAssembler::Branch::GetOldEndLocation() const {
1486 return GetOldLocation() + GetOldSize();
1487}
1488
1489bool MipsAssembler::Branch::IsLong() const {
1490 switch (type_) {
1491 // R2 short branches.
1492 case kUncondBranch:
1493 case kCondBranch:
1494 case kCall:
1495 // R6 short branches.
1496 case kR6UncondBranch:
1497 case kR6CondBranch:
1498 case kR6Call:
1499 return false;
1500 // R2 long branches.
1501 case kLongUncondBranch:
1502 case kLongCondBranch:
1503 case kLongCall:
1504 // R6 long branches.
1505 case kR6LongUncondBranch:
1506 case kR6LongCondBranch:
1507 case kR6LongCall:
1508 return true;
1509 }
1510 UNREACHABLE();
1511}
1512
1513bool MipsAssembler::Branch::IsResolved() const {
1514 return target_ != kUnresolved;
1515}
1516
1517MipsAssembler::Branch::OffsetBits MipsAssembler::Branch::GetOffsetSize() const {
1518 OffsetBits offset_size =
1519 (type_ == kR6CondBranch && (condition_ == kCondEQZ || condition_ == kCondNEZ))
1520 ? kOffset23
1521 : branch_info_[type_].offset_size;
1522 return offset_size;
1523}
1524
1525MipsAssembler::Branch::OffsetBits MipsAssembler::Branch::GetOffsetSizeNeeded(uint32_t location,
1526 uint32_t target) {
1527 // For unresolved targets assume the shortest encoding
1528 // (later it will be made longer if needed).
1529 if (target == kUnresolved)
1530 return kOffset16;
1531 int64_t distance = static_cast<int64_t>(target) - location;
1532 // To simplify calculations in composite branches consisting of multiple instructions
1533 // bump up the distance by a value larger than the max byte size of a composite branch.
1534 distance += (distance >= 0) ? kMaxBranchSize : -kMaxBranchSize;
1535 if (IsInt<kOffset16>(distance))
1536 return kOffset16;
1537 else if (IsInt<kOffset18>(distance))
1538 return kOffset18;
1539 else if (IsInt<kOffset21>(distance))
1540 return kOffset21;
1541 else if (IsInt<kOffset23>(distance))
1542 return kOffset23;
1543 else if (IsInt<kOffset28>(distance))
1544 return kOffset28;
1545 return kOffset32;
1546}
1547
1548void MipsAssembler::Branch::Resolve(uint32_t target) {
1549 target_ = target;
1550}
1551
1552void MipsAssembler::Branch::Relocate(uint32_t expand_location, uint32_t delta) {
1553 if (location_ > expand_location) {
1554 location_ += delta;
1555 }
1556 if (!IsResolved()) {
1557 return; // Don't know the target yet.
1558 }
1559 if (target_ > expand_location) {
1560 target_ += delta;
1561 }
1562}
1563
1564void MipsAssembler::Branch::PromoteToLong() {
1565 switch (type_) {
1566 // R2 short branches.
1567 case kUncondBranch:
1568 type_ = kLongUncondBranch;
1569 break;
1570 case kCondBranch:
1571 type_ = kLongCondBranch;
1572 break;
1573 case kCall:
1574 type_ = kLongCall;
1575 break;
1576 // R6 short branches.
1577 case kR6UncondBranch:
1578 type_ = kR6LongUncondBranch;
1579 break;
1580 case kR6CondBranch:
1581 type_ = kR6LongCondBranch;
1582 break;
1583 case kR6Call:
1584 type_ = kR6LongCall;
1585 break;
1586 default:
1587 // Note: 'type_' is already long.
1588 break;
1589 }
1590 CHECK(IsLong());
1591}
1592
1593uint32_t MipsAssembler::Branch::PromoteIfNeeded(uint32_t max_short_distance) {
1594 // If the branch is still unresolved or already long, nothing to do.
1595 if (IsLong() || !IsResolved()) {
1596 return 0;
1597 }
1598 // Promote the short branch to long if the offset size is too small
1599 // to hold the distance between location_ and target_.
1600 if (GetOffsetSizeNeeded(location_, target_) > GetOffsetSize()) {
1601 PromoteToLong();
1602 uint32_t old_size = GetOldSize();
1603 uint32_t new_size = GetSize();
1604 CHECK_GT(new_size, old_size);
1605 return new_size - old_size;
1606 }
1607 // The following logic is for debugging/testing purposes.
1608 // Promote some short branches to long when it's not really required.
1609 if (UNLIKELY(max_short_distance != std::numeric_limits<uint32_t>::max())) {
1610 int64_t distance = static_cast<int64_t>(target_) - location_;
1611 distance = (distance >= 0) ? distance : -distance;
1612 if (distance >= max_short_distance) {
1613 PromoteToLong();
1614 uint32_t old_size = GetOldSize();
1615 uint32_t new_size = GetSize();
1616 CHECK_GT(new_size, old_size);
1617 return new_size - old_size;
1618 }
1619 }
1620 return 0;
1621}
1622
1623uint32_t MipsAssembler::Branch::GetOffsetLocation() const {
1624 return location_ + branch_info_[type_].instr_offset * sizeof(uint32_t);
1625}
1626
1627uint32_t MipsAssembler::Branch::GetOffset() const {
1628 CHECK(IsResolved());
1629 uint32_t ofs_mask = 0xFFFFFFFF >> (32 - GetOffsetSize());
1630 // Calculate the byte distance between instructions and also account for
1631 // different PC-relative origins.
1632 uint32_t offset = target_ - GetOffsetLocation() - branch_info_[type_].pc_org * sizeof(uint32_t);
1633 // Prepare the offset for encoding into the instruction(s).
1634 offset = (offset & ofs_mask) >> branch_info_[type_].offset_shift;
1635 return offset;
1636}
1637
1638MipsAssembler::Branch* MipsAssembler::GetBranch(uint32_t branch_id) {
1639 CHECK_LT(branch_id, branches_.size());
1640 return &branches_[branch_id];
1641}
1642
1643const MipsAssembler::Branch* MipsAssembler::GetBranch(uint32_t branch_id) const {
1644 CHECK_LT(branch_id, branches_.size());
1645 return &branches_[branch_id];
1646}
1647
1648void MipsAssembler::Bind(MipsLabel* label) {
1649 CHECK(!label->IsBound());
1650 uint32_t bound_pc = buffer_.Size();
1651
1652 // Walk the list of branches referring to and preceding this label.
1653 // Store the previously unknown target addresses in them.
1654 while (label->IsLinked()) {
1655 uint32_t branch_id = label->Position();
1656 Branch* branch = GetBranch(branch_id);
1657 branch->Resolve(bound_pc);
1658
1659 uint32_t branch_location = branch->GetLocation();
1660 // Extract the location of the previous branch in the list (walking the list backwards;
1661 // the previous branch ID was stored in the space reserved for this branch).
1662 uint32_t prev = buffer_.Load<uint32_t>(branch_location);
1663
1664 // On to the previous branch in the list...
1665 label->position_ = prev;
1666 }
1667
1668 // Now make the label object contain its own location (relative to the end of the preceding
1669 // branch, if any; it will be used by the branches referring to and following this label).
1670 label->prev_branch_id_plus_one_ = branches_.size();
1671 if (label->prev_branch_id_plus_one_) {
1672 uint32_t branch_id = label->prev_branch_id_plus_one_ - 1;
1673 const Branch* branch = GetBranch(branch_id);
1674 bound_pc -= branch->GetEndLocation();
1675 }
1676 label->BindTo(bound_pc);
1677}
1678
1679uint32_t MipsAssembler::GetLabelLocation(MipsLabel* label) const {
1680 CHECK(label->IsBound());
1681 uint32_t target = label->Position();
1682 if (label->prev_branch_id_plus_one_) {
1683 // Get label location based on the branch preceding it.
1684 uint32_t branch_id = label->prev_branch_id_plus_one_ - 1;
1685 const Branch* branch = GetBranch(branch_id);
1686 target += branch->GetEndLocation();
1687 }
1688 return target;
1689}
1690
1691uint32_t MipsAssembler::GetAdjustedPosition(uint32_t old_position) {
1692 // We can reconstruct the adjustment by going through all the branches from the beginning
1693 // up to the old_position. Since we expect AdjustedPosition() to be called in a loop
1694 // with increasing old_position, we can use the data from last AdjustedPosition() to
1695 // continue where we left off and the whole loop should be O(m+n) where m is the number
1696 // of positions to adjust and n is the number of branches.
1697 if (old_position < last_old_position_) {
1698 last_position_adjustment_ = 0;
1699 last_old_position_ = 0;
1700 last_branch_id_ = 0;
1701 }
1702 while (last_branch_id_ != branches_.size()) {
1703 const Branch* branch = GetBranch(last_branch_id_);
1704 if (branch->GetLocation() >= old_position + last_position_adjustment_) {
1705 break;
1706 }
1707 last_position_adjustment_ += branch->GetSize() - branch->GetOldSize();
1708 ++last_branch_id_;
1709 }
1710 last_old_position_ = old_position;
1711 return old_position + last_position_adjustment_;
1712}
1713
1714void MipsAssembler::FinalizeLabeledBranch(MipsLabel* label) {
1715 uint32_t length = branches_.back().GetLength();
1716 if (!label->IsBound()) {
1717 // Branch forward (to a following label), distance is unknown.
1718 // The first branch forward will contain 0, serving as the terminator of
1719 // the list of forward-reaching branches.
1720 Emit(label->position_);
1721 length--;
1722 // Now make the label object point to this branch
1723 // (this forms a linked list of branches preceding this label).
1724 uint32_t branch_id = branches_.size() - 1;
1725 label->LinkTo(branch_id);
1726 }
1727 // Reserve space for the branch.
1728 while (length--) {
1729 Nop();
1730 }
1731}
1732
1733void MipsAssembler::Buncond(MipsLabel* label) {
1734 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
1735 branches_.emplace_back(IsR6(), buffer_.Size(), target);
1736 FinalizeLabeledBranch(label);
1737}
1738
1739void MipsAssembler::Bcond(MipsLabel* label, BranchCondition condition, Register lhs, Register rhs) {
1740 // If lhs = rhs, this can be a NOP.
1741 if (Branch::IsNop(condition, lhs, rhs)) {
1742 return;
1743 }
1744 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
1745 branches_.emplace_back(IsR6(), buffer_.Size(), target, condition, lhs, rhs);
1746 FinalizeLabeledBranch(label);
1747}
1748
1749void MipsAssembler::Call(MipsLabel* label, Register indirect_reg) {
1750 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
1751 branches_.emplace_back(IsR6(), buffer_.Size(), target, indirect_reg);
1752 FinalizeLabeledBranch(label);
1753}
1754
1755void MipsAssembler::PromoteBranches() {
1756 // Promote short branches to long as necessary.
1757 bool changed;
1758 do {
1759 changed = false;
1760 for (auto& branch : branches_) {
1761 CHECK(branch.IsResolved());
1762 uint32_t delta = branch.PromoteIfNeeded();
1763 // If this branch has been promoted and needs to expand in size,
1764 // relocate all branches by the expansion size.
1765 if (delta) {
1766 changed = true;
1767 uint32_t expand_location = branch.GetLocation();
1768 for (auto& branch2 : branches_) {
1769 branch2.Relocate(expand_location, delta);
1770 }
1771 }
1772 }
1773 } while (changed);
1774
1775 // Account for branch expansion by resizing the code buffer
1776 // and moving the code in it to its final location.
1777 size_t branch_count = branches_.size();
1778 if (branch_count > 0) {
1779 // Resize.
1780 Branch& last_branch = branches_[branch_count - 1];
1781 uint32_t size_delta = last_branch.GetEndLocation() - last_branch.GetOldEndLocation();
1782 uint32_t old_size = buffer_.Size();
1783 buffer_.Resize(old_size + size_delta);
1784 // Move the code residing between branch placeholders.
1785 uint32_t end = old_size;
1786 for (size_t i = branch_count; i > 0; ) {
1787 Branch& branch = branches_[--i];
1788 uint32_t size = end - branch.GetOldEndLocation();
1789 buffer_.Move(branch.GetEndLocation(), branch.GetOldEndLocation(), size);
1790 end = branch.GetOldLocation();
1791 }
1792 }
1793}
1794
1795// Note: make sure branch_info_[] and EmitBranch() are kept synchronized.
1796const MipsAssembler::Branch::BranchInfo MipsAssembler::Branch::branch_info_[] = {
1797 // R2 short branches.
1798 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kUncondBranch
1799 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kCondBranch
1800 { 5, 2, 0, MipsAssembler::Branch::kOffset16, 0 }, // kCall
1801 // R2 long branches.
1802 { 9, 3, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongUncondBranch
1803 { 10, 4, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongCondBranch
1804 { 6, 1, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongCall
1805 // R6 short branches.
1806 { 1, 0, 1, MipsAssembler::Branch::kOffset28, 2 }, // kR6UncondBranch
1807 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kR6CondBranch
1808 // Exception: kOffset23 for beqzc/bnezc.
1809 { 2, 0, 0, MipsAssembler::Branch::kOffset21, 2 }, // kR6Call
1810 // R6 long branches.
1811 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongUncondBranch
1812 { 3, 1, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongCondBranch
1813 { 3, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongCall
1814};
1815
1816// Note: make sure branch_info_[] and mitBranch() are kept synchronized.
1817void MipsAssembler::EmitBranch(MipsAssembler::Branch* branch) {
1818 CHECK_EQ(overwriting_, true);
1819 overwrite_location_ = branch->GetLocation();
1820 uint32_t offset = branch->GetOffset();
1821 BranchCondition condition = branch->GetCondition();
1822 Register lhs = branch->GetLeftRegister();
1823 Register rhs = branch->GetRightRegister();
1824 switch (branch->GetType()) {
1825 // R2 short branches.
1826 case Branch::kUncondBranch:
1827 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1828 B(offset);
1829 Nop(); // TODO: improve by filling the delay slot.
1830 break;
1831 case Branch::kCondBranch:
1832 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001833 EmitBcondR2(condition, lhs, rhs, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001834 Nop(); // TODO: improve by filling the delay slot.
1835 break;
1836 case Branch::kCall:
1837 Nal();
1838 Nop(); // TODO: is this NOP really needed here?
1839 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1840 Addiu(lhs, RA, offset);
1841 Jalr(lhs);
1842 Nop();
1843 break;
1844
1845 // R2 long branches.
1846 case Branch::kLongUncondBranch:
1847 // To get the value of the PC register we need to use the NAL instruction.
1848 // NAL clobbers the RA register. However, RA must be preserved if the
1849 // method is compiled without the entry/exit sequences that would take care
1850 // of preserving RA (typically, leaf methods don't preserve RA explicitly).
1851 // So, we need to preserve RA in some temporary storage ourselves. The AT
1852 // register can't be used for this because we need it to load a constant
1853 // which will be added to the value that NAL stores in RA. And we can't
1854 // use T9 for this in the context of the JNI compiler, which uses it
1855 // as a scratch register (see InterproceduralScratchRegister()).
1856 // If we were to add a 32-bit constant to RA using two ADDIU instructions,
1857 // we'd also need to use the ROTR instruction, which requires no less than
1858 // MIPSR2.
1859 // Perhaps, we could use T8 or one of R2's multiplier/divider registers
1860 // (LO or HI) or even a floating-point register, but that doesn't seem
1861 // like a nice solution. We may want this to work on both R6 and pre-R6.
1862 // For now simply use the stack for RA. This should be OK since for the
1863 // vast majority of code a short PC-relative branch is sufficient.
1864 // TODO: can this be improved?
1865 Push(RA);
1866 Nal();
1867 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1868 Lui(AT, High16Bits(offset));
1869 Ori(AT, AT, Low16Bits(offset));
1870 Addu(AT, AT, RA);
1871 Lw(RA, SP, 0);
1872 Jr(AT);
1873 DecreaseFrameSize(kMipsWordSize);
1874 break;
1875 case Branch::kLongCondBranch:
1876 // The comment on case 'Branch::kLongUncondBranch' applies here as well.
1877 // Note: the opposite condition branch encodes 8 as the distance, which is equal to the
1878 // number of instructions skipped:
1879 // (PUSH(IncreaseFrameSize(ADDIU) + SW) + NAL + LUI + ORI + ADDU + LW + JR).
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001880 EmitBcondR2(Branch::OppositeCondition(condition), lhs, rhs, 8);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001881 Push(RA);
1882 Nal();
1883 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1884 Lui(AT, High16Bits(offset));
1885 Ori(AT, AT, Low16Bits(offset));
1886 Addu(AT, AT, RA);
1887 Lw(RA, SP, 0);
1888 Jr(AT);
1889 DecreaseFrameSize(kMipsWordSize);
1890 break;
1891 case Branch::kLongCall:
1892 Nal();
1893 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1894 Lui(AT, High16Bits(offset));
1895 Ori(AT, AT, Low16Bits(offset));
1896 Addu(lhs, AT, RA);
1897 Jalr(lhs);
1898 Nop();
1899 break;
1900
1901 // R6 short branches.
1902 case Branch::kR6UncondBranch:
1903 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1904 Bc(offset);
1905 break;
1906 case Branch::kR6CondBranch:
1907 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001908 EmitBcondR6(condition, lhs, rhs, offset);
1909 Nop(); // TODO: improve by filling the forbidden/delay slot.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001910 break;
1911 case Branch::kR6Call:
1912 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1913 Addiupc(lhs, offset);
1914 Jialc(lhs, 0);
1915 break;
1916
1917 // R6 long branches.
1918 case Branch::kR6LongUncondBranch:
1919 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
1920 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1921 Auipc(AT, High16Bits(offset));
1922 Jic(AT, Low16Bits(offset));
1923 break;
1924 case Branch::kR6LongCondBranch:
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001925 EmitBcondR6(Branch::OppositeCondition(condition), lhs, rhs, 2);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001926 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
1927 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1928 Auipc(AT, High16Bits(offset));
1929 Jic(AT, Low16Bits(offset));
1930 break;
1931 case Branch::kR6LongCall:
1932 offset += (offset & 0x8000) << 1; // Account for sign extension in addiu.
1933 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
1934 Auipc(lhs, High16Bits(offset));
1935 Addiu(lhs, lhs, Low16Bits(offset));
1936 Jialc(lhs, 0);
1937 break;
1938 }
1939 CHECK_EQ(overwrite_location_, branch->GetEndLocation());
1940 CHECK_LT(branch->GetSize(), static_cast<uint32_t>(Branch::kMaxBranchSize));
1941}
1942
1943void MipsAssembler::B(MipsLabel* label) {
1944 Buncond(label);
1945}
1946
1947void MipsAssembler::Jalr(MipsLabel* label, Register indirect_reg) {
1948 Call(label, indirect_reg);
1949}
1950
1951void MipsAssembler::Beq(Register rs, Register rt, MipsLabel* label) {
1952 Bcond(label, kCondEQ, rs, rt);
1953}
1954
1955void MipsAssembler::Bne(Register rs, Register rt, MipsLabel* label) {
1956 Bcond(label, kCondNE, rs, rt);
1957}
1958
1959void MipsAssembler::Beqz(Register rt, MipsLabel* label) {
1960 Bcond(label, kCondEQZ, rt);
1961}
1962
1963void MipsAssembler::Bnez(Register rt, MipsLabel* label) {
1964 Bcond(label, kCondNEZ, rt);
1965}
1966
1967void MipsAssembler::Bltz(Register rt, MipsLabel* label) {
1968 Bcond(label, kCondLTZ, rt);
1969}
1970
1971void MipsAssembler::Bgez(Register rt, MipsLabel* label) {
1972 Bcond(label, kCondGEZ, rt);
1973}
1974
1975void MipsAssembler::Blez(Register rt, MipsLabel* label) {
1976 Bcond(label, kCondLEZ, rt);
1977}
1978
1979void MipsAssembler::Bgtz(Register rt, MipsLabel* label) {
1980 Bcond(label, kCondGTZ, rt);
1981}
1982
1983void MipsAssembler::Blt(Register rs, Register rt, MipsLabel* label) {
1984 if (IsR6()) {
1985 Bcond(label, kCondLT, rs, rt);
1986 } else if (!Branch::IsNop(kCondLT, rs, rt)) {
1987 // Synthesize the instruction (not available on R2).
1988 Slt(AT, rs, rt);
1989 Bnez(AT, label);
1990 }
1991}
1992
1993void MipsAssembler::Bge(Register rs, Register rt, MipsLabel* label) {
1994 if (IsR6()) {
1995 Bcond(label, kCondGE, rs, rt);
1996 } else if (Branch::IsUncond(kCondGE, rs, rt)) {
1997 B(label);
1998 } else {
1999 // Synthesize the instruction (not available on R2).
2000 Slt(AT, rs, rt);
2001 Beqz(AT, label);
2002 }
2003}
2004
2005void MipsAssembler::Bltu(Register rs, Register rt, MipsLabel* label) {
2006 if (IsR6()) {
2007 Bcond(label, kCondLTU, rs, rt);
2008 } else if (!Branch::IsNop(kCondLTU, rs, rt)) {
2009 // Synthesize the instruction (not available on R2).
2010 Sltu(AT, rs, rt);
2011 Bnez(AT, label);
2012 }
2013}
2014
2015void MipsAssembler::Bgeu(Register rs, Register rt, MipsLabel* label) {
2016 if (IsR6()) {
2017 Bcond(label, kCondGEU, rs, rt);
2018 } else if (Branch::IsUncond(kCondGEU, rs, rt)) {
2019 B(label);
2020 } else {
2021 // Synthesize the instruction (not available on R2).
2022 Sltu(AT, rs, rt);
2023 Beqz(AT, label);
jeffhao7fbee072012-08-24 17:56:54 -07002024 }
2025}
2026
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002027void MipsAssembler::Bc1f(int cc, MipsLabel* label) {
2028 CHECK(IsUint<3>(cc)) << cc;
2029 Bcond(label, kCondF, static_cast<Register>(cc), ZERO);
2030}
2031
2032void MipsAssembler::Bc1t(int cc, MipsLabel* label) {
2033 CHECK(IsUint<3>(cc)) << cc;
2034 Bcond(label, kCondT, static_cast<Register>(cc), ZERO);
2035}
2036
2037void MipsAssembler::Bc1eqz(FRegister ft, MipsLabel* label) {
2038 Bcond(label, kCondF, static_cast<Register>(ft), ZERO);
2039}
2040
2041void MipsAssembler::Bc1nez(FRegister ft, MipsLabel* label) {
2042 Bcond(label, kCondT, static_cast<Register>(ft), ZERO);
2043}
2044
jeffhao7fbee072012-08-24 17:56:54 -07002045void MipsAssembler::LoadFromOffset(LoadOperandType type, Register reg, Register base,
2046 int32_t offset) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002047 // IsInt<16> must be passed a signed value.
2048 if (!IsInt<16>(offset) ||
2049 (type == kLoadDoubleword && !IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)))) {
2050 LoadConst32(AT, offset);
2051 Addu(AT, AT, base);
2052 base = AT;
2053 offset = 0;
2054 }
2055
jeffhao7fbee072012-08-24 17:56:54 -07002056 switch (type) {
2057 case kLoadSignedByte:
2058 Lb(reg, base, offset);
2059 break;
2060 case kLoadUnsignedByte:
2061 Lbu(reg, base, offset);
2062 break;
2063 case kLoadSignedHalfword:
2064 Lh(reg, base, offset);
2065 break;
2066 case kLoadUnsignedHalfword:
2067 Lhu(reg, base, offset);
2068 break;
2069 case kLoadWord:
2070 Lw(reg, base, offset);
2071 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002072 case kLoadDoubleword:
2073 if (reg == base) {
2074 // This will clobber the base when loading the lower register. Since we have to load the
2075 // higher register as well, this will fail. Solution: reverse the order.
2076 Lw(static_cast<Register>(reg + 1), base, offset + kMipsWordSize);
2077 Lw(reg, base, offset);
2078 } else {
2079 Lw(reg, base, offset);
2080 Lw(static_cast<Register>(reg + 1), base, offset + kMipsWordSize);
2081 }
jeffhao7fbee072012-08-24 17:56:54 -07002082 break;
2083 default:
2084 LOG(FATAL) << "UNREACHABLE";
2085 }
2086}
2087
2088void MipsAssembler::LoadSFromOffset(FRegister reg, Register base, int32_t offset) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002089 if (!IsInt<16>(offset)) {
2090 LoadConst32(AT, offset);
2091 Addu(AT, AT, base);
2092 base = AT;
2093 offset = 0;
2094 }
2095
jeffhao7fbee072012-08-24 17:56:54 -07002096 Lwc1(reg, base, offset);
2097}
2098
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002099void MipsAssembler::LoadDFromOffset(FRegister reg, Register base, int32_t offset) {
2100 // IsInt<16> must be passed a signed value.
2101 if (!IsInt<16>(offset) ||
2102 (!IsAligned<kMipsDoublewordSize>(offset) &&
2103 !IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)))) {
2104 LoadConst32(AT, offset);
2105 Addu(AT, AT, base);
2106 base = AT;
2107 offset = 0;
2108 }
2109
2110 if (offset & 0x7) {
2111 if (Is32BitFPU()) {
2112 Lwc1(reg, base, offset);
2113 Lwc1(static_cast<FRegister>(reg + 1), base, offset + kMipsWordSize);
2114 } else {
2115 // 64-bit FPU.
2116 Lwc1(reg, base, offset);
2117 Lw(T8, base, offset + kMipsWordSize);
2118 Mthc1(T8, reg);
2119 }
2120 } else {
2121 Ldc1(reg, base, offset);
2122 }
2123}
2124
2125void MipsAssembler::EmitLoad(ManagedRegister m_dst, Register src_register, int32_t src_offset,
2126 size_t size) {
2127 MipsManagedRegister dst = m_dst.AsMips();
2128 if (dst.IsNoRegister()) {
2129 CHECK_EQ(0u, size) << dst;
2130 } else if (dst.IsCoreRegister()) {
2131 CHECK_EQ(kMipsWordSize, size) << dst;
2132 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset);
2133 } else if (dst.IsRegisterPair()) {
2134 CHECK_EQ(kMipsDoublewordSize, size) << dst;
2135 LoadFromOffset(kLoadDoubleword, dst.AsRegisterPairLow(), src_register, src_offset);
2136 } else if (dst.IsFRegister()) {
2137 if (size == kMipsWordSize) {
2138 LoadSFromOffset(dst.AsFRegister(), src_register, src_offset);
2139 } else {
2140 CHECK_EQ(kMipsDoublewordSize, size) << dst;
2141 LoadDFromOffset(dst.AsFRegister(), src_register, src_offset);
2142 }
2143 }
jeffhao7fbee072012-08-24 17:56:54 -07002144}
2145
2146void MipsAssembler::StoreToOffset(StoreOperandType type, Register reg, Register base,
2147 int32_t offset) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002148 // IsInt<16> must be passed a signed value.
2149 if (!IsInt<16>(offset) ||
2150 (type == kStoreDoubleword && !IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)))) {
2151 LoadConst32(AT, offset);
2152 Addu(AT, AT, base);
2153 base = AT;
2154 offset = 0;
2155 }
2156
jeffhao7fbee072012-08-24 17:56:54 -07002157 switch (type) {
2158 case kStoreByte:
2159 Sb(reg, base, offset);
2160 break;
2161 case kStoreHalfword:
2162 Sh(reg, base, offset);
2163 break;
2164 case kStoreWord:
2165 Sw(reg, base, offset);
2166 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002167 case kStoreDoubleword:
2168 CHECK_NE(reg, base);
2169 CHECK_NE(static_cast<Register>(reg + 1), base);
2170 Sw(reg, base, offset);
2171 Sw(static_cast<Register>(reg + 1), base, offset + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002172 break;
2173 default:
2174 LOG(FATAL) << "UNREACHABLE";
2175 }
2176}
2177
Goran Jakovljevicff734982015-08-24 12:58:55 +00002178void MipsAssembler::StoreSToOffset(FRegister reg, Register base, int32_t offset) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002179 if (!IsInt<16>(offset)) {
2180 LoadConst32(AT, offset);
2181 Addu(AT, AT, base);
2182 base = AT;
2183 offset = 0;
2184 }
2185
jeffhao7fbee072012-08-24 17:56:54 -07002186 Swc1(reg, base, offset);
2187}
2188
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002189void MipsAssembler::StoreDToOffset(FRegister reg, Register base, int32_t offset) {
2190 // IsInt<16> must be passed a signed value.
2191 if (!IsInt<16>(offset) ||
2192 (!IsAligned<kMipsDoublewordSize>(offset) &&
2193 !IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)))) {
2194 LoadConst32(AT, offset);
2195 Addu(AT, AT, base);
2196 base = AT;
2197 offset = 0;
2198 }
2199
2200 if (offset & 0x7) {
2201 if (Is32BitFPU()) {
2202 Swc1(reg, base, offset);
2203 Swc1(static_cast<FRegister>(reg + 1), base, offset + kMipsWordSize);
2204 } else {
2205 // 64-bit FPU.
2206 Mfhc1(T8, reg);
2207 Swc1(reg, base, offset);
2208 Sw(T8, base, offset + kMipsWordSize);
2209 }
2210 } else {
2211 Sdc1(reg, base, offset);
2212 }
jeffhao7fbee072012-08-24 17:56:54 -07002213}
2214
David Srbeckydd973932015-04-07 20:29:48 +01002215static dwarf::Reg DWARFReg(Register reg) {
2216 return dwarf::Reg::MipsCore(static_cast<int>(reg));
2217}
2218
Ian Rogers790a6b72014-04-01 10:36:00 -07002219constexpr size_t kFramePointerSize = 4;
2220
jeffhao7fbee072012-08-24 17:56:54 -07002221void MipsAssembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
2222 const std::vector<ManagedRegister>& callee_save_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07002223 const ManagedRegisterEntrySpills& entry_spills) {
jeffhao7fbee072012-08-24 17:56:54 -07002224 CHECK_ALIGNED(frame_size, kStackAlignment);
Vladimir Marko10ef6942015-10-22 15:25:54 +01002225 DCHECK(!overwriting_);
jeffhao7fbee072012-08-24 17:56:54 -07002226
2227 // Increase frame to required size.
2228 IncreaseFrameSize(frame_size);
2229
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002230 // Push callee saves and return address.
Ian Rogers790a6b72014-04-01 10:36:00 -07002231 int stack_offset = frame_size - kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07002232 StoreToOffset(kStoreWord, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01002233 cfi_.RelOffset(DWARFReg(RA), stack_offset);
jeffhao7fbee072012-08-24 17:56:54 -07002234 for (int i = callee_save_regs.size() - 1; i >= 0; --i) {
Ian Rogers790a6b72014-04-01 10:36:00 -07002235 stack_offset -= kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07002236 Register reg = callee_save_regs.at(i).AsMips().AsCoreRegister();
2237 StoreToOffset(kStoreWord, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01002238 cfi_.RelOffset(DWARFReg(reg), stack_offset);
jeffhao7fbee072012-08-24 17:56:54 -07002239 }
2240
2241 // Write out Method*.
2242 StoreToOffset(kStoreWord, method_reg.AsMips().AsCoreRegister(), SP, 0);
2243
2244 // Write out entry spills.
Goran Jakovljevicff734982015-08-24 12:58:55 +00002245 int32_t offset = frame_size + kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07002246 for (size_t i = 0; i < entry_spills.size(); ++i) {
Goran Jakovljevicff734982015-08-24 12:58:55 +00002247 MipsManagedRegister reg = entry_spills.at(i).AsMips();
2248 if (reg.IsNoRegister()) {
2249 ManagedRegisterSpill spill = entry_spills.at(i);
2250 offset += spill.getSize();
2251 } else if (reg.IsCoreRegister()) {
2252 StoreToOffset(kStoreWord, reg.AsCoreRegister(), SP, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002253 offset += kMipsWordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00002254 } else if (reg.IsFRegister()) {
2255 StoreSToOffset(reg.AsFRegister(), SP, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002256 offset += kMipsWordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00002257 } else if (reg.IsDRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002258 StoreDToOffset(reg.AsOverlappingDRegisterLow(), SP, offset);
2259 offset += kMipsDoublewordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00002260 }
jeffhao7fbee072012-08-24 17:56:54 -07002261 }
2262}
2263
2264void MipsAssembler::RemoveFrame(size_t frame_size,
2265 const std::vector<ManagedRegister>& callee_save_regs) {
2266 CHECK_ALIGNED(frame_size, kStackAlignment);
Vladimir Marko10ef6942015-10-22 15:25:54 +01002267 DCHECK(!overwriting_);
David Srbeckydd973932015-04-07 20:29:48 +01002268 cfi_.RememberState();
jeffhao7fbee072012-08-24 17:56:54 -07002269
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002270 // Pop callee saves and return address.
Ian Rogers790a6b72014-04-01 10:36:00 -07002271 int stack_offset = frame_size - (callee_save_regs.size() * kFramePointerSize) - kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07002272 for (size_t i = 0; i < callee_save_regs.size(); ++i) {
2273 Register reg = callee_save_regs.at(i).AsMips().AsCoreRegister();
2274 LoadFromOffset(kLoadWord, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01002275 cfi_.Restore(DWARFReg(reg));
Ian Rogers790a6b72014-04-01 10:36:00 -07002276 stack_offset += kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07002277 }
2278 LoadFromOffset(kLoadWord, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01002279 cfi_.Restore(DWARFReg(RA));
jeffhao7fbee072012-08-24 17:56:54 -07002280
2281 // Decrease frame to required size.
2282 DecreaseFrameSize(frame_size);
jeffhao07030602012-09-26 14:33:14 -07002283
2284 // Then jump to the return address.
2285 Jr(RA);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002286 Nop();
David Srbeckydd973932015-04-07 20:29:48 +01002287
2288 // The CFI should be restored for any code that follows the exit block.
2289 cfi_.RestoreState();
2290 cfi_.DefCFAOffset(frame_size);
jeffhao7fbee072012-08-24 17:56:54 -07002291}
2292
2293void MipsAssembler::IncreaseFrameSize(size_t adjust) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002294 CHECK_ALIGNED(adjust, kFramePointerSize);
2295 Addiu32(SP, SP, -adjust);
David Srbeckydd973932015-04-07 20:29:48 +01002296 cfi_.AdjustCFAOffset(adjust);
Vladimir Marko10ef6942015-10-22 15:25:54 +01002297 if (overwriting_) {
2298 cfi_.OverrideDelayedPC(overwrite_location_);
2299 }
jeffhao7fbee072012-08-24 17:56:54 -07002300}
2301
2302void MipsAssembler::DecreaseFrameSize(size_t adjust) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002303 CHECK_ALIGNED(adjust, kFramePointerSize);
2304 Addiu32(SP, SP, adjust);
David Srbeckydd973932015-04-07 20:29:48 +01002305 cfi_.AdjustCFAOffset(-adjust);
Vladimir Marko10ef6942015-10-22 15:25:54 +01002306 if (overwriting_) {
2307 cfi_.OverrideDelayedPC(overwrite_location_);
2308 }
jeffhao7fbee072012-08-24 17:56:54 -07002309}
2310
2311void MipsAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
2312 MipsManagedRegister src = msrc.AsMips();
2313 if (src.IsNoRegister()) {
2314 CHECK_EQ(0u, size);
2315 } else if (src.IsCoreRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002316 CHECK_EQ(kMipsWordSize, size);
jeffhao7fbee072012-08-24 17:56:54 -07002317 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
2318 } else if (src.IsRegisterPair()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002319 CHECK_EQ(kMipsDoublewordSize, size);
jeffhao7fbee072012-08-24 17:56:54 -07002320 StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value());
2321 StoreToOffset(kStoreWord, src.AsRegisterPairHigh(),
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002322 SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002323 } else if (src.IsFRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002324 if (size == kMipsWordSize) {
2325 StoreSToOffset(src.AsFRegister(), SP, dest.Int32Value());
2326 } else {
2327 CHECK_EQ(kMipsDoublewordSize, size);
2328 StoreDToOffset(src.AsFRegister(), SP, dest.Int32Value());
2329 }
jeffhao7fbee072012-08-24 17:56:54 -07002330 }
2331}
2332
2333void MipsAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
2334 MipsManagedRegister src = msrc.AsMips();
2335 CHECK(src.IsCoreRegister());
2336 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
2337}
2338
2339void MipsAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
2340 MipsManagedRegister src = msrc.AsMips();
2341 CHECK(src.IsCoreRegister());
2342 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
2343}
2344
2345void MipsAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
2346 ManagedRegister mscratch) {
2347 MipsManagedRegister scratch = mscratch.AsMips();
2348 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002349 LoadConst32(scratch.AsCoreRegister(), imm);
jeffhao7fbee072012-08-24 17:56:54 -07002350 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
2351}
2352
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002353void MipsAssembler::StoreImmediateToThread32(ThreadOffset<kMipsWordSize> dest, uint32_t imm,
jeffhao7fbee072012-08-24 17:56:54 -07002354 ManagedRegister mscratch) {
2355 MipsManagedRegister scratch = mscratch.AsMips();
2356 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002357 // Is this function even referenced anywhere else in the code?
2358 LoadConst32(scratch.AsCoreRegister(), imm);
2359 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), S1, dest.Int32Value());
2360}
2361
2362void MipsAssembler::StoreStackOffsetToThread32(ThreadOffset<kMipsWordSize> thr_offs,
2363 FrameOffset fr_offs,
2364 ManagedRegister mscratch) {
2365 MipsManagedRegister scratch = mscratch.AsMips();
2366 CHECK(scratch.IsCoreRegister()) << scratch;
2367 Addiu32(scratch.AsCoreRegister(), SP, fr_offs.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07002368 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
2369 S1, thr_offs.Int32Value());
2370}
2371
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002372void MipsAssembler::StoreStackPointerToThread32(ThreadOffset<kMipsWordSize> thr_offs) {
jeffhao7fbee072012-08-24 17:56:54 -07002373 StoreToOffset(kStoreWord, SP, S1, thr_offs.Int32Value());
2374}
2375
2376void MipsAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
2377 FrameOffset in_off, ManagedRegister mscratch) {
2378 MipsManagedRegister src = msrc.AsMips();
2379 MipsManagedRegister scratch = mscratch.AsMips();
2380 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
2381 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002382 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002383}
2384
2385void MipsAssembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
2386 return EmitLoad(mdest, SP, src.Int32Value(), size);
2387}
2388
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002389void MipsAssembler::LoadFromThread32(ManagedRegister mdest,
2390 ThreadOffset<kMipsWordSize> src, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07002391 return EmitLoad(mdest, S1, src.Int32Value(), size);
2392}
2393
2394void MipsAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
2395 MipsManagedRegister dest = mdest.AsMips();
2396 CHECK(dest.IsCoreRegister());
2397 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), SP, src.Int32Value());
2398}
2399
Mathieu Chartiere401d142015-04-22 13:56:20 -07002400void MipsAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01002401 bool unpoison_reference) {
jeffhao7fbee072012-08-24 17:56:54 -07002402 MipsManagedRegister dest = mdest.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002403 CHECK(dest.IsCoreRegister() && base.AsMips().IsCoreRegister());
jeffhao7fbee072012-08-24 17:56:54 -07002404 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
2405 base.AsMips().AsCoreRegister(), offs.Int32Value());
Roland Levillain4d027112015-07-01 15:41:14 +01002406 if (kPoisonHeapReferences && unpoison_reference) {
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08002407 Subu(dest.AsCoreRegister(), ZERO, dest.AsCoreRegister());
2408 }
jeffhao7fbee072012-08-24 17:56:54 -07002409}
2410
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002411void MipsAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, Offset offs) {
jeffhao7fbee072012-08-24 17:56:54 -07002412 MipsManagedRegister dest = mdest.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002413 CHECK(dest.IsCoreRegister() && base.AsMips().IsCoreRegister());
jeffhao7fbee072012-08-24 17:56:54 -07002414 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
2415 base.AsMips().AsCoreRegister(), offs.Int32Value());
2416}
2417
Ian Rogersdd7624d2014-03-14 17:43:00 -07002418void MipsAssembler::LoadRawPtrFromThread32(ManagedRegister mdest,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002419 ThreadOffset<kMipsWordSize> offs) {
jeffhao7fbee072012-08-24 17:56:54 -07002420 MipsManagedRegister dest = mdest.AsMips();
2421 CHECK(dest.IsCoreRegister());
2422 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), S1, offs.Int32Value());
2423}
2424
2425void MipsAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
2426 UNIMPLEMENTED(FATAL) << "no sign extension necessary for mips";
2427}
2428
2429void MipsAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
2430 UNIMPLEMENTED(FATAL) << "no zero extension necessary for mips";
2431}
2432
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002433void MipsAssembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07002434 MipsManagedRegister dest = mdest.AsMips();
2435 MipsManagedRegister src = msrc.AsMips();
2436 if (!dest.Equals(src)) {
2437 if (dest.IsCoreRegister()) {
2438 CHECK(src.IsCoreRegister()) << src;
2439 Move(dest.AsCoreRegister(), src.AsCoreRegister());
2440 } else if (dest.IsFRegister()) {
2441 CHECK(src.IsFRegister()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002442 if (size == kMipsWordSize) {
2443 MovS(dest.AsFRegister(), src.AsFRegister());
2444 } else {
2445 CHECK_EQ(kMipsDoublewordSize, size);
2446 MovD(dest.AsFRegister(), src.AsFRegister());
2447 }
jeffhao7fbee072012-08-24 17:56:54 -07002448 } else if (dest.IsDRegister()) {
2449 CHECK(src.IsDRegister()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002450 MovD(dest.AsOverlappingDRegisterLow(), src.AsOverlappingDRegisterLow());
jeffhao7fbee072012-08-24 17:56:54 -07002451 } else {
2452 CHECK(dest.IsRegisterPair()) << dest;
2453 CHECK(src.IsRegisterPair()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002454 // Ensure that the first move doesn't clobber the input of the second.
jeffhao7fbee072012-08-24 17:56:54 -07002455 if (src.AsRegisterPairHigh() != dest.AsRegisterPairLow()) {
2456 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
2457 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
2458 } else {
2459 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
2460 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
2461 }
2462 }
2463 }
2464}
2465
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002466void MipsAssembler::CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07002467 MipsManagedRegister scratch = mscratch.AsMips();
2468 CHECK(scratch.IsCoreRegister()) << scratch;
2469 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
2470 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
2471}
2472
Ian Rogersdd7624d2014-03-14 17:43:00 -07002473void MipsAssembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002474 ThreadOffset<kMipsWordSize> thr_offs,
2475 ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07002476 MipsManagedRegister scratch = mscratch.AsMips();
2477 CHECK(scratch.IsCoreRegister()) << scratch;
2478 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
2479 S1, thr_offs.Int32Value());
2480 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
2481 SP, fr_offs.Int32Value());
2482}
2483
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002484void MipsAssembler::CopyRawPtrToThread32(ThreadOffset<kMipsWordSize> thr_offs,
2485 FrameOffset fr_offs,
2486 ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07002487 MipsManagedRegister scratch = mscratch.AsMips();
2488 CHECK(scratch.IsCoreRegister()) << scratch;
2489 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
2490 SP, fr_offs.Int32Value());
2491 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
2492 S1, thr_offs.Int32Value());
2493}
2494
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002495void MipsAssembler::Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07002496 MipsManagedRegister scratch = mscratch.AsMips();
2497 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002498 CHECK(size == kMipsWordSize || size == kMipsDoublewordSize) << size;
2499 if (size == kMipsWordSize) {
jeffhao7fbee072012-08-24 17:56:54 -07002500 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
2501 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002502 } else if (size == kMipsDoublewordSize) {
jeffhao7fbee072012-08-24 17:56:54 -07002503 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
2504 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002505 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + kMipsWordSize);
2506 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002507 }
2508}
2509
2510void MipsAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
2511 ManagedRegister mscratch, size_t size) {
2512 Register scratch = mscratch.AsMips().AsCoreRegister();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002513 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002514 LoadFromOffset(kLoadWord, scratch, src_base.AsMips().AsCoreRegister(), src_offset.Int32Value());
2515 StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value());
2516}
2517
2518void MipsAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
2519 ManagedRegister mscratch, size_t size) {
2520 Register scratch = mscratch.AsMips().AsCoreRegister();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002521 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002522 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
2523 StoreToOffset(kStoreWord, scratch, dest_base.AsMips().AsCoreRegister(), dest_offset.Int32Value());
2524}
2525
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002526void MipsAssembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
2527 FrameOffset src_base ATTRIBUTE_UNUSED,
2528 Offset src_offset ATTRIBUTE_UNUSED,
2529 ManagedRegister mscratch ATTRIBUTE_UNUSED,
2530 size_t size ATTRIBUTE_UNUSED) {
2531 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07002532}
2533
2534void MipsAssembler::Copy(ManagedRegister dest, Offset dest_offset,
2535 ManagedRegister src, Offset src_offset,
2536 ManagedRegister mscratch, size_t size) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002537 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07002538 Register scratch = mscratch.AsMips().AsCoreRegister();
2539 LoadFromOffset(kLoadWord, scratch, src.AsMips().AsCoreRegister(), src_offset.Int32Value());
2540 StoreToOffset(kStoreWord, scratch, dest.AsMips().AsCoreRegister(), dest_offset.Int32Value());
2541}
2542
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002543void MipsAssembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
2544 Offset dest_offset ATTRIBUTE_UNUSED,
2545 FrameOffset src ATTRIBUTE_UNUSED,
2546 Offset src_offset ATTRIBUTE_UNUSED,
2547 ManagedRegister mscratch ATTRIBUTE_UNUSED,
2548 size_t size ATTRIBUTE_UNUSED) {
2549 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07002550}
2551
2552void MipsAssembler::MemoryBarrier(ManagedRegister) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002553 // TODO: sync?
2554 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07002555}
2556
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002557void MipsAssembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002558 FrameOffset handle_scope_offset,
2559 ManagedRegister min_reg,
2560 bool null_allowed) {
jeffhao7fbee072012-08-24 17:56:54 -07002561 MipsManagedRegister out_reg = mout_reg.AsMips();
2562 MipsManagedRegister in_reg = min_reg.AsMips();
2563 CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg;
2564 CHECK(out_reg.IsCoreRegister()) << out_reg;
2565 if (null_allowed) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002566 MipsLabel null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002567 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
2568 // the address in the handle scope holding the reference.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002569 // E.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset).
jeffhao7fbee072012-08-24 17:56:54 -07002570 if (in_reg.IsNoRegister()) {
2571 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002572 SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07002573 in_reg = out_reg;
2574 }
2575 if (!out_reg.Equals(in_reg)) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002576 LoadConst32(out_reg.AsCoreRegister(), 0);
jeffhao7fbee072012-08-24 17:56:54 -07002577 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002578 Beqz(in_reg.AsCoreRegister(), &null_arg);
2579 Addiu32(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
2580 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07002581 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002582 Addiu32(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07002583 }
2584}
2585
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002586void MipsAssembler::CreateHandleScopeEntry(FrameOffset out_off,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002587 FrameOffset handle_scope_offset,
2588 ManagedRegister mscratch,
2589 bool null_allowed) {
jeffhao7fbee072012-08-24 17:56:54 -07002590 MipsManagedRegister scratch = mscratch.AsMips();
2591 CHECK(scratch.IsCoreRegister()) << scratch;
2592 if (null_allowed) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002593 MipsLabel null_arg;
2594 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002595 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
2596 // the address in the handle scope holding the reference.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002597 // E.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset).
2598 Beqz(scratch.AsCoreRegister(), &null_arg);
2599 Addiu32(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
2600 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07002601 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002602 Addiu32(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07002603 }
2604 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value());
2605}
2606
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002607// Given a handle scope entry, load the associated reference.
2608void MipsAssembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002609 ManagedRegister min_reg) {
jeffhao7fbee072012-08-24 17:56:54 -07002610 MipsManagedRegister out_reg = mout_reg.AsMips();
2611 MipsManagedRegister in_reg = min_reg.AsMips();
2612 CHECK(out_reg.IsCoreRegister()) << out_reg;
2613 CHECK(in_reg.IsCoreRegister()) << in_reg;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002614 MipsLabel null_arg;
jeffhao7fbee072012-08-24 17:56:54 -07002615 if (!out_reg.Equals(in_reg)) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002616 LoadConst32(out_reg.AsCoreRegister(), 0);
jeffhao7fbee072012-08-24 17:56:54 -07002617 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002618 Beqz(in_reg.AsCoreRegister(), &null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07002619 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
2620 in_reg.AsCoreRegister(), 0);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002621 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07002622}
2623
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002624void MipsAssembler::VerifyObject(ManagedRegister src ATTRIBUTE_UNUSED,
2625 bool could_be_null ATTRIBUTE_UNUSED) {
2626 // TODO: not validating references.
jeffhao7fbee072012-08-24 17:56:54 -07002627}
2628
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002629void MipsAssembler::VerifyObject(FrameOffset src ATTRIBUTE_UNUSED,
2630 bool could_be_null ATTRIBUTE_UNUSED) {
2631 // TODO: not validating references.
jeffhao7fbee072012-08-24 17:56:54 -07002632}
2633
2634void MipsAssembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister mscratch) {
2635 MipsManagedRegister base = mbase.AsMips();
2636 MipsManagedRegister scratch = mscratch.AsMips();
2637 CHECK(base.IsCoreRegister()) << base;
2638 CHECK(scratch.IsCoreRegister()) << scratch;
2639 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
2640 base.AsCoreRegister(), offset.Int32Value());
2641 Jalr(scratch.AsCoreRegister());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002642 Nop();
2643 // TODO: place reference map on call.
jeffhao7fbee072012-08-24 17:56:54 -07002644}
2645
2646void MipsAssembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
2647 MipsManagedRegister scratch = mscratch.AsMips();
2648 CHECK(scratch.IsCoreRegister()) << scratch;
2649 // Call *(*(SP + base) + offset)
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002650 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, base.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07002651 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
2652 scratch.AsCoreRegister(), offset.Int32Value());
2653 Jalr(scratch.AsCoreRegister());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002654 Nop();
2655 // TODO: place reference map on call.
jeffhao7fbee072012-08-24 17:56:54 -07002656}
2657
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002658void MipsAssembler::CallFromThread32(ThreadOffset<kMipsWordSize> offset ATTRIBUTE_UNUSED,
2659 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
Ian Rogers468532e2013-08-05 10:56:33 -07002660 UNIMPLEMENTED(FATAL) << "no mips implementation";
jeffhao7fbee072012-08-24 17:56:54 -07002661}
2662
2663void MipsAssembler::GetCurrentThread(ManagedRegister tr) {
2664 Move(tr.AsMips().AsCoreRegister(), S1);
2665}
2666
2667void MipsAssembler::GetCurrentThread(FrameOffset offset,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002668 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
jeffhao7fbee072012-08-24 17:56:54 -07002669 StoreToOffset(kStoreWord, S1, SP, offset.Int32Value());
2670}
2671
jeffhao7fbee072012-08-24 17:56:54 -07002672void MipsAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
2673 MipsManagedRegister scratch = mscratch.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002674 exception_blocks_.emplace_back(scratch, stack_adjust);
jeffhao7fbee072012-08-24 17:56:54 -07002675 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002676 S1, Thread::ExceptionOffset<kMipsWordSize>().Int32Value());
2677 // TODO: on MIPS32R6 prefer Bnezc(scratch.AsCoreRegister(), slow.Entry());
2678 // as the NAL instruction (occurring in long R2 branches) may become deprecated.
2679 // For now use common for R2 and R6 instructions as this code must execute on both.
2680 Bnez(scratch.AsCoreRegister(), exception_blocks_.back().Entry());
jeffhao7fbee072012-08-24 17:56:54 -07002681}
2682
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002683void MipsAssembler::EmitExceptionPoll(MipsExceptionSlowPath* exception) {
2684 Bind(exception->Entry());
2685 if (exception->stack_adjust_ != 0) { // Fix up the frame.
2686 DecreaseFrameSize(exception->stack_adjust_);
jeffhao7fbee072012-08-24 17:56:54 -07002687 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002688 // Pass exception object as argument.
2689 // Don't care about preserving A0 as this call won't return.
2690 CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>();
2691 Move(A0, exception->scratch_.AsCoreRegister());
2692 // Set up call to Thread::Current()->pDeliverException.
2693 LoadFromOffset(kLoadWord, T9, S1,
2694 QUICK_ENTRYPOINT_OFFSET(kMipsWordSize, pDeliverException).Int32Value());
2695 Jr(T9);
2696 Nop();
2697
2698 // Call never returns.
2699 Break();
jeffhao7fbee072012-08-24 17:56:54 -07002700}
2701
2702} // namespace mips
2703} // namespace art