Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 17 | #ifndef ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_ |
| 18 | #define ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 19 | |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 20 | #include <vector> |
Elliott Hughes | 7616005 | 2012-12-12 16:31:20 -0800 | [diff] [blame] | 21 | #include "base/macros.h" |
Elliott Hughes | 0f3c553 | 2012-03-30 14:51:51 -0700 | [diff] [blame] | 22 | #include "constants_x86.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 23 | #include "globals.h" |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 24 | #include "managed_register_x86.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 25 | #include "offsets.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 26 | #include "utils/assembler.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 27 | #include "utils.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 28 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 29 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 30 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 31 | |
| 32 | class Immediate { |
| 33 | public: |
| 34 | explicit Immediate(int32_t value) : value_(value) {} |
| 35 | |
| 36 | int32_t value() const { return value_; } |
| 37 | |
| 38 | bool is_int8() const { return IsInt(8, value_); } |
| 39 | bool is_uint8() const { return IsUint(8, value_); } |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame^] | 40 | bool is_int16() const { return IsInt(16, value_); } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 41 | bool is_uint16() const { return IsUint(16, value_); } |
| 42 | |
| 43 | private: |
| 44 | const int32_t value_; |
| 45 | |
| 46 | DISALLOW_COPY_AND_ASSIGN(Immediate); |
| 47 | }; |
| 48 | |
| 49 | |
| 50 | class Operand { |
| 51 | public: |
| 52 | uint8_t mod() const { |
| 53 | return (encoding_at(0) >> 6) & 3; |
| 54 | } |
| 55 | |
| 56 | Register rm() const { |
| 57 | return static_cast<Register>(encoding_at(0) & 7); |
| 58 | } |
| 59 | |
| 60 | ScaleFactor scale() const { |
| 61 | return static_cast<ScaleFactor>((encoding_at(1) >> 6) & 3); |
| 62 | } |
| 63 | |
| 64 | Register index() const { |
| 65 | return static_cast<Register>((encoding_at(1) >> 3) & 7); |
| 66 | } |
| 67 | |
| 68 | Register base() const { |
| 69 | return static_cast<Register>(encoding_at(1) & 7); |
| 70 | } |
| 71 | |
| 72 | int8_t disp8() const { |
| 73 | CHECK_GE(length_, 2); |
| 74 | return static_cast<int8_t>(encoding_[length_ - 1]); |
| 75 | } |
| 76 | |
| 77 | int32_t disp32() const { |
| 78 | CHECK_GE(length_, 5); |
| 79 | int32_t value; |
| 80 | memcpy(&value, &encoding_[length_ - 4], sizeof(value)); |
| 81 | return value; |
| 82 | } |
| 83 | |
| 84 | bool IsRegister(Register reg) const { |
| 85 | return ((encoding_[0] & 0xF8) == 0xC0) // Addressing mode is register only. |
| 86 | && ((encoding_[0] & 0x07) == reg); // Register codes match. |
| 87 | } |
| 88 | |
| 89 | protected: |
| 90 | // Operand can be sub classed (e.g: Address). |
| 91 | Operand() : length_(0) { } |
| 92 | |
| 93 | void SetModRM(int mod, Register rm) { |
| 94 | CHECK_EQ(mod & ~3, 0); |
| 95 | encoding_[0] = (mod << 6) | rm; |
| 96 | length_ = 1; |
| 97 | } |
| 98 | |
| 99 | void SetSIB(ScaleFactor scale, Register index, Register base) { |
| 100 | CHECK_EQ(length_, 1); |
| 101 | CHECK_EQ(scale & ~3, 0); |
| 102 | encoding_[1] = (scale << 6) | (index << 3) | base; |
| 103 | length_ = 2; |
| 104 | } |
| 105 | |
| 106 | void SetDisp8(int8_t disp) { |
| 107 | CHECK(length_ == 1 || length_ == 2); |
| 108 | encoding_[length_++] = static_cast<uint8_t>(disp); |
| 109 | } |
| 110 | |
| 111 | void SetDisp32(int32_t disp) { |
| 112 | CHECK(length_ == 1 || length_ == 2); |
| 113 | int disp_size = sizeof(disp); |
| 114 | memmove(&encoding_[length_], &disp, disp_size); |
| 115 | length_ += disp_size; |
| 116 | } |
| 117 | |
| 118 | private: |
| 119 | byte length_; |
| 120 | byte encoding_[6]; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 121 | |
| 122 | explicit Operand(Register reg) { SetModRM(3, reg); } |
| 123 | |
| 124 | // Get the operand encoding byte at the given index. |
| 125 | uint8_t encoding_at(int index) const { |
| 126 | CHECK_GE(index, 0); |
| 127 | CHECK_LT(index, length_); |
| 128 | return encoding_[index]; |
| 129 | } |
| 130 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 131 | friend class X86Assembler; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 132 | |
| 133 | DISALLOW_COPY_AND_ASSIGN(Operand); |
| 134 | }; |
| 135 | |
| 136 | |
| 137 | class Address : public Operand { |
| 138 | public: |
| 139 | Address(Register base, int32_t disp) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 140 | Init(base, disp); |
| 141 | } |
| 142 | |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 143 | Address(Register base, Offset disp) { |
| 144 | Init(base, disp.Int32Value()); |
| 145 | } |
| 146 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 147 | Address(Register base, FrameOffset disp) { |
| 148 | CHECK_EQ(base, ESP); |
| 149 | Init(ESP, disp.Int32Value()); |
| 150 | } |
| 151 | |
| 152 | Address(Register base, MemberOffset disp) { |
| 153 | Init(base, disp.Int32Value()); |
| 154 | } |
| 155 | |
| 156 | void Init(Register base, int32_t disp) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 157 | if (disp == 0 && base != EBP) { |
| 158 | SetModRM(0, base); |
| 159 | if (base == ESP) SetSIB(TIMES_1, ESP, base); |
| 160 | } else if (disp >= -128 && disp <= 127) { |
| 161 | SetModRM(1, base); |
| 162 | if (base == ESP) SetSIB(TIMES_1, ESP, base); |
| 163 | SetDisp8(disp); |
| 164 | } else { |
| 165 | SetModRM(2, base); |
| 166 | if (base == ESP) SetSIB(TIMES_1, ESP, base); |
| 167 | SetDisp32(disp); |
| 168 | } |
| 169 | } |
| 170 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 171 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 172 | Address(Register index, ScaleFactor scale, int32_t disp) { |
| 173 | CHECK_NE(index, ESP); // Illegal addressing mode. |
| 174 | SetModRM(0, ESP); |
| 175 | SetSIB(scale, index, EBP); |
| 176 | SetDisp32(disp); |
| 177 | } |
| 178 | |
| 179 | Address(Register base, Register index, ScaleFactor scale, int32_t disp) { |
| 180 | CHECK_NE(index, ESP); // Illegal addressing mode. |
| 181 | if (disp == 0 && base != EBP) { |
| 182 | SetModRM(0, ESP); |
| 183 | SetSIB(scale, index, base); |
| 184 | } else if (disp >= -128 && disp <= 127) { |
| 185 | SetModRM(1, ESP); |
| 186 | SetSIB(scale, index, base); |
| 187 | SetDisp8(disp); |
| 188 | } else { |
| 189 | SetModRM(2, ESP); |
| 190 | SetSIB(scale, index, base); |
| 191 | SetDisp32(disp); |
| 192 | } |
| 193 | } |
| 194 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 195 | static Address Absolute(uword addr) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 196 | Address result; |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 197 | result.SetModRM(0, EBP); |
| 198 | result.SetDisp32(addr); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 199 | return result; |
| 200 | } |
| 201 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 202 | static Address Absolute(ThreadOffset<4> addr) { |
| 203 | return Absolute(addr.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 204 | } |
| 205 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 206 | private: |
| 207 | Address() {} |
| 208 | |
| 209 | DISALLOW_COPY_AND_ASSIGN(Address); |
| 210 | }; |
| 211 | |
| 212 | |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 213 | class X86Assembler FINAL : public Assembler { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 214 | public: |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 215 | explicit X86Assembler() {} |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 216 | virtual ~X86Assembler() {} |
buzbee | c143c55 | 2011-08-20 17:38:58 -0700 | [diff] [blame] | 217 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 218 | /* |
| 219 | * Emit Machine Instructions. |
| 220 | */ |
| 221 | void call(Register reg); |
| 222 | void call(const Address& address); |
| 223 | void call(Label* label); |
Nicolas Geoffray | 8ccc3f5 | 2014-03-19 10:34:11 +0000 | [diff] [blame] | 224 | void call(const ExternalLabel& label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 225 | |
| 226 | void pushl(Register reg); |
| 227 | void pushl(const Address& address); |
| 228 | void pushl(const Immediate& imm); |
| 229 | |
| 230 | void popl(Register reg); |
| 231 | void popl(const Address& address); |
| 232 | |
| 233 | void movl(Register dst, const Immediate& src); |
| 234 | void movl(Register dst, Register src); |
| 235 | |
| 236 | void movl(Register dst, const Address& src); |
| 237 | void movl(const Address& dst, Register src); |
| 238 | void movl(const Address& dst, const Immediate& imm); |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 239 | void movl(const Address& dst, Label* lbl); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 240 | |
| 241 | void movzxb(Register dst, ByteRegister src); |
| 242 | void movzxb(Register dst, const Address& src); |
| 243 | void movsxb(Register dst, ByteRegister src); |
| 244 | void movsxb(Register dst, const Address& src); |
| 245 | void movb(Register dst, const Address& src); |
| 246 | void movb(const Address& dst, ByteRegister src); |
| 247 | void movb(const Address& dst, const Immediate& imm); |
| 248 | |
| 249 | void movzxw(Register dst, Register src); |
| 250 | void movzxw(Register dst, const Address& src); |
| 251 | void movsxw(Register dst, Register src); |
| 252 | void movsxw(Register dst, const Address& src); |
| 253 | void movw(Register dst, const Address& src); |
| 254 | void movw(const Address& dst, Register src); |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame^] | 255 | void movw(const Address& dst, const Immediate& imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 256 | |
| 257 | void leal(Register dst, const Address& src); |
| 258 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 259 | void cmovl(Condition condition, Register dst, Register src); |
| 260 | |
| 261 | void setb(Condition condition, Register dst); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 262 | |
| 263 | void movss(XmmRegister dst, const Address& src); |
| 264 | void movss(const Address& dst, XmmRegister src); |
| 265 | void movss(XmmRegister dst, XmmRegister src); |
| 266 | |
| 267 | void movd(XmmRegister dst, Register src); |
| 268 | void movd(Register dst, XmmRegister src); |
| 269 | |
| 270 | void addss(XmmRegister dst, XmmRegister src); |
| 271 | void addss(XmmRegister dst, const Address& src); |
| 272 | void subss(XmmRegister dst, XmmRegister src); |
| 273 | void subss(XmmRegister dst, const Address& src); |
| 274 | void mulss(XmmRegister dst, XmmRegister src); |
| 275 | void mulss(XmmRegister dst, const Address& src); |
| 276 | void divss(XmmRegister dst, XmmRegister src); |
| 277 | void divss(XmmRegister dst, const Address& src); |
| 278 | |
| 279 | void movsd(XmmRegister dst, const Address& src); |
| 280 | void movsd(const Address& dst, XmmRegister src); |
| 281 | void movsd(XmmRegister dst, XmmRegister src); |
| 282 | |
| 283 | void addsd(XmmRegister dst, XmmRegister src); |
| 284 | void addsd(XmmRegister dst, const Address& src); |
| 285 | void subsd(XmmRegister dst, XmmRegister src); |
| 286 | void subsd(XmmRegister dst, const Address& src); |
| 287 | void mulsd(XmmRegister dst, XmmRegister src); |
| 288 | void mulsd(XmmRegister dst, const Address& src); |
| 289 | void divsd(XmmRegister dst, XmmRegister src); |
| 290 | void divsd(XmmRegister dst, const Address& src); |
| 291 | |
| 292 | void cvtsi2ss(XmmRegister dst, Register src); |
| 293 | void cvtsi2sd(XmmRegister dst, Register src); |
| 294 | |
| 295 | void cvtss2si(Register dst, XmmRegister src); |
| 296 | void cvtss2sd(XmmRegister dst, XmmRegister src); |
| 297 | |
| 298 | void cvtsd2si(Register dst, XmmRegister src); |
| 299 | void cvtsd2ss(XmmRegister dst, XmmRegister src); |
| 300 | |
| 301 | void cvttss2si(Register dst, XmmRegister src); |
| 302 | void cvttsd2si(Register dst, XmmRegister src); |
| 303 | |
| 304 | void cvtdq2pd(XmmRegister dst, XmmRegister src); |
| 305 | |
| 306 | void comiss(XmmRegister a, XmmRegister b); |
| 307 | void comisd(XmmRegister a, XmmRegister b); |
| 308 | |
| 309 | void sqrtsd(XmmRegister dst, XmmRegister src); |
| 310 | void sqrtss(XmmRegister dst, XmmRegister src); |
| 311 | |
| 312 | void xorpd(XmmRegister dst, const Address& src); |
| 313 | void xorpd(XmmRegister dst, XmmRegister src); |
| 314 | void xorps(XmmRegister dst, const Address& src); |
| 315 | void xorps(XmmRegister dst, XmmRegister src); |
| 316 | |
| 317 | void andpd(XmmRegister dst, const Address& src); |
| 318 | |
| 319 | void flds(const Address& src); |
| 320 | void fstps(const Address& dst); |
| 321 | |
| 322 | void fldl(const Address& src); |
| 323 | void fstpl(const Address& dst); |
| 324 | |
| 325 | void fnstcw(const Address& dst); |
| 326 | void fldcw(const Address& src); |
| 327 | |
| 328 | void fistpl(const Address& dst); |
| 329 | void fistps(const Address& dst); |
| 330 | void fildl(const Address& src); |
| 331 | |
| 332 | void fincstp(); |
| 333 | void ffree(const Immediate& index); |
| 334 | |
| 335 | void fsin(); |
| 336 | void fcos(); |
| 337 | void fptan(); |
| 338 | |
| 339 | void xchgl(Register dst, Register src); |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 340 | void xchgl(Register reg, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 341 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 342 | void cmpw(const Address& address, const Immediate& imm); |
| 343 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 344 | void cmpl(Register reg, const Immediate& imm); |
| 345 | void cmpl(Register reg0, Register reg1); |
| 346 | void cmpl(Register reg, const Address& address); |
| 347 | |
| 348 | void cmpl(const Address& address, Register reg); |
| 349 | void cmpl(const Address& address, const Immediate& imm); |
| 350 | |
| 351 | void testl(Register reg1, Register reg2); |
| 352 | void testl(Register reg, const Immediate& imm); |
Nicolas Geoffray | f12feb8 | 2014-07-17 18:32:41 +0100 | [diff] [blame] | 353 | void testl(Register reg1, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 354 | |
| 355 | void andl(Register dst, const Immediate& imm); |
| 356 | void andl(Register dst, Register src); |
| 357 | |
| 358 | void orl(Register dst, const Immediate& imm); |
| 359 | void orl(Register dst, Register src); |
| 360 | |
| 361 | void xorl(Register dst, Register src); |
Nicolas Geoffray | b55f835 | 2014-04-07 15:26:35 +0100 | [diff] [blame] | 362 | void xorl(Register dst, const Immediate& imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 363 | |
| 364 | void addl(Register dst, Register src); |
| 365 | void addl(Register reg, const Immediate& imm); |
| 366 | void addl(Register reg, const Address& address); |
| 367 | |
| 368 | void addl(const Address& address, Register reg); |
| 369 | void addl(const Address& address, const Immediate& imm); |
| 370 | |
| 371 | void adcl(Register dst, Register src); |
| 372 | void adcl(Register reg, const Immediate& imm); |
| 373 | void adcl(Register dst, const Address& address); |
| 374 | |
| 375 | void subl(Register dst, Register src); |
| 376 | void subl(Register reg, const Immediate& imm); |
| 377 | void subl(Register reg, const Address& address); |
| 378 | |
| 379 | void cdq(); |
| 380 | |
| 381 | void idivl(Register reg); |
| 382 | |
| 383 | void imull(Register dst, Register src); |
| 384 | void imull(Register reg, const Immediate& imm); |
| 385 | void imull(Register reg, const Address& address); |
| 386 | |
| 387 | void imull(Register reg); |
| 388 | void imull(const Address& address); |
| 389 | |
| 390 | void mull(Register reg); |
| 391 | void mull(const Address& address); |
| 392 | |
| 393 | void sbbl(Register dst, Register src); |
| 394 | void sbbl(Register reg, const Immediate& imm); |
| 395 | void sbbl(Register reg, const Address& address); |
| 396 | |
| 397 | void incl(Register reg); |
| 398 | void incl(const Address& address); |
| 399 | |
| 400 | void decl(Register reg); |
| 401 | void decl(const Address& address); |
| 402 | |
| 403 | void shll(Register reg, const Immediate& imm); |
| 404 | void shll(Register operand, Register shifter); |
| 405 | void shrl(Register reg, const Immediate& imm); |
| 406 | void shrl(Register operand, Register shifter); |
| 407 | void sarl(Register reg, const Immediate& imm); |
| 408 | void sarl(Register operand, Register shifter); |
| 409 | void shld(Register dst, Register src); |
| 410 | |
| 411 | void negl(Register reg); |
| 412 | void notl(Register reg); |
| 413 | |
| 414 | void enter(const Immediate& imm); |
| 415 | void leave(); |
| 416 | |
| 417 | void ret(); |
| 418 | void ret(const Immediate& imm); |
| 419 | |
| 420 | void nop(); |
| 421 | void int3(); |
| 422 | void hlt(); |
| 423 | |
| 424 | void j(Condition condition, Label* label); |
| 425 | |
| 426 | void jmp(Register reg); |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 427 | void jmp(const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 428 | void jmp(Label* label); |
| 429 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 430 | X86Assembler* lock(); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 431 | void cmpxchgl(const Address& address, Register reg); |
| 432 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 433 | void mfence(); |
| 434 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 435 | X86Assembler* fs(); |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 436 | X86Assembler* gs(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 437 | |
| 438 | // |
| 439 | // Macros for High-level operations. |
| 440 | // |
| 441 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 442 | void AddImmediate(Register reg, const Immediate& imm); |
| 443 | |
| 444 | void LoadDoubleConstant(XmmRegister dst, double value); |
| 445 | |
| 446 | void DoubleNegate(XmmRegister d); |
| 447 | void FloatNegate(XmmRegister f); |
| 448 | |
| 449 | void DoubleAbs(XmmRegister reg); |
| 450 | |
| 451 | void LockCmpxchgl(const Address& address, Register reg) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 452 | lock()->cmpxchgl(address, reg); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 453 | } |
| 454 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 455 | // |
| 456 | // Misc. functionality |
| 457 | // |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 458 | int PreferredLoopAlignment() { return 16; } |
| 459 | void Align(int alignment, int offset); |
| 460 | void Bind(Label* label); |
| 461 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 462 | // |
| 463 | // Overridden common assembler high-level functionality |
| 464 | // |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 465 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 466 | // Emit code that will create an activation on the stack |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 467 | void BuildFrame(size_t frame_size, ManagedRegister method_reg, |
| 468 | const std::vector<ManagedRegister>& callee_save_regs, |
| 469 | const ManagedRegisterEntrySpills& entry_spills) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 470 | |
| 471 | // Emit code that will remove an activation from the stack |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 472 | void RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& callee_save_regs) |
| 473 | OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 474 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 475 | void IncreaseFrameSize(size_t adjust) OVERRIDE; |
| 476 | void DecreaseFrameSize(size_t adjust) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 477 | |
| 478 | // Store routines |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 479 | void Store(FrameOffset offs, ManagedRegister src, size_t size) OVERRIDE; |
| 480 | void StoreRef(FrameOffset dest, ManagedRegister src) OVERRIDE; |
| 481 | void StoreRawPtr(FrameOffset dest, ManagedRegister src) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 482 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 483 | void StoreImmediateToFrame(FrameOffset dest, uint32_t imm, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 484 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 485 | void StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, ManagedRegister scratch) |
| 486 | OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 487 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 488 | void StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs, |
| 489 | ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 490 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 491 | void StoreStackPointerToThread32(ThreadOffset<4> thr_offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 492 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 493 | void StoreSpanning(FrameOffset dest, ManagedRegister src, FrameOffset in_off, |
| 494 | ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 495 | |
| 496 | // Load routines |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 497 | void Load(ManagedRegister dest, FrameOffset src, size_t size) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 498 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 499 | void LoadFromThread32(ManagedRegister dest, ThreadOffset<4> src, size_t size) OVERRIDE; |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 500 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 501 | void LoadRef(ManagedRegister dest, FrameOffset src) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 502 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 503 | void LoadRef(ManagedRegister dest, ManagedRegister base, MemberOffset offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 504 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 505 | void LoadRawPtr(ManagedRegister dest, ManagedRegister base, Offset offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 506 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 507 | void LoadRawPtrFromThread32(ManagedRegister dest, ThreadOffset<4> offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 508 | |
| 509 | // Copying routines |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 510 | void Move(ManagedRegister dest, ManagedRegister src, size_t size) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 511 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 512 | void CopyRawPtrFromThread32(FrameOffset fr_offs, ThreadOffset<4> thr_offs, |
| 513 | ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 514 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 515 | void CopyRawPtrToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs, ManagedRegister scratch) |
| 516 | OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 517 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 518 | void CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 519 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 520 | void Copy(FrameOffset dest, FrameOffset src, ManagedRegister scratch, size_t size) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 521 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 522 | void Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, ManagedRegister scratch, |
| 523 | size_t size) OVERRIDE; |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 524 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 525 | void Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, ManagedRegister scratch, |
| 526 | size_t size) OVERRIDE; |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 527 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 528 | void Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, ManagedRegister scratch, |
| 529 | size_t size) OVERRIDE; |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 530 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 531 | void Copy(ManagedRegister dest, Offset dest_offset, ManagedRegister src, Offset src_offset, |
| 532 | ManagedRegister scratch, size_t size) OVERRIDE; |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 533 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 534 | void Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 535 | ManagedRegister scratch, size_t size) OVERRIDE; |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 536 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 537 | void MemoryBarrier(ManagedRegister) OVERRIDE; |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 538 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 539 | // Sign extension |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 540 | void SignExtend(ManagedRegister mreg, size_t size) OVERRIDE; |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 541 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 542 | // Zero extension |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 543 | void ZeroExtend(ManagedRegister mreg, size_t size) OVERRIDE; |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 544 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 545 | // Exploit fast access in managed code to Thread::Current() |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 546 | void GetCurrentThread(ManagedRegister tr) OVERRIDE; |
| 547 | void GetCurrentThread(FrameOffset dest_offset, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 548 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 549 | // Set up out_reg to hold a Object** into the handle scope, or to be NULL if the |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 550 | // value is null and null_allowed. in_reg holds a possibly stale reference |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 551 | // that can be used to avoid loading the handle scope entry to see if the value is |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 552 | // NULL. |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 553 | void CreateHandleScopeEntry(ManagedRegister out_reg, FrameOffset handlescope_offset, ManagedRegister in_reg, |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 554 | bool null_allowed) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 555 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 556 | // Set up out_off to hold a Object** into the handle scope, or to be NULL if the |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 557 | // value is null and null_allowed. |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 558 | void CreateHandleScopeEntry(FrameOffset out_off, FrameOffset handlescope_offset, ManagedRegister scratch, |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 559 | bool null_allowed) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 560 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 561 | // src holds a handle scope entry (Object**) load this into dst |
| 562 | void LoadReferenceFromHandleScope(ManagedRegister dst, ManagedRegister src) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 563 | |
| 564 | // Heap::VerifyObject on src. In some cases (such as a reference to this) we |
| 565 | // know that src may not be null. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 566 | void VerifyObject(ManagedRegister src, bool could_be_null) OVERRIDE; |
| 567 | void VerifyObject(FrameOffset src, bool could_be_null) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 568 | |
| 569 | // Call to address held at [base+offset] |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 570 | void Call(ManagedRegister base, Offset offset, ManagedRegister scratch) OVERRIDE; |
| 571 | void Call(FrameOffset base, Offset offset, ManagedRegister scratch) OVERRIDE; |
| 572 | void CallFromThread32(ThreadOffset<4> offset, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 573 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 574 | // Generate code to check if Thread::Current()->exception_ is non-null |
| 575 | // and branch to a ExceptionSlowPath if it is. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 576 | void ExceptionPoll(ManagedRegister scratch, size_t stack_adjust) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 577 | |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 578 | void InitializeFrameDescriptionEntry() OVERRIDE; |
| 579 | void FinalizeFrameDescriptionEntry() OVERRIDE; |
| 580 | std::vector<uint8_t>* GetFrameDescriptionEntry() OVERRIDE { |
| 581 | return &cfi_info_; |
| 582 | } |
| 583 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 584 | private: |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 585 | inline void EmitUint8(uint8_t value); |
| 586 | inline void EmitInt32(int32_t value); |
| 587 | inline void EmitRegisterOperand(int rm, int reg); |
| 588 | inline void EmitXmmRegisterOperand(int rm, XmmRegister reg); |
| 589 | inline void EmitFixup(AssemblerFixup* fixup); |
| 590 | inline void EmitOperandSizeOverride(); |
| 591 | |
| 592 | void EmitOperand(int rm, const Operand& operand); |
| 593 | void EmitImmediate(const Immediate& imm); |
| 594 | void EmitComplex(int rm, const Operand& operand, const Immediate& immediate); |
| 595 | void EmitLabel(Label* label, int instruction_size); |
| 596 | void EmitLabelLink(Label* label); |
| 597 | void EmitNearLabelLink(Label* label); |
| 598 | |
| 599 | void EmitGenericShift(int rm, Register reg, const Immediate& imm); |
| 600 | void EmitGenericShift(int rm, Register operand, Register shifter); |
| 601 | |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 602 | std::vector<uint8_t> cfi_info_; |
| 603 | uint32_t cfi_cfa_offset_, cfi_pc_; |
| 604 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 605 | DISALLOW_COPY_AND_ASSIGN(X86Assembler); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 606 | }; |
| 607 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 608 | inline void X86Assembler::EmitUint8(uint8_t value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 609 | buffer_.Emit<uint8_t>(value); |
| 610 | } |
| 611 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 612 | inline void X86Assembler::EmitInt32(int32_t value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 613 | buffer_.Emit<int32_t>(value); |
| 614 | } |
| 615 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 616 | inline void X86Assembler::EmitRegisterOperand(int rm, int reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 617 | CHECK_GE(rm, 0); |
| 618 | CHECK_LT(rm, 8); |
| 619 | buffer_.Emit<uint8_t>(0xC0 + (rm << 3) + reg); |
| 620 | } |
| 621 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 622 | inline void X86Assembler::EmitXmmRegisterOperand(int rm, XmmRegister reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 623 | EmitRegisterOperand(rm, static_cast<Register>(reg)); |
| 624 | } |
| 625 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 626 | inline void X86Assembler::EmitFixup(AssemblerFixup* fixup) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 627 | buffer_.EmitFixup(fixup); |
| 628 | } |
| 629 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 630 | inline void X86Assembler::EmitOperandSizeOverride() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 631 | EmitUint8(0x66); |
| 632 | } |
| 633 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 634 | // Slowpath entered when Thread::Current()->_exception is non-null |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 635 | class X86ExceptionSlowPath FINAL : public SlowPath { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 636 | public: |
Brian Carlstrom | 93ba893 | 2013-07-17 21:31:49 -0700 | [diff] [blame] | 637 | explicit X86ExceptionSlowPath(size_t stack_adjust) : stack_adjust_(stack_adjust) {} |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 638 | virtual void Emit(Assembler *sp_asm) OVERRIDE; |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 639 | private: |
| 640 | const size_t stack_adjust_; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 641 | }; |
| 642 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 643 | } // namespace x86 |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 644 | } // namespace art |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 645 | |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 646 | #endif // ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_ |