blob: 1ec0a2c65da80a537136ddb95dbe489b90506c98 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "arm_lir.h"
18#include "codegen_arm.h"
19#include "dex/quick/mir_to_lir-inl.h"
20
21namespace art {
22
23/* This file contains codegen for the Thumb ISA. */
24
buzbee0d829482013-10-11 15:24:55 -070025static int32_t EncodeImmSingle(int32_t value) {
26 int32_t res;
27 int32_t bit_a = (value & 0x80000000) >> 31;
28 int32_t not_bit_b = (value & 0x40000000) >> 30;
29 int32_t bit_b = (value & 0x20000000) >> 29;
30 int32_t b_smear = (value & 0x3e000000) >> 25;
31 int32_t slice = (value & 0x01f80000) >> 19;
32 int32_t zeroes = (value & 0x0007ffff);
Brian Carlstrom7940e442013-07-12 13:46:57 -070033 if (zeroes != 0)
34 return -1;
35 if (bit_b) {
36 if ((not_bit_b != 0) || (b_smear != 0x1f))
37 return -1;
38 } else {
39 if ((not_bit_b != 1) || (b_smear != 0x0))
40 return -1;
41 }
42 res = (bit_a << 7) | (bit_b << 6) | slice;
43 return res;
44}
45
46/*
47 * Determine whether value can be encoded as a Thumb2 floating point
48 * immediate. If not, return -1. If so return encoded 8-bit value.
49 */
buzbee0d829482013-10-11 15:24:55 -070050static int32_t EncodeImmDouble(int64_t value) {
51 int32_t res;
Ian Rogers0f678472014-03-10 16:18:37 -070052 int32_t bit_a = (value & INT64_C(0x8000000000000000)) >> 63;
53 int32_t not_bit_b = (value & INT64_C(0x4000000000000000)) >> 62;
54 int32_t bit_b = (value & INT64_C(0x2000000000000000)) >> 61;
55 int32_t b_smear = (value & INT64_C(0x3fc0000000000000)) >> 54;
56 int32_t slice = (value & INT64_C(0x003f000000000000)) >> 48;
57 uint64_t zeroes = (value & INT64_C(0x0000ffffffffffff));
buzbee0d829482013-10-11 15:24:55 -070058 if (zeroes != 0ull)
Brian Carlstrom7940e442013-07-12 13:46:57 -070059 return -1;
60 if (bit_b) {
61 if ((not_bit_b != 0) || (b_smear != 0xff))
62 return -1;
63 } else {
64 if ((not_bit_b != 1) || (b_smear != 0x0))
65 return -1;
66 }
67 res = (bit_a << 7) | (bit_b << 6) | slice;
68 return res;
69}
70
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070071LIR* ArmMir2Lir::LoadFPConstantValue(int r_dest, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070072 DCHECK(ARM_SINGLEREG(r_dest));
73 if (value == 0) {
74 // TODO: we need better info about the target CPU. a vector exclusive or
75 // would probably be better here if we could rely on its existance.
76 // Load an immediate +2.0 (which encodes to 0)
77 NewLIR2(kThumb2Vmovs_IMM8, r_dest, 0);
78 // +0.0 = +2.0 - +2.0
79 return NewLIR3(kThumb2Vsubs, r_dest, r_dest, r_dest);
80 } else {
81 int encoded_imm = EncodeImmSingle(value);
82 if (encoded_imm >= 0) {
83 return NewLIR2(kThumb2Vmovs_IMM8, r_dest, encoded_imm);
84 }
85 }
86 LIR* data_target = ScanLiteralPool(literal_list_, value, 0);
87 if (data_target == NULL) {
88 data_target = AddWordData(&literal_list_, value);
89 }
90 LIR* load_pc_rel = RawLIR(current_dalvik_offset_, kThumb2Vldrs,
91 r_dest, r15pc, 0, 0, 0, data_target);
92 SetMemRefType(load_pc_rel, true, kLiteral);
Brian Carlstrom7940e442013-07-12 13:46:57 -070093 AppendLIR(load_pc_rel);
94 return load_pc_rel;
95}
96
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070097static int LeadingZeros(uint32_t val) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 uint32_t alt;
buzbee0d829482013-10-11 15:24:55 -070099 int32_t n;
100 int32_t count;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700101
102 count = 16;
103 n = 32;
104 do {
105 alt = val >> count;
106 if (alt != 0) {
107 n = n - count;
108 val = alt;
109 }
110 count >>= 1;
111 } while (count);
112 return n - val;
113}
114
115/*
116 * Determine whether value can be encoded as a Thumb2 modified
117 * immediate. If not, return -1. If so, return i:imm3:a:bcdefgh form.
118 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700119int ArmMir2Lir::ModifiedImmediate(uint32_t value) {
buzbee0d829482013-10-11 15:24:55 -0700120 int32_t z_leading;
121 int32_t z_trailing;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700122 uint32_t b0 = value & 0xff;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700124 /* Note: case of value==0 must use 0:000:0:0000000 encoding */
125 if (value <= 0xFF)
126 return b0; // 0:000:a:bcdefgh
127 if (value == ((b0 << 16) | b0))
128 return (0x1 << 8) | b0; /* 0:001:a:bcdefgh */
129 if (value == ((b0 << 24) | (b0 << 16) | (b0 << 8) | b0))
130 return (0x3 << 8) | b0; /* 0:011:a:bcdefgh */
131 b0 = (value >> 8) & 0xff;
132 if (value == ((b0 << 24) | (b0 << 8)))
133 return (0x2 << 8) | b0; /* 0:010:a:bcdefgh */
134 /* Can we do it with rotation? */
135 z_leading = LeadingZeros(value);
136 z_trailing = 32 - LeadingZeros(~value & (value - 1));
137 /* A run of eight or fewer active bits? */
138 if ((z_leading + z_trailing) < 24)
139 return -1; /* No - bail */
140 /* left-justify the constant, discarding msb (known to be 1) */
141 value <<= z_leading + 1;
142 /* Create bcdefgh */
143 value >>= 25;
144 /* Put it all together */
145 return value | ((0x8 + z_leading) << 7); /* [01000..11111]:bcdefgh */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146}
147
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700148bool ArmMir2Lir::InexpensiveConstantInt(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700149 return (ModifiedImmediate(value) >= 0) || (ModifiedImmediate(~value) >= 0);
150}
151
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700152bool ArmMir2Lir::InexpensiveConstantFloat(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700153 return EncodeImmSingle(value) >= 0;
154}
155
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700156bool ArmMir2Lir::InexpensiveConstantLong(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 return InexpensiveConstantInt(High32Bits(value)) && InexpensiveConstantInt(Low32Bits(value));
158}
159
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700160bool ArmMir2Lir::InexpensiveConstantDouble(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700161 return EncodeImmDouble(value) >= 0;
162}
163
164/*
165 * Load a immediate using a shortcut if possible; otherwise
166 * grab from the per-translation literal pool.
167 *
168 * No additional register clobbering operation performed. Use this version when
169 * 1) r_dest is freshly returned from AllocTemp or
170 * 2) The codegen is under fixed register usage
171 */
buzbee2700f7e2014-03-07 09:46:20 -0800172LIR* ArmMir2Lir::LoadConstantNoClobber(RegStorage r_dest, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700173 LIR* res;
174 int mod_imm;
175
buzbee2700f7e2014-03-07 09:46:20 -0800176 if (ARM_FPREG(r_dest.GetReg())) {
177 return LoadFPConstantValue(r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700178 }
179
180 /* See if the value can be constructed cheaply */
buzbee2700f7e2014-03-07 09:46:20 -0800181 if (ARM_LOWREG(r_dest.GetReg()) && (value >= 0) && (value <= 255)) {
182 return NewLIR2(kThumbMovImm, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700183 }
184 /* Check Modified immediate special cases */
185 mod_imm = ModifiedImmediate(value);
186 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800187 res = NewLIR2(kThumb2MovI8M, r_dest.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700188 return res;
189 }
190 mod_imm = ModifiedImmediate(~value);
191 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800192 res = NewLIR2(kThumb2MvnI8M, r_dest.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700193 return res;
194 }
195 /* 16-bit immediate? */
196 if ((value & 0xffff) == value) {
buzbee2700f7e2014-03-07 09:46:20 -0800197 res = NewLIR2(kThumb2MovImm16, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700198 return res;
199 }
200 /* Do a low/high pair */
buzbee2700f7e2014-03-07 09:46:20 -0800201 res = NewLIR2(kThumb2MovImm16, r_dest.GetReg(), Low16Bits(value));
202 NewLIR2(kThumb2MovImm16H, r_dest.GetReg(), High16Bits(value));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203 return res;
204}
205
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700206LIR* ArmMir2Lir::OpUnconditionalBranch(LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700207 LIR* res = NewLIR1(kThumbBUncond, 0 /* offset to be patched during assembly*/);
208 res->target = target;
209 return res;
210}
211
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700212LIR* ArmMir2Lir::OpCondBranch(ConditionCode cc, LIR* target) {
Vladimir Marko58af1f92013-12-19 13:31:15 +0000213 // This is kThumb2BCond instead of kThumbBCond for performance reasons. The assembly
214 // time required for a new pass after kThumbBCond is fixed up to kThumb2BCond is
215 // substantial.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700216 LIR* branch = NewLIR2(kThumb2BCond, 0 /* offset to be patched */,
217 ArmConditionEncoding(cc));
218 branch->target = target;
219 return branch;
220}
221
buzbee2700f7e2014-03-07 09:46:20 -0800222LIR* ArmMir2Lir::OpReg(OpKind op, RegStorage r_dest_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700223 ArmOpcode opcode = kThumbBkpt;
224 switch (op) {
225 case kOpBlx:
226 opcode = kThumbBlxR;
227 break;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700228 case kOpBx:
229 opcode = kThumbBx;
230 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700231 default:
232 LOG(FATAL) << "Bad opcode " << op;
233 }
buzbee2700f7e2014-03-07 09:46:20 -0800234 return NewLIR1(opcode, r_dest_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700235}
236
237LIR* ArmMir2Lir::OpRegRegShift(OpKind op, int r_dest_src1, int r_src2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700238 int shift) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700239 bool thumb_form = ((shift == 0) && ARM_LOWREG(r_dest_src1) && ARM_LOWREG(r_src2));
240 ArmOpcode opcode = kThumbBkpt;
241 switch (op) {
242 case kOpAdc:
243 opcode = (thumb_form) ? kThumbAdcRR : kThumb2AdcRRR;
244 break;
245 case kOpAnd:
246 opcode = (thumb_form) ? kThumbAndRR : kThumb2AndRRR;
247 break;
248 case kOpBic:
249 opcode = (thumb_form) ? kThumbBicRR : kThumb2BicRRR;
250 break;
251 case kOpCmn:
252 DCHECK_EQ(shift, 0);
253 opcode = (thumb_form) ? kThumbCmnRR : kThumb2CmnRR;
254 break;
255 case kOpCmp:
256 if (thumb_form)
257 opcode = kThumbCmpRR;
258 else if ((shift == 0) && !ARM_LOWREG(r_dest_src1) && !ARM_LOWREG(r_src2))
259 opcode = kThumbCmpHH;
260 else if ((shift == 0) && ARM_LOWREG(r_dest_src1))
261 opcode = kThumbCmpLH;
262 else if (shift == 0)
263 opcode = kThumbCmpHL;
264 else
265 opcode = kThumb2CmpRR;
266 break;
267 case kOpXor:
268 opcode = (thumb_form) ? kThumbEorRR : kThumb2EorRRR;
269 break;
270 case kOpMov:
271 DCHECK_EQ(shift, 0);
272 if (ARM_LOWREG(r_dest_src1) && ARM_LOWREG(r_src2))
273 opcode = kThumbMovRR;
274 else if (!ARM_LOWREG(r_dest_src1) && !ARM_LOWREG(r_src2))
275 opcode = kThumbMovRR_H2H;
276 else if (ARM_LOWREG(r_dest_src1))
277 opcode = kThumbMovRR_H2L;
278 else
279 opcode = kThumbMovRR_L2H;
280 break;
281 case kOpMul:
282 DCHECK_EQ(shift, 0);
283 opcode = (thumb_form) ? kThumbMul : kThumb2MulRRR;
284 break;
285 case kOpMvn:
286 opcode = (thumb_form) ? kThumbMvn : kThumb2MnvRR;
287 break;
288 case kOpNeg:
289 DCHECK_EQ(shift, 0);
290 opcode = (thumb_form) ? kThumbNeg : kThumb2NegRR;
291 break;
292 case kOpOr:
293 opcode = (thumb_form) ? kThumbOrr : kThumb2OrrRRR;
294 break;
295 case kOpSbc:
296 opcode = (thumb_form) ? kThumbSbc : kThumb2SbcRRR;
297 break;
298 case kOpTst:
299 opcode = (thumb_form) ? kThumbTst : kThumb2TstRR;
300 break;
301 case kOpLsl:
302 DCHECK_EQ(shift, 0);
303 opcode = (thumb_form) ? kThumbLslRR : kThumb2LslRRR;
304 break;
305 case kOpLsr:
306 DCHECK_EQ(shift, 0);
307 opcode = (thumb_form) ? kThumbLsrRR : kThumb2LsrRRR;
308 break;
309 case kOpAsr:
310 DCHECK_EQ(shift, 0);
311 opcode = (thumb_form) ? kThumbAsrRR : kThumb2AsrRRR;
312 break;
313 case kOpRor:
314 DCHECK_EQ(shift, 0);
315 opcode = (thumb_form) ? kThumbRorRR : kThumb2RorRRR;
316 break;
317 case kOpAdd:
318 opcode = (thumb_form) ? kThumbAddRRR : kThumb2AddRRR;
319 break;
320 case kOpSub:
321 opcode = (thumb_form) ? kThumbSubRRR : kThumb2SubRRR;
322 break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100323 case kOpRev:
324 DCHECK_EQ(shift, 0);
325 if (!thumb_form) {
326 // Binary, but rm is encoded twice.
327 return NewLIR3(kThumb2RevRR, r_dest_src1, r_src2, r_src2);
328 }
329 opcode = kThumbRev;
330 break;
331 case kOpRevsh:
332 DCHECK_EQ(shift, 0);
333 if (!thumb_form) {
334 // Binary, but rm is encoded twice.
335 return NewLIR3(kThumb2RevshRR, r_dest_src1, r_src2, r_src2);
336 }
337 opcode = kThumbRevsh;
338 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700339 case kOp2Byte:
340 DCHECK_EQ(shift, 0);
341 return NewLIR4(kThumb2Sbfx, r_dest_src1, r_src2, 0, 8);
342 case kOp2Short:
343 DCHECK_EQ(shift, 0);
344 return NewLIR4(kThumb2Sbfx, r_dest_src1, r_src2, 0, 16);
345 case kOp2Char:
346 DCHECK_EQ(shift, 0);
347 return NewLIR4(kThumb2Ubfx, r_dest_src1, r_src2, 0, 16);
348 default:
349 LOG(FATAL) << "Bad opcode: " << op;
350 break;
351 }
buzbee409fe942013-10-11 10:49:56 -0700352 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700353 if (EncodingMap[opcode].flags & IS_BINARY_OP) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700354 return NewLIR2(opcode, r_dest_src1, r_src2);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700355 } else if (EncodingMap[opcode].flags & IS_TERTIARY_OP) {
356 if (EncodingMap[opcode].field_loc[2].kind == kFmtShift) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700357 return NewLIR3(opcode, r_dest_src1, r_src2, shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700358 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700359 return NewLIR3(opcode, r_dest_src1, r_dest_src1, r_src2);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700360 }
361 } else if (EncodingMap[opcode].flags & IS_QUAD_OP) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700362 return NewLIR4(opcode, r_dest_src1, r_dest_src1, r_src2, shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700363 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700364 LOG(FATAL) << "Unexpected encoding operand count";
365 return NULL;
366 }
367}
368
buzbee2700f7e2014-03-07 09:46:20 -0800369LIR* ArmMir2Lir::OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) {
370 return OpRegRegShift(op, r_dest_src1.GetReg(), r_src2.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700371}
372
buzbee2700f7e2014-03-07 09:46:20 -0800373LIR* ArmMir2Lir::OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) {
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800374 UNIMPLEMENTED(FATAL);
375 return nullptr;
376}
377
buzbee2700f7e2014-03-07 09:46:20 -0800378LIR* ArmMir2Lir::OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) {
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800379 UNIMPLEMENTED(FATAL);
380 return nullptr;
381}
382
buzbee2700f7e2014-03-07 09:46:20 -0800383LIR* ArmMir2Lir::OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800384 LOG(FATAL) << "Unexpected use of OpCondRegReg for Arm";
385 return NULL;
386}
387
Brian Carlstrom7940e442013-07-12 13:46:57 -0700388LIR* ArmMir2Lir::OpRegRegRegShift(OpKind op, int r_dest, int r_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700389 int r_src2, int shift) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700390 ArmOpcode opcode = kThumbBkpt;
391 bool thumb_form = (shift == 0) && ARM_LOWREG(r_dest) && ARM_LOWREG(r_src1) &&
392 ARM_LOWREG(r_src2);
393 switch (op) {
394 case kOpAdd:
395 opcode = (thumb_form) ? kThumbAddRRR : kThumb2AddRRR;
396 break;
397 case kOpSub:
398 opcode = (thumb_form) ? kThumbSubRRR : kThumb2SubRRR;
399 break;
400 case kOpRsub:
401 opcode = kThumb2RsubRRR;
402 break;
403 case kOpAdc:
404 opcode = kThumb2AdcRRR;
405 break;
406 case kOpAnd:
407 opcode = kThumb2AndRRR;
408 break;
409 case kOpBic:
410 opcode = kThumb2BicRRR;
411 break;
412 case kOpXor:
413 opcode = kThumb2EorRRR;
414 break;
415 case kOpMul:
416 DCHECK_EQ(shift, 0);
417 opcode = kThumb2MulRRR;
418 break;
Dave Allison70202782013-10-22 17:52:19 -0700419 case kOpDiv:
420 DCHECK_EQ(shift, 0);
421 opcode = kThumb2SdivRRR;
422 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700423 case kOpOr:
424 opcode = kThumb2OrrRRR;
425 break;
426 case kOpSbc:
427 opcode = kThumb2SbcRRR;
428 break;
429 case kOpLsl:
430 DCHECK_EQ(shift, 0);
431 opcode = kThumb2LslRRR;
432 break;
433 case kOpLsr:
434 DCHECK_EQ(shift, 0);
435 opcode = kThumb2LsrRRR;
436 break;
437 case kOpAsr:
438 DCHECK_EQ(shift, 0);
439 opcode = kThumb2AsrRRR;
440 break;
441 case kOpRor:
442 DCHECK_EQ(shift, 0);
443 opcode = kThumb2RorRRR;
444 break;
445 default:
446 LOG(FATAL) << "Bad opcode: " << op;
447 break;
448 }
buzbee409fe942013-10-11 10:49:56 -0700449 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700450 if (EncodingMap[opcode].flags & IS_QUAD_OP) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700451 return NewLIR4(opcode, r_dest, r_src1, r_src2, shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700452 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700453 DCHECK(EncodingMap[opcode].flags & IS_TERTIARY_OP);
454 return NewLIR3(opcode, r_dest, r_src1, r_src2);
455 }
456}
457
buzbee2700f7e2014-03-07 09:46:20 -0800458LIR* ArmMir2Lir::OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2) {
459 return OpRegRegRegShift(op, r_dest.GetReg(), r_src1.GetReg(), r_src2.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700460}
461
buzbee2700f7e2014-03-07 09:46:20 -0800462LIR* ArmMir2Lir::OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700463 LIR* res;
464 bool neg = (value < 0);
buzbee0d829482013-10-11 15:24:55 -0700465 int32_t abs_value = (neg) ? -value : value;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700466 ArmOpcode opcode = kThumbBkpt;
467 ArmOpcode alt_opcode = kThumbBkpt;
buzbee2700f7e2014-03-07 09:46:20 -0800468 bool all_low_regs = (ARM_LOWREG(r_dest.GetReg()) && ARM_LOWREG(r_src1.GetReg()));
buzbee0d829482013-10-11 15:24:55 -0700469 int32_t mod_imm = ModifiedImmediate(value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700470
471 switch (op) {
472 case kOpLsl:
473 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800474 return NewLIR3(kThumbLslRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700475 else
buzbee2700f7e2014-03-07 09:46:20 -0800476 return NewLIR3(kThumb2LslRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700477 case kOpLsr:
478 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800479 return NewLIR3(kThumbLsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700480 else
buzbee2700f7e2014-03-07 09:46:20 -0800481 return NewLIR3(kThumb2LsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700482 case kOpAsr:
483 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800484 return NewLIR3(kThumbAsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700485 else
buzbee2700f7e2014-03-07 09:46:20 -0800486 return NewLIR3(kThumb2AsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700487 case kOpRor:
buzbee2700f7e2014-03-07 09:46:20 -0800488 return NewLIR3(kThumb2RorRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700489 case kOpAdd:
buzbee2700f7e2014-03-07 09:46:20 -0800490 if (ARM_LOWREG(r_dest.GetReg()) && (r_src1 == rs_r13sp) &&
Brian Carlstrom38f85e42013-07-18 14:45:22 -0700491 (value <= 1020) && ((value & 0x3) == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -0800492 return NewLIR3(kThumbAddSpRel, r_dest.GetReg(), r_src1.GetReg(), value >> 2);
493 } else if (ARM_LOWREG(r_dest.GetReg()) && (r_src1 == rs_r15pc) &&
Brian Carlstrom38f85e42013-07-18 14:45:22 -0700494 (value <= 1020) && ((value & 0x3) == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -0800495 return NewLIR3(kThumbAddPcRel, r_dest.GetReg(), r_src1.GetReg(), value >> 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700496 }
497 // Note: intentional fallthrough
498 case kOpSub:
499 if (all_low_regs && ((abs_value & 0x7) == abs_value)) {
500 if (op == kOpAdd)
501 opcode = (neg) ? kThumbSubRRI3 : kThumbAddRRI3;
502 else
503 opcode = (neg) ? kThumbAddRRI3 : kThumbSubRRI3;
buzbee2700f7e2014-03-07 09:46:20 -0800504 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), abs_value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700505 }
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000506 if (mod_imm < 0) {
507 mod_imm = ModifiedImmediate(-value);
508 if (mod_imm >= 0) {
509 op = (op == kOpAdd) ? kOpSub : kOpAdd;
510 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700511 }
Vladimir Markodbb8c492014-02-28 17:36:39 +0000512 if (mod_imm < 0 && (abs_value & 0x3ff) == abs_value) {
513 // This is deliberately used only if modified immediate encoding is inadequate since
514 // we sometimes actually use the flags for small values but not necessarily low regs.
515 if (op == kOpAdd)
516 opcode = (neg) ? kThumb2SubRRI12 : kThumb2AddRRI12;
517 else
518 opcode = (neg) ? kThumb2AddRRI12 : kThumb2SubRRI12;
buzbee2700f7e2014-03-07 09:46:20 -0800519 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), abs_value);
Vladimir Markodbb8c492014-02-28 17:36:39 +0000520 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700521 if (op == kOpSub) {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000522 opcode = kThumb2SubRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700523 alt_opcode = kThumb2SubRRR;
524 } else {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000525 opcode = kThumb2AddRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700526 alt_opcode = kThumb2AddRRR;
527 }
528 break;
529 case kOpRsub:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000530 opcode = kThumb2RsubRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700531 alt_opcode = kThumb2RsubRRR;
532 break;
533 case kOpAdc:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000534 opcode = kThumb2AdcRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700535 alt_opcode = kThumb2AdcRRR;
536 break;
537 case kOpSbc:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000538 opcode = kThumb2SbcRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700539 alt_opcode = kThumb2SbcRRR;
540 break;
541 case kOpOr:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000542 opcode = kThumb2OrrRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700543 alt_opcode = kThumb2OrrRRR;
544 break;
545 case kOpAnd:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000546 if (mod_imm < 0) {
547 mod_imm = ModifiedImmediate(~value);
548 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800549 return NewLIR3(kThumb2BicRRI8M, r_dest.GetReg(), r_src1.GetReg(), mod_imm);
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000550 }
551 }
552 opcode = kThumb2AndRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700553 alt_opcode = kThumb2AndRRR;
554 break;
555 case kOpXor:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000556 opcode = kThumb2EorRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700557 alt_opcode = kThumb2EorRRR;
558 break;
559 case kOpMul:
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700560 // TUNING: power of 2, shift & add
Brian Carlstrom7940e442013-07-12 13:46:57 -0700561 mod_imm = -1;
562 alt_opcode = kThumb2MulRRR;
563 break;
564 case kOpCmp: {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700565 LIR* res;
566 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800567 res = NewLIR2(kThumb2CmpRI8M, r_src1.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700568 } else {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000569 mod_imm = ModifiedImmediate(-value);
570 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800571 res = NewLIR2(kThumb2CmnRI8M, r_src1.GetReg(), mod_imm);
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000572 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800573 RegStorage r_tmp = AllocTemp();
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000574 res = LoadConstant(r_tmp, value);
575 OpRegReg(kOpCmp, r_src1, r_tmp);
576 FreeTemp(r_tmp);
577 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700578 }
579 return res;
580 }
581 default:
582 LOG(FATAL) << "Bad opcode: " << op;
583 }
584
585 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800586 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700587 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800588 RegStorage r_scratch = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700589 LoadConstant(r_scratch, value);
590 if (EncodingMap[alt_opcode].flags & IS_QUAD_OP)
buzbee2700f7e2014-03-07 09:46:20 -0800591 res = NewLIR4(alt_opcode, r_dest.GetReg(), r_src1.GetReg(), r_scratch.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700592 else
buzbee2700f7e2014-03-07 09:46:20 -0800593 res = NewLIR3(alt_opcode, r_dest.GetReg(), r_src1.GetReg(), r_scratch.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700594 FreeTemp(r_scratch);
595 return res;
596 }
597}
598
599/* Handle Thumb-only variants here - otherwise punt to OpRegRegImm */
buzbee2700f7e2014-03-07 09:46:20 -0800600LIR* ArmMir2Lir::OpRegImm(OpKind op, RegStorage r_dest_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700601 bool neg = (value < 0);
buzbee0d829482013-10-11 15:24:55 -0700602 int32_t abs_value = (neg) ? -value : value;
buzbee2700f7e2014-03-07 09:46:20 -0800603 bool short_form = (((abs_value & 0xff) == abs_value) && ARM_LOWREG(r_dest_src1.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700604 ArmOpcode opcode = kThumbBkpt;
605 switch (op) {
606 case kOpAdd:
buzbee2700f7e2014-03-07 09:46:20 -0800607 if (!neg && (r_dest_src1 == rs_r13sp) && (value <= 508)) { /* sp */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700608 DCHECK_EQ((value & 0x3), 0);
609 return NewLIR1(kThumbAddSpI7, value >> 2);
610 } else if (short_form) {
611 opcode = (neg) ? kThumbSubRI8 : kThumbAddRI8;
612 }
613 break;
614 case kOpSub:
buzbee2700f7e2014-03-07 09:46:20 -0800615 if (!neg && (r_dest_src1 == rs_r13sp) && (value <= 508)) { /* sp */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700616 DCHECK_EQ((value & 0x3), 0);
617 return NewLIR1(kThumbSubSpI7, value >> 2);
618 } else if (short_form) {
619 opcode = (neg) ? kThumbAddRI8 : kThumbSubRI8;
620 }
621 break;
622 case kOpCmp:
Vladimir Marko22479842013-11-19 17:04:50 +0000623 if (!neg && short_form) {
624 opcode = kThumbCmpRI8;
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700625 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700626 short_form = false;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700627 }
628 break;
629 default:
630 /* Punt to OpRegRegImm - if bad case catch it there */
631 short_form = false;
632 break;
633 }
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700634 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -0800635 return NewLIR2(opcode, r_dest_src1.GetReg(), abs_value);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700636 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700637 return OpRegRegImm(op, r_dest_src1, r_dest_src1, value);
638 }
639}
640
buzbee2700f7e2014-03-07 09:46:20 -0800641LIR* ArmMir2Lir::LoadConstantWide(RegStorage r_dest, int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700642 LIR* res = NULL;
643 int32_t val_lo = Low32Bits(value);
644 int32_t val_hi = High32Bits(value);
buzbee2700f7e2014-03-07 09:46:20 -0800645 int target_reg = S2d(r_dest.GetLowReg(), r_dest.GetHighReg());
646 if (ARM_FPREG(r_dest.GetLowReg())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700647 if ((val_lo == 0) && (val_hi == 0)) {
648 // TODO: we need better info about the target CPU. a vector exclusive or
649 // would probably be better here if we could rely on its existance.
650 // Load an immediate +2.0 (which encodes to 0)
651 NewLIR2(kThumb2Vmovd_IMM8, target_reg, 0);
652 // +0.0 = +2.0 - +2.0
653 res = NewLIR3(kThumb2Vsubd, target_reg, target_reg, target_reg);
654 } else {
655 int encoded_imm = EncodeImmDouble(value);
656 if (encoded_imm >= 0) {
657 res = NewLIR2(kThumb2Vmovd_IMM8, target_reg, encoded_imm);
658 }
659 }
660 } else {
661 if ((InexpensiveConstantInt(val_lo) && (InexpensiveConstantInt(val_hi)))) {
buzbee2700f7e2014-03-07 09:46:20 -0800662 res = LoadConstantNoClobber(r_dest.GetLow(), val_lo);
663 LoadConstantNoClobber(r_dest.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700664 }
665 }
666 if (res == NULL) {
667 // No short form - load from the literal pool.
668 LIR* data_target = ScanLiteralPoolWide(literal_list_, val_lo, val_hi);
669 if (data_target == NULL) {
670 data_target = AddWideData(&literal_list_, val_lo, val_hi);
671 }
buzbee2700f7e2014-03-07 09:46:20 -0800672 if (ARM_FPREG(r_dest.GetLowReg())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700673 res = RawLIR(current_dalvik_offset_, kThumb2Vldrd,
674 target_reg, r15pc, 0, 0, 0, data_target);
675 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800676 DCHECK(r_dest.IsPair());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700677 res = RawLIR(current_dalvik_offset_, kThumb2LdrdPcRel8,
buzbee2700f7e2014-03-07 09:46:20 -0800678 r_dest.GetLowReg(), r_dest.GetHighReg(), r15pc, 0, 0, data_target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700679 }
680 SetMemRefType(res, true, kLiteral);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700681 AppendLIR(res);
682 }
683 return res;
684}
685
686int ArmMir2Lir::EncodeShift(int code, int amount) {
687 return ((amount & 0x1f) << 2) | code;
688}
689
buzbee2700f7e2014-03-07 09:46:20 -0800690LIR* ArmMir2Lir::LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700691 int scale, OpSize size) {
buzbee2700f7e2014-03-07 09:46:20 -0800692 bool all_low_regs = ARM_LOWREG(r_base.GetReg()) && ARM_LOWREG(r_index.GetReg()) &&
693 ARM_LOWREG(r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700694 LIR* load;
695 ArmOpcode opcode = kThumbBkpt;
696 bool thumb_form = (all_low_regs && (scale == 0));
buzbee2700f7e2014-03-07 09:46:20 -0800697 RegStorage reg_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700698
buzbee2700f7e2014-03-07 09:46:20 -0800699 if (ARM_FPREG(r_dest.GetReg())) {
700 if (ARM_SINGLEREG(r_dest.GetReg())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700701 DCHECK((size == kWord) || (size == kSingle));
702 opcode = kThumb2Vldrs;
703 size = kSingle;
704 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800705 DCHECK(ARM_DOUBLEREG(r_dest.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700706 DCHECK((size == kLong) || (size == kDouble));
buzbee2700f7e2014-03-07 09:46:20 -0800707 DCHECK_EQ((r_dest.GetReg() & 0x1), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700708 opcode = kThumb2Vldrd;
709 size = kDouble;
710 }
711 } else {
712 if (size == kSingle)
713 size = kWord;
714 }
715
716 switch (size) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700717 case kDouble: // fall-through
Brian Carlstrom7940e442013-07-12 13:46:57 -0700718 case kSingle:
719 reg_ptr = AllocTemp();
720 if (scale) {
buzbee2700f7e2014-03-07 09:46:20 -0800721 NewLIR4(kThumb2AddRRR, reg_ptr.GetReg(), r_base.GetReg(), r_index.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700722 EncodeShift(kArmLsl, scale));
723 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800724 OpRegRegReg(kOpAdd, reg_ptr, r_base, r_index);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700725 }
buzbee2700f7e2014-03-07 09:46:20 -0800726 load = NewLIR3(opcode, r_dest.GetReg(), reg_ptr.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700727 FreeTemp(reg_ptr);
728 return load;
729 case kWord:
730 opcode = (thumb_form) ? kThumbLdrRRR : kThumb2LdrRRR;
731 break;
732 case kUnsignedHalf:
733 opcode = (thumb_form) ? kThumbLdrhRRR : kThumb2LdrhRRR;
734 break;
735 case kSignedHalf:
736 opcode = (thumb_form) ? kThumbLdrshRRR : kThumb2LdrshRRR;
737 break;
738 case kUnsignedByte:
739 opcode = (thumb_form) ? kThumbLdrbRRR : kThumb2LdrbRRR;
740 break;
741 case kSignedByte:
742 opcode = (thumb_form) ? kThumbLdrsbRRR : kThumb2LdrsbRRR;
743 break;
744 default:
745 LOG(FATAL) << "Bad size: " << size;
746 }
747 if (thumb_form)
buzbee2700f7e2014-03-07 09:46:20 -0800748 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700749 else
buzbee2700f7e2014-03-07 09:46:20 -0800750 load = NewLIR4(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg(), scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700751
752 return load;
753}
754
buzbee2700f7e2014-03-07 09:46:20 -0800755LIR* ArmMir2Lir::StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700756 int scale, OpSize size) {
buzbee2700f7e2014-03-07 09:46:20 -0800757 bool all_low_regs = ARM_LOWREG(r_base.GetReg()) && ARM_LOWREG(r_index.GetReg()) &&
758 ARM_LOWREG(r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700759 LIR* store = NULL;
760 ArmOpcode opcode = kThumbBkpt;
761 bool thumb_form = (all_low_regs && (scale == 0));
buzbee2700f7e2014-03-07 09:46:20 -0800762 RegStorage reg_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700763
buzbee2700f7e2014-03-07 09:46:20 -0800764 if (ARM_FPREG(r_src.GetReg())) {
765 if (ARM_SINGLEREG(r_src.GetReg())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700766 DCHECK((size == kWord) || (size == kSingle));
767 opcode = kThumb2Vstrs;
768 size = kSingle;
769 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800770 DCHECK(ARM_DOUBLEREG(r_src.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700771 DCHECK((size == kLong) || (size == kDouble));
buzbee2700f7e2014-03-07 09:46:20 -0800772 DCHECK_EQ((r_src.GetReg() & 0x1), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700773 opcode = kThumb2Vstrd;
774 size = kDouble;
775 }
776 } else {
777 if (size == kSingle)
778 size = kWord;
779 }
780
781 switch (size) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700782 case kDouble: // fall-through
Brian Carlstrom7940e442013-07-12 13:46:57 -0700783 case kSingle:
784 reg_ptr = AllocTemp();
785 if (scale) {
buzbee2700f7e2014-03-07 09:46:20 -0800786 NewLIR4(kThumb2AddRRR, reg_ptr.GetReg(), r_base.GetReg(), r_index.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700787 EncodeShift(kArmLsl, scale));
788 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800789 OpRegRegReg(kOpAdd, reg_ptr, r_base, r_index);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700790 }
buzbee2700f7e2014-03-07 09:46:20 -0800791 store = NewLIR3(opcode, r_src.GetReg(), reg_ptr.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700792 FreeTemp(reg_ptr);
793 return store;
794 case kWord:
795 opcode = (thumb_form) ? kThumbStrRRR : kThumb2StrRRR;
796 break;
797 case kUnsignedHalf:
798 case kSignedHalf:
799 opcode = (thumb_form) ? kThumbStrhRRR : kThumb2StrhRRR;
800 break;
801 case kUnsignedByte:
802 case kSignedByte:
803 opcode = (thumb_form) ? kThumbStrbRRR : kThumb2StrbRRR;
804 break;
805 default:
806 LOG(FATAL) << "Bad size: " << size;
807 }
808 if (thumb_form)
buzbee2700f7e2014-03-07 09:46:20 -0800809 store = NewLIR3(opcode, r_src.GetReg(), r_base.GetReg(), r_index.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700810 else
buzbee2700f7e2014-03-07 09:46:20 -0800811 store = NewLIR4(opcode, r_src.GetReg(), r_base.GetReg(), r_index.GetReg(), scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700812
813 return store;
814}
815
816/*
817 * Load value from base + displacement. Optionally perform null check
818 * on base (which must have an associated s_reg and MIR). If not
819 * performing null check, incoming MIR can be null.
820 */
buzbee2700f7e2014-03-07 09:46:20 -0800821LIR* ArmMir2Lir::LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest,
822 OpSize size, int s_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700823 LIR* load = NULL;
824 ArmOpcode opcode = kThumbBkpt;
825 bool short_form = false;
826 bool thumb2Form = (displacement < 4092 && displacement >= 0);
buzbee2700f7e2014-03-07 09:46:20 -0800827 bool all_low = r_dest.Is32Bit() && ARM_LOWREG(r_base.GetReg() && ARM_LOWREG(r_dest.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700828 int encoded_disp = displacement;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700829 bool already_generated = false;
buzbee2700f7e2014-03-07 09:46:20 -0800830 int dest_low_reg = r_dest.IsPair() ? r_dest.GetLowReg() : r_dest.GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700831 switch (size) {
832 case kDouble:
833 case kLong:
buzbee2700f7e2014-03-07 09:46:20 -0800834 if (ARM_FPREG(dest_low_reg)) {
835 // Note: following change to avoid using pairs for doubles, replace conversion w/ DCHECK.
836 if (r_dest.IsPair()) {
837 DCHECK(ARM_FPREG(r_dest.GetHighReg()));
838 r_dest = RegStorage::Solo64(S2d(r_dest.GetLowReg(), r_dest.GetHighReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700839 }
840 opcode = kThumb2Vldrd;
841 if (displacement <= 1020) {
842 short_form = true;
843 encoded_disp >>= 2;
844 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700845 } else {
846 if (displacement <= 1020) {
buzbee2700f7e2014-03-07 09:46:20 -0800847 load = NewLIR4(kThumb2LdrdI8, r_dest.GetLowReg(), r_dest.GetHighReg(), r_base.GetReg(),
848 displacement >> 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700849 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800850 load = LoadBaseDispBody(r_base, displacement, r_dest.GetLow(), kWord, s_reg);
851 LoadBaseDispBody(r_base, displacement + 4, r_dest.GetHigh(), kWord, INVALID_SREG);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700852 }
853 already_generated = true;
854 }
buzbee2700f7e2014-03-07 09:46:20 -0800855 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700856 case kSingle:
857 case kWord:
buzbee2700f7e2014-03-07 09:46:20 -0800858 if (ARM_FPREG(r_dest.GetReg())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700859 opcode = kThumb2Vldrs;
860 if (displacement <= 1020) {
861 short_form = true;
862 encoded_disp >>= 2;
863 }
864 break;
865 }
buzbee2700f7e2014-03-07 09:46:20 -0800866 if (ARM_LOWREG(r_dest.GetReg()) && (r_base.GetReg() == r15pc) &&
Brian Carlstrom7940e442013-07-12 13:46:57 -0700867 (displacement <= 1020) && (displacement >= 0)) {
868 short_form = true;
869 encoded_disp >>= 2;
870 opcode = kThumbLdrPcRel;
buzbee2700f7e2014-03-07 09:46:20 -0800871 } else if (ARM_LOWREG(r_dest.GetReg()) && (r_base.GetReg() == r13sp) &&
Brian Carlstrom7940e442013-07-12 13:46:57 -0700872 (displacement <= 1020) && (displacement >= 0)) {
873 short_form = true;
874 encoded_disp >>= 2;
875 opcode = kThumbLdrSpRel;
buzbee2700f7e2014-03-07 09:46:20 -0800876 } else if (all_low && displacement < 128 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700877 DCHECK_EQ((displacement & 0x3), 0);
878 short_form = true;
879 encoded_disp >>= 2;
880 opcode = kThumbLdrRRI5;
881 } else if (thumb2Form) {
882 short_form = true;
883 opcode = kThumb2LdrRRI12;
884 }
885 break;
886 case kUnsignedHalf:
buzbee2700f7e2014-03-07 09:46:20 -0800887 if (all_low && displacement < 64 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700888 DCHECK_EQ((displacement & 0x1), 0);
889 short_form = true;
890 encoded_disp >>= 1;
891 opcode = kThumbLdrhRRI5;
892 } else if (displacement < 4092 && displacement >= 0) {
893 short_form = true;
894 opcode = kThumb2LdrhRRI12;
895 }
896 break;
897 case kSignedHalf:
898 if (thumb2Form) {
899 short_form = true;
900 opcode = kThumb2LdrshRRI12;
901 }
902 break;
903 case kUnsignedByte:
buzbee2700f7e2014-03-07 09:46:20 -0800904 if (all_low && displacement < 32 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700905 short_form = true;
906 opcode = kThumbLdrbRRI5;
907 } else if (thumb2Form) {
908 short_form = true;
909 opcode = kThumb2LdrbRRI12;
910 }
911 break;
912 case kSignedByte:
913 if (thumb2Form) {
914 short_form = true;
915 opcode = kThumb2LdrsbRRI12;
916 }
917 break;
918 default:
919 LOG(FATAL) << "Bad size: " << size;
920 }
921
922 if (!already_generated) {
923 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -0800924 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), encoded_disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700925 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800926 RegStorage reg_offset = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700927 LoadConstant(reg_offset, encoded_disp);
buzbee2700f7e2014-03-07 09:46:20 -0800928 if (ARM_FPREG(dest_low_reg)) {
buzbee40bbb392014-03-19 12:28:16 -0700929 // No index ops - must use a long sequence. Turn the offset into a direct pointer.
buzbee2700f7e2014-03-07 09:46:20 -0800930 OpRegReg(kOpAdd, reg_offset, r_base);
931 load = LoadBaseDispBody(reg_offset, 0, r_dest, size, s_reg);
buzbee40bbb392014-03-19 12:28:16 -0700932 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800933 load = LoadBaseIndexed(r_base, reg_offset, r_dest, 0, size);
buzbee40bbb392014-03-19 12:28:16 -0700934 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700935 FreeTemp(reg_offset);
936 }
937 }
938
939 // TODO: in future may need to differentiate Dalvik accesses w/ spills
buzbee2700f7e2014-03-07 09:46:20 -0800940 if (r_base == rs_rARM_SP) {
941 AnnotateDalvikRegAccess(load, displacement >> 2, true /* is_load */, r_dest.Is64Bit());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700942 }
943 return load;
944}
945
buzbee2700f7e2014-03-07 09:46:20 -0800946LIR* ArmMir2Lir::LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size,
947 int s_reg) {
948 DCHECK(!((size == kLong) || (size == kDouble)));
949 return LoadBaseDispBody(r_base, displacement, r_dest, size, s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700950}
951
buzbee2700f7e2014-03-07 09:46:20 -0800952LIR* ArmMir2Lir::LoadBaseDispWide(RegStorage r_base, int displacement, RegStorage r_dest,
953 int s_reg) {
954 return LoadBaseDispBody(r_base, displacement, r_dest, kLong, s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700955}
956
957
buzbee2700f7e2014-03-07 09:46:20 -0800958LIR* ArmMir2Lir::StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src,
959 OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700960 LIR* store = NULL;
961 ArmOpcode opcode = kThumbBkpt;
962 bool short_form = false;
963 bool thumb2Form = (displacement < 4092 && displacement >= 0);
buzbee2700f7e2014-03-07 09:46:20 -0800964 bool all_low = r_src.Is32Bit() && (ARM_LOWREG(r_base.GetReg()) && ARM_LOWREG(r_src.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700965 int encoded_disp = displacement;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700966 bool already_generated = false;
buzbee2700f7e2014-03-07 09:46:20 -0800967 int src_low_reg = r_src.IsPair() ? r_src.GetLowReg() : r_src.GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700968 switch (size) {
969 case kLong:
970 case kDouble:
buzbee2700f7e2014-03-07 09:46:20 -0800971 if (!ARM_FPREG(src_low_reg)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700972 if (displacement <= 1020) {
buzbee2700f7e2014-03-07 09:46:20 -0800973 store = NewLIR4(kThumb2StrdI8, r_src.GetLowReg(), r_src.GetHighReg(), r_base.GetReg(),
974 displacement >> 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700975 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800976 store = StoreBaseDispBody(r_base, displacement, r_src.GetLow(), kWord);
977 StoreBaseDispBody(r_base, displacement + 4, r_src.GetHigh(), kWord);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700978 }
979 already_generated = true;
980 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800981 // Note: following change to avoid using pairs for doubles, replace conversion w/ DCHECK.
982 if (r_src.IsPair()) {
983 DCHECK(ARM_FPREG(r_src.GetHighReg()));
984 r_src = RegStorage::Solo64(S2d(r_src.GetLowReg(), r_src.GetHighReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700985 }
986 opcode = kThumb2Vstrd;
987 if (displacement <= 1020) {
988 short_form = true;
989 encoded_disp >>= 2;
990 }
991 }
992 break;
993 case kSingle:
994 case kWord:
buzbee2700f7e2014-03-07 09:46:20 -0800995 if (ARM_FPREG(r_src.GetReg())) {
996 DCHECK(ARM_SINGLEREG(r_src.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700997 opcode = kThumb2Vstrs;
998 if (displacement <= 1020) {
999 short_form = true;
1000 encoded_disp >>= 2;
1001 }
1002 break;
1003 }
buzbee2700f7e2014-03-07 09:46:20 -08001004 if (ARM_LOWREG(r_src.GetReg()) && (r_base == rs_r13sp) &&
Brian Carlstrom7940e442013-07-12 13:46:57 -07001005 (displacement <= 1020) && (displacement >= 0)) {
1006 short_form = true;
1007 encoded_disp >>= 2;
1008 opcode = kThumbStrSpRel;
buzbee2700f7e2014-03-07 09:46:20 -08001009 } else if (all_low && displacement < 128 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001010 DCHECK_EQ((displacement & 0x3), 0);
1011 short_form = true;
1012 encoded_disp >>= 2;
1013 opcode = kThumbStrRRI5;
1014 } else if (thumb2Form) {
1015 short_form = true;
1016 opcode = kThumb2StrRRI12;
1017 }
1018 break;
1019 case kUnsignedHalf:
1020 case kSignedHalf:
buzbee2700f7e2014-03-07 09:46:20 -08001021 if (all_low && displacement < 64 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001022 DCHECK_EQ((displacement & 0x1), 0);
1023 short_form = true;
1024 encoded_disp >>= 1;
1025 opcode = kThumbStrhRRI5;
1026 } else if (thumb2Form) {
1027 short_form = true;
1028 opcode = kThumb2StrhRRI12;
1029 }
1030 break;
1031 case kUnsignedByte:
1032 case kSignedByte:
buzbee2700f7e2014-03-07 09:46:20 -08001033 if (all_low && displacement < 32 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001034 short_form = true;
1035 opcode = kThumbStrbRRI5;
1036 } else if (thumb2Form) {
1037 short_form = true;
1038 opcode = kThumb2StrbRRI12;
1039 }
1040 break;
1041 default:
1042 LOG(FATAL) << "Bad size: " << size;
1043 }
1044 if (!already_generated) {
1045 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -08001046 store = NewLIR3(opcode, r_src.GetReg(), r_base.GetReg(), encoded_disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001047 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001048 RegStorage r_scratch = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001049 LoadConstant(r_scratch, encoded_disp);
buzbee2700f7e2014-03-07 09:46:20 -08001050 if (ARM_FPREG(src_low_reg)) {
buzbee40bbb392014-03-19 12:28:16 -07001051 // No index ops - must use a long sequence. Turn the offset into a direct pointer.
buzbee2700f7e2014-03-07 09:46:20 -08001052 OpRegReg(kOpAdd, r_scratch, r_base);
1053 store = StoreBaseDispBody(r_scratch, 0, r_src, size);
buzbee40bbb392014-03-19 12:28:16 -07001054 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001055 store = StoreBaseIndexed(r_base, r_scratch, r_src, 0, size);
buzbee40bbb392014-03-19 12:28:16 -07001056 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001057 FreeTemp(r_scratch);
1058 }
1059 }
1060
1061 // TODO: In future, may need to differentiate Dalvik & spill accesses
buzbee2700f7e2014-03-07 09:46:20 -08001062 if (r_base == rs_rARM_SP) {
1063 AnnotateDalvikRegAccess(store, displacement >> 2, false /* is_load */, r_src.Is64Bit());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001064 }
1065 return store;
1066}
1067
buzbee2700f7e2014-03-07 09:46:20 -08001068LIR* ArmMir2Lir::StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001069 OpSize size) {
buzbee2700f7e2014-03-07 09:46:20 -08001070 DCHECK(!((size == kLong) || (size == kDouble)));
1071 return StoreBaseDispBody(r_base, displacement, r_src, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001072}
1073
buzbee2700f7e2014-03-07 09:46:20 -08001074LIR* ArmMir2Lir::StoreBaseDispWide(RegStorage r_base, int displacement, RegStorage r_src) {
1075 return StoreBaseDispBody(r_base, displacement, r_src, kLong);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001076}
1077
buzbee2700f7e2014-03-07 09:46:20 -08001078LIR* ArmMir2Lir::OpFpRegCopy(RegStorage r_dest, RegStorage r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001079 int opcode;
buzbee2700f7e2014-03-07 09:46:20 -08001080 DCHECK_EQ(ARM_DOUBLEREG(r_dest.GetReg()), ARM_DOUBLEREG(r_src.GetReg()));
1081 if (ARM_DOUBLEREG(r_dest.GetReg())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001082 opcode = kThumb2Vmovd;
1083 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001084 if (ARM_SINGLEREG(r_dest.GetReg())) {
1085 opcode = ARM_SINGLEREG(r_src.GetReg()) ? kThumb2Vmovs : kThumb2Fmsr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001086 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001087 DCHECK(ARM_SINGLEREG(r_src.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001088 opcode = kThumb2Fmrs;
1089 }
1090 }
buzbee2700f7e2014-03-07 09:46:20 -08001091 LIR* res = RawLIR(current_dalvik_offset_, opcode, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001092 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
1093 res->flags.is_nop = true;
1094 }
1095 return res;
1096}
1097
Ian Rogers468532e2013-08-05 10:56:33 -07001098LIR* ArmMir2Lir::OpThreadMem(OpKind op, ThreadOffset thread_offset) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001099 LOG(FATAL) << "Unexpected use of OpThreadMem for Arm";
1100 return NULL;
1101}
1102
buzbee2700f7e2014-03-07 09:46:20 -08001103LIR* ArmMir2Lir::OpMem(OpKind op, RegStorage r_base, int disp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001104 LOG(FATAL) << "Unexpected use of OpMem for Arm";
1105 return NULL;
1106}
1107
buzbee2700f7e2014-03-07 09:46:20 -08001108LIR* ArmMir2Lir::StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
1109 int displacement, RegStorage r_src, RegStorage r_src_hi,
1110 OpSize size, int s_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001111 LOG(FATAL) << "Unexpected use of StoreBaseIndexedDisp for Arm";
1112 return NULL;
1113}
1114
buzbee2700f7e2014-03-07 09:46:20 -08001115LIR* ArmMir2Lir::OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001116 LOG(FATAL) << "Unexpected use of OpRegMem for Arm";
1117 return NULL;
1118}
1119
buzbee2700f7e2014-03-07 09:46:20 -08001120LIR* ArmMir2Lir::LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
1121 int displacement, RegStorage r_dest, RegStorage r_dest_hi,
1122 OpSize size, int s_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001123 LOG(FATAL) << "Unexpected use of LoadBaseIndexedDisp for Arm";
1124 return NULL;
1125}
1126
1127} // namespace art