blob: 44b9bb4eb92f3398ec2c46aa04b50c4d4d0edb4a [file] [log] [blame]
jeffhao7fbee072012-08-24 17:56:54 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_mips.h"
18
Vladimir Marko80afd022015-05-19 18:08:00 +010019#include "base/bit_utils.h"
Elliott Hughes1aa246d2012-12-13 09:29:36 -080020#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070021#include "entrypoints/quick/quick_entrypoints.h"
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020022#include "entrypoints/quick/quick_entrypoints_enum.h"
jeffhao7fbee072012-08-24 17:56:54 -070023#include "memory_region.h"
jeffhao7fbee072012-08-24 17:56:54 -070024#include "thread.h"
25
26namespace art {
27namespace mips {
jeffhao7fbee072012-08-24 17:56:54 -070028
Andreas Gampe542451c2016-07-26 09:02:02 -070029static_assert(static_cast<size_t>(kMipsPointerSize) == kMipsWordSize,
30 "Unexpected Mips pointer size.");
31static_assert(kMipsPointerSize == PointerSize::k32, "Unexpected Mips pointer size.");
32
33
jeffhao7fbee072012-08-24 17:56:54 -070034std::ostream& operator<<(std::ostream& os, const DRegister& rhs) {
35 if (rhs >= D0 && rhs < kNumberOfDRegisters) {
36 os << "d" << static_cast<int>(rhs);
37 } else {
38 os << "DRegister[" << static_cast<int>(rhs) << "]";
39 }
40 return os;
41}
42
Alexey Frunze57eb0f52016-07-29 22:04:46 -070043MipsAssembler::DelaySlot::DelaySlot()
44 : instruction_(0),
45 gpr_outs_mask_(0),
46 gpr_ins_mask_(0),
47 fpr_outs_mask_(0),
48 fpr_ins_mask_(0),
49 cc_outs_mask_(0),
50 cc_ins_mask_(0) {}
51
52void MipsAssembler::DsFsmInstr(uint32_t instruction,
53 uint32_t gpr_outs_mask,
54 uint32_t gpr_ins_mask,
55 uint32_t fpr_outs_mask,
56 uint32_t fpr_ins_mask,
57 uint32_t cc_outs_mask,
58 uint32_t cc_ins_mask) {
59 if (!reordering_) {
60 CHECK_EQ(ds_fsm_state_, kExpectingLabel);
61 CHECK_EQ(delay_slot_.instruction_, 0u);
62 return;
63 }
64 switch (ds_fsm_state_) {
65 case kExpectingLabel:
66 break;
67 case kExpectingInstruction:
68 CHECK_EQ(ds_fsm_target_pc_ + sizeof(uint32_t), buffer_.Size());
69 // If the last instruction is not suitable for delay slots, drop
70 // the PC of the label preceding it so that no unconditional branch
71 // uses this instruction to fill its delay slot.
72 if (instruction == 0) {
73 DsFsmDropLabel(); // Sets ds_fsm_state_ = kExpectingLabel.
74 } else {
75 // Otherwise wait for another instruction or label before we can
76 // commit the label PC. The label PC will be dropped if instead
77 // of another instruction or label there's a call from the code
78 // generator to CodePosition() to record the buffer size.
79 // Instructions after which the buffer size is recorded cannot
80 // be moved into delay slots or anywhere else because they may
81 // trigger signals and the signal handlers expect these signals
82 // to be coming from the instructions immediately preceding the
83 // recorded buffer locations.
84 ds_fsm_state_ = kExpectingCommit;
85 }
86 break;
87 case kExpectingCommit:
88 CHECK_EQ(ds_fsm_target_pc_ + 2 * sizeof(uint32_t), buffer_.Size());
89 DsFsmCommitLabel(); // Sets ds_fsm_state_ = kExpectingLabel.
90 break;
91 }
92 delay_slot_.instruction_ = instruction;
93 delay_slot_.gpr_outs_mask_ = gpr_outs_mask & ~1u; // Ignore register ZERO.
94 delay_slot_.gpr_ins_mask_ = gpr_ins_mask & ~1u; // Ignore register ZERO.
95 delay_slot_.fpr_outs_mask_ = fpr_outs_mask;
96 delay_slot_.fpr_ins_mask_ = fpr_ins_mask;
97 delay_slot_.cc_outs_mask_ = cc_outs_mask;
98 delay_slot_.cc_ins_mask_ = cc_ins_mask;
99}
100
101void MipsAssembler::DsFsmLabel() {
102 if (!reordering_) {
103 CHECK_EQ(ds_fsm_state_, kExpectingLabel);
104 CHECK_EQ(delay_slot_.instruction_, 0u);
105 return;
106 }
107 switch (ds_fsm_state_) {
108 case kExpectingLabel:
109 ds_fsm_target_pc_ = buffer_.Size();
110 ds_fsm_state_ = kExpectingInstruction;
111 break;
112 case kExpectingInstruction:
113 // Allow consecutive labels.
114 CHECK_EQ(ds_fsm_target_pc_, buffer_.Size());
115 break;
116 case kExpectingCommit:
117 CHECK_EQ(ds_fsm_target_pc_ + sizeof(uint32_t), buffer_.Size());
118 DsFsmCommitLabel();
119 ds_fsm_target_pc_ = buffer_.Size();
120 ds_fsm_state_ = kExpectingInstruction;
121 break;
122 }
123 // We cannot move instructions into delay slots across labels.
124 delay_slot_.instruction_ = 0;
125}
126
127void MipsAssembler::DsFsmCommitLabel() {
128 if (ds_fsm_state_ == kExpectingCommit) {
129 ds_fsm_target_pcs_.emplace_back(ds_fsm_target_pc_);
130 }
131 ds_fsm_state_ = kExpectingLabel;
132}
133
134void MipsAssembler::DsFsmDropLabel() {
135 ds_fsm_state_ = kExpectingLabel;
136}
137
138bool MipsAssembler::SetReorder(bool enable) {
139 bool last_state = reordering_;
140 if (last_state != enable) {
141 DsFsmCommitLabel();
142 DsFsmInstrNop(0);
143 }
144 reordering_ = enable;
145 return last_state;
146}
147
148size_t MipsAssembler::CodePosition() {
149 // The last instruction cannot be used in a delay slot, do not commit
150 // the label before it (if any) and clear the delay slot.
151 DsFsmDropLabel();
152 DsFsmInstrNop(0);
153 size_t size = buffer_.Size();
154 // In theory we can get the following sequence:
155 // label1:
156 // instr
157 // label2: # label1 gets committed when label2 is seen
158 // CodePosition() call
159 // and we need to uncommit label1.
160 if (ds_fsm_target_pcs_.size() != 0 && ds_fsm_target_pcs_.back() + sizeof(uint32_t) == size) {
161 ds_fsm_target_pcs_.pop_back();
162 }
163 return size;
164}
165
166void MipsAssembler::DsFsmInstrNop(uint32_t instruction ATTRIBUTE_UNUSED) {
167 DsFsmInstr(0, 0, 0, 0, 0, 0, 0);
168}
169
170void MipsAssembler::DsFsmInstrRrr(uint32_t instruction, Register out, Register in1, Register in2) {
171 DsFsmInstr(instruction, (1u << out), (1u << in1) | (1u << in2), 0, 0, 0, 0);
172}
173
174void MipsAssembler::DsFsmInstrRrrr(uint32_t instruction,
175 Register in1_out,
176 Register in2,
177 Register in3) {
178 DsFsmInstr(instruction, (1u << in1_out), (1u << in1_out) | (1u << in2) | (1u << in3), 0, 0, 0, 0);
179}
180
181void MipsAssembler::DsFsmInstrFff(uint32_t instruction,
182 FRegister out,
183 FRegister in1,
184 FRegister in2) {
185 DsFsmInstr(instruction, 0, 0, (1u << out), (1u << in1) | (1u << in2), 0, 0);
186}
187
188void MipsAssembler::DsFsmInstrFfff(uint32_t instruction,
189 FRegister in1_out,
190 FRegister in2,
191 FRegister in3) {
192 DsFsmInstr(instruction, 0, 0, (1u << in1_out), (1u << in1_out) | (1u << in2) | (1u << in3), 0, 0);
193}
194
Alexey Frunze674b9ee2016-09-20 14:54:15 -0700195void MipsAssembler::DsFsmInstrFffr(uint32_t instruction,
196 FRegister in1_out,
197 FRegister in2,
198 Register in3) {
199 DsFsmInstr(instruction, 0, (1u << in3), (1u << in1_out), (1u << in1_out) | (1u << in2), 0, 0);
200}
201
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700202void MipsAssembler::DsFsmInstrRf(uint32_t instruction, Register out, FRegister in) {
203 DsFsmInstr(instruction, (1u << out), 0, 0, (1u << in), 0, 0);
204}
205
206void MipsAssembler::DsFsmInstrFr(uint32_t instruction, FRegister out, Register in) {
207 DsFsmInstr(instruction, 0, (1u << in), (1u << out), 0, 0, 0);
208}
209
210void MipsAssembler::DsFsmInstrFR(uint32_t instruction, FRegister in1, Register in2) {
211 DsFsmInstr(instruction, 0, (1u << in2), 0, (1u << in1), 0, 0);
212}
213
214void MipsAssembler::DsFsmInstrCff(uint32_t instruction, int cc_out, FRegister in1, FRegister in2) {
215 DsFsmInstr(instruction, 0, 0, 0, (1u << in1) | (1u << in2), (1 << cc_out), 0);
216}
217
218void MipsAssembler::DsFsmInstrRrrc(uint32_t instruction,
219 Register in1_out,
220 Register in2,
221 int cc_in) {
222 DsFsmInstr(instruction, (1u << in1_out), (1u << in1_out) | (1u << in2), 0, 0, 0, (1 << cc_in));
223}
224
225void MipsAssembler::DsFsmInstrFffc(uint32_t instruction,
226 FRegister in1_out,
227 FRegister in2,
228 int cc_in) {
229 DsFsmInstr(instruction, 0, 0, (1u << in1_out), (1u << in1_out) | (1u << in2), 0, (1 << cc_in));
230}
231
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200232void MipsAssembler::FinalizeCode() {
233 for (auto& exception_block : exception_blocks_) {
234 EmitExceptionPoll(&exception_block);
235 }
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700236 // Commit the last branch target label (if any) and disable instruction reordering.
237 DsFsmCommitLabel();
238 SetReorder(false);
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700239 EmitLiterals();
Alexey Frunze96b66822016-09-10 02:32:44 -0700240 ReserveJumpTableSpace();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200241 PromoteBranches();
242}
243
244void MipsAssembler::FinalizeInstructions(const MemoryRegion& region) {
Vladimir Marko10ef6942015-10-22 15:25:54 +0100245 size_t number_of_delayed_adjust_pcs = cfi().NumberOfDelayedAdvancePCs();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200246 EmitBranches();
Alexey Frunze96b66822016-09-10 02:32:44 -0700247 EmitJumpTables();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200248 Assembler::FinalizeInstructions(region);
Vladimir Marko10ef6942015-10-22 15:25:54 +0100249 PatchCFI(number_of_delayed_adjust_pcs);
250}
251
252void MipsAssembler::PatchCFI(size_t number_of_delayed_adjust_pcs) {
253 if (cfi().NumberOfDelayedAdvancePCs() == 0u) {
254 DCHECK_EQ(number_of_delayed_adjust_pcs, 0u);
255 return;
256 }
257
258 typedef DebugFrameOpCodeWriterForAssembler::DelayedAdvancePC DelayedAdvancePC;
259 const auto data = cfi().ReleaseStreamAndPrepareForDelayedAdvancePC();
260 const std::vector<uint8_t>& old_stream = data.first;
261 const std::vector<DelayedAdvancePC>& advances = data.second;
262
263 // PCs recorded before EmitBranches() need to be adjusted.
264 // PCs recorded during EmitBranches() are already adjusted.
265 // Both ranges are separately sorted but they may overlap.
266 if (kIsDebugBuild) {
267 auto cmp = [](const DelayedAdvancePC& lhs, const DelayedAdvancePC& rhs) {
268 return lhs.pc < rhs.pc;
269 };
270 CHECK(std::is_sorted(advances.begin(), advances.begin() + number_of_delayed_adjust_pcs, cmp));
271 CHECK(std::is_sorted(advances.begin() + number_of_delayed_adjust_pcs, advances.end(), cmp));
272 }
273
274 // Append initial CFI data if any.
275 size_t size = advances.size();
276 DCHECK_NE(size, 0u);
277 cfi().AppendRawData(old_stream, 0u, advances[0].stream_pos);
278 // Emit PC adjustments interleaved with the old CFI stream.
279 size_t adjust_pos = 0u;
280 size_t late_emit_pos = number_of_delayed_adjust_pcs;
281 while (adjust_pos != number_of_delayed_adjust_pcs || late_emit_pos != size) {
282 size_t adjusted_pc = (adjust_pos != number_of_delayed_adjust_pcs)
283 ? GetAdjustedPosition(advances[adjust_pos].pc)
284 : static_cast<size_t>(-1);
285 size_t late_emit_pc = (late_emit_pos != size)
286 ? advances[late_emit_pos].pc
287 : static_cast<size_t>(-1);
288 size_t advance_pc = std::min(adjusted_pc, late_emit_pc);
289 DCHECK_NE(advance_pc, static_cast<size_t>(-1));
290 size_t entry = (adjusted_pc <= late_emit_pc) ? adjust_pos : late_emit_pos;
291 if (adjusted_pc <= late_emit_pc) {
292 ++adjust_pos;
293 } else {
294 ++late_emit_pos;
295 }
296 cfi().AdvancePC(advance_pc);
297 size_t end_pos = (entry + 1u == size) ? old_stream.size() : advances[entry + 1u].stream_pos;
298 cfi().AppendRawData(old_stream, advances[entry].stream_pos, end_pos);
299 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200300}
301
302void MipsAssembler::EmitBranches() {
303 CHECK(!overwriting_);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700304 CHECK(!reordering_);
305 // Now that everything has its final position in the buffer (the branches have
306 // been promoted), adjust the target label PCs.
307 for (size_t cnt = ds_fsm_target_pcs_.size(), i = 0; i < cnt; i++) {
308 ds_fsm_target_pcs_[i] = GetAdjustedPosition(ds_fsm_target_pcs_[i]);
309 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200310 // Switch from appending instructions at the end of the buffer to overwriting
311 // existing instructions (branch placeholders) in the buffer.
312 overwriting_ = true;
313 for (auto& branch : branches_) {
314 EmitBranch(&branch);
315 }
316 overwriting_ = false;
317}
318
319void MipsAssembler::Emit(uint32_t value) {
320 if (overwriting_) {
321 // Branches to labels are emitted into their placeholders here.
322 buffer_.Store<uint32_t>(overwrite_location_, value);
323 overwrite_location_ += sizeof(uint32_t);
324 } else {
325 // Other instructions are simply appended at the end here.
326 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
327 buffer_.Emit<uint32_t>(value);
328 }
jeffhao7fbee072012-08-24 17:56:54 -0700329}
330
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700331uint32_t MipsAssembler::EmitR(int opcode,
332 Register rs,
333 Register rt,
334 Register rd,
335 int shamt,
336 int funct) {
jeffhao7fbee072012-08-24 17:56:54 -0700337 CHECK_NE(rs, kNoRegister);
338 CHECK_NE(rt, kNoRegister);
339 CHECK_NE(rd, kNoRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200340 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
341 static_cast<uint32_t>(rs) << kRsShift |
342 static_cast<uint32_t>(rt) << kRtShift |
343 static_cast<uint32_t>(rd) << kRdShift |
344 shamt << kShamtShift |
345 funct;
jeffhao7fbee072012-08-24 17:56:54 -0700346 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700347 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700348}
349
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700350uint32_t MipsAssembler::EmitI(int opcode, Register rs, Register rt, uint16_t imm) {
jeffhao7fbee072012-08-24 17:56:54 -0700351 CHECK_NE(rs, kNoRegister);
352 CHECK_NE(rt, kNoRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200353 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
354 static_cast<uint32_t>(rs) << kRsShift |
355 static_cast<uint32_t>(rt) << kRtShift |
356 imm;
jeffhao7fbee072012-08-24 17:56:54 -0700357 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700358 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700359}
360
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700361uint32_t MipsAssembler::EmitI21(int opcode, Register rs, uint32_t imm21) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200362 CHECK_NE(rs, kNoRegister);
363 CHECK(IsUint<21>(imm21)) << imm21;
364 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
365 static_cast<uint32_t>(rs) << kRsShift |
366 imm21;
jeffhao7fbee072012-08-24 17:56:54 -0700367 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700368 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700369}
370
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700371uint32_t MipsAssembler::EmitI26(int opcode, uint32_t imm26) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200372 CHECK(IsUint<26>(imm26)) << imm26;
373 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | imm26;
374 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700375 return encoding;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200376}
377
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700378uint32_t MipsAssembler::EmitFR(int opcode,
379 int fmt,
380 FRegister ft,
381 FRegister fs,
382 FRegister fd,
383 int funct) {
jeffhao7fbee072012-08-24 17:56:54 -0700384 CHECK_NE(ft, kNoFRegister);
385 CHECK_NE(fs, kNoFRegister);
386 CHECK_NE(fd, kNoFRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200387 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
388 fmt << kFmtShift |
389 static_cast<uint32_t>(ft) << kFtShift |
390 static_cast<uint32_t>(fs) << kFsShift |
391 static_cast<uint32_t>(fd) << kFdShift |
392 funct;
jeffhao7fbee072012-08-24 17:56:54 -0700393 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700394 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700395}
396
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700397uint32_t MipsAssembler::EmitFI(int opcode, int fmt, FRegister ft, uint16_t imm) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200398 CHECK_NE(ft, kNoFRegister);
399 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
400 fmt << kFmtShift |
401 static_cast<uint32_t>(ft) << kFtShift |
402 imm;
jeffhao7fbee072012-08-24 17:56:54 -0700403 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700404 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700405}
406
Lena Djokic0758ae72017-05-23 11:06:23 +0200407uint32_t MipsAssembler::EmitMsa3R(int operation,
408 int df,
409 VectorRegister wt,
410 VectorRegister ws,
411 VectorRegister wd,
412 int minor_opcode) {
413 CHECK_NE(wt, kNoVectorRegister);
414 CHECK_NE(ws, kNoVectorRegister);
415 CHECK_NE(wd, kNoVectorRegister);
416 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
417 operation << kMsaOperationShift |
418 df << kDfShift |
419 static_cast<uint32_t>(wt) << kWtShift |
420 static_cast<uint32_t>(ws) << kWsShift |
421 static_cast<uint32_t>(wd) << kWdShift |
422 minor_opcode;
423 Emit(encoding);
424 return encoding;
425}
426
427uint32_t MipsAssembler::EmitMsaBIT(int operation,
428 int df_m,
429 VectorRegister ws,
430 VectorRegister wd,
431 int minor_opcode) {
432 CHECK_NE(ws, kNoVectorRegister);
433 CHECK_NE(wd, kNoVectorRegister);
434 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
435 operation << kMsaOperationShift |
436 df_m << kDfMShift |
437 static_cast<uint32_t>(ws) << kWsShift |
438 static_cast<uint32_t>(wd) << kWdShift |
439 minor_opcode;
440 Emit(encoding);
441 return encoding;
442}
443
444uint32_t MipsAssembler::EmitMsaELM(int operation,
445 int df_n,
446 VectorRegister ws,
447 VectorRegister wd,
448 int minor_opcode) {
449 CHECK_NE(ws, kNoVectorRegister);
450 CHECK_NE(wd, kNoVectorRegister);
451 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
452 operation << kMsaELMOperationShift |
453 df_n << kDfNShift |
454 static_cast<uint32_t>(ws) << kWsShift |
455 static_cast<uint32_t>(wd) << kWdShift |
456 minor_opcode;
457 Emit(encoding);
458 return encoding;
459}
460
461uint32_t MipsAssembler::EmitMsaMI10(int s10,
462 Register rs,
463 VectorRegister wd,
464 int minor_opcode,
465 int df) {
466 CHECK_NE(rs, kNoRegister);
467 CHECK_NE(wd, kNoVectorRegister);
468 CHECK(IsUint<10>(s10)) << s10;
469 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
470 s10 << kS10Shift |
471 static_cast<uint32_t>(rs) << kWsShift |
472 static_cast<uint32_t>(wd) << kWdShift |
473 minor_opcode << kS10MinorShift |
474 df;
475 Emit(encoding);
476 return encoding;
477}
478
479uint32_t MipsAssembler::EmitMsaI10(int operation,
480 int df,
481 int i10,
482 VectorRegister wd,
483 int minor_opcode) {
484 CHECK_NE(wd, kNoVectorRegister);
485 CHECK(IsUint<10>(i10)) << i10;
486 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
487 operation << kMsaOperationShift |
488 df << kDfShift |
489 i10 << kI10Shift |
490 static_cast<uint32_t>(wd) << kWdShift |
491 minor_opcode;
492 Emit(encoding);
493 return encoding;
494}
495
496uint32_t MipsAssembler::EmitMsa2R(int operation,
497 int df,
498 VectorRegister ws,
499 VectorRegister wd,
500 int minor_opcode) {
501 CHECK_NE(ws, kNoVectorRegister);
502 CHECK_NE(wd, kNoVectorRegister);
503 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
504 operation << kMsa2ROperationShift |
505 df << kDf2RShift |
506 static_cast<uint32_t>(ws) << kWsShift |
507 static_cast<uint32_t>(wd) << kWdShift |
508 minor_opcode;
509 Emit(encoding);
510 return encoding;
511}
512
513uint32_t MipsAssembler::EmitMsa2RF(int operation,
514 int df,
515 VectorRegister ws,
516 VectorRegister wd,
517 int minor_opcode) {
518 CHECK_NE(ws, kNoVectorRegister);
519 CHECK_NE(wd, kNoVectorRegister);
520 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
521 operation << kMsa2RFOperationShift |
522 df << kDf2RShift |
523 static_cast<uint32_t>(ws) << kWsShift |
524 static_cast<uint32_t>(wd) << kWdShift |
525 minor_opcode;
526 Emit(encoding);
527 return encoding;
528}
529
jeffhao7fbee072012-08-24 17:56:54 -0700530void MipsAssembler::Addu(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700531 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x21), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700532}
533
jeffhao7fbee072012-08-24 17:56:54 -0700534void MipsAssembler::Addiu(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700535 DsFsmInstrRrr(EmitI(0x9, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700536}
537
jeffhao7fbee072012-08-24 17:56:54 -0700538void MipsAssembler::Subu(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700539 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x23), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700540}
541
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200542void MipsAssembler::MultR2(Register rs, Register rt) {
543 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700544 DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x18), ZERO, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700545}
546
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200547void MipsAssembler::MultuR2(Register rs, Register rt) {
548 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700549 DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x19), ZERO, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700550}
551
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200552void MipsAssembler::DivR2(Register rs, Register rt) {
553 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700554 DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1a), ZERO, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700555}
556
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200557void MipsAssembler::DivuR2(Register rs, Register rt) {
558 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700559 DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1b), ZERO, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700560}
561
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200562void MipsAssembler::MulR2(Register rd, Register rs, Register rt) {
563 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700564 DsFsmInstrRrr(EmitR(0x1c, rs, rt, rd, 0, 2), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200565}
566
567void MipsAssembler::DivR2(Register rd, Register rs, Register rt) {
568 CHECK(!IsR6());
569 DivR2(rs, rt);
570 Mflo(rd);
571}
572
573void MipsAssembler::ModR2(Register rd, Register rs, Register rt) {
574 CHECK(!IsR6());
575 DivR2(rs, rt);
576 Mfhi(rd);
577}
578
579void MipsAssembler::DivuR2(Register rd, Register rs, Register rt) {
580 CHECK(!IsR6());
581 DivuR2(rs, rt);
582 Mflo(rd);
583}
584
585void MipsAssembler::ModuR2(Register rd, Register rs, Register rt) {
586 CHECK(!IsR6());
587 DivuR2(rs, rt);
588 Mfhi(rd);
589}
590
591void MipsAssembler::MulR6(Register rd, Register rs, Register rt) {
592 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700593 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 2, 0x18), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200594}
595
Alexey Frunze7e99e052015-11-24 19:28:01 -0800596void MipsAssembler::MuhR6(Register rd, Register rs, Register rt) {
597 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700598 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x18), rd, rs, rt);
Alexey Frunze7e99e052015-11-24 19:28:01 -0800599}
600
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200601void MipsAssembler::MuhuR6(Register rd, Register rs, Register rt) {
602 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700603 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x19), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200604}
605
606void MipsAssembler::DivR6(Register rd, Register rs, Register rt) {
607 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700608 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 2, 0x1a), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200609}
610
611void MipsAssembler::ModR6(Register rd, Register rs, Register rt) {
612 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700613 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x1a), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200614}
615
616void MipsAssembler::DivuR6(Register rd, Register rs, Register rt) {
617 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700618 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 2, 0x1b), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200619}
620
621void MipsAssembler::ModuR6(Register rd, Register rs, Register rt) {
622 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700623 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x1b), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200624}
625
jeffhao7fbee072012-08-24 17:56:54 -0700626void MipsAssembler::And(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700627 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x24), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700628}
629
630void MipsAssembler::Andi(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700631 DsFsmInstrRrr(EmitI(0xc, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700632}
633
634void MipsAssembler::Or(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700635 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x25), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700636}
637
638void MipsAssembler::Ori(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700639 DsFsmInstrRrr(EmitI(0xd, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700640}
641
642void MipsAssembler::Xor(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700643 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x26), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700644}
645
646void MipsAssembler::Xori(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700647 DsFsmInstrRrr(EmitI(0xe, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700648}
649
650void MipsAssembler::Nor(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700651 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x27), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700652}
653
Chris Larsene3845472015-11-18 12:27:15 -0800654void MipsAssembler::Movz(Register rd, Register rs, Register rt) {
655 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700656 DsFsmInstrRrrr(EmitR(0, rs, rt, rd, 0, 0x0A), rd, rs, rt);
Chris Larsene3845472015-11-18 12:27:15 -0800657}
658
659void MipsAssembler::Movn(Register rd, Register rs, Register rt) {
660 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700661 DsFsmInstrRrrr(EmitR(0, rs, rt, rd, 0, 0x0B), rd, rs, rt);
Chris Larsene3845472015-11-18 12:27:15 -0800662}
663
664void MipsAssembler::Seleqz(Register rd, Register rs, Register rt) {
665 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700666 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x35), rd, rs, rt);
Chris Larsene3845472015-11-18 12:27:15 -0800667}
668
669void MipsAssembler::Selnez(Register rd, Register rs, Register rt) {
670 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700671 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x37), rd, rs, rt);
Chris Larsene3845472015-11-18 12:27:15 -0800672}
673
674void MipsAssembler::ClzR6(Register rd, Register rs) {
675 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700676 DsFsmInstrRrr(EmitR(0, rs, static_cast<Register>(0), rd, 0x01, 0x10), rd, rs, rs);
Chris Larsene3845472015-11-18 12:27:15 -0800677}
678
679void MipsAssembler::ClzR2(Register rd, Register rs) {
680 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700681 DsFsmInstrRrr(EmitR(0x1C, rs, rd, rd, 0, 0x20), rd, rs, rs);
Chris Larsene3845472015-11-18 12:27:15 -0800682}
683
684void MipsAssembler::CloR6(Register rd, Register rs) {
685 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700686 DsFsmInstrRrr(EmitR(0, rs, static_cast<Register>(0), rd, 0x01, 0x11), rd, rs, rs);
Chris Larsene3845472015-11-18 12:27:15 -0800687}
688
689void MipsAssembler::CloR2(Register rd, Register rs) {
690 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700691 DsFsmInstrRrr(EmitR(0x1C, rs, rd, rd, 0, 0x21), rd, rs, rs);
Chris Larsene3845472015-11-18 12:27:15 -0800692}
693
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200694void MipsAssembler::Seb(Register rd, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700695 DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x10, 0x20), rd, rt, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700696}
697
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200698void MipsAssembler::Seh(Register rd, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700699 DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x18, 0x20), rd, rt, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700700}
701
Chris Larsen3f8bf652015-10-28 10:08:56 -0700702void MipsAssembler::Wsbh(Register rd, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700703 DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 2, 0x20), rd, rt, rt);
Chris Larsen3f8bf652015-10-28 10:08:56 -0700704}
705
Chris Larsen70014c82015-11-18 12:26:08 -0800706void MipsAssembler::Bitswap(Register rd, Register rt) {
707 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700708 DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x0, 0x20), rd, rt, rt);
Chris Larsen70014c82015-11-18 12:26:08 -0800709}
710
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200711void MipsAssembler::Sll(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700712 CHECK(IsUint<5>(shamt)) << shamt;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700713 DsFsmInstrRrr(EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x00), rd, rt, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700714}
715
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200716void MipsAssembler::Srl(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700717 CHECK(IsUint<5>(shamt)) << shamt;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700718 DsFsmInstrRrr(EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x02), rd, rt, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200719}
720
Chris Larsen3f8bf652015-10-28 10:08:56 -0700721void MipsAssembler::Rotr(Register rd, Register rt, int shamt) {
722 CHECK(IsUint<5>(shamt)) << shamt;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700723 DsFsmInstrRrr(EmitR(0, static_cast<Register>(1), rt, rd, shamt, 0x02), rd, rt, rt);
Chris Larsen3f8bf652015-10-28 10:08:56 -0700724}
725
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200726void MipsAssembler::Sra(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700727 CHECK(IsUint<5>(shamt)) << shamt;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700728 DsFsmInstrRrr(EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x03), rd, rt, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200729}
730
731void MipsAssembler::Sllv(Register rd, Register rt, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700732 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x04), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700733}
734
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200735void MipsAssembler::Srlv(Register rd, Register rt, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700736 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x06), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700737}
738
Chris Larsene16ce5a2015-11-18 12:30:20 -0800739void MipsAssembler::Rotrv(Register rd, Register rt, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700740 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 1, 0x06), rd, rs, rt);
Chris Larsene16ce5a2015-11-18 12:30:20 -0800741}
742
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200743void MipsAssembler::Srav(Register rd, Register rt, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700744 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x07), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700745}
746
Alexey Frunze5c7aed32015-11-25 19:41:54 -0800747void MipsAssembler::Ext(Register rd, Register rt, int pos, int size) {
748 CHECK(IsUint<5>(pos)) << pos;
749 CHECK(0 < size && size <= 32) << size;
750 CHECK(0 < pos + size && pos + size <= 32) << pos << " + " << size;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700751 DsFsmInstrRrr(EmitR(0x1f, rt, rd, static_cast<Register>(size - 1), pos, 0x00), rd, rt, rt);
Alexey Frunze5c7aed32015-11-25 19:41:54 -0800752}
753
754void MipsAssembler::Ins(Register rd, Register rt, int pos, int size) {
755 CHECK(IsUint<5>(pos)) << pos;
756 CHECK(0 < size && size <= 32) << size;
757 CHECK(0 < pos + size && pos + size <= 32) << pos << " + " << size;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700758 DsFsmInstrRrr(EmitR(0x1f, rt, rd, static_cast<Register>(pos + size - 1), pos, 0x04), rd, rd, rt);
Alexey Frunze5c7aed32015-11-25 19:41:54 -0800759}
760
Chris Larsen692235e2016-11-21 16:04:53 -0800761void MipsAssembler::Lsa(Register rd, Register rs, Register rt, int saPlusOne) {
Lena Djokic0758ae72017-05-23 11:06:23 +0200762 CHECK(IsR6() || HasMsa());
Chris Larsen692235e2016-11-21 16:04:53 -0800763 CHECK(1 <= saPlusOne && saPlusOne <= 4) << saPlusOne;
764 int sa = saPlusOne - 1;
765 DsFsmInstrRrr(EmitR(0x0, rs, rt, rd, sa, 0x05), rd, rs, rt);
766}
767
Chris Larsencd0295d2017-03-31 15:26:54 -0700768void MipsAssembler::ShiftAndAdd(Register dst,
769 Register src_idx,
770 Register src_base,
771 int shamt,
772 Register tmp) {
773 CHECK(0 <= shamt && shamt <= 4) << shamt;
774 CHECK_NE(src_base, tmp);
775 if (shamt == TIMES_1) {
776 // Catch the special case where the shift amount is zero (0).
777 Addu(dst, src_base, src_idx);
Lena Djokic0758ae72017-05-23 11:06:23 +0200778 } else if (IsR6() || HasMsa()) {
Chris Larsencd0295d2017-03-31 15:26:54 -0700779 Lsa(dst, src_idx, src_base, shamt);
780 } else {
781 Sll(tmp, src_idx, shamt);
782 Addu(dst, src_base, tmp);
783 }
784}
785
jeffhao7fbee072012-08-24 17:56:54 -0700786void MipsAssembler::Lb(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700787 DsFsmInstrRrr(EmitI(0x20, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700788}
789
790void MipsAssembler::Lh(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700791 DsFsmInstrRrr(EmitI(0x21, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700792}
793
794void MipsAssembler::Lw(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700795 DsFsmInstrRrr(EmitI(0x23, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700796}
797
Chris Larsen3acee732015-11-18 13:31:08 -0800798void MipsAssembler::Lwl(Register rt, Register rs, uint16_t imm16) {
799 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700800 DsFsmInstrRrr(EmitI(0x22, rs, rt, imm16), rt, rt, rs);
Chris Larsen3acee732015-11-18 13:31:08 -0800801}
802
803void MipsAssembler::Lwr(Register rt, Register rs, uint16_t imm16) {
804 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700805 DsFsmInstrRrr(EmitI(0x26, rs, rt, imm16), rt, rt, rs);
Chris Larsen3acee732015-11-18 13:31:08 -0800806}
807
jeffhao7fbee072012-08-24 17:56:54 -0700808void MipsAssembler::Lbu(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700809 DsFsmInstrRrr(EmitI(0x24, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700810}
811
812void MipsAssembler::Lhu(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700813 DsFsmInstrRrr(EmitI(0x25, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700814}
815
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700816void MipsAssembler::Lwpc(Register rs, uint32_t imm19) {
817 CHECK(IsR6());
818 CHECK(IsUint<19>(imm19)) << imm19;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700819 DsFsmInstrNop(EmitI21(0x3B, rs, (0x01 << 19) | imm19));
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700820}
821
jeffhao7fbee072012-08-24 17:56:54 -0700822void MipsAssembler::Lui(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700823 DsFsmInstrRrr(EmitI(0xf, static_cast<Register>(0), rt, imm16), rt, ZERO, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -0700824}
825
Alexey Frunzecad3a4c2016-06-07 23:40:37 -0700826void MipsAssembler::Aui(Register rt, Register rs, uint16_t imm16) {
827 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700828 DsFsmInstrRrr(EmitI(0xf, rs, rt, imm16), rt, rt, rs);
Alexey Frunzecad3a4c2016-06-07 23:40:37 -0700829}
830
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200831void MipsAssembler::Sync(uint32_t stype) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700832 DsFsmInstrNop(EmitR(0, ZERO, ZERO, ZERO, stype & 0x1f, 0xf));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200833}
834
jeffhao7fbee072012-08-24 17:56:54 -0700835void MipsAssembler::Mfhi(Register rd) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200836 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700837 DsFsmInstrRrr(EmitR(0, ZERO, ZERO, rd, 0, 0x10), rd, ZERO, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -0700838}
839
840void MipsAssembler::Mflo(Register rd) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200841 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700842 DsFsmInstrRrr(EmitR(0, ZERO, ZERO, rd, 0, 0x12), rd, ZERO, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -0700843}
844
845void MipsAssembler::Sb(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700846 DsFsmInstrRrr(EmitI(0x28, rs, rt, imm16), ZERO, rt, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700847}
848
849void MipsAssembler::Sh(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700850 DsFsmInstrRrr(EmitI(0x29, rs, rt, imm16), ZERO, rt, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700851}
852
853void MipsAssembler::Sw(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700854 DsFsmInstrRrr(EmitI(0x2b, rs, rt, imm16), ZERO, rt, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700855}
856
Chris Larsen3acee732015-11-18 13:31:08 -0800857void MipsAssembler::Swl(Register rt, Register rs, uint16_t imm16) {
858 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700859 DsFsmInstrRrr(EmitI(0x2a, rs, rt, imm16), ZERO, rt, rs);
Chris Larsen3acee732015-11-18 13:31:08 -0800860}
861
862void MipsAssembler::Swr(Register rt, Register rs, uint16_t imm16) {
863 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700864 DsFsmInstrRrr(EmitI(0x2e, rs, rt, imm16), ZERO, rt, rs);
Chris Larsen3acee732015-11-18 13:31:08 -0800865}
866
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700867void MipsAssembler::LlR2(Register rt, Register base, int16_t imm16) {
868 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700869 DsFsmInstrRrr(EmitI(0x30, base, rt, imm16), rt, base, base);
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700870}
871
872void MipsAssembler::ScR2(Register rt, Register base, int16_t imm16) {
873 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700874 DsFsmInstrRrr(EmitI(0x38, base, rt, imm16), rt, rt, base);
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700875}
876
877void MipsAssembler::LlR6(Register rt, Register base, int16_t imm9) {
878 CHECK(IsR6());
879 CHECK(IsInt<9>(imm9));
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700880 DsFsmInstrRrr(EmitI(0x1f, base, rt, ((imm9 & 0x1ff) << 7) | 0x36), rt, base, base);
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700881}
882
883void MipsAssembler::ScR6(Register rt, Register base, int16_t imm9) {
884 CHECK(IsR6());
885 CHECK(IsInt<9>(imm9));
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700886 DsFsmInstrRrr(EmitI(0x1f, base, rt, ((imm9 & 0x1ff) << 7) | 0x26), rt, rt, base);
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700887}
888
jeffhao7fbee072012-08-24 17:56:54 -0700889void MipsAssembler::Slt(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700890 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x2a), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700891}
892
893void MipsAssembler::Sltu(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700894 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x2b), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700895}
896
897void MipsAssembler::Slti(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700898 DsFsmInstrRrr(EmitI(0xa, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700899}
900
901void MipsAssembler::Sltiu(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700902 DsFsmInstrRrr(EmitI(0xb, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700903}
904
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200905void MipsAssembler::B(uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700906 DsFsmInstrNop(EmitI(0x4, static_cast<Register>(0), static_cast<Register>(0), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200907}
908
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700909void MipsAssembler::Bal(uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700910 DsFsmInstrNop(EmitI(0x1, static_cast<Register>(0), static_cast<Register>(0x11), imm16));
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700911}
912
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200913void MipsAssembler::Beq(Register rs, Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700914 DsFsmInstrNop(EmitI(0x4, rs, rt, imm16));
jeffhao7fbee072012-08-24 17:56:54 -0700915}
916
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200917void MipsAssembler::Bne(Register rs, Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700918 DsFsmInstrNop(EmitI(0x5, rs, rt, imm16));
jeffhao7fbee072012-08-24 17:56:54 -0700919}
920
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200921void MipsAssembler::Beqz(Register rt, uint16_t imm16) {
922 Beq(ZERO, rt, imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700923}
924
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200925void MipsAssembler::Bnez(Register rt, uint16_t imm16) {
926 Bne(ZERO, rt, imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700927}
928
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200929void MipsAssembler::Bltz(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700930 DsFsmInstrNop(EmitI(0x1, rt, static_cast<Register>(0), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200931}
932
933void MipsAssembler::Bgez(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700934 DsFsmInstrNop(EmitI(0x1, rt, static_cast<Register>(0x1), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200935}
936
937void MipsAssembler::Blez(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700938 DsFsmInstrNop(EmitI(0x6, rt, static_cast<Register>(0), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200939}
940
941void MipsAssembler::Bgtz(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700942 DsFsmInstrNop(EmitI(0x7, rt, static_cast<Register>(0), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200943}
944
Chris Larsenb74353a2015-11-20 09:07:09 -0800945void MipsAssembler::Bc1f(uint16_t imm16) {
946 Bc1f(0, imm16);
947}
948
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800949void MipsAssembler::Bc1f(int cc, uint16_t imm16) {
950 CHECK(!IsR6());
951 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700952 DsFsmInstrNop(EmitI(0x11, static_cast<Register>(0x8), static_cast<Register>(cc << 2), imm16));
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800953}
954
Chris Larsenb74353a2015-11-20 09:07:09 -0800955void MipsAssembler::Bc1t(uint16_t imm16) {
956 Bc1t(0, imm16);
957}
958
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800959void MipsAssembler::Bc1t(int cc, uint16_t imm16) {
960 CHECK(!IsR6());
961 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700962 DsFsmInstrNop(EmitI(0x11,
963 static_cast<Register>(0x8),
964 static_cast<Register>((cc << 2) | 1),
965 imm16));
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800966}
967
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200968void MipsAssembler::J(uint32_t addr26) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700969 DsFsmInstrNop(EmitI26(0x2, addr26));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200970}
971
972void MipsAssembler::Jal(uint32_t addr26) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700973 DsFsmInstrNop(EmitI26(0x3, addr26));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200974}
975
976void MipsAssembler::Jalr(Register rd, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700977 uint32_t last_instruction = delay_slot_.instruction_;
978 bool exchange = (last_instruction != 0 &&
979 (delay_slot_.gpr_outs_mask_ & (1u << rs)) == 0 &&
980 ((delay_slot_.gpr_ins_mask_ | delay_slot_.gpr_outs_mask_) & (1u << rd)) == 0);
981 if (exchange) {
982 // The last instruction cannot be used in a different delay slot,
983 // do not commit the label before it (if any).
984 DsFsmDropLabel();
985 }
986 DsFsmInstrNop(EmitR(0, rs, static_cast<Register>(0), rd, 0, 0x09));
987 if (exchange) {
988 // Exchange the last two instructions in the assembler buffer.
989 size_t size = buffer_.Size();
990 CHECK_GE(size, 2 * sizeof(uint32_t));
991 size_t pos1 = size - 2 * sizeof(uint32_t);
992 size_t pos2 = size - sizeof(uint32_t);
993 uint32_t instr1 = buffer_.Load<uint32_t>(pos1);
994 uint32_t instr2 = buffer_.Load<uint32_t>(pos2);
995 CHECK_EQ(instr1, last_instruction);
996 buffer_.Store<uint32_t>(pos1, instr2);
997 buffer_.Store<uint32_t>(pos2, instr1);
998 } else if (reordering_) {
999 Nop();
1000 }
jeffhao7fbee072012-08-24 17:56:54 -07001001}
1002
1003void MipsAssembler::Jalr(Register rs) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001004 Jalr(RA, rs);
1005}
1006
1007void MipsAssembler::Jr(Register rs) {
1008 Jalr(ZERO, rs);
1009}
1010
1011void MipsAssembler::Nal() {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001012 DsFsmInstrNop(EmitI(0x1, static_cast<Register>(0), static_cast<Register>(0x10), 0));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001013}
1014
1015void MipsAssembler::Auipc(Register rs, uint16_t imm16) {
1016 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001017 DsFsmInstrNop(EmitI(0x3B, rs, static_cast<Register>(0x1E), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001018}
1019
1020void MipsAssembler::Addiupc(Register rs, uint32_t imm19) {
1021 CHECK(IsR6());
1022 CHECK(IsUint<19>(imm19)) << imm19;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001023 DsFsmInstrNop(EmitI21(0x3B, rs, imm19));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001024}
1025
1026void MipsAssembler::Bc(uint32_t imm26) {
1027 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001028 DsFsmInstrNop(EmitI26(0x32, imm26));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001029}
1030
Alexey Frunzee3fb2452016-05-10 16:08:05 -07001031void MipsAssembler::Balc(uint32_t imm26) {
1032 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001033 DsFsmInstrNop(EmitI26(0x3A, imm26));
Alexey Frunzee3fb2452016-05-10 16:08:05 -07001034}
1035
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001036void MipsAssembler::Jic(Register rt, uint16_t imm16) {
1037 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001038 DsFsmInstrNop(EmitI(0x36, static_cast<Register>(0), rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001039}
1040
1041void MipsAssembler::Jialc(Register rt, uint16_t imm16) {
1042 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001043 DsFsmInstrNop(EmitI(0x3E, static_cast<Register>(0), rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001044}
1045
1046void MipsAssembler::Bltc(Register rs, Register rt, uint16_t imm16) {
1047 CHECK(IsR6());
1048 CHECK_NE(rs, ZERO);
1049 CHECK_NE(rt, ZERO);
1050 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001051 DsFsmInstrNop(EmitI(0x17, rs, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001052}
1053
1054void MipsAssembler::Bltzc(Register rt, uint16_t imm16) {
1055 CHECK(IsR6());
1056 CHECK_NE(rt, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001057 DsFsmInstrNop(EmitI(0x17, rt, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001058}
1059
1060void MipsAssembler::Bgtzc(Register rt, uint16_t imm16) {
1061 CHECK(IsR6());
1062 CHECK_NE(rt, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001063 DsFsmInstrNop(EmitI(0x17, static_cast<Register>(0), rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001064}
1065
1066void MipsAssembler::Bgec(Register rs, Register rt, uint16_t imm16) {
1067 CHECK(IsR6());
1068 CHECK_NE(rs, ZERO);
1069 CHECK_NE(rt, ZERO);
1070 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001071 DsFsmInstrNop(EmitI(0x16, rs, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001072}
1073
1074void MipsAssembler::Bgezc(Register rt, uint16_t imm16) {
1075 CHECK(IsR6());
1076 CHECK_NE(rt, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001077 DsFsmInstrNop(EmitI(0x16, rt, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001078}
1079
1080void MipsAssembler::Blezc(Register rt, uint16_t imm16) {
1081 CHECK(IsR6());
1082 CHECK_NE(rt, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001083 DsFsmInstrNop(EmitI(0x16, static_cast<Register>(0), rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001084}
1085
1086void MipsAssembler::Bltuc(Register rs, Register rt, uint16_t imm16) {
1087 CHECK(IsR6());
1088 CHECK_NE(rs, ZERO);
1089 CHECK_NE(rt, ZERO);
1090 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001091 DsFsmInstrNop(EmitI(0x7, rs, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001092}
1093
1094void MipsAssembler::Bgeuc(Register rs, Register rt, uint16_t imm16) {
1095 CHECK(IsR6());
1096 CHECK_NE(rs, ZERO);
1097 CHECK_NE(rt, ZERO);
1098 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001099 DsFsmInstrNop(EmitI(0x6, rs, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001100}
1101
1102void MipsAssembler::Beqc(Register rs, Register rt, uint16_t imm16) {
1103 CHECK(IsR6());
1104 CHECK_NE(rs, ZERO);
1105 CHECK_NE(rt, ZERO);
1106 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001107 DsFsmInstrNop(EmitI(0x8, std::min(rs, rt), std::max(rs, rt), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001108}
1109
1110void MipsAssembler::Bnec(Register rs, Register rt, uint16_t imm16) {
1111 CHECK(IsR6());
1112 CHECK_NE(rs, ZERO);
1113 CHECK_NE(rt, ZERO);
1114 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001115 DsFsmInstrNop(EmitI(0x18, std::min(rs, rt), std::max(rs, rt), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001116}
1117
1118void MipsAssembler::Beqzc(Register rs, uint32_t imm21) {
1119 CHECK(IsR6());
1120 CHECK_NE(rs, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001121 DsFsmInstrNop(EmitI21(0x36, rs, imm21));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001122}
1123
1124void MipsAssembler::Bnezc(Register rs, uint32_t imm21) {
1125 CHECK(IsR6());
1126 CHECK_NE(rs, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001127 DsFsmInstrNop(EmitI21(0x3E, rs, imm21));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001128}
1129
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001130void MipsAssembler::Bc1eqz(FRegister ft, uint16_t imm16) {
1131 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001132 DsFsmInstrNop(EmitFI(0x11, 0x9, ft, imm16));
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001133}
1134
1135void MipsAssembler::Bc1nez(FRegister ft, uint16_t imm16) {
1136 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001137 DsFsmInstrNop(EmitFI(0x11, 0xD, ft, imm16));
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001138}
1139
1140void MipsAssembler::EmitBcondR2(BranchCondition cond, Register rs, Register rt, uint16_t imm16) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001141 switch (cond) {
1142 case kCondLTZ:
1143 CHECK_EQ(rt, ZERO);
1144 Bltz(rs, imm16);
1145 break;
1146 case kCondGEZ:
1147 CHECK_EQ(rt, ZERO);
1148 Bgez(rs, imm16);
1149 break;
1150 case kCondLEZ:
1151 CHECK_EQ(rt, ZERO);
1152 Blez(rs, imm16);
1153 break;
1154 case kCondGTZ:
1155 CHECK_EQ(rt, ZERO);
1156 Bgtz(rs, imm16);
1157 break;
1158 case kCondEQ:
1159 Beq(rs, rt, imm16);
1160 break;
1161 case kCondNE:
1162 Bne(rs, rt, imm16);
1163 break;
1164 case kCondEQZ:
1165 CHECK_EQ(rt, ZERO);
1166 Beqz(rs, imm16);
1167 break;
1168 case kCondNEZ:
1169 CHECK_EQ(rt, ZERO);
1170 Bnez(rs, imm16);
1171 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001172 case kCondF:
1173 CHECK_EQ(rt, ZERO);
1174 Bc1f(static_cast<int>(rs), imm16);
1175 break;
1176 case kCondT:
1177 CHECK_EQ(rt, ZERO);
1178 Bc1t(static_cast<int>(rs), imm16);
1179 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001180 case kCondLT:
1181 case kCondGE:
1182 case kCondLE:
1183 case kCondGT:
1184 case kCondLTU:
1185 case kCondGEU:
1186 case kUncond:
1187 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
1188 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
1189 LOG(FATAL) << "Unexpected branch condition " << cond;
1190 UNREACHABLE();
1191 }
1192}
1193
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001194void MipsAssembler::EmitBcondR6(BranchCondition cond, Register rs, Register rt, uint32_t imm16_21) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001195 switch (cond) {
1196 case kCondLT:
1197 Bltc(rs, rt, imm16_21);
1198 break;
1199 case kCondGE:
1200 Bgec(rs, rt, imm16_21);
1201 break;
1202 case kCondLE:
1203 Bgec(rt, rs, imm16_21);
1204 break;
1205 case kCondGT:
1206 Bltc(rt, rs, imm16_21);
1207 break;
1208 case kCondLTZ:
1209 CHECK_EQ(rt, ZERO);
1210 Bltzc(rs, imm16_21);
1211 break;
1212 case kCondGEZ:
1213 CHECK_EQ(rt, ZERO);
1214 Bgezc(rs, imm16_21);
1215 break;
1216 case kCondLEZ:
1217 CHECK_EQ(rt, ZERO);
1218 Blezc(rs, imm16_21);
1219 break;
1220 case kCondGTZ:
1221 CHECK_EQ(rt, ZERO);
1222 Bgtzc(rs, imm16_21);
1223 break;
1224 case kCondEQ:
1225 Beqc(rs, rt, imm16_21);
1226 break;
1227 case kCondNE:
1228 Bnec(rs, rt, imm16_21);
1229 break;
1230 case kCondEQZ:
1231 CHECK_EQ(rt, ZERO);
1232 Beqzc(rs, imm16_21);
1233 break;
1234 case kCondNEZ:
1235 CHECK_EQ(rt, ZERO);
1236 Bnezc(rs, imm16_21);
1237 break;
1238 case kCondLTU:
1239 Bltuc(rs, rt, imm16_21);
1240 break;
1241 case kCondGEU:
1242 Bgeuc(rs, rt, imm16_21);
1243 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001244 case kCondF:
1245 CHECK_EQ(rt, ZERO);
1246 Bc1eqz(static_cast<FRegister>(rs), imm16_21);
1247 break;
1248 case kCondT:
1249 CHECK_EQ(rt, ZERO);
1250 Bc1nez(static_cast<FRegister>(rs), imm16_21);
1251 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001252 case kUncond:
1253 LOG(FATAL) << "Unexpected branch condition " << cond;
1254 UNREACHABLE();
1255 }
jeffhao7fbee072012-08-24 17:56:54 -07001256}
1257
1258void MipsAssembler::AddS(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001259 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x0), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001260}
1261
1262void MipsAssembler::SubS(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001263 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x1), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001264}
1265
1266void MipsAssembler::MulS(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001267 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x2), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001268}
1269
1270void MipsAssembler::DivS(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001271 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x3), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001272}
1273
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001274void MipsAssembler::AddD(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001275 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x0), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001276}
1277
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001278void MipsAssembler::SubD(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001279 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x1), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001280}
1281
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001282void MipsAssembler::MulD(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001283 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x2), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001284}
1285
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001286void MipsAssembler::DivD(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001287 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x3), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001288}
1289
Chris Larsenb74353a2015-11-20 09:07:09 -08001290void MipsAssembler::SqrtS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001291 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x4), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001292}
1293
1294void MipsAssembler::SqrtD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001295 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x4), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001296}
1297
1298void MipsAssembler::AbsS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001299 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x5), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001300}
1301
1302void MipsAssembler::AbsD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001303 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x5), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001304}
1305
jeffhao7fbee072012-08-24 17:56:54 -07001306void MipsAssembler::MovS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001307 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x6), fd, fs, fs);
jeffhao7fbee072012-08-24 17:56:54 -07001308}
1309
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001310void MipsAssembler::MovD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001311 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x6), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001312}
1313
1314void MipsAssembler::NegS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001315 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x7), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001316}
1317
1318void MipsAssembler::NegD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001319 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x7), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001320}
1321
Chris Larsenb74353a2015-11-20 09:07:09 -08001322void MipsAssembler::CunS(FRegister fs, FRegister ft) {
1323 CunS(0, fs, ft);
1324}
1325
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001326void MipsAssembler::CunS(int cc, FRegister fs, FRegister ft) {
1327 CHECK(!IsR6());
1328 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001329 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x31), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001330}
1331
Chris Larsenb74353a2015-11-20 09:07:09 -08001332void MipsAssembler::CeqS(FRegister fs, FRegister ft) {
1333 CeqS(0, fs, ft);
1334}
1335
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001336void MipsAssembler::CeqS(int cc, FRegister fs, FRegister ft) {
1337 CHECK(!IsR6());
1338 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001339 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x32), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001340}
1341
Chris Larsenb74353a2015-11-20 09:07:09 -08001342void MipsAssembler::CueqS(FRegister fs, FRegister ft) {
1343 CueqS(0, fs, ft);
1344}
1345
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001346void MipsAssembler::CueqS(int cc, FRegister fs, FRegister ft) {
1347 CHECK(!IsR6());
1348 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001349 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x33), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001350}
1351
Chris Larsenb74353a2015-11-20 09:07:09 -08001352void MipsAssembler::ColtS(FRegister fs, FRegister ft) {
1353 ColtS(0, fs, ft);
1354}
1355
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001356void MipsAssembler::ColtS(int cc, FRegister fs, FRegister ft) {
1357 CHECK(!IsR6());
1358 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001359 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x34), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001360}
1361
Chris Larsenb74353a2015-11-20 09:07:09 -08001362void MipsAssembler::CultS(FRegister fs, FRegister ft) {
1363 CultS(0, fs, ft);
1364}
1365
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001366void MipsAssembler::CultS(int cc, FRegister fs, FRegister ft) {
1367 CHECK(!IsR6());
1368 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001369 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x35), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001370}
1371
Chris Larsenb74353a2015-11-20 09:07:09 -08001372void MipsAssembler::ColeS(FRegister fs, FRegister ft) {
1373 ColeS(0, fs, ft);
1374}
1375
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001376void MipsAssembler::ColeS(int cc, FRegister fs, FRegister ft) {
1377 CHECK(!IsR6());
1378 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001379 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x36), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001380}
1381
Chris Larsenb74353a2015-11-20 09:07:09 -08001382void MipsAssembler::CuleS(FRegister fs, FRegister ft) {
1383 CuleS(0, fs, ft);
1384}
1385
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001386void MipsAssembler::CuleS(int cc, FRegister fs, FRegister ft) {
1387 CHECK(!IsR6());
1388 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001389 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x37), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001390}
1391
Chris Larsenb74353a2015-11-20 09:07:09 -08001392void MipsAssembler::CunD(FRegister fs, FRegister ft) {
1393 CunD(0, fs, ft);
1394}
1395
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001396void MipsAssembler::CunD(int cc, FRegister fs, FRegister ft) {
1397 CHECK(!IsR6());
1398 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001399 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x31), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001400}
1401
Chris Larsenb74353a2015-11-20 09:07:09 -08001402void MipsAssembler::CeqD(FRegister fs, FRegister ft) {
1403 CeqD(0, fs, ft);
1404}
1405
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001406void MipsAssembler::CeqD(int cc, FRegister fs, FRegister ft) {
1407 CHECK(!IsR6());
1408 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001409 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x32), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001410}
1411
Chris Larsenb74353a2015-11-20 09:07:09 -08001412void MipsAssembler::CueqD(FRegister fs, FRegister ft) {
1413 CueqD(0, fs, ft);
1414}
1415
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001416void MipsAssembler::CueqD(int cc, FRegister fs, FRegister ft) {
1417 CHECK(!IsR6());
1418 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001419 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x33), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001420}
1421
Chris Larsenb74353a2015-11-20 09:07:09 -08001422void MipsAssembler::ColtD(FRegister fs, FRegister ft) {
1423 ColtD(0, fs, ft);
1424}
1425
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001426void MipsAssembler::ColtD(int cc, FRegister fs, FRegister ft) {
1427 CHECK(!IsR6());
1428 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001429 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x34), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001430}
1431
Chris Larsenb74353a2015-11-20 09:07:09 -08001432void MipsAssembler::CultD(FRegister fs, FRegister ft) {
1433 CultD(0, fs, ft);
1434}
1435
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001436void MipsAssembler::CultD(int cc, FRegister fs, FRegister ft) {
1437 CHECK(!IsR6());
1438 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001439 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x35), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001440}
1441
Chris Larsenb74353a2015-11-20 09:07:09 -08001442void MipsAssembler::ColeD(FRegister fs, FRegister ft) {
1443 ColeD(0, fs, ft);
1444}
1445
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001446void MipsAssembler::ColeD(int cc, FRegister fs, FRegister ft) {
1447 CHECK(!IsR6());
1448 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001449 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x36), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001450}
1451
Chris Larsenb74353a2015-11-20 09:07:09 -08001452void MipsAssembler::CuleD(FRegister fs, FRegister ft) {
1453 CuleD(0, fs, ft);
1454}
1455
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001456void MipsAssembler::CuleD(int cc, FRegister fs, FRegister ft) {
1457 CHECK(!IsR6());
1458 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001459 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x37), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001460}
1461
1462void MipsAssembler::CmpUnS(FRegister fd, FRegister fs, FRegister ft) {
1463 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001464 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x01), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001465}
1466
1467void MipsAssembler::CmpEqS(FRegister fd, FRegister fs, FRegister ft) {
1468 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001469 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x02), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001470}
1471
1472void MipsAssembler::CmpUeqS(FRegister fd, FRegister fs, FRegister ft) {
1473 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001474 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x03), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001475}
1476
1477void MipsAssembler::CmpLtS(FRegister fd, FRegister fs, FRegister ft) {
1478 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001479 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x04), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001480}
1481
1482void MipsAssembler::CmpUltS(FRegister fd, FRegister fs, FRegister ft) {
1483 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001484 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x05), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001485}
1486
1487void MipsAssembler::CmpLeS(FRegister fd, FRegister fs, FRegister ft) {
1488 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001489 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x06), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001490}
1491
1492void MipsAssembler::CmpUleS(FRegister fd, FRegister fs, FRegister ft) {
1493 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001494 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x07), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001495}
1496
1497void MipsAssembler::CmpOrS(FRegister fd, FRegister fs, FRegister ft) {
1498 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001499 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x11), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001500}
1501
1502void MipsAssembler::CmpUneS(FRegister fd, FRegister fs, FRegister ft) {
1503 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001504 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x12), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001505}
1506
1507void MipsAssembler::CmpNeS(FRegister fd, FRegister fs, FRegister ft) {
1508 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001509 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x13), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001510}
1511
1512void MipsAssembler::CmpUnD(FRegister fd, FRegister fs, FRegister ft) {
1513 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001514 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x01), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001515}
1516
1517void MipsAssembler::CmpEqD(FRegister fd, FRegister fs, FRegister ft) {
1518 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001519 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x02), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001520}
1521
1522void MipsAssembler::CmpUeqD(FRegister fd, FRegister fs, FRegister ft) {
1523 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001524 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x03), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001525}
1526
1527void MipsAssembler::CmpLtD(FRegister fd, FRegister fs, FRegister ft) {
1528 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001529 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x04), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001530}
1531
1532void MipsAssembler::CmpUltD(FRegister fd, FRegister fs, FRegister ft) {
1533 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001534 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x05), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001535}
1536
1537void MipsAssembler::CmpLeD(FRegister fd, FRegister fs, FRegister ft) {
1538 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001539 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x06), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001540}
1541
1542void MipsAssembler::CmpUleD(FRegister fd, FRegister fs, FRegister ft) {
1543 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001544 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x07), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001545}
1546
1547void MipsAssembler::CmpOrD(FRegister fd, FRegister fs, FRegister ft) {
1548 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001549 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x11), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001550}
1551
1552void MipsAssembler::CmpUneD(FRegister fd, FRegister fs, FRegister ft) {
1553 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001554 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x12), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001555}
1556
1557void MipsAssembler::CmpNeD(FRegister fd, FRegister fs, FRegister ft) {
1558 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001559 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x13), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001560}
1561
1562void MipsAssembler::Movf(Register rd, Register rs, int cc) {
1563 CHECK(!IsR6());
1564 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001565 DsFsmInstrRrrc(EmitR(0, rs, static_cast<Register>(cc << 2), rd, 0, 0x01), rd, rs, cc);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001566}
1567
1568void MipsAssembler::Movt(Register rd, Register rs, int cc) {
1569 CHECK(!IsR6());
1570 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001571 DsFsmInstrRrrc(EmitR(0, rs, static_cast<Register>((cc << 2) | 1), rd, 0, 0x01), rd, rs, cc);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001572}
1573
Chris Larsenb74353a2015-11-20 09:07:09 -08001574void MipsAssembler::MovfS(FRegister fd, FRegister fs, int cc) {
1575 CHECK(!IsR6());
1576 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001577 DsFsmInstrFffc(EmitFR(0x11, 0x10, static_cast<FRegister>(cc << 2), fs, fd, 0x11), fd, fs, cc);
Chris Larsenb74353a2015-11-20 09:07:09 -08001578}
1579
1580void MipsAssembler::MovfD(FRegister fd, FRegister fs, int cc) {
1581 CHECK(!IsR6());
1582 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001583 DsFsmInstrFffc(EmitFR(0x11, 0x11, static_cast<FRegister>(cc << 2), fs, fd, 0x11), fd, fs, cc);
Chris Larsenb74353a2015-11-20 09:07:09 -08001584}
1585
1586void MipsAssembler::MovtS(FRegister fd, FRegister fs, int cc) {
1587 CHECK(!IsR6());
1588 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001589 DsFsmInstrFffc(EmitFR(0x11, 0x10, static_cast<FRegister>((cc << 2) | 1), fs, fd, 0x11),
1590 fd,
1591 fs,
1592 cc);
Chris Larsenb74353a2015-11-20 09:07:09 -08001593}
1594
1595void MipsAssembler::MovtD(FRegister fd, FRegister fs, int cc) {
1596 CHECK(!IsR6());
1597 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001598 DsFsmInstrFffc(EmitFR(0x11, 0x11, static_cast<FRegister>((cc << 2) | 1), fs, fd, 0x11),
1599 fd,
1600 fs,
1601 cc);
Chris Larsenb74353a2015-11-20 09:07:09 -08001602}
1603
Alexey Frunze674b9ee2016-09-20 14:54:15 -07001604void MipsAssembler::MovzS(FRegister fd, FRegister fs, Register rt) {
1605 CHECK(!IsR6());
1606 DsFsmInstrFffr(EmitFR(0x11, 0x10, static_cast<FRegister>(rt), fs, fd, 0x12), fd, fs, rt);
1607}
1608
1609void MipsAssembler::MovzD(FRegister fd, FRegister fs, Register rt) {
1610 CHECK(!IsR6());
1611 DsFsmInstrFffr(EmitFR(0x11, 0x11, static_cast<FRegister>(rt), fs, fd, 0x12), fd, fs, rt);
1612}
1613
1614void MipsAssembler::MovnS(FRegister fd, FRegister fs, Register rt) {
1615 CHECK(!IsR6());
1616 DsFsmInstrFffr(EmitFR(0x11, 0x10, static_cast<FRegister>(rt), fs, fd, 0x13), fd, fs, rt);
1617}
1618
1619void MipsAssembler::MovnD(FRegister fd, FRegister fs, Register rt) {
1620 CHECK(!IsR6());
1621 DsFsmInstrFffr(EmitFR(0x11, 0x11, static_cast<FRegister>(rt), fs, fd, 0x13), fd, fs, rt);
1622}
1623
Chris Larsenb74353a2015-11-20 09:07:09 -08001624void MipsAssembler::SelS(FRegister fd, FRegister fs, FRegister ft) {
1625 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001626 DsFsmInstrFfff(EmitFR(0x11, 0x10, ft, fs, fd, 0x10), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001627}
1628
1629void MipsAssembler::SelD(FRegister fd, FRegister fs, FRegister ft) {
1630 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001631 DsFsmInstrFfff(EmitFR(0x11, 0x11, ft, fs, fd, 0x10), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001632}
1633
Alexey Frunze674b9ee2016-09-20 14:54:15 -07001634void MipsAssembler::SeleqzS(FRegister fd, FRegister fs, FRegister ft) {
1635 CHECK(IsR6());
1636 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x14), fd, fs, ft);
1637}
1638
1639void MipsAssembler::SeleqzD(FRegister fd, FRegister fs, FRegister ft) {
1640 CHECK(IsR6());
1641 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x14), fd, fs, ft);
1642}
1643
1644void MipsAssembler::SelnezS(FRegister fd, FRegister fs, FRegister ft) {
1645 CHECK(IsR6());
1646 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x17), fd, fs, ft);
1647}
1648
1649void MipsAssembler::SelnezD(FRegister fd, FRegister fs, FRegister ft) {
1650 CHECK(IsR6());
1651 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x17), fd, fs, ft);
1652}
1653
Chris Larsenb74353a2015-11-20 09:07:09 -08001654void MipsAssembler::ClassS(FRegister fd, FRegister fs) {
1655 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001656 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x1b), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001657}
1658
1659void MipsAssembler::ClassD(FRegister fd, FRegister fs) {
1660 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001661 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x1b), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001662}
1663
1664void MipsAssembler::MinS(FRegister fd, FRegister fs, FRegister ft) {
1665 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001666 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x1c), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001667}
1668
1669void MipsAssembler::MinD(FRegister fd, FRegister fs, FRegister ft) {
1670 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001671 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x1c), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001672}
1673
1674void MipsAssembler::MaxS(FRegister fd, FRegister fs, FRegister ft) {
1675 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001676 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x1e), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001677}
1678
1679void MipsAssembler::MaxD(FRegister fd, FRegister fs, FRegister ft) {
1680 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001681 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x1e), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001682}
1683
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001684void MipsAssembler::TruncLS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001685 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x09), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001686}
1687
1688void MipsAssembler::TruncLD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001689 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x09), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001690}
1691
1692void MipsAssembler::TruncWS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001693 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x0D), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001694}
1695
1696void MipsAssembler::TruncWD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001697 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x0D), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001698}
1699
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001700void MipsAssembler::Cvtsw(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001701 DsFsmInstrFff(EmitFR(0x11, 0x14, static_cast<FRegister>(0), fs, fd, 0x20), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001702}
1703
1704void MipsAssembler::Cvtdw(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001705 DsFsmInstrFff(EmitFR(0x11, 0x14, static_cast<FRegister>(0), fs, fd, 0x21), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001706}
1707
1708void MipsAssembler::Cvtsd(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001709 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x20), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001710}
1711
1712void MipsAssembler::Cvtds(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001713 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x21), fd, fs, fs);
jeffhao7fbee072012-08-24 17:56:54 -07001714}
1715
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001716void MipsAssembler::Cvtsl(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001717 DsFsmInstrFff(EmitFR(0x11, 0x15, static_cast<FRegister>(0), fs, fd, 0x20), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001718}
1719
1720void MipsAssembler::Cvtdl(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001721 DsFsmInstrFff(EmitFR(0x11, 0x15, static_cast<FRegister>(0), fs, fd, 0x21), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001722}
1723
Chris Larsenb74353a2015-11-20 09:07:09 -08001724void MipsAssembler::FloorWS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001725 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0xf), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001726}
1727
1728void MipsAssembler::FloorWD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001729 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0xf), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001730}
1731
jeffhao7fbee072012-08-24 17:56:54 -07001732void MipsAssembler::Mfc1(Register rt, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001733 DsFsmInstrRf(EmitFR(0x11, 0x00, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0),
1734 rt,
1735 fs);
jeffhao7fbee072012-08-24 17:56:54 -07001736}
1737
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001738void MipsAssembler::Mtc1(Register rt, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001739 DsFsmInstrFr(EmitFR(0x11, 0x04, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0),
1740 fs,
1741 rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001742}
1743
1744void MipsAssembler::Mfhc1(Register rt, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001745 DsFsmInstrRf(EmitFR(0x11, 0x03, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0),
1746 rt,
1747 fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001748}
1749
1750void MipsAssembler::Mthc1(Register rt, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001751 DsFsmInstrFr(EmitFR(0x11, 0x07, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0),
1752 fs,
1753 rt);
jeffhao7fbee072012-08-24 17:56:54 -07001754}
1755
Alexey Frunzebb9863a2016-01-11 15:51:16 -08001756void MipsAssembler::MoveFromFpuHigh(Register rt, FRegister fs) {
1757 if (Is32BitFPU()) {
1758 CHECK_EQ(fs % 2, 0) << fs;
1759 Mfc1(rt, static_cast<FRegister>(fs + 1));
1760 } else {
1761 Mfhc1(rt, fs);
1762 }
1763}
1764
1765void MipsAssembler::MoveToFpuHigh(Register rt, FRegister fs) {
1766 if (Is32BitFPU()) {
1767 CHECK_EQ(fs % 2, 0) << fs;
1768 Mtc1(rt, static_cast<FRegister>(fs + 1));
1769 } else {
1770 Mthc1(rt, fs);
1771 }
1772}
1773
jeffhao7fbee072012-08-24 17:56:54 -07001774void MipsAssembler::Lwc1(FRegister ft, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001775 DsFsmInstrFr(EmitI(0x31, rs, static_cast<Register>(ft), imm16), ft, rs);
jeffhao7fbee072012-08-24 17:56:54 -07001776}
1777
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001778void MipsAssembler::Ldc1(FRegister ft, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001779 DsFsmInstrFr(EmitI(0x35, rs, static_cast<Register>(ft), imm16), ft, rs);
jeffhao7fbee072012-08-24 17:56:54 -07001780}
1781
1782void MipsAssembler::Swc1(FRegister ft, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001783 DsFsmInstrFR(EmitI(0x39, rs, static_cast<Register>(ft), imm16), ft, rs);
jeffhao7fbee072012-08-24 17:56:54 -07001784}
1785
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001786void MipsAssembler::Sdc1(FRegister ft, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001787 DsFsmInstrFR(EmitI(0x3d, rs, static_cast<Register>(ft), imm16), ft, rs);
jeffhao7fbee072012-08-24 17:56:54 -07001788}
1789
1790void MipsAssembler::Break() {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001791 DsFsmInstrNop(EmitR(0, ZERO, ZERO, ZERO, 0, 0xD));
jeffhao7fbee072012-08-24 17:56:54 -07001792}
1793
jeffhao07030602012-09-26 14:33:14 -07001794void MipsAssembler::Nop() {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001795 DsFsmInstrNop(EmitR(0x0, ZERO, ZERO, ZERO, 0, 0x0));
1796}
1797
1798void MipsAssembler::NopIfNoReordering() {
1799 if (!reordering_) {
1800 Nop();
1801 }
jeffhao07030602012-09-26 14:33:14 -07001802}
1803
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001804void MipsAssembler::Move(Register rd, Register rs) {
1805 Or(rd, rs, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001806}
1807
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001808void MipsAssembler::Clear(Register rd) {
1809 Move(rd, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001810}
1811
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001812void MipsAssembler::Not(Register rd, Register rs) {
1813 Nor(rd, rs, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001814}
1815
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001816void MipsAssembler::Push(Register rs) {
1817 IncreaseFrameSize(kMipsWordSize);
1818 Sw(rs, SP, 0);
jeffhao7fbee072012-08-24 17:56:54 -07001819}
1820
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001821void MipsAssembler::Pop(Register rd) {
1822 Lw(rd, SP, 0);
1823 DecreaseFrameSize(kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07001824}
1825
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001826void MipsAssembler::PopAndReturn(Register rd, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001827 bool reordering = SetReorder(false);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001828 Lw(rd, SP, 0);
1829 Jr(rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001830 DecreaseFrameSize(kMipsWordSize); // Single instruction in delay slot.
1831 SetReorder(reordering);
jeffhao7fbee072012-08-24 17:56:54 -07001832}
1833
Lena Djokic0758ae72017-05-23 11:06:23 +02001834void MipsAssembler::AndV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1835 CHECK(HasMsa());
1836 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x1e),
1837 static_cast<FRegister>(wd),
1838 static_cast<FRegister>(ws),
1839 static_cast<FRegister>(wt));
1840}
1841
1842void MipsAssembler::OrV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1843 CHECK(HasMsa());
1844 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x1e),
1845 static_cast<FRegister>(wd),
1846 static_cast<FRegister>(ws),
1847 static_cast<FRegister>(wt));
1848}
1849
1850void MipsAssembler::NorV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1851 CHECK(HasMsa());
1852 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x1e),
1853 static_cast<FRegister>(wd),
1854 static_cast<FRegister>(ws),
1855 static_cast<FRegister>(wt));
1856}
1857
1858void MipsAssembler::XorV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1859 CHECK(HasMsa());
1860 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x1e),
1861 static_cast<FRegister>(wd),
1862 static_cast<FRegister>(ws),
1863 static_cast<FRegister>(wt));
1864}
1865
1866void MipsAssembler::AddvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1867 CHECK(HasMsa());
1868 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0xe),
1869 static_cast<FRegister>(wd),
1870 static_cast<FRegister>(ws),
1871 static_cast<FRegister>(wt));
1872}
1873
1874void MipsAssembler::AddvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1875 CHECK(HasMsa());
1876 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0xe),
1877 static_cast<FRegister>(wd),
1878 static_cast<FRegister>(ws),
1879 static_cast<FRegister>(wt));
1880}
1881
1882void MipsAssembler::AddvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1883 CHECK(HasMsa());
1884 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0xe),
1885 static_cast<FRegister>(wd),
1886 static_cast<FRegister>(ws),
1887 static_cast<FRegister>(wt));
1888}
1889
1890void MipsAssembler::AddvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1891 CHECK(HasMsa());
1892 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0xe),
1893 static_cast<FRegister>(wd),
1894 static_cast<FRegister>(ws),
1895 static_cast<FRegister>(wt));
1896}
1897
1898void MipsAssembler::SubvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1899 CHECK(HasMsa());
1900 DsFsmInstrFff(EmitMsa3R(0x1, 0x0, wt, ws, wd, 0xe),
1901 static_cast<FRegister>(wd),
1902 static_cast<FRegister>(ws),
1903 static_cast<FRegister>(wt));
1904}
1905
1906void MipsAssembler::SubvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1907 CHECK(HasMsa());
1908 DsFsmInstrFff(EmitMsa3R(0x1, 0x1, wt, ws, wd, 0xe),
1909 static_cast<FRegister>(wd),
1910 static_cast<FRegister>(ws),
1911 static_cast<FRegister>(wt));
1912}
1913
1914void MipsAssembler::SubvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1915 CHECK(HasMsa());
1916 DsFsmInstrFff(EmitMsa3R(0x1, 0x2, wt, ws, wd, 0xe),
1917 static_cast<FRegister>(wd),
1918 static_cast<FRegister>(ws),
1919 static_cast<FRegister>(wt));
1920}
1921
1922void MipsAssembler::SubvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1923 CHECK(HasMsa());
1924 DsFsmInstrFff(EmitMsa3R(0x1, 0x3, wt, ws, wd, 0xe),
1925 static_cast<FRegister>(wd),
1926 static_cast<FRegister>(ws),
1927 static_cast<FRegister>(wt));
1928}
1929
1930void MipsAssembler::MulvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1931 CHECK(HasMsa());
1932 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x12),
1933 static_cast<FRegister>(wd),
1934 static_cast<FRegister>(ws),
1935 static_cast<FRegister>(wt));
1936}
1937
1938void MipsAssembler::MulvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1939 CHECK(HasMsa());
1940 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x12),
1941 static_cast<FRegister>(wd),
1942 static_cast<FRegister>(ws),
1943 static_cast<FRegister>(wt));
1944}
1945
1946void MipsAssembler::MulvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1947 CHECK(HasMsa());
1948 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x12),
1949 static_cast<FRegister>(wd),
1950 static_cast<FRegister>(ws),
1951 static_cast<FRegister>(wt));
1952}
1953
1954void MipsAssembler::MulvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1955 CHECK(HasMsa());
1956 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x12),
1957 static_cast<FRegister>(wd),
1958 static_cast<FRegister>(ws),
1959 static_cast<FRegister>(wt));
1960}
1961
1962void MipsAssembler::Div_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1963 CHECK(HasMsa());
1964 DsFsmInstrFff(EmitMsa3R(0x4, 0x0, wt, ws, wd, 0x12),
1965 static_cast<FRegister>(wd),
1966 static_cast<FRegister>(ws),
1967 static_cast<FRegister>(wt));
1968}
1969
1970void MipsAssembler::Div_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1971 CHECK(HasMsa());
1972 DsFsmInstrFff(EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x12),
1973 static_cast<FRegister>(wd),
1974 static_cast<FRegister>(ws),
1975 static_cast<FRegister>(wt));
1976}
1977
1978void MipsAssembler::Div_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1979 CHECK(HasMsa());
1980 DsFsmInstrFff(EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x12),
1981 static_cast<FRegister>(wd),
1982 static_cast<FRegister>(ws),
1983 static_cast<FRegister>(wt));
1984}
1985
1986void MipsAssembler::Div_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1987 CHECK(HasMsa());
1988 DsFsmInstrFff(EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x12),
1989 static_cast<FRegister>(wd),
1990 static_cast<FRegister>(ws),
1991 static_cast<FRegister>(wt));
1992}
1993
1994void MipsAssembler::Div_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1995 CHECK(HasMsa());
1996 DsFsmInstrFff(EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x12),
1997 static_cast<FRegister>(wd),
1998 static_cast<FRegister>(ws),
1999 static_cast<FRegister>(wt));
2000}
2001
2002void MipsAssembler::Div_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2003 CHECK(HasMsa());
2004 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x12),
2005 static_cast<FRegister>(wd),
2006 static_cast<FRegister>(ws),
2007 static_cast<FRegister>(wt));
2008}
2009
2010void MipsAssembler::Div_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2011 CHECK(HasMsa());
2012 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x12),
2013 static_cast<FRegister>(wd),
2014 static_cast<FRegister>(ws),
2015 static_cast<FRegister>(wt));
2016}
2017
2018void MipsAssembler::Div_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2019 CHECK(HasMsa());
2020 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x12),
2021 static_cast<FRegister>(wd),
2022 static_cast<FRegister>(ws),
2023 static_cast<FRegister>(wt));
2024}
2025
2026void MipsAssembler::Mod_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2027 CHECK(HasMsa());
2028 DsFsmInstrFff(EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x12),
2029 static_cast<FRegister>(wd),
2030 static_cast<FRegister>(ws),
2031 static_cast<FRegister>(wt));
2032}
2033
2034void MipsAssembler::Mod_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2035 CHECK(HasMsa());
2036 DsFsmInstrFff(EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x12),
2037 static_cast<FRegister>(wd),
2038 static_cast<FRegister>(ws),
2039 static_cast<FRegister>(wt));
2040}
2041
2042void MipsAssembler::Mod_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2043 CHECK(HasMsa());
2044 DsFsmInstrFff(EmitMsa3R(0x6, 0x2, wt, ws, wd, 0x12),
2045 static_cast<FRegister>(wd),
2046 static_cast<FRegister>(ws),
2047 static_cast<FRegister>(wt));
2048}
2049
2050void MipsAssembler::Mod_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2051 CHECK(HasMsa());
2052 DsFsmInstrFff(EmitMsa3R(0x6, 0x3, wt, ws, wd, 0x12),
2053 static_cast<FRegister>(wd),
2054 static_cast<FRegister>(ws),
2055 static_cast<FRegister>(wt));
2056}
2057
2058void MipsAssembler::Mod_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2059 CHECK(HasMsa());
2060 DsFsmInstrFff(EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x12),
2061 static_cast<FRegister>(wd),
2062 static_cast<FRegister>(ws),
2063 static_cast<FRegister>(wt));
2064}
2065
2066void MipsAssembler::Mod_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2067 CHECK(HasMsa());
2068 DsFsmInstrFff(EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x12),
2069 static_cast<FRegister>(wd),
2070 static_cast<FRegister>(ws),
2071 static_cast<FRegister>(wt));
2072}
2073
2074void MipsAssembler::Mod_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2075 CHECK(HasMsa());
2076 DsFsmInstrFff(EmitMsa3R(0x7, 0x2, wt, ws, wd, 0x12),
2077 static_cast<FRegister>(wd),
2078 static_cast<FRegister>(ws),
2079 static_cast<FRegister>(wt));
2080}
2081
2082void MipsAssembler::Mod_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2083 CHECK(HasMsa());
2084 DsFsmInstrFff(EmitMsa3R(0x7, 0x3, wt, ws, wd, 0x12),
2085 static_cast<FRegister>(wd),
2086 static_cast<FRegister>(ws),
2087 static_cast<FRegister>(wt));
2088}
2089
2090void MipsAssembler::Add_aB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2091 CHECK(HasMsa());
2092 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x10),
2093 static_cast<FRegister>(wd),
2094 static_cast<FRegister>(ws),
2095 static_cast<FRegister>(wt));
2096}
2097
2098void MipsAssembler::Add_aH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2099 CHECK(HasMsa());
2100 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x10),
2101 static_cast<FRegister>(wd),
2102 static_cast<FRegister>(ws),
2103 static_cast<FRegister>(wt));
2104}
2105
2106void MipsAssembler::Add_aW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2107 CHECK(HasMsa());
2108 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x10),
2109 static_cast<FRegister>(wd),
2110 static_cast<FRegister>(ws),
2111 static_cast<FRegister>(wt));
2112}
2113
2114void MipsAssembler::Add_aD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2115 CHECK(HasMsa());
2116 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x10),
2117 static_cast<FRegister>(wd),
2118 static_cast<FRegister>(ws),
2119 static_cast<FRegister>(wt));
2120}
2121
2122void MipsAssembler::Ave_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2123 CHECK(HasMsa());
2124 DsFsmInstrFff(EmitMsa3R(0x4, 0x0, wt, ws, wd, 0x10),
2125 static_cast<FRegister>(wd),
2126 static_cast<FRegister>(ws),
2127 static_cast<FRegister>(wt));
2128}
2129
2130void MipsAssembler::Ave_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2131 CHECK(HasMsa());
2132 DsFsmInstrFff(EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x10),
2133 static_cast<FRegister>(wd),
2134 static_cast<FRegister>(ws),
2135 static_cast<FRegister>(wt));
2136}
2137
2138void MipsAssembler::Ave_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2139 CHECK(HasMsa());
2140 DsFsmInstrFff(EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x10),
2141 static_cast<FRegister>(wd),
2142 static_cast<FRegister>(ws),
2143 static_cast<FRegister>(wt));
2144}
2145
2146void MipsAssembler::Ave_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2147 CHECK(HasMsa());
2148 DsFsmInstrFff(EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x10),
2149 static_cast<FRegister>(wd),
2150 static_cast<FRegister>(ws),
2151 static_cast<FRegister>(wt));
2152}
2153
2154void MipsAssembler::Ave_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2155 CHECK(HasMsa());
2156 DsFsmInstrFff(EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x10),
2157 static_cast<FRegister>(wd),
2158 static_cast<FRegister>(ws),
2159 static_cast<FRegister>(wt));
2160}
2161
2162void MipsAssembler::Ave_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2163 CHECK(HasMsa());
2164 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x10),
2165 static_cast<FRegister>(wd),
2166 static_cast<FRegister>(ws),
2167 static_cast<FRegister>(wt));
2168}
2169
2170void MipsAssembler::Ave_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2171 CHECK(HasMsa());
2172 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x10),
2173 static_cast<FRegister>(wd),
2174 static_cast<FRegister>(ws),
2175 static_cast<FRegister>(wt));
2176}
2177
2178void MipsAssembler::Ave_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2179 CHECK(HasMsa());
2180 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x10),
2181 static_cast<FRegister>(wd),
2182 static_cast<FRegister>(ws),
2183 static_cast<FRegister>(wt));
2184}
2185
2186void MipsAssembler::Aver_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2187 CHECK(HasMsa());
2188 DsFsmInstrFff(EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x10),
2189 static_cast<FRegister>(wd),
2190 static_cast<FRegister>(ws),
2191 static_cast<FRegister>(wt));
2192}
2193
2194void MipsAssembler::Aver_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2195 CHECK(HasMsa());
2196 DsFsmInstrFff(EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x10),
2197 static_cast<FRegister>(wd),
2198 static_cast<FRegister>(ws),
2199 static_cast<FRegister>(wt));
2200}
2201
2202void MipsAssembler::Aver_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2203 CHECK(HasMsa());
2204 DsFsmInstrFff(EmitMsa3R(0x6, 0x2, wt, ws, wd, 0x10),
2205 static_cast<FRegister>(wd),
2206 static_cast<FRegister>(ws),
2207 static_cast<FRegister>(wt));
2208}
2209
2210void MipsAssembler::Aver_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2211 CHECK(HasMsa());
2212 DsFsmInstrFff(EmitMsa3R(0x6, 0x3, wt, ws, wd, 0x10),
2213 static_cast<FRegister>(wd),
2214 static_cast<FRegister>(ws),
2215 static_cast<FRegister>(wt));
2216}
2217
2218void MipsAssembler::Aver_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2219 CHECK(HasMsa());
2220 DsFsmInstrFff(EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x10),
2221 static_cast<FRegister>(wd),
2222 static_cast<FRegister>(ws),
2223 static_cast<FRegister>(wt));
2224}
2225
2226void MipsAssembler::Aver_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2227 CHECK(HasMsa());
2228 DsFsmInstrFff(EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x10),
2229 static_cast<FRegister>(wd),
2230 static_cast<FRegister>(ws),
2231 static_cast<FRegister>(wt));
2232}
2233
2234void MipsAssembler::Aver_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2235 CHECK(HasMsa());
2236 DsFsmInstrFff(EmitMsa3R(0x7, 0x2, wt, ws, wd, 0x10),
2237 static_cast<FRegister>(wd),
2238 static_cast<FRegister>(ws),
2239 static_cast<FRegister>(wt));
2240}
2241
2242void MipsAssembler::Aver_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2243 CHECK(HasMsa());
2244 DsFsmInstrFff(EmitMsa3R(0x7, 0x3, wt, ws, wd, 0x10),
2245 static_cast<FRegister>(wd),
2246 static_cast<FRegister>(ws),
2247 static_cast<FRegister>(wt));
2248}
2249
2250void MipsAssembler::Max_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2251 CHECK(HasMsa());
2252 DsFsmInstrFff(EmitMsa3R(0x2, 0x0, wt, ws, wd, 0xe),
2253 static_cast<FRegister>(wd),
2254 static_cast<FRegister>(ws),
2255 static_cast<FRegister>(wt));
2256}
2257
2258void MipsAssembler::Max_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2259 CHECK(HasMsa());
2260 DsFsmInstrFff(EmitMsa3R(0x2, 0x1, wt, ws, wd, 0xe),
2261 static_cast<FRegister>(wd),
2262 static_cast<FRegister>(ws),
2263 static_cast<FRegister>(wt));
2264}
2265
2266void MipsAssembler::Max_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2267 CHECK(HasMsa());
2268 DsFsmInstrFff(EmitMsa3R(0x2, 0x2, wt, ws, wd, 0xe),
2269 static_cast<FRegister>(wd),
2270 static_cast<FRegister>(ws),
2271 static_cast<FRegister>(wt));
2272}
2273
2274void MipsAssembler::Max_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2275 CHECK(HasMsa());
2276 DsFsmInstrFff(EmitMsa3R(0x2, 0x3, wt, ws, wd, 0xe),
2277 static_cast<FRegister>(wd),
2278 static_cast<FRegister>(ws),
2279 static_cast<FRegister>(wt));
2280}
2281
2282void MipsAssembler::Max_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2283 CHECK(HasMsa());
2284 DsFsmInstrFff(EmitMsa3R(0x3, 0x0, wt, ws, wd, 0xe),
2285 static_cast<FRegister>(wd),
2286 static_cast<FRegister>(ws),
2287 static_cast<FRegister>(wt));
2288}
2289
2290void MipsAssembler::Max_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2291 CHECK(HasMsa());
2292 DsFsmInstrFff(EmitMsa3R(0x3, 0x1, wt, ws, wd, 0xe),
2293 static_cast<FRegister>(wd),
2294 static_cast<FRegister>(ws),
2295 static_cast<FRegister>(wt));
2296}
2297
2298void MipsAssembler::Max_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2299 CHECK(HasMsa());
2300 DsFsmInstrFff(EmitMsa3R(0x3, 0x2, wt, ws, wd, 0xe),
2301 static_cast<FRegister>(wd),
2302 static_cast<FRegister>(ws),
2303 static_cast<FRegister>(wt));
2304}
2305
2306void MipsAssembler::Max_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2307 CHECK(HasMsa());
2308 DsFsmInstrFff(EmitMsa3R(0x3, 0x3, wt, ws, wd, 0xe),
2309 static_cast<FRegister>(wd),
2310 static_cast<FRegister>(ws),
2311 static_cast<FRegister>(wt));
2312}
2313
2314void MipsAssembler::Min_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2315 CHECK(HasMsa());
2316 DsFsmInstrFff(EmitMsa3R(0x4, 0x0, wt, ws, wd, 0xe),
2317 static_cast<FRegister>(wd),
2318 static_cast<FRegister>(ws),
2319 static_cast<FRegister>(wt));
2320}
2321
2322void MipsAssembler::Min_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2323 CHECK(HasMsa());
2324 DsFsmInstrFff(EmitMsa3R(0x4, 0x1, wt, ws, wd, 0xe),
2325 static_cast<FRegister>(wd),
2326 static_cast<FRegister>(ws),
2327 static_cast<FRegister>(wt));
2328}
2329
2330void MipsAssembler::Min_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2331 CHECK(HasMsa());
2332 DsFsmInstrFff(EmitMsa3R(0x4, 0x2, wt, ws, wd, 0xe),
2333 static_cast<FRegister>(wd),
2334 static_cast<FRegister>(ws),
2335 static_cast<FRegister>(wt));
2336}
2337
2338void MipsAssembler::Min_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2339 CHECK(HasMsa());
2340 DsFsmInstrFff(EmitMsa3R(0x4, 0x3, wt, ws, wd, 0xe),
2341 static_cast<FRegister>(wd),
2342 static_cast<FRegister>(ws),
2343 static_cast<FRegister>(wt));
2344}
2345
2346void MipsAssembler::Min_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2347 CHECK(HasMsa());
2348 DsFsmInstrFff(EmitMsa3R(0x5, 0x0, wt, ws, wd, 0xe),
2349 static_cast<FRegister>(wd),
2350 static_cast<FRegister>(ws),
2351 static_cast<FRegister>(wt));
2352}
2353
2354void MipsAssembler::Min_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2355 CHECK(HasMsa());
2356 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0xe),
2357 static_cast<FRegister>(wd),
2358 static_cast<FRegister>(ws),
2359 static_cast<FRegister>(wt));
2360}
2361
2362void MipsAssembler::Min_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2363 CHECK(HasMsa());
2364 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0xe),
2365 static_cast<FRegister>(wd),
2366 static_cast<FRegister>(ws),
2367 static_cast<FRegister>(wt));
2368}
2369
2370void MipsAssembler::Min_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2371 CHECK(HasMsa());
2372 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0xe),
2373 static_cast<FRegister>(wd),
2374 static_cast<FRegister>(ws),
2375 static_cast<FRegister>(wt));
2376}
2377
2378void MipsAssembler::FaddW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2379 CHECK(HasMsa());
2380 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x1b),
2381 static_cast<FRegister>(wd),
2382 static_cast<FRegister>(ws),
2383 static_cast<FRegister>(wt));
2384}
2385
2386void MipsAssembler::FaddD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2387 CHECK(HasMsa());
2388 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x1b),
2389 static_cast<FRegister>(wd),
2390 static_cast<FRegister>(ws),
2391 static_cast<FRegister>(wt));
2392}
2393
2394void MipsAssembler::FsubW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2395 CHECK(HasMsa());
2396 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x1b),
2397 static_cast<FRegister>(wd),
2398 static_cast<FRegister>(ws),
2399 static_cast<FRegister>(wt));
2400}
2401
2402void MipsAssembler::FsubD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2403 CHECK(HasMsa());
2404 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x1b),
2405 static_cast<FRegister>(wd),
2406 static_cast<FRegister>(ws),
2407 static_cast<FRegister>(wt));
2408}
2409
2410void MipsAssembler::FmulW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2411 CHECK(HasMsa());
2412 DsFsmInstrFff(EmitMsa3R(0x1, 0x0, wt, ws, wd, 0x1b),
2413 static_cast<FRegister>(wd),
2414 static_cast<FRegister>(ws),
2415 static_cast<FRegister>(wt));
2416}
2417
2418void MipsAssembler::FmulD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2419 CHECK(HasMsa());
2420 DsFsmInstrFff(EmitMsa3R(0x1, 0x1, wt, ws, wd, 0x1b),
2421 static_cast<FRegister>(wd),
2422 static_cast<FRegister>(ws),
2423 static_cast<FRegister>(wt));
2424}
2425
2426void MipsAssembler::FdivW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2427 CHECK(HasMsa());
2428 DsFsmInstrFff(EmitMsa3R(0x1, 0x2, wt, ws, wd, 0x1b),
2429 static_cast<FRegister>(wd),
2430 static_cast<FRegister>(ws),
2431 static_cast<FRegister>(wt));
2432}
2433
2434void MipsAssembler::FdivD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2435 CHECK(HasMsa());
2436 DsFsmInstrFff(EmitMsa3R(0x1, 0x3, wt, ws, wd, 0x1b),
2437 static_cast<FRegister>(wd),
2438 static_cast<FRegister>(ws),
2439 static_cast<FRegister>(wt));
2440}
2441
2442void MipsAssembler::FmaxW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2443 CHECK(HasMsa());
2444 DsFsmInstrFff(EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x1b),
2445 static_cast<FRegister>(wd),
2446 static_cast<FRegister>(ws),
2447 static_cast<FRegister>(wt));
2448}
2449
2450void MipsAssembler::FmaxD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2451 CHECK(HasMsa());
2452 DsFsmInstrFff(EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x1b),
2453 static_cast<FRegister>(wd),
2454 static_cast<FRegister>(ws),
2455 static_cast<FRegister>(wt));
2456}
2457
2458void MipsAssembler::FminW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2459 CHECK(HasMsa());
2460 DsFsmInstrFff(EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x1b),
2461 static_cast<FRegister>(wd),
2462 static_cast<FRegister>(ws),
2463 static_cast<FRegister>(wt));
2464}
2465
2466void MipsAssembler::FminD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2467 CHECK(HasMsa());
2468 DsFsmInstrFff(EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x1b),
2469 static_cast<FRegister>(wd),
2470 static_cast<FRegister>(ws),
2471 static_cast<FRegister>(wt));
2472}
2473
2474void MipsAssembler::Ffint_sW(VectorRegister wd, VectorRegister ws) {
2475 CHECK(HasMsa());
2476 DsFsmInstrFff(EmitMsa2RF(0x19e, 0x0, ws, wd, 0x1e),
2477 static_cast<FRegister>(wd),
2478 static_cast<FRegister>(ws),
2479 static_cast<FRegister>(ws));
2480}
2481
2482void MipsAssembler::Ffint_sD(VectorRegister wd, VectorRegister ws) {
2483 CHECK(HasMsa());
2484 DsFsmInstrFff(EmitMsa2RF(0x19e, 0x1, ws, wd, 0x1e),
2485 static_cast<FRegister>(wd),
2486 static_cast<FRegister>(ws),
2487 static_cast<FRegister>(ws));
2488}
2489
2490void MipsAssembler::Ftint_sW(VectorRegister wd, VectorRegister ws) {
2491 CHECK(HasMsa());
2492 DsFsmInstrFff(EmitMsa2RF(0x19c, 0x0, ws, wd, 0x1e),
2493 static_cast<FRegister>(wd),
2494 static_cast<FRegister>(ws),
2495 static_cast<FRegister>(ws));
2496}
2497
2498void MipsAssembler::Ftint_sD(VectorRegister wd, VectorRegister ws) {
2499 CHECK(HasMsa());
2500 DsFsmInstrFff(EmitMsa2RF(0x19c, 0x1, ws, wd, 0x1e),
2501 static_cast<FRegister>(wd),
2502 static_cast<FRegister>(ws),
2503 static_cast<FRegister>(ws));
2504}
2505
2506void MipsAssembler::SllB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2507 CHECK(HasMsa());
2508 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0xd),
2509 static_cast<FRegister>(wd),
2510 static_cast<FRegister>(ws),
2511 static_cast<FRegister>(wt));
2512}
2513
2514void MipsAssembler::SllH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2515 CHECK(HasMsa());
2516 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0xd),
2517 static_cast<FRegister>(wd),
2518 static_cast<FRegister>(ws),
2519 static_cast<FRegister>(wt));
2520}
2521
2522void MipsAssembler::SllW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2523 CHECK(HasMsa());
2524 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0xd),
2525 static_cast<FRegister>(wd),
2526 static_cast<FRegister>(ws),
2527 static_cast<FRegister>(wt));
2528}
2529
2530void MipsAssembler::SllD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2531 CHECK(HasMsa());
2532 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0xd),
2533 static_cast<FRegister>(wd),
2534 static_cast<FRegister>(ws),
2535 static_cast<FRegister>(wt));
2536}
2537
2538void MipsAssembler::SraB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2539 CHECK(HasMsa());
2540 DsFsmInstrFff(EmitMsa3R(0x1, 0x0, wt, ws, wd, 0xd),
2541 static_cast<FRegister>(wd),
2542 static_cast<FRegister>(ws),
2543 static_cast<FRegister>(wt));
2544}
2545
2546void MipsAssembler::SraH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2547 CHECK(HasMsa());
2548 DsFsmInstrFff(EmitMsa3R(0x1, 0x1, wt, ws, wd, 0xd),
2549 static_cast<FRegister>(wd),
2550 static_cast<FRegister>(ws),
2551 static_cast<FRegister>(wt));
2552}
2553
2554void MipsAssembler::SraW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2555 CHECK(HasMsa());
2556 DsFsmInstrFff(EmitMsa3R(0x1, 0x2, wt, ws, wd, 0xd),
2557 static_cast<FRegister>(wd),
2558 static_cast<FRegister>(ws),
2559 static_cast<FRegister>(wt));
2560}
2561
2562void MipsAssembler::SraD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2563 CHECK(HasMsa());
2564 DsFsmInstrFff(EmitMsa3R(0x1, 0x3, wt, ws, wd, 0xd),
2565 static_cast<FRegister>(wd),
2566 static_cast<FRegister>(ws),
2567 static_cast<FRegister>(wt));
2568}
2569
2570void MipsAssembler::SrlB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2571 CHECK(HasMsa());
2572 DsFsmInstrFff(EmitMsa3R(0x2, 0x0, wt, ws, wd, 0xd),
2573 static_cast<FRegister>(wd),
2574 static_cast<FRegister>(ws),
2575 static_cast<FRegister>(wt));
2576}
2577
2578void MipsAssembler::SrlH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2579 CHECK(HasMsa());
2580 DsFsmInstrFff(EmitMsa3R(0x2, 0x1, wt, ws, wd, 0xd),
2581 static_cast<FRegister>(wd),
2582 static_cast<FRegister>(ws),
2583 static_cast<FRegister>(wt));
2584}
2585
2586void MipsAssembler::SrlW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2587 CHECK(HasMsa());
2588 DsFsmInstrFff(EmitMsa3R(0x2, 0x2, wt, ws, wd, 0xd),
2589 static_cast<FRegister>(wd),
2590 static_cast<FRegister>(ws),
2591 static_cast<FRegister>(wt));
2592}
2593
2594void MipsAssembler::SrlD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2595 CHECK(HasMsa());
2596 DsFsmInstrFff(EmitMsa3R(0x2, 0x3, wt, ws, wd, 0xd),
2597 static_cast<FRegister>(wd),
2598 static_cast<FRegister>(ws),
2599 static_cast<FRegister>(wt));
2600}
2601
2602void MipsAssembler::SlliB(VectorRegister wd, VectorRegister ws, int shamt3) {
2603 CHECK(HasMsa());
2604 CHECK(IsUint<3>(shamt3)) << shamt3;
2605 DsFsmInstrFff(EmitMsaBIT(0x0, shamt3 | kMsaDfMByteMask, ws, wd, 0x9),
2606 static_cast<FRegister>(wd),
2607 static_cast<FRegister>(ws),
2608 static_cast<FRegister>(ws));
2609}
2610
2611void MipsAssembler::SlliH(VectorRegister wd, VectorRegister ws, int shamt4) {
2612 CHECK(HasMsa());
2613 CHECK(IsUint<4>(shamt4)) << shamt4;
2614 DsFsmInstrFff(EmitMsaBIT(0x0, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9),
2615 static_cast<FRegister>(wd),
2616 static_cast<FRegister>(ws),
2617 static_cast<FRegister>(ws));
2618}
2619
2620void MipsAssembler::SlliW(VectorRegister wd, VectorRegister ws, int shamt5) {
2621 CHECK(HasMsa());
2622 CHECK(IsUint<5>(shamt5)) << shamt5;
2623 DsFsmInstrFff(EmitMsaBIT(0x0, shamt5 | kMsaDfMWordMask, ws, wd, 0x9),
2624 static_cast<FRegister>(wd),
2625 static_cast<FRegister>(ws),
2626 static_cast<FRegister>(ws));
2627}
2628
2629void MipsAssembler::SlliD(VectorRegister wd, VectorRegister ws, int shamt6) {
2630 CHECK(HasMsa());
2631 CHECK(IsUint<6>(shamt6)) << shamt6;
2632 DsFsmInstrFff(EmitMsaBIT(0x0, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9),
2633 static_cast<FRegister>(wd),
2634 static_cast<FRegister>(ws),
2635 static_cast<FRegister>(ws));
2636}
2637
2638void MipsAssembler::SraiB(VectorRegister wd, VectorRegister ws, int shamt3) {
2639 CHECK(HasMsa());
2640 CHECK(IsUint<3>(shamt3)) << shamt3;
2641 DsFsmInstrFff(EmitMsaBIT(0x1, shamt3 | kMsaDfMByteMask, ws, wd, 0x9),
2642 static_cast<FRegister>(wd),
2643 static_cast<FRegister>(ws),
2644 static_cast<FRegister>(ws));
2645}
2646
2647void MipsAssembler::SraiH(VectorRegister wd, VectorRegister ws, int shamt4) {
2648 CHECK(HasMsa());
2649 CHECK(IsUint<4>(shamt4)) << shamt4;
2650 DsFsmInstrFff(EmitMsaBIT(0x1, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9),
2651 static_cast<FRegister>(wd),
2652 static_cast<FRegister>(ws),
2653 static_cast<FRegister>(ws));
2654}
2655
2656void MipsAssembler::SraiW(VectorRegister wd, VectorRegister ws, int shamt5) {
2657 CHECK(HasMsa());
2658 CHECK(IsUint<5>(shamt5)) << shamt5;
2659 DsFsmInstrFff(EmitMsaBIT(0x1, shamt5 | kMsaDfMWordMask, ws, wd, 0x9),
2660 static_cast<FRegister>(wd),
2661 static_cast<FRegister>(ws),
2662 static_cast<FRegister>(ws));
2663}
2664
2665void MipsAssembler::SraiD(VectorRegister wd, VectorRegister ws, int shamt6) {
2666 CHECK(HasMsa());
2667 CHECK(IsUint<6>(shamt6)) << shamt6;
2668 DsFsmInstrFff(EmitMsaBIT(0x1, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9),
2669 static_cast<FRegister>(wd),
2670 static_cast<FRegister>(ws),
2671 static_cast<FRegister>(ws));
2672}
2673
2674void MipsAssembler::SrliB(VectorRegister wd, VectorRegister ws, int shamt3) {
2675 CHECK(HasMsa());
2676 CHECK(IsUint<3>(shamt3)) << shamt3;
2677 DsFsmInstrFff(EmitMsaBIT(0x2, shamt3 | kMsaDfMByteMask, ws, wd, 0x9),
2678 static_cast<FRegister>(wd),
2679 static_cast<FRegister>(ws),
2680 static_cast<FRegister>(ws));
2681}
2682
2683void MipsAssembler::SrliH(VectorRegister wd, VectorRegister ws, int shamt4) {
2684 CHECK(HasMsa());
2685 CHECK(IsUint<4>(shamt4)) << shamt4;
2686 DsFsmInstrFff(EmitMsaBIT(0x2, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9),
2687 static_cast<FRegister>(wd),
2688 static_cast<FRegister>(ws),
2689 static_cast<FRegister>(ws));
2690}
2691
2692void MipsAssembler::SrliW(VectorRegister wd, VectorRegister ws, int shamt5) {
2693 CHECK(HasMsa());
2694 CHECK(IsUint<5>(shamt5)) << shamt5;
2695 DsFsmInstrFff(EmitMsaBIT(0x2, shamt5 | kMsaDfMWordMask, ws, wd, 0x9),
2696 static_cast<FRegister>(wd),
2697 static_cast<FRegister>(ws),
2698 static_cast<FRegister>(ws));
2699}
2700
2701void MipsAssembler::SrliD(VectorRegister wd, VectorRegister ws, int shamt6) {
2702 CHECK(HasMsa());
2703 CHECK(IsUint<6>(shamt6)) << shamt6;
2704 DsFsmInstrFff(EmitMsaBIT(0x2, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9),
2705 static_cast<FRegister>(wd),
2706 static_cast<FRegister>(ws),
2707 static_cast<FRegister>(ws));
2708}
2709
2710void MipsAssembler::MoveV(VectorRegister wd, VectorRegister ws) {
2711 CHECK(HasMsa());
2712 DsFsmInstrFff(EmitMsaBIT(0x1, 0x3e, ws, wd, 0x19),
2713 static_cast<FRegister>(wd),
2714 static_cast<FRegister>(ws),
2715 static_cast<FRegister>(ws));
2716}
2717
2718void MipsAssembler::SplatiB(VectorRegister wd, VectorRegister ws, int n4) {
2719 CHECK(HasMsa());
2720 CHECK(IsUint<4>(n4)) << n4;
2721 DsFsmInstrFff(EmitMsaELM(0x1, n4 | kMsaDfNByteMask, ws, wd, 0x19),
2722 static_cast<FRegister>(wd),
2723 static_cast<FRegister>(ws),
2724 static_cast<FRegister>(ws));
2725}
2726
2727void MipsAssembler::SplatiH(VectorRegister wd, VectorRegister ws, int n3) {
2728 CHECK(HasMsa());
2729 CHECK(IsUint<3>(n3)) << n3;
2730 DsFsmInstrFff(EmitMsaELM(0x1, n3 | kMsaDfNHalfwordMask, ws, wd, 0x19),
2731 static_cast<FRegister>(wd),
2732 static_cast<FRegister>(ws),
2733 static_cast<FRegister>(ws));
2734}
2735
2736void MipsAssembler::SplatiW(VectorRegister wd, VectorRegister ws, int n2) {
2737 CHECK(HasMsa());
2738 CHECK(IsUint<2>(n2)) << n2;
2739 DsFsmInstrFff(EmitMsaELM(0x1, n2 | kMsaDfNWordMask, ws, wd, 0x19),
2740 static_cast<FRegister>(wd),
2741 static_cast<FRegister>(ws),
2742 static_cast<FRegister>(ws));
2743}
2744
2745void MipsAssembler::SplatiD(VectorRegister wd, VectorRegister ws, int n1) {
2746 CHECK(HasMsa());
2747 CHECK(IsUint<1>(n1)) << n1;
2748 DsFsmInstrFff(EmitMsaELM(0x1, n1 | kMsaDfNDoublewordMask, ws, wd, 0x19),
2749 static_cast<FRegister>(wd),
2750 static_cast<FRegister>(ws),
2751 static_cast<FRegister>(ws));
2752}
2753
2754void MipsAssembler::FillB(VectorRegister wd, Register rs) {
2755 CHECK(HasMsa());
2756 DsFsmInstrFr(EmitMsa2R(0xc0, 0x0, static_cast<VectorRegister>(rs), wd, 0x1e),
2757 static_cast<FRegister>(wd),
2758 rs);
2759}
2760
2761void MipsAssembler::FillH(VectorRegister wd, Register rs) {
2762 CHECK(HasMsa());
2763 DsFsmInstrFr(EmitMsa2R(0xc0, 0x1, static_cast<VectorRegister>(rs), wd, 0x1e),
2764 static_cast<FRegister>(wd),
2765 rs);
2766}
2767
2768void MipsAssembler::FillW(VectorRegister wd, Register rs) {
2769 CHECK(HasMsa());
2770 DsFsmInstrFr(EmitMsa2R(0xc0, 0x2, static_cast<VectorRegister>(rs), wd, 0x1e),
2771 static_cast<FRegister>(wd),
2772 rs);
2773}
2774
2775void MipsAssembler::LdiB(VectorRegister wd, int imm8) {
2776 CHECK(HasMsa());
2777 CHECK(IsInt<8>(imm8)) << imm8;
2778 DsFsmInstrFr(EmitMsaI10(0x6, 0x0, imm8 & kMsaS10Mask, wd, 0x7),
2779 static_cast<FRegister>(wd),
2780 ZERO);
2781}
2782
2783void MipsAssembler::LdiH(VectorRegister wd, int imm10) {
2784 CHECK(HasMsa());
2785 CHECK(IsInt<10>(imm10)) << imm10;
2786 DsFsmInstrFr(EmitMsaI10(0x6, 0x1, imm10 & kMsaS10Mask, wd, 0x7),
2787 static_cast<FRegister>(wd),
2788 ZERO);
2789}
2790
2791void MipsAssembler::LdiW(VectorRegister wd, int imm10) {
2792 CHECK(HasMsa());
2793 CHECK(IsInt<10>(imm10)) << imm10;
2794 DsFsmInstrFr(EmitMsaI10(0x6, 0x2, imm10 & kMsaS10Mask, wd, 0x7),
2795 static_cast<FRegister>(wd),
2796 ZERO);
2797}
2798
2799void MipsAssembler::LdiD(VectorRegister wd, int imm10) {
2800 CHECK(HasMsa());
2801 CHECK(IsInt<10>(imm10)) << imm10;
2802 DsFsmInstrFr(EmitMsaI10(0x6, 0x3, imm10 & kMsaS10Mask, wd, 0x7),
2803 static_cast<FRegister>(wd),
2804 ZERO);
2805}
2806
2807void MipsAssembler::LdB(VectorRegister wd, Register rs, int offset) {
2808 CHECK(HasMsa());
2809 CHECK(IsInt<10>(offset)) << offset;
2810 DsFsmInstrFr(EmitMsaMI10(offset & kMsaS10Mask, rs, wd, 0x8, 0x0),
2811 static_cast<FRegister>(wd),
2812 rs);
2813}
2814
2815void MipsAssembler::LdH(VectorRegister wd, Register rs, int offset) {
2816 CHECK(HasMsa());
2817 CHECK(IsInt<11>(offset)) << offset;
2818 CHECK_ALIGNED(offset, kMipsHalfwordSize);
2819 DsFsmInstrFr(EmitMsaMI10((offset >> TIMES_2) & kMsaS10Mask, rs, wd, 0x8, 0x1),
2820 static_cast<FRegister>(wd),
2821 rs);
2822}
2823
2824void MipsAssembler::LdW(VectorRegister wd, Register rs, int offset) {
2825 CHECK(HasMsa());
2826 CHECK(IsInt<12>(offset)) << offset;
2827 CHECK_ALIGNED(offset, kMipsWordSize);
2828 DsFsmInstrFr(EmitMsaMI10((offset >> TIMES_4) & kMsaS10Mask, rs, wd, 0x8, 0x2),
2829 static_cast<FRegister>(wd),
2830 rs);
2831}
2832
2833void MipsAssembler::LdD(VectorRegister wd, Register rs, int offset) {
2834 CHECK(HasMsa());
2835 CHECK(IsInt<13>(offset)) << offset;
2836 CHECK_ALIGNED(offset, kMipsDoublewordSize);
2837 DsFsmInstrFr(EmitMsaMI10((offset >> TIMES_8) & kMsaS10Mask, rs, wd, 0x8, 0x3),
2838 static_cast<FRegister>(wd),
2839 rs);
2840}
2841
2842void MipsAssembler::StB(VectorRegister wd, Register rs, int offset) {
2843 CHECK(HasMsa());
2844 CHECK(IsInt<10>(offset)) << offset;
2845 DsFsmInstrFR(EmitMsaMI10(offset & kMsaS10Mask, rs, wd, 0x9, 0x0), static_cast<FRegister>(wd), rs);
2846}
2847
2848void MipsAssembler::StH(VectorRegister wd, Register rs, int offset) {
2849 CHECK(HasMsa());
2850 CHECK(IsInt<11>(offset)) << offset;
2851 CHECK_ALIGNED(offset, kMipsHalfwordSize);
2852 DsFsmInstrFR(EmitMsaMI10((offset >> TIMES_2) & kMsaS10Mask, rs, wd, 0x9, 0x1),
2853 static_cast<FRegister>(wd),
2854 rs);
2855}
2856
2857void MipsAssembler::StW(VectorRegister wd, Register rs, int offset) {
2858 CHECK(HasMsa());
2859 CHECK(IsInt<12>(offset)) << offset;
2860 CHECK_ALIGNED(offset, kMipsWordSize);
2861 DsFsmInstrFR(EmitMsaMI10((offset >> TIMES_4) & kMsaS10Mask, rs, wd, 0x9, 0x2),
2862 static_cast<FRegister>(wd),
2863 rs);
2864}
2865
2866void MipsAssembler::StD(VectorRegister wd, Register rs, int offset) {
2867 CHECK(HasMsa());
2868 CHECK(IsInt<13>(offset)) << offset;
2869 CHECK_ALIGNED(offset, kMipsDoublewordSize);
2870 DsFsmInstrFR(EmitMsaMI10((offset >> TIMES_8) & kMsaS10Mask, rs, wd, 0x9, 0x3),
2871 static_cast<FRegister>(wd),
2872 rs);
2873}
2874
2875void MipsAssembler::IlvrB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2876 CHECK(HasMsa());
2877 DsFsmInstrFff(EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x14),
2878 static_cast<FRegister>(wd),
2879 static_cast<FRegister>(ws),
2880 static_cast<FRegister>(wt));
2881}
2882
2883void MipsAssembler::IlvrH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2884 CHECK(HasMsa());
2885 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x14),
2886 static_cast<FRegister>(wd),
2887 static_cast<FRegister>(ws),
2888 static_cast<FRegister>(wt));
2889}
2890
2891void MipsAssembler::IlvrW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2892 CHECK(HasMsa());
2893 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x14),
2894 static_cast<FRegister>(wd),
2895 static_cast<FRegister>(ws),
2896 static_cast<FRegister>(wt));
2897}
2898
2899void MipsAssembler::IlvrD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2900 CHECK(HasMsa());
2901 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x14),
2902 static_cast<FRegister>(wd),
2903 static_cast<FRegister>(ws),
2904 static_cast<FRegister>(wt));
2905}
2906
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002907void MipsAssembler::LoadConst32(Register rd, int32_t value) {
2908 if (IsUint<16>(value)) {
2909 // Use OR with (unsigned) immediate to encode 16b unsigned int.
2910 Ori(rd, ZERO, value);
2911 } else if (IsInt<16>(value)) {
2912 // Use ADD with (signed) immediate to encode 16b signed int.
2913 Addiu(rd, ZERO, value);
jeffhao7fbee072012-08-24 17:56:54 -07002914 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002915 Lui(rd, High16Bits(value));
2916 if (value & 0xFFFF)
2917 Ori(rd, rd, Low16Bits(value));
2918 }
2919}
2920
2921void MipsAssembler::LoadConst64(Register reg_hi, Register reg_lo, int64_t value) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08002922 uint32_t low = Low32Bits(value);
2923 uint32_t high = High32Bits(value);
2924 LoadConst32(reg_lo, low);
2925 if (high != low) {
2926 LoadConst32(reg_hi, high);
2927 } else {
2928 Move(reg_hi, reg_lo);
2929 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002930}
2931
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002932void MipsAssembler::LoadSConst32(FRegister r, int32_t value, Register temp) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08002933 if (value == 0) {
2934 temp = ZERO;
2935 } else {
2936 LoadConst32(temp, value);
2937 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002938 Mtc1(temp, r);
2939}
2940
2941void MipsAssembler::LoadDConst64(FRegister rd, int64_t value, Register temp) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08002942 uint32_t low = Low32Bits(value);
2943 uint32_t high = High32Bits(value);
2944 if (low == 0) {
2945 Mtc1(ZERO, rd);
2946 } else {
2947 LoadConst32(temp, low);
2948 Mtc1(temp, rd);
2949 }
2950 if (high == 0) {
Alexey Frunzebb9863a2016-01-11 15:51:16 -08002951 MoveToFpuHigh(ZERO, rd);
Alexey Frunze5c7aed32015-11-25 19:41:54 -08002952 } else {
2953 LoadConst32(temp, high);
Alexey Frunzebb9863a2016-01-11 15:51:16 -08002954 MoveToFpuHigh(temp, rd);
Alexey Frunze5c7aed32015-11-25 19:41:54 -08002955 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002956}
2957
2958void MipsAssembler::Addiu32(Register rt, Register rs, int32_t value, Register temp) {
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07002959 CHECK_NE(rs, temp); // Must not overwrite the register `rs` while loading `value`.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002960 if (IsInt<16>(value)) {
2961 Addiu(rt, rs, value);
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07002962 } else if (IsR6()) {
2963 int16_t high = High16Bits(value);
2964 int16_t low = Low16Bits(value);
2965 high += (low < 0) ? 1 : 0; // Account for sign extension in addiu.
2966 if (low != 0) {
2967 Aui(temp, rs, high);
2968 Addiu(rt, temp, low);
2969 } else {
2970 Aui(rt, rs, high);
2971 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002972 } else {
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07002973 // Do not load the whole 32-bit `value` if it can be represented as
2974 // a sum of two 16-bit signed values. This can save an instruction.
2975 constexpr int32_t kMinValueForSimpleAdjustment = std::numeric_limits<int16_t>::min() * 2;
2976 constexpr int32_t kMaxValueForSimpleAdjustment = std::numeric_limits<int16_t>::max() * 2;
2977 if (0 <= value && value <= kMaxValueForSimpleAdjustment) {
2978 Addiu(temp, rs, kMaxValueForSimpleAdjustment / 2);
2979 Addiu(rt, temp, value - kMaxValueForSimpleAdjustment / 2);
2980 } else if (kMinValueForSimpleAdjustment <= value && value < 0) {
2981 Addiu(temp, rs, kMinValueForSimpleAdjustment / 2);
2982 Addiu(rt, temp, value - kMinValueForSimpleAdjustment / 2);
2983 } else {
2984 // Now that all shorter options have been exhausted, load the full 32-bit value.
2985 LoadConst32(temp, value);
2986 Addu(rt, rs, temp);
2987 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002988 }
2989}
2990
2991void MipsAssembler::Branch::InitShortOrLong(MipsAssembler::Branch::OffsetBits offset_size,
2992 MipsAssembler::Branch::Type short_type,
2993 MipsAssembler::Branch::Type long_type) {
2994 type_ = (offset_size <= branch_info_[short_type].offset_size) ? short_type : long_type;
2995}
2996
Alexey Frunze96b66822016-09-10 02:32:44 -07002997void MipsAssembler::Branch::InitializeType(Type initial_type, bool is_r6) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002998 OffsetBits offset_size = GetOffsetSizeNeeded(location_, target_);
2999 if (is_r6) {
3000 // R6
Alexey Frunze96b66822016-09-10 02:32:44 -07003001 switch (initial_type) {
3002 case kLabel:
3003 CHECK(!IsResolved());
3004 type_ = kR6Label;
3005 break;
3006 case kLiteral:
3007 CHECK(!IsResolved());
3008 type_ = kR6Literal;
3009 break;
3010 case kCall:
3011 InitShortOrLong(offset_size, kR6Call, kR6LongCall);
3012 break;
3013 case kCondBranch:
3014 switch (condition_) {
3015 case kUncond:
3016 InitShortOrLong(offset_size, kR6UncondBranch, kR6LongUncondBranch);
3017 break;
3018 case kCondEQZ:
3019 case kCondNEZ:
3020 // Special case for beqzc/bnezc with longer offset than in other b<cond>c instructions.
3021 type_ = (offset_size <= kOffset23) ? kR6CondBranch : kR6LongCondBranch;
3022 break;
3023 default:
3024 InitShortOrLong(offset_size, kR6CondBranch, kR6LongCondBranch);
3025 break;
3026 }
3027 break;
3028 default:
3029 LOG(FATAL) << "Unexpected branch type " << initial_type;
3030 UNREACHABLE();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003031 }
3032 } else {
3033 // R2
Alexey Frunze96b66822016-09-10 02:32:44 -07003034 switch (initial_type) {
3035 case kLabel:
3036 CHECK(!IsResolved());
3037 type_ = kLabel;
3038 break;
3039 case kLiteral:
3040 CHECK(!IsResolved());
3041 type_ = kLiteral;
3042 break;
3043 case kCall:
3044 InitShortOrLong(offset_size, kCall, kLongCall);
3045 break;
3046 case kCondBranch:
3047 switch (condition_) {
3048 case kUncond:
3049 InitShortOrLong(offset_size, kUncondBranch, kLongUncondBranch);
3050 break;
3051 default:
3052 InitShortOrLong(offset_size, kCondBranch, kLongCondBranch);
3053 break;
3054 }
3055 break;
3056 default:
3057 LOG(FATAL) << "Unexpected branch type " << initial_type;
3058 UNREACHABLE();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003059 }
3060 }
3061 old_type_ = type_;
3062}
3063
3064bool MipsAssembler::Branch::IsNop(BranchCondition condition, Register lhs, Register rhs) {
3065 switch (condition) {
3066 case kCondLT:
3067 case kCondGT:
3068 case kCondNE:
3069 case kCondLTU:
3070 return lhs == rhs;
3071 default:
3072 return false;
3073 }
3074}
3075
3076bool MipsAssembler::Branch::IsUncond(BranchCondition condition, Register lhs, Register rhs) {
3077 switch (condition) {
3078 case kUncond:
3079 return true;
3080 case kCondGE:
3081 case kCondLE:
3082 case kCondEQ:
3083 case kCondGEU:
3084 return lhs == rhs;
3085 default:
3086 return false;
3087 }
3088}
3089
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003090MipsAssembler::Branch::Branch(bool is_r6, uint32_t location, uint32_t target, bool is_call)
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003091 : old_location_(location),
3092 location_(location),
3093 target_(target),
3094 lhs_reg_(0),
3095 rhs_reg_(0),
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003096 condition_(kUncond),
3097 delayed_instruction_(kUnfilledDelaySlot) {
Alexey Frunze96b66822016-09-10 02:32:44 -07003098 InitializeType((is_call ? kCall : kCondBranch), is_r6);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003099}
3100
3101MipsAssembler::Branch::Branch(bool is_r6,
3102 uint32_t location,
3103 uint32_t target,
3104 MipsAssembler::BranchCondition condition,
3105 Register lhs_reg,
3106 Register rhs_reg)
3107 : old_location_(location),
3108 location_(location),
3109 target_(target),
3110 lhs_reg_(lhs_reg),
3111 rhs_reg_(rhs_reg),
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003112 condition_(condition),
3113 delayed_instruction_(kUnfilledDelaySlot) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003114 CHECK_NE(condition, kUncond);
3115 switch (condition) {
3116 case kCondLT:
3117 case kCondGE:
3118 case kCondLE:
3119 case kCondGT:
3120 case kCondLTU:
3121 case kCondGEU:
3122 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
3123 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
3124 // We leave this up to the caller.
3125 CHECK(is_r6);
3126 FALLTHROUGH_INTENDED;
3127 case kCondEQ:
3128 case kCondNE:
3129 // Require registers other than 0 not only for R6, but also for R2 to catch errors.
3130 // To compare with 0, use dedicated kCond*Z conditions.
3131 CHECK_NE(lhs_reg, ZERO);
3132 CHECK_NE(rhs_reg, ZERO);
3133 break;
3134 case kCondLTZ:
3135 case kCondGEZ:
3136 case kCondLEZ:
3137 case kCondGTZ:
3138 case kCondEQZ:
3139 case kCondNEZ:
3140 // Require registers other than 0 not only for R6, but also for R2 to catch errors.
3141 CHECK_NE(lhs_reg, ZERO);
3142 CHECK_EQ(rhs_reg, ZERO);
3143 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08003144 case kCondF:
3145 case kCondT:
3146 CHECK_EQ(rhs_reg, ZERO);
3147 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003148 case kUncond:
3149 UNREACHABLE();
3150 }
3151 CHECK(!IsNop(condition, lhs_reg, rhs_reg));
3152 if (IsUncond(condition, lhs_reg, rhs_reg)) {
3153 // Branch condition is always true, make the branch unconditional.
3154 condition_ = kUncond;
3155 }
Alexey Frunze96b66822016-09-10 02:32:44 -07003156 InitializeType(kCondBranch, is_r6);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003157}
3158
Alexey Frunze96b66822016-09-10 02:32:44 -07003159MipsAssembler::Branch::Branch(bool is_r6,
3160 uint32_t location,
3161 Register dest_reg,
3162 Register base_reg,
3163 Type label_or_literal_type)
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003164 : old_location_(location),
3165 location_(location),
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003166 target_(kUnresolved),
3167 lhs_reg_(dest_reg),
3168 rhs_reg_(base_reg),
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003169 condition_(kUncond),
3170 delayed_instruction_(kUnfilledDelaySlot) {
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003171 CHECK_NE(dest_reg, ZERO);
3172 if (is_r6) {
3173 CHECK_EQ(base_reg, ZERO);
3174 } else {
3175 CHECK_NE(base_reg, ZERO);
3176 }
Alexey Frunze96b66822016-09-10 02:32:44 -07003177 InitializeType(label_or_literal_type, is_r6);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003178}
3179
3180MipsAssembler::BranchCondition MipsAssembler::Branch::OppositeCondition(
3181 MipsAssembler::BranchCondition cond) {
3182 switch (cond) {
3183 case kCondLT:
3184 return kCondGE;
3185 case kCondGE:
3186 return kCondLT;
3187 case kCondLE:
3188 return kCondGT;
3189 case kCondGT:
3190 return kCondLE;
3191 case kCondLTZ:
3192 return kCondGEZ;
3193 case kCondGEZ:
3194 return kCondLTZ;
3195 case kCondLEZ:
3196 return kCondGTZ;
3197 case kCondGTZ:
3198 return kCondLEZ;
3199 case kCondEQ:
3200 return kCondNE;
3201 case kCondNE:
3202 return kCondEQ;
3203 case kCondEQZ:
3204 return kCondNEZ;
3205 case kCondNEZ:
3206 return kCondEQZ;
3207 case kCondLTU:
3208 return kCondGEU;
3209 case kCondGEU:
3210 return kCondLTU;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08003211 case kCondF:
3212 return kCondT;
3213 case kCondT:
3214 return kCondF;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003215 case kUncond:
3216 LOG(FATAL) << "Unexpected branch condition " << cond;
3217 }
3218 UNREACHABLE();
3219}
3220
3221MipsAssembler::Branch::Type MipsAssembler::Branch::GetType() const {
3222 return type_;
3223}
3224
3225MipsAssembler::BranchCondition MipsAssembler::Branch::GetCondition() const {
3226 return condition_;
3227}
3228
3229Register MipsAssembler::Branch::GetLeftRegister() const {
3230 return static_cast<Register>(lhs_reg_);
3231}
3232
3233Register MipsAssembler::Branch::GetRightRegister() const {
3234 return static_cast<Register>(rhs_reg_);
3235}
3236
3237uint32_t MipsAssembler::Branch::GetTarget() const {
3238 return target_;
3239}
3240
3241uint32_t MipsAssembler::Branch::GetLocation() const {
3242 return location_;
3243}
3244
3245uint32_t MipsAssembler::Branch::GetOldLocation() const {
3246 return old_location_;
3247}
3248
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003249uint32_t MipsAssembler::Branch::GetPrecedingInstructionLength(Type type) const {
3250 // Short branches with delay slots always consist of two instructions, the branch
3251 // and the delay slot, irrespective of whether the delay slot is filled with a
3252 // useful instruction or not.
3253 // Long composite branches may have a length longer by one instruction than
3254 // specified in branch_info_[].length. This happens when an instruction is taken
3255 // to fill the short branch delay slot, but the branch eventually becomes long
3256 // and formally has no delay slot to fill. This instruction is placed at the
3257 // beginning of the long composite branch and this needs to be accounted for in
3258 // the branch length and the location of the offset encoded in the branch.
3259 switch (type) {
3260 case kLongUncondBranch:
3261 case kLongCondBranch:
3262 case kLongCall:
3263 case kR6LongCondBranch:
3264 return (delayed_instruction_ != kUnfilledDelaySlot &&
3265 delayed_instruction_ != kUnfillableDelaySlot) ? 1 : 0;
3266 default:
3267 return 0;
3268 }
3269}
3270
3271uint32_t MipsAssembler::Branch::GetPrecedingInstructionSize(Type type) const {
3272 return GetPrecedingInstructionLength(type) * sizeof(uint32_t);
3273}
3274
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003275uint32_t MipsAssembler::Branch::GetLength() const {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003276 return GetPrecedingInstructionLength(type_) + branch_info_[type_].length;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003277}
3278
3279uint32_t MipsAssembler::Branch::GetOldLength() const {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003280 return GetPrecedingInstructionLength(old_type_) + branch_info_[old_type_].length;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003281}
3282
3283uint32_t MipsAssembler::Branch::GetSize() const {
3284 return GetLength() * sizeof(uint32_t);
3285}
3286
3287uint32_t MipsAssembler::Branch::GetOldSize() const {
3288 return GetOldLength() * sizeof(uint32_t);
3289}
3290
3291uint32_t MipsAssembler::Branch::GetEndLocation() const {
3292 return GetLocation() + GetSize();
3293}
3294
3295uint32_t MipsAssembler::Branch::GetOldEndLocation() const {
3296 return GetOldLocation() + GetOldSize();
3297}
3298
3299bool MipsAssembler::Branch::IsLong() const {
3300 switch (type_) {
3301 // R2 short branches.
3302 case kUncondBranch:
3303 case kCondBranch:
3304 case kCall:
Alexey Frunze96b66822016-09-10 02:32:44 -07003305 // R2 near label.
3306 case kLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003307 // R2 near literal.
3308 case kLiteral:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003309 // R6 short branches.
3310 case kR6UncondBranch:
3311 case kR6CondBranch:
3312 case kR6Call:
Alexey Frunze96b66822016-09-10 02:32:44 -07003313 // R6 near label.
3314 case kR6Label:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003315 // R6 near literal.
3316 case kR6Literal:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003317 return false;
3318 // R2 long branches.
3319 case kLongUncondBranch:
3320 case kLongCondBranch:
3321 case kLongCall:
Alexey Frunze96b66822016-09-10 02:32:44 -07003322 // R2 far label.
3323 case kFarLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003324 // R2 far literal.
3325 case kFarLiteral:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003326 // R6 long branches.
3327 case kR6LongUncondBranch:
3328 case kR6LongCondBranch:
3329 case kR6LongCall:
Alexey Frunze96b66822016-09-10 02:32:44 -07003330 // R6 far label.
3331 case kR6FarLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003332 // R6 far literal.
3333 case kR6FarLiteral:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003334 return true;
3335 }
3336 UNREACHABLE();
3337}
3338
3339bool MipsAssembler::Branch::IsResolved() const {
3340 return target_ != kUnresolved;
3341}
3342
3343MipsAssembler::Branch::OffsetBits MipsAssembler::Branch::GetOffsetSize() const {
3344 OffsetBits offset_size =
3345 (type_ == kR6CondBranch && (condition_ == kCondEQZ || condition_ == kCondNEZ))
3346 ? kOffset23
3347 : branch_info_[type_].offset_size;
3348 return offset_size;
3349}
3350
3351MipsAssembler::Branch::OffsetBits MipsAssembler::Branch::GetOffsetSizeNeeded(uint32_t location,
3352 uint32_t target) {
3353 // For unresolved targets assume the shortest encoding
3354 // (later it will be made longer if needed).
3355 if (target == kUnresolved)
3356 return kOffset16;
3357 int64_t distance = static_cast<int64_t>(target) - location;
3358 // To simplify calculations in composite branches consisting of multiple instructions
3359 // bump up the distance by a value larger than the max byte size of a composite branch.
3360 distance += (distance >= 0) ? kMaxBranchSize : -kMaxBranchSize;
3361 if (IsInt<kOffset16>(distance))
3362 return kOffset16;
3363 else if (IsInt<kOffset18>(distance))
3364 return kOffset18;
3365 else if (IsInt<kOffset21>(distance))
3366 return kOffset21;
3367 else if (IsInt<kOffset23>(distance))
3368 return kOffset23;
3369 else if (IsInt<kOffset28>(distance))
3370 return kOffset28;
3371 return kOffset32;
3372}
3373
3374void MipsAssembler::Branch::Resolve(uint32_t target) {
3375 target_ = target;
3376}
3377
3378void MipsAssembler::Branch::Relocate(uint32_t expand_location, uint32_t delta) {
3379 if (location_ > expand_location) {
3380 location_ += delta;
3381 }
3382 if (!IsResolved()) {
3383 return; // Don't know the target yet.
3384 }
3385 if (target_ > expand_location) {
3386 target_ += delta;
3387 }
3388}
3389
3390void MipsAssembler::Branch::PromoteToLong() {
3391 switch (type_) {
3392 // R2 short branches.
3393 case kUncondBranch:
3394 type_ = kLongUncondBranch;
3395 break;
3396 case kCondBranch:
3397 type_ = kLongCondBranch;
3398 break;
3399 case kCall:
3400 type_ = kLongCall;
3401 break;
Alexey Frunze96b66822016-09-10 02:32:44 -07003402 // R2 near label.
3403 case kLabel:
3404 type_ = kFarLabel;
3405 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003406 // R2 near literal.
3407 case kLiteral:
3408 type_ = kFarLiteral;
3409 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003410 // R6 short branches.
3411 case kR6UncondBranch:
3412 type_ = kR6LongUncondBranch;
3413 break;
3414 case kR6CondBranch:
3415 type_ = kR6LongCondBranch;
3416 break;
3417 case kR6Call:
3418 type_ = kR6LongCall;
3419 break;
Alexey Frunze96b66822016-09-10 02:32:44 -07003420 // R6 near label.
3421 case kR6Label:
3422 type_ = kR6FarLabel;
3423 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003424 // R6 near literal.
3425 case kR6Literal:
3426 type_ = kR6FarLiteral;
3427 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003428 default:
3429 // Note: 'type_' is already long.
3430 break;
3431 }
3432 CHECK(IsLong());
3433}
3434
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003435uint32_t MipsAssembler::GetBranchLocationOrPcRelBase(const MipsAssembler::Branch* branch) const {
3436 switch (branch->GetType()) {
Alexey Frunze96b66822016-09-10 02:32:44 -07003437 case Branch::kLabel:
3438 case Branch::kFarLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003439 case Branch::kLiteral:
3440 case Branch::kFarLiteral:
3441 return GetLabelLocation(&pc_rel_base_label_);
3442 default:
3443 return branch->GetLocation();
3444 }
3445}
3446
3447uint32_t MipsAssembler::Branch::PromoteIfNeeded(uint32_t location, uint32_t max_short_distance) {
Alexey Frunze96b66822016-09-10 02:32:44 -07003448 // `location` is either `GetLabelLocation(&pc_rel_base_label_)` for R2 labels/literals or
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003449 // `this->GetLocation()` for everything else.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003450 // If the branch is still unresolved or already long, nothing to do.
3451 if (IsLong() || !IsResolved()) {
3452 return 0;
3453 }
3454 // Promote the short branch to long if the offset size is too small
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003455 // to hold the distance between location and target_.
3456 if (GetOffsetSizeNeeded(location, target_) > GetOffsetSize()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003457 PromoteToLong();
3458 uint32_t old_size = GetOldSize();
3459 uint32_t new_size = GetSize();
3460 CHECK_GT(new_size, old_size);
3461 return new_size - old_size;
3462 }
3463 // The following logic is for debugging/testing purposes.
3464 // Promote some short branches to long when it's not really required.
3465 if (UNLIKELY(max_short_distance != std::numeric_limits<uint32_t>::max())) {
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003466 int64_t distance = static_cast<int64_t>(target_) - location;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003467 distance = (distance >= 0) ? distance : -distance;
3468 if (distance >= max_short_distance) {
3469 PromoteToLong();
3470 uint32_t old_size = GetOldSize();
3471 uint32_t new_size = GetSize();
3472 CHECK_GT(new_size, old_size);
3473 return new_size - old_size;
3474 }
3475 }
3476 return 0;
3477}
3478
3479uint32_t MipsAssembler::Branch::GetOffsetLocation() const {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003480 return location_ + GetPrecedingInstructionSize(type_) +
3481 branch_info_[type_].instr_offset * sizeof(uint32_t);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003482}
3483
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003484uint32_t MipsAssembler::GetBranchOrPcRelBaseForEncoding(const MipsAssembler::Branch* branch) const {
3485 switch (branch->GetType()) {
Alexey Frunze96b66822016-09-10 02:32:44 -07003486 case Branch::kLabel:
3487 case Branch::kFarLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003488 case Branch::kLiteral:
3489 case Branch::kFarLiteral:
3490 return GetLabelLocation(&pc_rel_base_label_);
3491 default:
3492 return branch->GetOffsetLocation() +
3493 Branch::branch_info_[branch->GetType()].pc_org * sizeof(uint32_t);
3494 }
3495}
3496
3497uint32_t MipsAssembler::Branch::GetOffset(uint32_t location) const {
Alexey Frunze96b66822016-09-10 02:32:44 -07003498 // `location` is either `GetLabelLocation(&pc_rel_base_label_)` for R2 labels/literals or
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003499 // `this->GetOffsetLocation() + branch_info_[this->GetType()].pc_org * sizeof(uint32_t)`
3500 // for everything else.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003501 CHECK(IsResolved());
3502 uint32_t ofs_mask = 0xFFFFFFFF >> (32 - GetOffsetSize());
3503 // Calculate the byte distance between instructions and also account for
3504 // different PC-relative origins.
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003505 uint32_t offset = target_ - location;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003506 // Prepare the offset for encoding into the instruction(s).
3507 offset = (offset & ofs_mask) >> branch_info_[type_].offset_shift;
3508 return offset;
3509}
3510
3511MipsAssembler::Branch* MipsAssembler::GetBranch(uint32_t branch_id) {
3512 CHECK_LT(branch_id, branches_.size());
3513 return &branches_[branch_id];
3514}
3515
3516const MipsAssembler::Branch* MipsAssembler::GetBranch(uint32_t branch_id) const {
3517 CHECK_LT(branch_id, branches_.size());
3518 return &branches_[branch_id];
3519}
3520
3521void MipsAssembler::Bind(MipsLabel* label) {
3522 CHECK(!label->IsBound());
3523 uint32_t bound_pc = buffer_.Size();
3524
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003525 // Make the delay slot FSM aware of the new label.
3526 DsFsmLabel();
3527
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003528 // Walk the list of branches referring to and preceding this label.
3529 // Store the previously unknown target addresses in them.
3530 while (label->IsLinked()) {
3531 uint32_t branch_id = label->Position();
3532 Branch* branch = GetBranch(branch_id);
3533 branch->Resolve(bound_pc);
3534
3535 uint32_t branch_location = branch->GetLocation();
3536 // Extract the location of the previous branch in the list (walking the list backwards;
3537 // the previous branch ID was stored in the space reserved for this branch).
3538 uint32_t prev = buffer_.Load<uint32_t>(branch_location);
3539
3540 // On to the previous branch in the list...
3541 label->position_ = prev;
3542 }
3543
3544 // Now make the label object contain its own location (relative to the end of the preceding
3545 // branch, if any; it will be used by the branches referring to and following this label).
3546 label->prev_branch_id_plus_one_ = branches_.size();
3547 if (label->prev_branch_id_plus_one_) {
3548 uint32_t branch_id = label->prev_branch_id_plus_one_ - 1;
3549 const Branch* branch = GetBranch(branch_id);
3550 bound_pc -= branch->GetEndLocation();
3551 }
3552 label->BindTo(bound_pc);
3553}
3554
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003555uint32_t MipsAssembler::GetLabelLocation(const MipsLabel* label) const {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003556 CHECK(label->IsBound());
3557 uint32_t target = label->Position();
3558 if (label->prev_branch_id_plus_one_) {
3559 // Get label location based on the branch preceding it.
3560 uint32_t branch_id = label->prev_branch_id_plus_one_ - 1;
3561 const Branch* branch = GetBranch(branch_id);
3562 target += branch->GetEndLocation();
3563 }
3564 return target;
3565}
3566
3567uint32_t MipsAssembler::GetAdjustedPosition(uint32_t old_position) {
3568 // We can reconstruct the adjustment by going through all the branches from the beginning
3569 // up to the old_position. Since we expect AdjustedPosition() to be called in a loop
3570 // with increasing old_position, we can use the data from last AdjustedPosition() to
3571 // continue where we left off and the whole loop should be O(m+n) where m is the number
3572 // of positions to adjust and n is the number of branches.
3573 if (old_position < last_old_position_) {
3574 last_position_adjustment_ = 0;
3575 last_old_position_ = 0;
3576 last_branch_id_ = 0;
3577 }
3578 while (last_branch_id_ != branches_.size()) {
3579 const Branch* branch = GetBranch(last_branch_id_);
3580 if (branch->GetLocation() >= old_position + last_position_adjustment_) {
3581 break;
3582 }
3583 last_position_adjustment_ += branch->GetSize() - branch->GetOldSize();
3584 ++last_branch_id_;
3585 }
3586 last_old_position_ = old_position;
3587 return old_position + last_position_adjustment_;
3588}
3589
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003590void MipsAssembler::BindPcRelBaseLabel() {
3591 Bind(&pc_rel_base_label_);
3592}
3593
Alexey Frunze06a46c42016-07-19 15:00:40 -07003594uint32_t MipsAssembler::GetPcRelBaseLabelLocation() const {
3595 return GetLabelLocation(&pc_rel_base_label_);
3596}
3597
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003598void MipsAssembler::FinalizeLabeledBranch(MipsLabel* label) {
3599 uint32_t length = branches_.back().GetLength();
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003600 // Commit the last branch target label (if any).
3601 DsFsmCommitLabel();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003602 if (!label->IsBound()) {
3603 // Branch forward (to a following label), distance is unknown.
3604 // The first branch forward will contain 0, serving as the terminator of
3605 // the list of forward-reaching branches.
3606 Emit(label->position_);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003607 // Nothing for the delay slot (yet).
3608 DsFsmInstrNop(0);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003609 length--;
3610 // Now make the label object point to this branch
3611 // (this forms a linked list of branches preceding this label).
3612 uint32_t branch_id = branches_.size() - 1;
3613 label->LinkTo(branch_id);
3614 }
3615 // Reserve space for the branch.
3616 while (length--) {
3617 Nop();
3618 }
3619}
3620
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003621bool MipsAssembler::Branch::CanHaveDelayedInstruction(const DelaySlot& delay_slot) const {
3622 if (delay_slot.instruction_ == 0) {
3623 // NOP or no instruction for the delay slot.
3624 return false;
3625 }
3626 switch (type_) {
3627 // R2 unconditional branches.
3628 case kUncondBranch:
3629 case kLongUncondBranch:
3630 // There are no register interdependencies.
3631 return true;
3632
3633 // R2 calls.
3634 case kCall:
3635 case kLongCall:
3636 // Instructions depending on or modifying RA should not be moved into delay slots
3637 // of branches modifying RA.
3638 return ((delay_slot.gpr_ins_mask_ | delay_slot.gpr_outs_mask_) & (1u << RA)) == 0;
3639
3640 // R2 conditional branches.
3641 case kCondBranch:
3642 case kLongCondBranch:
3643 switch (condition_) {
3644 // Branches with one GPR source.
3645 case kCondLTZ:
3646 case kCondGEZ:
3647 case kCondLEZ:
3648 case kCondGTZ:
3649 case kCondEQZ:
3650 case kCondNEZ:
3651 return (delay_slot.gpr_outs_mask_ & (1u << lhs_reg_)) == 0;
3652
3653 // Branches with two GPR sources.
3654 case kCondEQ:
3655 case kCondNE:
3656 return (delay_slot.gpr_outs_mask_ & ((1u << lhs_reg_) | (1u << rhs_reg_))) == 0;
3657
3658 // Branches with one FPU condition code source.
3659 case kCondF:
3660 case kCondT:
3661 return (delay_slot.cc_outs_mask_ & (1u << lhs_reg_)) == 0;
3662
3663 default:
3664 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
3665 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
3666 LOG(FATAL) << "Unexpected branch condition " << condition_;
3667 UNREACHABLE();
3668 }
3669
3670 // R6 unconditional branches.
3671 case kR6UncondBranch:
3672 case kR6LongUncondBranch:
3673 // R6 calls.
3674 case kR6Call:
3675 case kR6LongCall:
3676 // There are no delay slots.
3677 return false;
3678
3679 // R6 conditional branches.
3680 case kR6CondBranch:
3681 case kR6LongCondBranch:
3682 switch (condition_) {
3683 // Branches with one FPU register source.
3684 case kCondF:
3685 case kCondT:
3686 return (delay_slot.fpr_outs_mask_ & (1u << lhs_reg_)) == 0;
3687 // Others have a forbidden slot instead of a delay slot.
3688 default:
3689 return false;
3690 }
3691
3692 // Literals.
3693 default:
3694 LOG(FATAL) << "Unexpected branch type " << type_;
3695 UNREACHABLE();
3696 }
3697}
3698
3699uint32_t MipsAssembler::Branch::GetDelayedInstruction() const {
3700 return delayed_instruction_;
3701}
3702
3703void MipsAssembler::Branch::SetDelayedInstruction(uint32_t instruction) {
3704 CHECK_NE(instruction, kUnfilledDelaySlot);
3705 CHECK_EQ(delayed_instruction_, kUnfilledDelaySlot);
3706 delayed_instruction_ = instruction;
3707}
3708
3709void MipsAssembler::Branch::DecrementLocations() {
3710 // We first create a branch object, which gets its type and locations initialized,
3711 // and then we check if the branch can actually have the preceding instruction moved
3712 // into its delay slot. If it can, the branch locations need to be decremented.
3713 //
3714 // We could make the check before creating the branch object and avoid the location
3715 // adjustment, but the check is cleaner when performed on an initialized branch
3716 // object.
3717 //
3718 // If the branch is backwards (to a previously bound label), reducing the locations
3719 // cannot cause a short branch to exceed its offset range because the offset reduces.
3720 // And this is not at all a problem for a long branch backwards.
3721 //
3722 // If the branch is forward (not linked to any label yet), reducing the locations
3723 // is harmless. The branch will be promoted to long if needed when the target is known.
3724 CHECK_EQ(location_, old_location_);
3725 CHECK_GE(old_location_, sizeof(uint32_t));
3726 old_location_ -= sizeof(uint32_t);
3727 location_ = old_location_;
3728}
3729
3730void MipsAssembler::MoveInstructionToDelaySlot(Branch& branch) {
3731 if (branch.CanHaveDelayedInstruction(delay_slot_)) {
3732 // The last instruction cannot be used in a different delay slot,
3733 // do not commit the label before it (if any).
3734 DsFsmDropLabel();
3735 // Remove the last emitted instruction.
3736 size_t size = buffer_.Size();
3737 CHECK_GE(size, sizeof(uint32_t));
3738 size -= sizeof(uint32_t);
3739 CHECK_EQ(buffer_.Load<uint32_t>(size), delay_slot_.instruction_);
3740 buffer_.Resize(size);
3741 // Attach it to the branch and adjust the branch locations.
3742 branch.DecrementLocations();
3743 branch.SetDelayedInstruction(delay_slot_.instruction_);
3744 } else if (!reordering_ && branch.GetType() == Branch::kUncondBranch) {
3745 // If reordefing is disabled, prevent absorption of the target instruction.
3746 branch.SetDelayedInstruction(Branch::kUnfillableDelaySlot);
3747 }
3748}
3749
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003750void MipsAssembler::Buncond(MipsLabel* label) {
3751 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003752 branches_.emplace_back(IsR6(), buffer_.Size(), target, /* is_call */ false);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003753 MoveInstructionToDelaySlot(branches_.back());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003754 FinalizeLabeledBranch(label);
3755}
3756
3757void MipsAssembler::Bcond(MipsLabel* label, BranchCondition condition, Register lhs, Register rhs) {
3758 // If lhs = rhs, this can be a NOP.
3759 if (Branch::IsNop(condition, lhs, rhs)) {
3760 return;
3761 }
3762 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
3763 branches_.emplace_back(IsR6(), buffer_.Size(), target, condition, lhs, rhs);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003764 MoveInstructionToDelaySlot(branches_.back());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003765 FinalizeLabeledBranch(label);
3766}
3767
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003768void MipsAssembler::Call(MipsLabel* label) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003769 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003770 branches_.emplace_back(IsR6(), buffer_.Size(), target, /* is_call */ true);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003771 MoveInstructionToDelaySlot(branches_.back());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003772 FinalizeLabeledBranch(label);
3773}
3774
Alexey Frunze96b66822016-09-10 02:32:44 -07003775void MipsAssembler::LoadLabelAddress(Register dest_reg, Register base_reg, MipsLabel* label) {
3776 // Label address loads are treated as pseudo branches since they require very similar handling.
3777 DCHECK(!label->IsBound());
3778 branches_.emplace_back(IsR6(), buffer_.Size(), dest_reg, base_reg, Branch::kLabel);
3779 FinalizeLabeledBranch(label);
3780}
3781
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003782Literal* MipsAssembler::NewLiteral(size_t size, const uint8_t* data) {
3783 DCHECK(size == 4u || size == 8u) << size;
3784 literals_.emplace_back(size, data);
3785 return &literals_.back();
3786}
3787
3788void MipsAssembler::LoadLiteral(Register dest_reg, Register base_reg, Literal* literal) {
3789 // Literal loads are treated as pseudo branches since they require very similar handling.
3790 DCHECK_EQ(literal->GetSize(), 4u);
3791 MipsLabel* label = literal->GetLabel();
3792 DCHECK(!label->IsBound());
Alexey Frunze96b66822016-09-10 02:32:44 -07003793 branches_.emplace_back(IsR6(), buffer_.Size(), dest_reg, base_reg, Branch::kLiteral);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003794 FinalizeLabeledBranch(label);
3795}
3796
Alexey Frunze96b66822016-09-10 02:32:44 -07003797JumpTable* MipsAssembler::CreateJumpTable(std::vector<MipsLabel*>&& labels) {
3798 jump_tables_.emplace_back(std::move(labels));
3799 JumpTable* table = &jump_tables_.back();
3800 DCHECK(!table->GetLabel()->IsBound());
3801 return table;
3802}
3803
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003804void MipsAssembler::EmitLiterals() {
3805 if (!literals_.empty()) {
3806 // We don't support byte and half-word literals.
3807 // TODO: proper alignment for 64-bit literals when they're implemented.
3808 for (Literal& literal : literals_) {
3809 MipsLabel* label = literal.GetLabel();
3810 Bind(label);
3811 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
3812 DCHECK(literal.GetSize() == 4u || literal.GetSize() == 8u);
3813 for (size_t i = 0, size = literal.GetSize(); i != size; ++i) {
3814 buffer_.Emit<uint8_t>(literal.GetData()[i]);
3815 }
3816 }
3817 }
3818}
3819
Alexey Frunze96b66822016-09-10 02:32:44 -07003820void MipsAssembler::ReserveJumpTableSpace() {
3821 if (!jump_tables_.empty()) {
3822 for (JumpTable& table : jump_tables_) {
3823 MipsLabel* label = table.GetLabel();
3824 Bind(label);
3825
3826 // Bulk ensure capacity, as this may be large.
3827 size_t orig_size = buffer_.Size();
3828 size_t required_capacity = orig_size + table.GetSize();
3829 if (required_capacity > buffer_.Capacity()) {
3830 buffer_.ExtendCapacity(required_capacity);
3831 }
3832#ifndef NDEBUG
3833 buffer_.has_ensured_capacity_ = true;
3834#endif
3835
3836 // Fill the space with dummy data as the data is not final
3837 // until the branches have been promoted. And we shouldn't
3838 // be moving uninitialized data during branch promotion.
3839 for (size_t cnt = table.GetData().size(), i = 0; i < cnt; i++) {
3840 buffer_.Emit<uint32_t>(0x1abe1234u);
3841 }
3842
3843#ifndef NDEBUG
3844 buffer_.has_ensured_capacity_ = false;
3845#endif
3846 }
3847 }
3848}
3849
3850void MipsAssembler::EmitJumpTables() {
3851 if (!jump_tables_.empty()) {
3852 CHECK(!overwriting_);
3853 // Switch from appending instructions at the end of the buffer to overwriting
3854 // existing instructions (here, jump tables) in the buffer.
3855 overwriting_ = true;
3856
3857 for (JumpTable& table : jump_tables_) {
3858 MipsLabel* table_label = table.GetLabel();
3859 uint32_t start = GetLabelLocation(table_label);
3860 overwrite_location_ = start;
3861
3862 for (MipsLabel* target : table.GetData()) {
3863 CHECK_EQ(buffer_.Load<uint32_t>(overwrite_location_), 0x1abe1234u);
3864 // The table will contain target addresses relative to the table start.
3865 uint32_t offset = GetLabelLocation(target) - start;
3866 Emit(offset);
3867 }
3868 }
3869
3870 overwriting_ = false;
3871 }
3872}
3873
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003874void MipsAssembler::PromoteBranches() {
3875 // Promote short branches to long as necessary.
3876 bool changed;
3877 do {
3878 changed = false;
3879 for (auto& branch : branches_) {
3880 CHECK(branch.IsResolved());
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003881 uint32_t base = GetBranchLocationOrPcRelBase(&branch);
3882 uint32_t delta = branch.PromoteIfNeeded(base);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003883 // If this branch has been promoted and needs to expand in size,
3884 // relocate all branches by the expansion size.
3885 if (delta) {
3886 changed = true;
3887 uint32_t expand_location = branch.GetLocation();
3888 for (auto& branch2 : branches_) {
3889 branch2.Relocate(expand_location, delta);
3890 }
3891 }
3892 }
3893 } while (changed);
3894
3895 // Account for branch expansion by resizing the code buffer
3896 // and moving the code in it to its final location.
3897 size_t branch_count = branches_.size();
3898 if (branch_count > 0) {
3899 // Resize.
3900 Branch& last_branch = branches_[branch_count - 1];
3901 uint32_t size_delta = last_branch.GetEndLocation() - last_branch.GetOldEndLocation();
3902 uint32_t old_size = buffer_.Size();
3903 buffer_.Resize(old_size + size_delta);
3904 // Move the code residing between branch placeholders.
3905 uint32_t end = old_size;
3906 for (size_t i = branch_count; i > 0; ) {
3907 Branch& branch = branches_[--i];
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003908 CHECK_GE(end, branch.GetOldEndLocation());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003909 uint32_t size = end - branch.GetOldEndLocation();
3910 buffer_.Move(branch.GetEndLocation(), branch.GetOldEndLocation(), size);
3911 end = branch.GetOldLocation();
3912 }
3913 }
3914}
3915
3916// Note: make sure branch_info_[] and EmitBranch() are kept synchronized.
3917const MipsAssembler::Branch::BranchInfo MipsAssembler::Branch::branch_info_[] = {
3918 // R2 short branches.
3919 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kUncondBranch
3920 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kCondBranch
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003921 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kCall
Alexey Frunze96b66822016-09-10 02:32:44 -07003922 // R2 near label.
3923 { 1, 0, 0, MipsAssembler::Branch::kOffset16, 0 }, // kLabel
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003924 // R2 near literal.
3925 { 1, 0, 0, MipsAssembler::Branch::kOffset16, 0 }, // kLiteral
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003926 // R2 long branches.
3927 { 9, 3, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongUncondBranch
3928 { 10, 4, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongCondBranch
3929 { 6, 1, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongCall
Alexey Frunze96b66822016-09-10 02:32:44 -07003930 // R2 far label.
3931 { 3, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kFarLabel
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003932 // R2 far literal.
3933 { 3, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kFarLiteral
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003934 // R6 short branches.
3935 { 1, 0, 1, MipsAssembler::Branch::kOffset28, 2 }, // kR6UncondBranch
3936 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kR6CondBranch
3937 // Exception: kOffset23 for beqzc/bnezc.
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003938 { 1, 0, 1, MipsAssembler::Branch::kOffset28, 2 }, // kR6Call
Alexey Frunze96b66822016-09-10 02:32:44 -07003939 // R6 near label.
3940 { 1, 0, 0, MipsAssembler::Branch::kOffset21, 2 }, // kR6Label
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003941 // R6 near literal.
3942 { 1, 0, 0, MipsAssembler::Branch::kOffset21, 2 }, // kR6Literal
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003943 // R6 long branches.
3944 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongUncondBranch
3945 { 3, 1, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongCondBranch
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003946 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongCall
Alexey Frunze96b66822016-09-10 02:32:44 -07003947 // R6 far label.
3948 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6FarLabel
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003949 // R6 far literal.
3950 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6FarLiteral
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003951};
3952
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003953// Note: make sure branch_info_[] and EmitBranch() are kept synchronized.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003954void MipsAssembler::EmitBranch(MipsAssembler::Branch* branch) {
3955 CHECK_EQ(overwriting_, true);
3956 overwrite_location_ = branch->GetLocation();
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003957 uint32_t offset = branch->GetOffset(GetBranchOrPcRelBaseForEncoding(branch));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003958 BranchCondition condition = branch->GetCondition();
3959 Register lhs = branch->GetLeftRegister();
3960 Register rhs = branch->GetRightRegister();
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003961 uint32_t delayed_instruction = branch->GetDelayedInstruction();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003962 switch (branch->GetType()) {
3963 // R2 short branches.
3964 case Branch::kUncondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003965 if (delayed_instruction == Branch::kUnfillableDelaySlot) {
3966 // The branch was created when reordering was disabled, do not absorb the target
3967 // instruction.
3968 delayed_instruction = 0; // NOP.
3969 } else if (delayed_instruction == Branch::kUnfilledDelaySlot) {
3970 // Try to absorb the target instruction into the delay slot.
3971 delayed_instruction = 0; // NOP.
3972 // Incrementing the signed 16-bit offset past the target instruction must not
3973 // cause overflow into the negative subrange, check for the max offset.
3974 if (offset != 0x7FFF) {
3975 uint32_t target = branch->GetTarget();
3976 if (std::binary_search(ds_fsm_target_pcs_.begin(), ds_fsm_target_pcs_.end(), target)) {
3977 delayed_instruction = buffer_.Load<uint32_t>(target);
3978 offset++;
3979 }
3980 }
3981 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003982 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
3983 B(offset);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003984 Emit(delayed_instruction);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003985 break;
3986 case Branch::kCondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003987 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
3988 if (delayed_instruction == Branch::kUnfilledDelaySlot) {
3989 delayed_instruction = 0; // NOP.
3990 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003991 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08003992 EmitBcondR2(condition, lhs, rhs, offset);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003993 Emit(delayed_instruction);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003994 break;
3995 case Branch::kCall:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003996 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
3997 if (delayed_instruction == Branch::kUnfilledDelaySlot) {
3998 delayed_instruction = 0; // NOP.
3999 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004000 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004001 Bal(offset);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004002 Emit(delayed_instruction);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004003 break;
4004
Alexey Frunze96b66822016-09-10 02:32:44 -07004005 // R2 near label.
4006 case Branch::kLabel:
4007 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4008 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4009 Addiu(lhs, rhs, offset);
4010 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004011 // R2 near literal.
4012 case Branch::kLiteral:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004013 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004014 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4015 Lw(lhs, rhs, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004016 break;
4017
4018 // R2 long branches.
4019 case Branch::kLongUncondBranch:
4020 // To get the value of the PC register we need to use the NAL instruction.
4021 // NAL clobbers the RA register. However, RA must be preserved if the
4022 // method is compiled without the entry/exit sequences that would take care
4023 // of preserving RA (typically, leaf methods don't preserve RA explicitly).
4024 // So, we need to preserve RA in some temporary storage ourselves. The AT
4025 // register can't be used for this because we need it to load a constant
4026 // which will be added to the value that NAL stores in RA. And we can't
4027 // use T9 for this in the context of the JNI compiler, which uses it
4028 // as a scratch register (see InterproceduralScratchRegister()).
4029 // If we were to add a 32-bit constant to RA using two ADDIU instructions,
4030 // we'd also need to use the ROTR instruction, which requires no less than
4031 // MIPSR2.
4032 // Perhaps, we could use T8 or one of R2's multiplier/divider registers
4033 // (LO or HI) or even a floating-point register, but that doesn't seem
4034 // like a nice solution. We may want this to work on both R6 and pre-R6.
4035 // For now simply use the stack for RA. This should be OK since for the
4036 // vast majority of code a short PC-relative branch is sufficient.
4037 // TODO: can this be improved?
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004038 // TODO: consider generation of a shorter sequence when we know that RA
4039 // is explicitly preserved by the method entry/exit code.
4040 if (delayed_instruction != Branch::kUnfilledDelaySlot &&
4041 delayed_instruction != Branch::kUnfillableDelaySlot) {
4042 Emit(delayed_instruction);
4043 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004044 Push(RA);
4045 Nal();
4046 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4047 Lui(AT, High16Bits(offset));
4048 Ori(AT, AT, Low16Bits(offset));
4049 Addu(AT, AT, RA);
4050 Lw(RA, SP, 0);
4051 Jr(AT);
4052 DecreaseFrameSize(kMipsWordSize);
4053 break;
4054 case Branch::kLongCondBranch:
4055 // The comment on case 'Branch::kLongUncondBranch' applies here as well.
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004056 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4057 if (delayed_instruction != Branch::kUnfilledDelaySlot) {
4058 Emit(delayed_instruction);
4059 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004060 // Note: the opposite condition branch encodes 8 as the distance, which is equal to the
4061 // number of instructions skipped:
4062 // (PUSH(IncreaseFrameSize(ADDIU) + SW) + NAL + LUI + ORI + ADDU + LW + JR).
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004063 EmitBcondR2(Branch::OppositeCondition(condition), lhs, rhs, 8);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004064 Push(RA);
4065 Nal();
4066 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4067 Lui(AT, High16Bits(offset));
4068 Ori(AT, AT, Low16Bits(offset));
4069 Addu(AT, AT, RA);
4070 Lw(RA, SP, 0);
4071 Jr(AT);
4072 DecreaseFrameSize(kMipsWordSize);
4073 break;
4074 case Branch::kLongCall:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004075 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4076 if (delayed_instruction != Branch::kUnfilledDelaySlot) {
4077 Emit(delayed_instruction);
4078 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004079 Nal();
4080 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4081 Lui(AT, High16Bits(offset));
4082 Ori(AT, AT, Low16Bits(offset));
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004083 Addu(AT, AT, RA);
4084 Jalr(AT);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004085 Nop();
4086 break;
4087
Alexey Frunze96b66822016-09-10 02:32:44 -07004088 // R2 far label.
4089 case Branch::kFarLabel:
4090 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4091 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4092 Lui(AT, High16Bits(offset));
4093 Ori(AT, AT, Low16Bits(offset));
4094 Addu(lhs, AT, rhs);
4095 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004096 // R2 far literal.
4097 case Branch::kFarLiteral:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004098 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004099 offset += (offset & 0x8000) << 1; // Account for sign extension in lw.
4100 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4101 Lui(AT, High16Bits(offset));
4102 Addu(AT, AT, rhs);
4103 Lw(lhs, AT, Low16Bits(offset));
4104 break;
4105
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004106 // R6 short branches.
4107 case Branch::kR6UncondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004108 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004109 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4110 Bc(offset);
4111 break;
4112 case Branch::kR6CondBranch:
4113 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004114 EmitBcondR6(condition, lhs, rhs, offset);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004115 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4116 if (delayed_instruction != Branch::kUnfilledDelaySlot) {
4117 Emit(delayed_instruction);
4118 } else {
4119 // TODO: improve by filling the forbidden slot (IFF this is
4120 // a forbidden and not a delay slot).
4121 Nop();
4122 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004123 break;
4124 case Branch::kR6Call:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004125 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004126 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004127 Balc(offset);
4128 break;
4129
Alexey Frunze96b66822016-09-10 02:32:44 -07004130 // R6 near label.
4131 case Branch::kR6Label:
4132 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4133 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4134 Addiupc(lhs, offset);
4135 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004136 // R6 near literal.
4137 case Branch::kR6Literal:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004138 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004139 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4140 Lwpc(lhs, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004141 break;
4142
4143 // R6 long branches.
4144 case Branch::kR6LongUncondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004145 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004146 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
4147 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4148 Auipc(AT, High16Bits(offset));
4149 Jic(AT, Low16Bits(offset));
4150 break;
4151 case Branch::kR6LongCondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004152 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4153 if (delayed_instruction != Branch::kUnfilledDelaySlot) {
4154 Emit(delayed_instruction);
4155 }
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004156 EmitBcondR6(Branch::OppositeCondition(condition), lhs, rhs, 2);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004157 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
4158 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4159 Auipc(AT, High16Bits(offset));
4160 Jic(AT, Low16Bits(offset));
4161 break;
4162 case Branch::kR6LongCall:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004163 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004164 offset += (offset & 0x8000) << 1; // Account for sign extension in jialc.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004165 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004166 Auipc(AT, High16Bits(offset));
4167 Jialc(AT, Low16Bits(offset));
4168 break;
4169
Alexey Frunze96b66822016-09-10 02:32:44 -07004170 // R6 far label.
4171 case Branch::kR6FarLabel:
4172 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4173 offset += (offset & 0x8000) << 1; // Account for sign extension in addiu.
4174 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4175 Auipc(AT, High16Bits(offset));
4176 Addiu(lhs, AT, Low16Bits(offset));
4177 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004178 // R6 far literal.
4179 case Branch::kR6FarLiteral:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004180 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004181 offset += (offset & 0x8000) << 1; // Account for sign extension in lw.
4182 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4183 Auipc(AT, High16Bits(offset));
4184 Lw(lhs, AT, Low16Bits(offset));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004185 break;
4186 }
4187 CHECK_EQ(overwrite_location_, branch->GetEndLocation());
4188 CHECK_LT(branch->GetSize(), static_cast<uint32_t>(Branch::kMaxBranchSize));
4189}
4190
4191void MipsAssembler::B(MipsLabel* label) {
4192 Buncond(label);
4193}
4194
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004195void MipsAssembler::Bal(MipsLabel* label) {
4196 Call(label);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004197}
4198
4199void MipsAssembler::Beq(Register rs, Register rt, MipsLabel* label) {
4200 Bcond(label, kCondEQ, rs, rt);
4201}
4202
4203void MipsAssembler::Bne(Register rs, Register rt, MipsLabel* label) {
4204 Bcond(label, kCondNE, rs, rt);
4205}
4206
4207void MipsAssembler::Beqz(Register rt, MipsLabel* label) {
4208 Bcond(label, kCondEQZ, rt);
4209}
4210
4211void MipsAssembler::Bnez(Register rt, MipsLabel* label) {
4212 Bcond(label, kCondNEZ, rt);
4213}
4214
4215void MipsAssembler::Bltz(Register rt, MipsLabel* label) {
4216 Bcond(label, kCondLTZ, rt);
4217}
4218
4219void MipsAssembler::Bgez(Register rt, MipsLabel* label) {
4220 Bcond(label, kCondGEZ, rt);
4221}
4222
4223void MipsAssembler::Blez(Register rt, MipsLabel* label) {
4224 Bcond(label, kCondLEZ, rt);
4225}
4226
4227void MipsAssembler::Bgtz(Register rt, MipsLabel* label) {
4228 Bcond(label, kCondGTZ, rt);
4229}
4230
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004231bool MipsAssembler::CanExchangeWithSlt(Register rs, Register rt) const {
4232 // If the instruction modifies AT, `rs` or `rt`, it can't be exchanged with the slt[u]
4233 // instruction because either slt[u] depends on `rs` or `rt` or the following
4234 // conditional branch depends on AT set by slt[u].
4235 // Likewise, if the instruction depends on AT, it can't be exchanged with slt[u]
4236 // because slt[u] changes AT.
4237 return (delay_slot_.instruction_ != 0 &&
4238 (delay_slot_.gpr_outs_mask_ & ((1u << AT) | (1u << rs) | (1u << rt))) == 0 &&
4239 (delay_slot_.gpr_ins_mask_ & (1u << AT)) == 0);
4240}
4241
4242void MipsAssembler::ExchangeWithSlt(const DelaySlot& forwarded_slot) {
4243 // Exchange the last two instructions in the assembler buffer.
4244 size_t size = buffer_.Size();
4245 CHECK_GE(size, 2 * sizeof(uint32_t));
4246 size_t pos1 = size - 2 * sizeof(uint32_t);
4247 size_t pos2 = size - sizeof(uint32_t);
4248 uint32_t instr1 = buffer_.Load<uint32_t>(pos1);
4249 uint32_t instr2 = buffer_.Load<uint32_t>(pos2);
4250 CHECK_EQ(instr1, forwarded_slot.instruction_);
4251 CHECK_EQ(instr2, delay_slot_.instruction_);
4252 buffer_.Store<uint32_t>(pos1, instr2);
4253 buffer_.Store<uint32_t>(pos2, instr1);
4254 // Set the current delay slot information to that of the last instruction
4255 // in the buffer.
4256 delay_slot_ = forwarded_slot;
4257}
4258
4259void MipsAssembler::GenerateSltForCondBranch(bool unsigned_slt, Register rs, Register rt) {
4260 // If possible, exchange the slt[u] instruction with the preceding instruction,
4261 // so it can fill the delay slot.
4262 DelaySlot forwarded_slot = delay_slot_;
4263 bool exchange = CanExchangeWithSlt(rs, rt);
4264 if (exchange) {
4265 // The last instruction cannot be used in a different delay slot,
4266 // do not commit the label before it (if any).
4267 DsFsmDropLabel();
4268 }
4269 if (unsigned_slt) {
4270 Sltu(AT, rs, rt);
4271 } else {
4272 Slt(AT, rs, rt);
4273 }
4274 if (exchange) {
4275 ExchangeWithSlt(forwarded_slot);
4276 }
4277}
4278
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004279void MipsAssembler::Blt(Register rs, Register rt, MipsLabel* label) {
4280 if (IsR6()) {
4281 Bcond(label, kCondLT, rs, rt);
4282 } else if (!Branch::IsNop(kCondLT, rs, rt)) {
4283 // Synthesize the instruction (not available on R2).
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004284 GenerateSltForCondBranch(/* unsigned_slt */ false, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004285 Bnez(AT, label);
4286 }
4287}
4288
4289void MipsAssembler::Bge(Register rs, Register rt, MipsLabel* label) {
4290 if (IsR6()) {
4291 Bcond(label, kCondGE, rs, rt);
4292 } else if (Branch::IsUncond(kCondGE, rs, rt)) {
4293 B(label);
4294 } else {
4295 // Synthesize the instruction (not available on R2).
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004296 GenerateSltForCondBranch(/* unsigned_slt */ false, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004297 Beqz(AT, label);
4298 }
4299}
4300
4301void MipsAssembler::Bltu(Register rs, Register rt, MipsLabel* label) {
4302 if (IsR6()) {
4303 Bcond(label, kCondLTU, rs, rt);
4304 } else if (!Branch::IsNop(kCondLTU, rs, rt)) {
4305 // Synthesize the instruction (not available on R2).
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004306 GenerateSltForCondBranch(/* unsigned_slt */ true, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004307 Bnez(AT, label);
4308 }
4309}
4310
4311void MipsAssembler::Bgeu(Register rs, Register rt, MipsLabel* label) {
4312 if (IsR6()) {
4313 Bcond(label, kCondGEU, rs, rt);
4314 } else if (Branch::IsUncond(kCondGEU, rs, rt)) {
4315 B(label);
4316 } else {
4317 // Synthesize the instruction (not available on R2).
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004318 GenerateSltForCondBranch(/* unsigned_slt */ true, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004319 Beqz(AT, label);
jeffhao7fbee072012-08-24 17:56:54 -07004320 }
4321}
4322
Chris Larsenb74353a2015-11-20 09:07:09 -08004323void MipsAssembler::Bc1f(MipsLabel* label) {
4324 Bc1f(0, label);
4325}
4326
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004327void MipsAssembler::Bc1f(int cc, MipsLabel* label) {
4328 CHECK(IsUint<3>(cc)) << cc;
4329 Bcond(label, kCondF, static_cast<Register>(cc), ZERO);
4330}
4331
Chris Larsenb74353a2015-11-20 09:07:09 -08004332void MipsAssembler::Bc1t(MipsLabel* label) {
4333 Bc1t(0, label);
4334}
4335
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004336void MipsAssembler::Bc1t(int cc, MipsLabel* label) {
4337 CHECK(IsUint<3>(cc)) << cc;
4338 Bcond(label, kCondT, static_cast<Register>(cc), ZERO);
4339}
4340
4341void MipsAssembler::Bc1eqz(FRegister ft, MipsLabel* label) {
4342 Bcond(label, kCondF, static_cast<Register>(ft), ZERO);
4343}
4344
4345void MipsAssembler::Bc1nez(FRegister ft, MipsLabel* label) {
4346 Bcond(label, kCondT, static_cast<Register>(ft), ZERO);
4347}
4348
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07004349void MipsAssembler::AdjustBaseAndOffset(Register& base,
4350 int32_t& offset,
4351 bool is_doubleword,
4352 bool is_float) {
4353 // This method is used to adjust the base register and offset pair
4354 // for a load/store when the offset doesn't fit into int16_t.
4355 // It is assumed that `base + offset` is sufficiently aligned for memory
4356 // operands that are machine word in size or smaller. For doubleword-sized
4357 // operands it's assumed that `base` is a multiple of 8, while `offset`
4358 // may be a multiple of 4 (e.g. 4-byte-aligned long and double arguments
4359 // and spilled variables on the stack accessed relative to the stack
4360 // pointer register).
4361 // We preserve the "alignment" of `offset` by adjusting it by a multiple of 8.
4362 CHECK_NE(base, AT); // Must not overwrite the register `base` while loading `offset`.
4363
4364 bool doubleword_aligned = IsAligned<kMipsDoublewordSize>(offset);
4365 bool two_accesses = is_doubleword && (!is_float || !doubleword_aligned);
4366
4367 // IsInt<16> must be passed a signed value, hence the static cast below.
4368 if (IsInt<16>(offset) &&
4369 (!two_accesses || IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)))) {
4370 // Nothing to do: `offset` (and, if needed, `offset + 4`) fits into int16_t.
4371 return;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004372 }
4373
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07004374 // Remember the "(mis)alignment" of `offset`, it will be checked at the end.
4375 uint32_t misalignment = offset & (kMipsDoublewordSize - 1);
4376
4377 // Do not load the whole 32-bit `offset` if it can be represented as
4378 // a sum of two 16-bit signed offsets. This can save an instruction or two.
4379 // To simplify matters, only do this for a symmetric range of offsets from
4380 // about -64KB to about +64KB, allowing further addition of 4 when accessing
4381 // 64-bit variables with two 32-bit accesses.
4382 constexpr int32_t kMinOffsetForSimpleAdjustment = 0x7ff8; // Max int16_t that's a multiple of 8.
4383 constexpr int32_t kMaxOffsetForSimpleAdjustment = 2 * kMinOffsetForSimpleAdjustment;
4384 if (0 <= offset && offset <= kMaxOffsetForSimpleAdjustment) {
4385 Addiu(AT, base, kMinOffsetForSimpleAdjustment);
4386 offset -= kMinOffsetForSimpleAdjustment;
4387 } else if (-kMaxOffsetForSimpleAdjustment <= offset && offset < 0) {
4388 Addiu(AT, base, -kMinOffsetForSimpleAdjustment);
4389 offset += kMinOffsetForSimpleAdjustment;
4390 } else if (IsR6()) {
4391 // On R6 take advantage of the aui instruction, e.g.:
4392 // aui AT, base, offset_high
4393 // lw reg_lo, offset_low(AT)
4394 // lw reg_hi, (offset_low+4)(AT)
4395 // or when offset_low+4 overflows int16_t:
4396 // aui AT, base, offset_high
4397 // addiu AT, AT, 8
4398 // lw reg_lo, (offset_low-8)(AT)
4399 // lw reg_hi, (offset_low-4)(AT)
4400 int16_t offset_high = High16Bits(offset);
4401 int16_t offset_low = Low16Bits(offset);
4402 offset_high += (offset_low < 0) ? 1 : 0; // Account for offset sign extension in load/store.
4403 Aui(AT, base, offset_high);
4404 if (two_accesses && !IsInt<16>(static_cast<int32_t>(offset_low + kMipsWordSize))) {
4405 // Avoid overflow in the 16-bit offset of the load/store instruction when adding 4.
4406 Addiu(AT, AT, kMipsDoublewordSize);
4407 offset_low -= kMipsDoublewordSize;
4408 }
4409 offset = offset_low;
4410 } else {
4411 // Do not load the whole 32-bit `offset` if it can be represented as
4412 // a sum of three 16-bit signed offsets. This can save an instruction.
4413 // To simplify matters, only do this for a symmetric range of offsets from
4414 // about -96KB to about +96KB, allowing further addition of 4 when accessing
4415 // 64-bit variables with two 32-bit accesses.
4416 constexpr int32_t kMinOffsetForMediumAdjustment = 2 * kMinOffsetForSimpleAdjustment;
4417 constexpr int32_t kMaxOffsetForMediumAdjustment = 3 * kMinOffsetForSimpleAdjustment;
4418 if (0 <= offset && offset <= kMaxOffsetForMediumAdjustment) {
4419 Addiu(AT, base, kMinOffsetForMediumAdjustment / 2);
4420 Addiu(AT, AT, kMinOffsetForMediumAdjustment / 2);
4421 offset -= kMinOffsetForMediumAdjustment;
4422 } else if (-kMaxOffsetForMediumAdjustment <= offset && offset < 0) {
4423 Addiu(AT, base, -kMinOffsetForMediumAdjustment / 2);
4424 Addiu(AT, AT, -kMinOffsetForMediumAdjustment / 2);
4425 offset += kMinOffsetForMediumAdjustment;
4426 } else {
4427 // Now that all shorter options have been exhausted, load the full 32-bit offset.
4428 int32_t loaded_offset = RoundDown(offset, kMipsDoublewordSize);
4429 LoadConst32(AT, loaded_offset);
4430 Addu(AT, AT, base);
4431 offset -= loaded_offset;
4432 }
4433 }
4434 base = AT;
4435
4436 CHECK(IsInt<16>(offset));
4437 if (two_accesses) {
4438 CHECK(IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)));
4439 }
4440 CHECK_EQ(misalignment, offset & (kMipsDoublewordSize - 1));
4441}
4442
Lena Djokic2e0a7e52017-07-06 11:55:24 +02004443void MipsAssembler::AdjustBaseOffsetAndElementSizeShift(Register& base,
4444 int32_t& offset,
4445 int& element_size_shift) {
4446 // This method is used to adjust the base register, offset and element_size_shift
4447 // for a vector load/store when the offset doesn't fit into allowed number of bits.
4448 // MSA ld.df and st.df instructions take signed offsets as arguments, but maximum
4449 // offset is dependant on the size of the data format df (10-bit offsets for ld.b,
4450 // 11-bit for ld.h, 12-bit for ld.w and 13-bit for ld.d).
4451 // If element_size_shift is non-negative at entry, it won't be changed, but offset
4452 // will be checked for appropriate alignment. If negative at entry, it will be
4453 // adjusted based on offset for maximum fit.
4454 // It's assumed that `base` is a multiple of 8.
4455 CHECK_NE(base, AT); // Must not overwrite the register `base` while loading `offset`.
4456
4457 if (element_size_shift >= 0) {
4458 CHECK_LE(element_size_shift, TIMES_8);
4459 CHECK_GE(JAVASTYLE_CTZ(offset), element_size_shift);
4460 } else if (IsAligned<kMipsDoublewordSize>(offset)) {
4461 element_size_shift = TIMES_8;
4462 } else if (IsAligned<kMipsWordSize>(offset)) {
4463 element_size_shift = TIMES_4;
4464 } else if (IsAligned<kMipsHalfwordSize>(offset)) {
4465 element_size_shift = TIMES_2;
4466 } else {
4467 element_size_shift = TIMES_1;
4468 }
4469
4470 const int low_len = 10 + element_size_shift; // How many low bits of `offset` ld.df/st.df
4471 // will take.
4472 int16_t low = offset & ((1 << low_len) - 1); // Isolate these bits.
4473 low -= (low & (1 << (low_len - 1))) << 1; // Sign-extend these bits.
4474 if (low == offset) {
4475 return; // `offset` fits into ld.df/st.df.
4476 }
4477
4478 // First, see if `offset` can be represented as a sum of two or three signed offsets.
4479 // This can save an instruction or two.
4480
4481 // Max int16_t that's a multiple of element size.
4482 const int32_t kMaxDeltaForSimpleAdjustment = 0x8000 - (1 << element_size_shift);
4483 // Max ld.df/st.df offset that's a multiple of element size.
4484 const int32_t kMaxLoadStoreOffset = 0x1ff << element_size_shift;
4485 const int32_t kMaxOffsetForSimpleAdjustment = kMaxDeltaForSimpleAdjustment + kMaxLoadStoreOffset;
4486 const int32_t kMinOffsetForMediumAdjustment = 2 * kMaxDeltaForSimpleAdjustment;
4487 const int32_t kMaxOffsetForMediumAdjustment = kMinOffsetForMediumAdjustment + kMaxLoadStoreOffset;
4488
4489 if (IsInt<16>(offset)) {
4490 Addiu(AT, base, offset);
4491 offset = 0;
4492 } else if (0 <= offset && offset <= kMaxOffsetForSimpleAdjustment) {
4493 Addiu(AT, base, kMaxDeltaForSimpleAdjustment);
4494 offset -= kMaxDeltaForSimpleAdjustment;
4495 } else if (-kMaxOffsetForSimpleAdjustment <= offset && offset < 0) {
4496 Addiu(AT, base, -kMaxDeltaForSimpleAdjustment);
4497 offset += kMaxDeltaForSimpleAdjustment;
4498 } else if (!IsR6() && 0 <= offset && offset <= kMaxOffsetForMediumAdjustment) {
4499 Addiu(AT, base, kMaxDeltaForSimpleAdjustment);
4500 if (offset <= kMinOffsetForMediumAdjustment) {
4501 Addiu(AT, AT, offset - kMaxDeltaForSimpleAdjustment);
4502 offset = 0;
4503 } else {
4504 Addiu(AT, AT, kMaxDeltaForSimpleAdjustment);
4505 offset -= kMinOffsetForMediumAdjustment;
4506 }
4507 } else if (!IsR6() && -kMaxOffsetForMediumAdjustment <= offset && offset < 0) {
4508 Addiu(AT, base, -kMaxDeltaForSimpleAdjustment);
4509 if (-kMinOffsetForMediumAdjustment <= offset) {
4510 Addiu(AT, AT, offset + kMaxDeltaForSimpleAdjustment);
4511 offset = 0;
4512 } else {
4513 Addiu(AT, AT, -kMaxDeltaForSimpleAdjustment);
4514 offset += kMinOffsetForMediumAdjustment;
4515 }
4516 } else {
4517 // 16-bit or smaller parts of `offset`:
4518 // |31 hi 16|15 mid 13-10|12-9 low 0|
4519 //
4520 // Instructions that supply each part as a signed integer addend:
4521 // |aui |addiu |ld.df/st.df |
4522 uint32_t tmp = static_cast<uint32_t>(offset) - low; // Exclude `low` from the rest of `offset`
4523 // (accounts for sign of `low`).
4524 tmp += (tmp & (UINT32_C(1) << 15)) << 1; // Account for sign extension in addiu.
4525 int16_t mid = Low16Bits(tmp);
4526 int16_t hi = High16Bits(tmp);
4527 if (IsR6()) {
4528 Aui(AT, base, hi);
4529 } else {
4530 Lui(AT, hi);
4531 Addu(AT, AT, base);
4532 }
4533 if (mid != 0) {
4534 Addiu(AT, AT, mid);
4535 }
4536 offset = low;
4537 }
4538 base = AT;
4539 CHECK_GE(JAVASTYLE_CTZ(offset), element_size_shift);
4540 CHECK(IsInt<10>(offset >> element_size_shift));
4541}
4542
Alexey Frunze2923db72016-08-20 01:55:47 -07004543void MipsAssembler::LoadFromOffset(LoadOperandType type,
4544 Register reg,
4545 Register base,
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07004546 int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07004547 LoadFromOffset<>(type, reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07004548}
4549
4550void MipsAssembler::LoadSFromOffset(FRegister reg, Register base, int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07004551 LoadSFromOffset<>(reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07004552}
4553
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004554void MipsAssembler::LoadDFromOffset(FRegister reg, Register base, int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07004555 LoadDFromOffset<>(reg, base, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004556}
4557
Lena Djokic2e0a7e52017-07-06 11:55:24 +02004558void MipsAssembler::LoadQFromOffset(FRegister reg, Register base, int32_t offset) {
4559 LoadQFromOffset<>(reg, base, offset);
4560}
4561
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004562void MipsAssembler::EmitLoad(ManagedRegister m_dst, Register src_register, int32_t src_offset,
4563 size_t size) {
4564 MipsManagedRegister dst = m_dst.AsMips();
4565 if (dst.IsNoRegister()) {
4566 CHECK_EQ(0u, size) << dst;
4567 } else if (dst.IsCoreRegister()) {
4568 CHECK_EQ(kMipsWordSize, size) << dst;
4569 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset);
4570 } else if (dst.IsRegisterPair()) {
4571 CHECK_EQ(kMipsDoublewordSize, size) << dst;
4572 LoadFromOffset(kLoadDoubleword, dst.AsRegisterPairLow(), src_register, src_offset);
4573 } else if (dst.IsFRegister()) {
4574 if (size == kMipsWordSize) {
4575 LoadSFromOffset(dst.AsFRegister(), src_register, src_offset);
4576 } else {
4577 CHECK_EQ(kMipsDoublewordSize, size) << dst;
4578 LoadDFromOffset(dst.AsFRegister(), src_register, src_offset);
4579 }
Alexey Frunze1b8464d2016-11-12 17:22:05 -08004580 } else if (dst.IsDRegister()) {
4581 CHECK_EQ(kMipsDoublewordSize, size) << dst;
4582 LoadDFromOffset(dst.AsOverlappingDRegisterLow(), src_register, src_offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004583 }
jeffhao7fbee072012-08-24 17:56:54 -07004584}
4585
Alexey Frunze2923db72016-08-20 01:55:47 -07004586void MipsAssembler::StoreToOffset(StoreOperandType type,
4587 Register reg,
4588 Register base,
jeffhao7fbee072012-08-24 17:56:54 -07004589 int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07004590 StoreToOffset<>(type, reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07004591}
4592
Goran Jakovljevicff734982015-08-24 12:58:55 +00004593void MipsAssembler::StoreSToOffset(FRegister reg, Register base, int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07004594 StoreSToOffset<>(reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07004595}
4596
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004597void MipsAssembler::StoreDToOffset(FRegister reg, Register base, int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07004598 StoreDToOffset<>(reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07004599}
4600
Lena Djokic2e0a7e52017-07-06 11:55:24 +02004601void MipsAssembler::StoreQToOffset(FRegister reg, Register base, int32_t offset) {
4602 StoreQToOffset<>(reg, base, offset);
4603}
4604
David Srbeckydd973932015-04-07 20:29:48 +01004605static dwarf::Reg DWARFReg(Register reg) {
4606 return dwarf::Reg::MipsCore(static_cast<int>(reg));
4607}
4608
Ian Rogers790a6b72014-04-01 10:36:00 -07004609constexpr size_t kFramePointerSize = 4;
4610
Vladimir Marko32248382016-05-19 10:37:24 +01004611void MipsAssembler::BuildFrame(size_t frame_size,
4612 ManagedRegister method_reg,
4613 ArrayRef<const ManagedRegister> callee_save_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07004614 const ManagedRegisterEntrySpills& entry_spills) {
jeffhao7fbee072012-08-24 17:56:54 -07004615 CHECK_ALIGNED(frame_size, kStackAlignment);
Vladimir Marko10ef6942015-10-22 15:25:54 +01004616 DCHECK(!overwriting_);
jeffhao7fbee072012-08-24 17:56:54 -07004617
4618 // Increase frame to required size.
4619 IncreaseFrameSize(frame_size);
4620
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004621 // Push callee saves and return address.
Ian Rogers790a6b72014-04-01 10:36:00 -07004622 int stack_offset = frame_size - kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07004623 StoreToOffset(kStoreWord, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01004624 cfi_.RelOffset(DWARFReg(RA), stack_offset);
jeffhao7fbee072012-08-24 17:56:54 -07004625 for (int i = callee_save_regs.size() - 1; i >= 0; --i) {
Ian Rogers790a6b72014-04-01 10:36:00 -07004626 stack_offset -= kFramePointerSize;
Vladimir Marko32248382016-05-19 10:37:24 +01004627 Register reg = callee_save_regs[i].AsMips().AsCoreRegister();
jeffhao7fbee072012-08-24 17:56:54 -07004628 StoreToOffset(kStoreWord, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01004629 cfi_.RelOffset(DWARFReg(reg), stack_offset);
jeffhao7fbee072012-08-24 17:56:54 -07004630 }
4631
4632 // Write out Method*.
4633 StoreToOffset(kStoreWord, method_reg.AsMips().AsCoreRegister(), SP, 0);
4634
4635 // Write out entry spills.
Goran Jakovljevicff734982015-08-24 12:58:55 +00004636 int32_t offset = frame_size + kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07004637 for (size_t i = 0; i < entry_spills.size(); ++i) {
Goran Jakovljevicff734982015-08-24 12:58:55 +00004638 MipsManagedRegister reg = entry_spills.at(i).AsMips();
4639 if (reg.IsNoRegister()) {
4640 ManagedRegisterSpill spill = entry_spills.at(i);
4641 offset += spill.getSize();
4642 } else if (reg.IsCoreRegister()) {
4643 StoreToOffset(kStoreWord, reg.AsCoreRegister(), SP, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004644 offset += kMipsWordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00004645 } else if (reg.IsFRegister()) {
4646 StoreSToOffset(reg.AsFRegister(), SP, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004647 offset += kMipsWordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00004648 } else if (reg.IsDRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004649 StoreDToOffset(reg.AsOverlappingDRegisterLow(), SP, offset);
4650 offset += kMipsDoublewordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00004651 }
jeffhao7fbee072012-08-24 17:56:54 -07004652 }
4653}
4654
4655void MipsAssembler::RemoveFrame(size_t frame_size,
Vladimir Marko32248382016-05-19 10:37:24 +01004656 ArrayRef<const ManagedRegister> callee_save_regs) {
jeffhao7fbee072012-08-24 17:56:54 -07004657 CHECK_ALIGNED(frame_size, kStackAlignment);
Vladimir Marko10ef6942015-10-22 15:25:54 +01004658 DCHECK(!overwriting_);
David Srbeckydd973932015-04-07 20:29:48 +01004659 cfi_.RememberState();
jeffhao7fbee072012-08-24 17:56:54 -07004660
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004661 // Pop callee saves and return address.
Ian Rogers790a6b72014-04-01 10:36:00 -07004662 int stack_offset = frame_size - (callee_save_regs.size() * kFramePointerSize) - kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07004663 for (size_t i = 0; i < callee_save_regs.size(); ++i) {
Vladimir Marko32248382016-05-19 10:37:24 +01004664 Register reg = callee_save_regs[i].AsMips().AsCoreRegister();
jeffhao7fbee072012-08-24 17:56:54 -07004665 LoadFromOffset(kLoadWord, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01004666 cfi_.Restore(DWARFReg(reg));
Ian Rogers790a6b72014-04-01 10:36:00 -07004667 stack_offset += kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07004668 }
4669 LoadFromOffset(kLoadWord, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01004670 cfi_.Restore(DWARFReg(RA));
jeffhao7fbee072012-08-24 17:56:54 -07004671
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004672 // Adjust the stack pointer in the delay slot if doing so doesn't break CFI.
4673 bool exchange = IsInt<16>(static_cast<int32_t>(frame_size));
4674 bool reordering = SetReorder(false);
4675 if (exchange) {
4676 // Jump to the return address.
4677 Jr(RA);
4678 // Decrease frame to required size.
4679 DecreaseFrameSize(frame_size); // Single instruction in delay slot.
4680 } else {
4681 // Decrease frame to required size.
4682 DecreaseFrameSize(frame_size);
4683 // Jump to the return address.
4684 Jr(RA);
4685 Nop(); // In delay slot.
4686 }
4687 SetReorder(reordering);
David Srbeckydd973932015-04-07 20:29:48 +01004688
4689 // The CFI should be restored for any code that follows the exit block.
4690 cfi_.RestoreState();
4691 cfi_.DefCFAOffset(frame_size);
jeffhao7fbee072012-08-24 17:56:54 -07004692}
4693
4694void MipsAssembler::IncreaseFrameSize(size_t adjust) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004695 CHECK_ALIGNED(adjust, kFramePointerSize);
4696 Addiu32(SP, SP, -adjust);
David Srbeckydd973932015-04-07 20:29:48 +01004697 cfi_.AdjustCFAOffset(adjust);
Vladimir Marko10ef6942015-10-22 15:25:54 +01004698 if (overwriting_) {
4699 cfi_.OverrideDelayedPC(overwrite_location_);
4700 }
jeffhao7fbee072012-08-24 17:56:54 -07004701}
4702
4703void MipsAssembler::DecreaseFrameSize(size_t adjust) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004704 CHECK_ALIGNED(adjust, kFramePointerSize);
4705 Addiu32(SP, SP, adjust);
David Srbeckydd973932015-04-07 20:29:48 +01004706 cfi_.AdjustCFAOffset(-adjust);
Vladimir Marko10ef6942015-10-22 15:25:54 +01004707 if (overwriting_) {
4708 cfi_.OverrideDelayedPC(overwrite_location_);
4709 }
jeffhao7fbee072012-08-24 17:56:54 -07004710}
4711
4712void MipsAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
4713 MipsManagedRegister src = msrc.AsMips();
4714 if (src.IsNoRegister()) {
4715 CHECK_EQ(0u, size);
4716 } else if (src.IsCoreRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004717 CHECK_EQ(kMipsWordSize, size);
jeffhao7fbee072012-08-24 17:56:54 -07004718 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
4719 } else if (src.IsRegisterPair()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004720 CHECK_EQ(kMipsDoublewordSize, size);
jeffhao7fbee072012-08-24 17:56:54 -07004721 StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value());
4722 StoreToOffset(kStoreWord, src.AsRegisterPairHigh(),
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004723 SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07004724 } else if (src.IsFRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004725 if (size == kMipsWordSize) {
4726 StoreSToOffset(src.AsFRegister(), SP, dest.Int32Value());
4727 } else {
4728 CHECK_EQ(kMipsDoublewordSize, size);
4729 StoreDToOffset(src.AsFRegister(), SP, dest.Int32Value());
4730 }
Alexey Frunze1b8464d2016-11-12 17:22:05 -08004731 } else if (src.IsDRegister()) {
4732 CHECK_EQ(kMipsDoublewordSize, size);
4733 StoreDToOffset(src.AsOverlappingDRegisterLow(), SP, dest.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07004734 }
4735}
4736
4737void MipsAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
4738 MipsManagedRegister src = msrc.AsMips();
4739 CHECK(src.IsCoreRegister());
4740 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
4741}
4742
4743void MipsAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
4744 MipsManagedRegister src = msrc.AsMips();
4745 CHECK(src.IsCoreRegister());
4746 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
4747}
4748
4749void MipsAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
4750 ManagedRegister mscratch) {
4751 MipsManagedRegister scratch = mscratch.AsMips();
4752 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004753 LoadConst32(scratch.AsCoreRegister(), imm);
jeffhao7fbee072012-08-24 17:56:54 -07004754 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
4755}
4756
Andreas Gampe3b165bc2016-08-01 22:07:04 -07004757void MipsAssembler::StoreStackOffsetToThread(ThreadOffset32 thr_offs,
4758 FrameOffset fr_offs,
jeffhao7fbee072012-08-24 17:56:54 -07004759 ManagedRegister mscratch) {
4760 MipsManagedRegister scratch = mscratch.AsMips();
4761 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004762 Addiu32(scratch.AsCoreRegister(), SP, fr_offs.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07004763 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
4764 S1, thr_offs.Int32Value());
4765}
4766
Andreas Gampe3b165bc2016-08-01 22:07:04 -07004767void MipsAssembler::StoreStackPointerToThread(ThreadOffset32 thr_offs) {
jeffhao7fbee072012-08-24 17:56:54 -07004768 StoreToOffset(kStoreWord, SP, S1, thr_offs.Int32Value());
4769}
4770
4771void MipsAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
4772 FrameOffset in_off, ManagedRegister mscratch) {
4773 MipsManagedRegister src = msrc.AsMips();
4774 MipsManagedRegister scratch = mscratch.AsMips();
4775 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
4776 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004777 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07004778}
4779
4780void MipsAssembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
4781 return EmitLoad(mdest, SP, src.Int32Value(), size);
4782}
4783
Andreas Gampe3b165bc2016-08-01 22:07:04 -07004784void MipsAssembler::LoadFromThread(ManagedRegister mdest, ThreadOffset32 src, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07004785 return EmitLoad(mdest, S1, src.Int32Value(), size);
4786}
4787
4788void MipsAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
4789 MipsManagedRegister dest = mdest.AsMips();
4790 CHECK(dest.IsCoreRegister());
4791 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), SP, src.Int32Value());
4792}
4793
Mathieu Chartiere401d142015-04-22 13:56:20 -07004794void MipsAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01004795 bool unpoison_reference) {
jeffhao7fbee072012-08-24 17:56:54 -07004796 MipsManagedRegister dest = mdest.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004797 CHECK(dest.IsCoreRegister() && base.AsMips().IsCoreRegister());
jeffhao7fbee072012-08-24 17:56:54 -07004798 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
4799 base.AsMips().AsCoreRegister(), offs.Int32Value());
Alexey Frunzec061de12017-02-14 13:27:23 -08004800 if (unpoison_reference) {
4801 MaybeUnpoisonHeapReference(dest.AsCoreRegister());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08004802 }
jeffhao7fbee072012-08-24 17:56:54 -07004803}
4804
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004805void MipsAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, Offset offs) {
jeffhao7fbee072012-08-24 17:56:54 -07004806 MipsManagedRegister dest = mdest.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004807 CHECK(dest.IsCoreRegister() && base.AsMips().IsCoreRegister());
jeffhao7fbee072012-08-24 17:56:54 -07004808 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
4809 base.AsMips().AsCoreRegister(), offs.Int32Value());
4810}
4811
Andreas Gampe3b165bc2016-08-01 22:07:04 -07004812void MipsAssembler::LoadRawPtrFromThread(ManagedRegister mdest, ThreadOffset32 offs) {
jeffhao7fbee072012-08-24 17:56:54 -07004813 MipsManagedRegister dest = mdest.AsMips();
4814 CHECK(dest.IsCoreRegister());
4815 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), S1, offs.Int32Value());
4816}
4817
4818void MipsAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
4819 UNIMPLEMENTED(FATAL) << "no sign extension necessary for mips";
4820}
4821
4822void MipsAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
4823 UNIMPLEMENTED(FATAL) << "no zero extension necessary for mips";
4824}
4825
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004826void MipsAssembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07004827 MipsManagedRegister dest = mdest.AsMips();
4828 MipsManagedRegister src = msrc.AsMips();
4829 if (!dest.Equals(src)) {
4830 if (dest.IsCoreRegister()) {
4831 CHECK(src.IsCoreRegister()) << src;
4832 Move(dest.AsCoreRegister(), src.AsCoreRegister());
4833 } else if (dest.IsFRegister()) {
4834 CHECK(src.IsFRegister()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004835 if (size == kMipsWordSize) {
4836 MovS(dest.AsFRegister(), src.AsFRegister());
4837 } else {
4838 CHECK_EQ(kMipsDoublewordSize, size);
4839 MovD(dest.AsFRegister(), src.AsFRegister());
4840 }
jeffhao7fbee072012-08-24 17:56:54 -07004841 } else if (dest.IsDRegister()) {
4842 CHECK(src.IsDRegister()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004843 MovD(dest.AsOverlappingDRegisterLow(), src.AsOverlappingDRegisterLow());
jeffhao7fbee072012-08-24 17:56:54 -07004844 } else {
4845 CHECK(dest.IsRegisterPair()) << dest;
4846 CHECK(src.IsRegisterPair()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004847 // Ensure that the first move doesn't clobber the input of the second.
jeffhao7fbee072012-08-24 17:56:54 -07004848 if (src.AsRegisterPairHigh() != dest.AsRegisterPairLow()) {
4849 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
4850 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
4851 } else {
4852 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
4853 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
4854 }
4855 }
4856 }
4857}
4858
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004859void MipsAssembler::CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07004860 MipsManagedRegister scratch = mscratch.AsMips();
4861 CHECK(scratch.IsCoreRegister()) << scratch;
4862 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
4863 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
4864}
4865
Andreas Gampe3b165bc2016-08-01 22:07:04 -07004866void MipsAssembler::CopyRawPtrFromThread(FrameOffset fr_offs,
4867 ThreadOffset32 thr_offs,
4868 ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07004869 MipsManagedRegister scratch = mscratch.AsMips();
4870 CHECK(scratch.IsCoreRegister()) << scratch;
4871 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
4872 S1, thr_offs.Int32Value());
4873 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
4874 SP, fr_offs.Int32Value());
4875}
4876
Andreas Gampe3b165bc2016-08-01 22:07:04 -07004877void MipsAssembler::CopyRawPtrToThread(ThreadOffset32 thr_offs,
4878 FrameOffset fr_offs,
4879 ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07004880 MipsManagedRegister scratch = mscratch.AsMips();
4881 CHECK(scratch.IsCoreRegister()) << scratch;
4882 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
4883 SP, fr_offs.Int32Value());
4884 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
4885 S1, thr_offs.Int32Value());
4886}
4887
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004888void MipsAssembler::Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07004889 MipsManagedRegister scratch = mscratch.AsMips();
4890 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004891 CHECK(size == kMipsWordSize || size == kMipsDoublewordSize) << size;
4892 if (size == kMipsWordSize) {
jeffhao7fbee072012-08-24 17:56:54 -07004893 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
4894 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004895 } else if (size == kMipsDoublewordSize) {
jeffhao7fbee072012-08-24 17:56:54 -07004896 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
4897 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004898 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + kMipsWordSize);
4899 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07004900 }
4901}
4902
4903void MipsAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
4904 ManagedRegister mscratch, size_t size) {
4905 Register scratch = mscratch.AsMips().AsCoreRegister();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004906 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07004907 LoadFromOffset(kLoadWord, scratch, src_base.AsMips().AsCoreRegister(), src_offset.Int32Value());
4908 StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value());
4909}
4910
4911void MipsAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
4912 ManagedRegister mscratch, size_t size) {
4913 Register scratch = mscratch.AsMips().AsCoreRegister();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004914 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07004915 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
4916 StoreToOffset(kStoreWord, scratch, dest_base.AsMips().AsCoreRegister(), dest_offset.Int32Value());
4917}
4918
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004919void MipsAssembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
4920 FrameOffset src_base ATTRIBUTE_UNUSED,
4921 Offset src_offset ATTRIBUTE_UNUSED,
4922 ManagedRegister mscratch ATTRIBUTE_UNUSED,
4923 size_t size ATTRIBUTE_UNUSED) {
4924 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07004925}
4926
4927void MipsAssembler::Copy(ManagedRegister dest, Offset dest_offset,
4928 ManagedRegister src, Offset src_offset,
4929 ManagedRegister mscratch, size_t size) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004930 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07004931 Register scratch = mscratch.AsMips().AsCoreRegister();
4932 LoadFromOffset(kLoadWord, scratch, src.AsMips().AsCoreRegister(), src_offset.Int32Value());
4933 StoreToOffset(kStoreWord, scratch, dest.AsMips().AsCoreRegister(), dest_offset.Int32Value());
4934}
4935
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004936void MipsAssembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
4937 Offset dest_offset ATTRIBUTE_UNUSED,
4938 FrameOffset src ATTRIBUTE_UNUSED,
4939 Offset src_offset ATTRIBUTE_UNUSED,
4940 ManagedRegister mscratch ATTRIBUTE_UNUSED,
4941 size_t size ATTRIBUTE_UNUSED) {
4942 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07004943}
4944
4945void MipsAssembler::MemoryBarrier(ManagedRegister) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004946 // TODO: sync?
4947 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07004948}
4949
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07004950void MipsAssembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004951 FrameOffset handle_scope_offset,
4952 ManagedRegister min_reg,
4953 bool null_allowed) {
jeffhao7fbee072012-08-24 17:56:54 -07004954 MipsManagedRegister out_reg = mout_reg.AsMips();
4955 MipsManagedRegister in_reg = min_reg.AsMips();
4956 CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg;
4957 CHECK(out_reg.IsCoreRegister()) << out_reg;
4958 if (null_allowed) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004959 MipsLabel null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07004960 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
4961 // the address in the handle scope holding the reference.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004962 // E.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset).
jeffhao7fbee072012-08-24 17:56:54 -07004963 if (in_reg.IsNoRegister()) {
4964 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07004965 SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07004966 in_reg = out_reg;
4967 }
4968 if (!out_reg.Equals(in_reg)) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004969 LoadConst32(out_reg.AsCoreRegister(), 0);
jeffhao7fbee072012-08-24 17:56:54 -07004970 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004971 Beqz(in_reg.AsCoreRegister(), &null_arg);
4972 Addiu32(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
4973 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07004974 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004975 Addiu32(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07004976 }
4977}
4978
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07004979void MipsAssembler::CreateHandleScopeEntry(FrameOffset out_off,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004980 FrameOffset handle_scope_offset,
4981 ManagedRegister mscratch,
4982 bool null_allowed) {
jeffhao7fbee072012-08-24 17:56:54 -07004983 MipsManagedRegister scratch = mscratch.AsMips();
4984 CHECK(scratch.IsCoreRegister()) << scratch;
4985 if (null_allowed) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004986 MipsLabel null_arg;
4987 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07004988 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
4989 // the address in the handle scope holding the reference.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004990 // E.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset).
4991 Beqz(scratch.AsCoreRegister(), &null_arg);
4992 Addiu32(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
4993 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07004994 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004995 Addiu32(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07004996 }
4997 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value());
4998}
4999
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07005000// Given a handle scope entry, load the associated reference.
5001void MipsAssembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005002 ManagedRegister min_reg) {
jeffhao7fbee072012-08-24 17:56:54 -07005003 MipsManagedRegister out_reg = mout_reg.AsMips();
5004 MipsManagedRegister in_reg = min_reg.AsMips();
5005 CHECK(out_reg.IsCoreRegister()) << out_reg;
5006 CHECK(in_reg.IsCoreRegister()) << in_reg;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005007 MipsLabel null_arg;
jeffhao7fbee072012-08-24 17:56:54 -07005008 if (!out_reg.Equals(in_reg)) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005009 LoadConst32(out_reg.AsCoreRegister(), 0);
jeffhao7fbee072012-08-24 17:56:54 -07005010 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005011 Beqz(in_reg.AsCoreRegister(), &null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07005012 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
5013 in_reg.AsCoreRegister(), 0);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005014 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07005015}
5016
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005017void MipsAssembler::VerifyObject(ManagedRegister src ATTRIBUTE_UNUSED,
5018 bool could_be_null ATTRIBUTE_UNUSED) {
5019 // TODO: not validating references.
jeffhao7fbee072012-08-24 17:56:54 -07005020}
5021
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005022void MipsAssembler::VerifyObject(FrameOffset src ATTRIBUTE_UNUSED,
5023 bool could_be_null ATTRIBUTE_UNUSED) {
5024 // TODO: not validating references.
jeffhao7fbee072012-08-24 17:56:54 -07005025}
5026
5027void MipsAssembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister mscratch) {
5028 MipsManagedRegister base = mbase.AsMips();
5029 MipsManagedRegister scratch = mscratch.AsMips();
5030 CHECK(base.IsCoreRegister()) << base;
5031 CHECK(scratch.IsCoreRegister()) << scratch;
5032 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
5033 base.AsCoreRegister(), offset.Int32Value());
5034 Jalr(scratch.AsCoreRegister());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07005035 NopIfNoReordering();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005036 // TODO: place reference map on call.
jeffhao7fbee072012-08-24 17:56:54 -07005037}
5038
5039void MipsAssembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
5040 MipsManagedRegister scratch = mscratch.AsMips();
5041 CHECK(scratch.IsCoreRegister()) << scratch;
5042 // Call *(*(SP + base) + offset)
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005043 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, base.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07005044 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
5045 scratch.AsCoreRegister(), offset.Int32Value());
5046 Jalr(scratch.AsCoreRegister());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07005047 NopIfNoReordering();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005048 // TODO: place reference map on call.
jeffhao7fbee072012-08-24 17:56:54 -07005049}
5050
Andreas Gampe3b165bc2016-08-01 22:07:04 -07005051void MipsAssembler::CallFromThread(ThreadOffset32 offset ATTRIBUTE_UNUSED,
5052 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
Ian Rogers468532e2013-08-05 10:56:33 -07005053 UNIMPLEMENTED(FATAL) << "no mips implementation";
jeffhao7fbee072012-08-24 17:56:54 -07005054}
5055
5056void MipsAssembler::GetCurrentThread(ManagedRegister tr) {
5057 Move(tr.AsMips().AsCoreRegister(), S1);
5058}
5059
5060void MipsAssembler::GetCurrentThread(FrameOffset offset,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005061 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
jeffhao7fbee072012-08-24 17:56:54 -07005062 StoreToOffset(kStoreWord, S1, SP, offset.Int32Value());
5063}
5064
jeffhao7fbee072012-08-24 17:56:54 -07005065void MipsAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
5066 MipsManagedRegister scratch = mscratch.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005067 exception_blocks_.emplace_back(scratch, stack_adjust);
jeffhao7fbee072012-08-24 17:56:54 -07005068 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
Andreas Gampe542451c2016-07-26 09:02:02 -07005069 S1, Thread::ExceptionOffset<kMipsPointerSize>().Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005070 Bnez(scratch.AsCoreRegister(), exception_blocks_.back().Entry());
jeffhao7fbee072012-08-24 17:56:54 -07005071}
5072
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005073void MipsAssembler::EmitExceptionPoll(MipsExceptionSlowPath* exception) {
5074 Bind(exception->Entry());
5075 if (exception->stack_adjust_ != 0) { // Fix up the frame.
5076 DecreaseFrameSize(exception->stack_adjust_);
jeffhao7fbee072012-08-24 17:56:54 -07005077 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005078 // Pass exception object as argument.
5079 // Don't care about preserving A0 as this call won't return.
5080 CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>();
5081 Move(A0, exception->scratch_.AsCoreRegister());
5082 // Set up call to Thread::Current()->pDeliverException.
5083 LoadFromOffset(kLoadWord, T9, S1,
Andreas Gampe542451c2016-07-26 09:02:02 -07005084 QUICK_ENTRYPOINT_OFFSET(kMipsPointerSize, pDeliverException).Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005085 Jr(T9);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07005086 NopIfNoReordering();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005087
5088 // Call never returns.
5089 Break();
jeffhao7fbee072012-08-24 17:56:54 -07005090}
5091
5092} // namespace mips
5093} // namespace art