blob: d09a43ae48ee6c9edaee16c2fcc8c76c740f79a1 [file] [log] [blame]
buzbee1452bee2015-03-06 14:43:04 -08001%default {"preinstr":"", "result":"r0", "chkzero":"0"}
2 /*
3 * Generic 32-bit "/2addr" binary operation. Provide an "instr" line
4 * that specifies an instruction that performs "result = r0 op r1".
5 * This could be an ARM instruction or a function call. (If the result
6 * comes back in a register other than r0, you can override "result".)
7 *
8 * If "chkzero" is set to 1, we perform a divide-by-zero check on
9 * vCC (r1). Useful for integer division and modulus.
10 *
11 * For: add-int/2addr, sub-int/2addr, mul-int/2addr, div-int/2addr,
12 * rem-int/2addr, and-int/2addr, or-int/2addr, xor-int/2addr,
13 * shl-int/2addr, shr-int/2addr, ushr-int/2addr, add-float/2addr,
14 * sub-float/2addr, mul-float/2addr, div-float/2addr, rem-float/2addr
15 */
16 /* binop/2addr vA, vB */
17 mov r3, rINST, lsr #12 @ r3<- B
18 ubfx r9, rINST, #8, #4 @ r9<- A
19 GET_VREG r1, r3 @ r1<- vB
20 GET_VREG r0, r9 @ r0<- vA
21 .if $chkzero
22 cmp r1, #0 @ is second operand zero?
23 beq common_errDivideByZero
24 .endif
25 FETCH_ADVANCE_INST 1 @ advance rPC, load rINST
26
27 $preinstr @ optional op; may set condition codes
28 $instr @ $result<- op, r0-r3 changed
29 GET_INST_OPCODE ip @ extract opcode from rINST
30 SET_VREG $result, r9 @ vAA<- $result
31 GOTO_OPCODE ip @ jump to next instruction
32 /* 10-13 instructions */