Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #include "arm64_lir.h" |
| 18 | #include "codegen_arm64.h" |
| 19 | #include "dex/quick/mir_to_lir-inl.h" |
| 20 | |
| 21 | namespace art { |
| 22 | |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 23 | // The macros below are exclusively used in the encoding map. |
| 24 | |
| 25 | // Most generic way of providing two variants for one instructions. |
| 26 | #define CUSTOM_VARIANTS(variant1, variant2) variant1, variant2 |
| 27 | |
| 28 | // Used for instructions which do not have a wide variant. |
| 29 | #define NO_VARIANTS(variant) \ |
| 30 | CUSTOM_VARIANTS(variant, 0) |
| 31 | |
| 32 | // Used for instructions which have a wide variant with the sf bit set to 1. |
| 33 | #define SF_VARIANTS(sf0_skeleton) \ |
| 34 | CUSTOM_VARIANTS(sf0_skeleton, (sf0_skeleton | 0x80000000)) |
| 35 | |
| 36 | // Used for instructions which have a wide variant with the size bits set to either x0 or x1. |
| 37 | #define SIZE_VARIANTS(sizex0_skeleton) \ |
| 38 | CUSTOM_VARIANTS(sizex0_skeleton, (sizex0_skeleton | 0x40000000)) |
| 39 | |
| 40 | // Used for instructions which have a wide variant with the sf and n bits set to 1. |
| 41 | #define SF_N_VARIANTS(sf0_n0_skeleton) \ |
| 42 | CUSTOM_VARIANTS(sf0_n0_skeleton, (sf0_n0_skeleton | 0x80400000)) |
| 43 | |
| 44 | // Used for FP instructions which have a single and double precision variants, with he type bits set |
| 45 | // to either 00 or 01. |
| 46 | #define FLOAT_VARIANTS(type00_skeleton) \ |
| 47 | CUSTOM_VARIANTS(type00_skeleton, (type00_skeleton | 0x00400000)) |
| 48 | |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 49 | /* |
| 50 | * opcode: ArmOpcode enum |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 51 | * variants: instruction skeletons supplied via CUSTOM_VARIANTS or derived macros. |
| 52 | * a{n}k: key to applying argument {n} \ |
| 53 | * a{n}s: argument {n} start bit position | n = 0, 1, 2, 3 |
| 54 | * a{n}e: argument {n} end bit position / |
| 55 | * flags: instruction attributes (used in optimization) |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 56 | * name: mnemonic name |
| 57 | * fmt: for pretty-printing |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 58 | * fixup: used for second-pass fixes (e.g. adresses fixups in branch instructions). |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 59 | */ |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 60 | #define ENCODING_MAP(opcode, variants, a0k, a0s, a0e, a1k, a1s, a1e, a2k, a2s, a2e, \ |
| 61 | a3k, a3s, a3e, flags, name, fmt, fixup) \ |
| 62 | {variants, {{a0k, a0s, a0e}, {a1k, a1s, a1e}, {a2k, a2s, a2e}, \ |
| 63 | {a3k, a3s, a3e}}, opcode, flags, name, fmt, 4, fixup} |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 64 | |
| 65 | /* Instruction dump string format keys: !pf, where "!" is the start |
| 66 | * of the key, "p" is which numeric operand to use and "f" is the |
| 67 | * print format. |
| 68 | * |
| 69 | * [p]ositions: |
| 70 | * 0 -> operands[0] (dest) |
| 71 | * 1 -> operands[1] (src1) |
| 72 | * 2 -> operands[2] (src2) |
| 73 | * 3 -> operands[3] (extra) |
| 74 | * |
| 75 | * [f]ormats: |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 76 | * d -> decimal |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 77 | * D -> decimal*4 or decimal*8 depending on the instruction width |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 78 | * E -> decimal*4 |
| 79 | * F -> decimal*2 |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 80 | * G -> ", lsl #2" or ", lsl #3" depending on the instruction width |
| 81 | * c -> branch condition (eq, ne, etc.) |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 82 | * t -> pc-relative target |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 83 | * p -> pc-relative address |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 84 | * s -> single precision floating point register |
| 85 | * S -> double precision floating point register |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 86 | * f -> single or double precision register (depending on instruction width) |
| 87 | * I -> 8-bit immediate floating point number |
| 88 | * l -> logical immediate |
| 89 | * M -> 16-bit shift expression ("" or ", lsl #16" or ", lsl #32"...) |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 90 | * B -> dmb option string (sy, st, ish, ishst, nsh, hshst) |
| 91 | * H -> operand shift |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 92 | * T -> register shift (either ", lsl #0" or ", lsl #12") |
| 93 | * e -> register extend (e.g. uxtb #1) |
| 94 | * o -> register shift (e.g. lsl #1) for Word registers |
| 95 | * w -> word (32-bit) register wn, or wzr |
| 96 | * W -> word (32-bit) register wn, or wsp |
| 97 | * x -> extended (64-bit) register xn, or xzr |
| 98 | * X -> extended (64-bit) register xn, or sp |
| 99 | * r -> register with same width as instruction, r31 -> wzr, xzr |
| 100 | * R -> register with same width as instruction, r31 -> wsp, sp |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 101 | * |
| 102 | * [!] escape. To insert "!", use "!!" |
| 103 | */ |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 104 | /* NOTE: must be kept in sync with enum ArmOpcode from arm64_lir.h */ |
| 105 | const ArmEncodingMap Arm64Mir2Lir::EncodingMap[kA64Last] = { |
| 106 | ENCODING_MAP(WIDE(kA64Adc3rrr), SF_VARIANTS(0x1a000000), |
| 107 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 108 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1, |
| 109 | "adc", "!0r, !1r, !2r", kFixupNone), |
| 110 | ENCODING_MAP(WIDE(kA64Add4RRdT), SF_VARIANTS(0x11000000), |
| 111 | kFmtRegROrSp, 4, 0, kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 112 | kFmtBitBlt, 23, 22, IS_QUAD_OP | REG_DEF0_USE1, |
| 113 | "add", "!0R, !1R, #!2d!3T", kFixupNone), |
| 114 | ENCODING_MAP(WIDE(kA64Add4rrro), SF_VARIANTS(0x0b000000), |
| 115 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 116 | kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE1, |
| 117 | "add", "!0r, !1r, !2r!3o", kFixupNone), |
Andreas Gampe | 47b31aa | 2014-06-19 01:10:07 -0700 | [diff] [blame] | 118 | ENCODING_MAP(WIDE(kA64Add4RRre), SF_VARIANTS(0x0b200000), |
Andreas Gampe | 9f975bf | 2014-06-18 17:45:32 -0700 | [diff] [blame] | 119 | kFmtRegROrSp, 4, 0, kFmtRegROrSp, 9, 5, kFmtRegR, 20, 16, |
| 120 | kFmtExtend, -1, -1, IS_QUAD_OP | REG_DEF0_USE12, |
Andreas Gampe | 47b31aa | 2014-06-19 01:10:07 -0700 | [diff] [blame] | 121 | "add", "!0r, !1r, !2r!3e", kFixupNone), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 122 | // Note: adr is binary, but declared as tertiary. The third argument is used while doing the |
| 123 | // fixups and contains information to identify the adr label. |
| 124 | ENCODING_MAP(kA64Adr2xd, NO_VARIANTS(0x10000000), |
| 125 | kFmtRegX, 4, 0, kFmtImm21, -1, -1, kFmtUnused, -1, -1, |
| 126 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0 | NEEDS_FIXUP, |
| 127 | "adr", "!0x, #!1d", kFixupAdr), |
| 128 | ENCODING_MAP(WIDE(kA64And3Rrl), SF_VARIANTS(0x12000000), |
| 129 | kFmtRegROrSp, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 22, 10, |
| 130 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1, |
| 131 | "and", "!0R, !1r, #!2l", kFixupNone), |
| 132 | ENCODING_MAP(WIDE(kA64And4rrro), SF_VARIANTS(0x0a000000), |
| 133 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 134 | kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12, |
| 135 | "and", "!0r, !1r, !2r!3o", kFixupNone), |
| 136 | ENCODING_MAP(WIDE(kA64Asr3rrd), CUSTOM_VARIANTS(0x13007c00, 0x9340fc00), |
| 137 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16, |
| 138 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1, |
| 139 | "asr", "!0r, !1r, #!2d", kFixupNone), |
| 140 | ENCODING_MAP(WIDE(kA64Asr3rrr), SF_VARIANTS(0x1ac02800), |
| 141 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 142 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 143 | "asr", "!0r, !1r, !2r", kFixupNone), |
| 144 | ENCODING_MAP(kA64B2ct, NO_VARIANTS(0x54000000), |
| 145 | kFmtBitBlt, 3, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1, |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 146 | kFmtUnused, -1, -1, IS_BINARY_OP | IS_BRANCH | USES_CCODES | |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 147 | NEEDS_FIXUP, "b.!0c", "!1t", kFixupCondBranch), |
| 148 | ENCODING_MAP(kA64Blr1x, NO_VARIANTS(0xd63f0000), |
| 149 | kFmtRegX, 9, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1, |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 150 | kFmtUnused, -1, -1, |
| 151 | IS_UNARY_OP | REG_USE0 | IS_BRANCH | REG_DEF_LR, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 152 | "blr", "!0x", kFixupNone), |
| 153 | ENCODING_MAP(kA64Br1x, NO_VARIANTS(0xd61f0000), |
| 154 | kFmtRegX, 9, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1, |
| 155 | kFmtUnused, -1, -1, IS_UNARY_OP | REG_USE0 | IS_BRANCH, |
| 156 | "br", "!0x", kFixupNone), |
| 157 | ENCODING_MAP(kA64Brk1d, NO_VARIANTS(0xd4200000), |
| 158 | kFmtBitBlt, 20, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1, |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 159 | kFmtUnused, -1, -1, IS_UNARY_OP | IS_BRANCH, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 160 | "brk", "!0d", kFixupNone), |
| 161 | ENCODING_MAP(kA64B1t, NO_VARIANTS(0x14000000), |
| 162 | kFmtBitBlt, 25, 0, kFmtUnused, -1, -1, kFmtUnused, -1, -1, |
| 163 | kFmtUnused, -1, -1, IS_UNARY_OP | IS_BRANCH | NEEDS_FIXUP, |
| 164 | "b", "!0t", kFixupT1Branch), |
| 165 | ENCODING_MAP(WIDE(kA64Cbnz2rt), SF_VARIANTS(0x35000000), |
| 166 | kFmtRegR, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1, |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 167 | kFmtUnused, -1, -1, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 168 | IS_BINARY_OP | REG_USE0 | IS_BRANCH | NEEDS_FIXUP, |
| 169 | "cbnz", "!0r, !1t", kFixupCBxZ), |
| 170 | ENCODING_MAP(WIDE(kA64Cbz2rt), SF_VARIANTS(0x34000000), |
| 171 | kFmtRegR, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1, |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 172 | kFmtUnused, -1, -1, |
Matteo Franchin | 15d7a46 | 2014-07-04 17:57:21 +0100 | [diff] [blame] | 173 | IS_BINARY_OP | REG_USE0 | IS_BRANCH | NEEDS_FIXUP, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 174 | "cbz", "!0r, !1t", kFixupCBxZ), |
Matteo Franchin | bc6d197 | 2014-05-13 12:33:28 +0100 | [diff] [blame] | 175 | ENCODING_MAP(WIDE(kA64Cmn3rro), SF_VARIANTS(0x2b00001f), |
| 176 | kFmtRegR, 9, 5, kFmtRegR, 20, 16, kFmtShift, -1, -1, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 177 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES, |
Matteo Franchin | bc6d197 | 2014-05-13 12:33:28 +0100 | [diff] [blame] | 178 | "cmn", "!0r, !1r!2o", kFixupNone), |
| 179 | ENCODING_MAP(WIDE(kA64Cmn3Rre), SF_VARIANTS(0x2b20001f), |
| 180 | kFmtRegROrSp, 9, 5, kFmtRegR, 20, 16, kFmtExtend, -1, -1, |
| 181 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES, |
| 182 | "cmn", "!0R, !1r!2e", kFixupNone), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 183 | ENCODING_MAP(WIDE(kA64Cmn3RdT), SF_VARIANTS(0x3100001f), |
| 184 | kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10, kFmtBitBlt, 23, 22, |
| 185 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE0 | SETS_CCODES, |
| 186 | "cmn", "!0R, #!1d!2T", kFixupNone), |
Matteo Franchin | bc6d197 | 2014-05-13 12:33:28 +0100 | [diff] [blame] | 187 | ENCODING_MAP(WIDE(kA64Cmp3rro), SF_VARIANTS(0x6b00001f), |
| 188 | kFmtRegR, 9, 5, kFmtRegR, 20, 16, kFmtShift, -1, -1, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 189 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES, |
Matteo Franchin | bc6d197 | 2014-05-13 12:33:28 +0100 | [diff] [blame] | 190 | "cmp", "!0r, !1r!2o", kFixupNone), |
| 191 | ENCODING_MAP(WIDE(kA64Cmp3Rre), SF_VARIANTS(0x6b20001f), |
| 192 | kFmtRegROrSp, 9, 5, kFmtRegR, 20, 16, kFmtExtend, -1, -1, |
| 193 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES, |
| 194 | "cmp", "!0R, !1r!2e", kFixupNone), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 195 | ENCODING_MAP(WIDE(kA64Cmp3RdT), SF_VARIANTS(0x7100001f), |
| 196 | kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10, kFmtBitBlt, 23, 22, |
| 197 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE0 | SETS_CCODES, |
| 198 | "cmp", "!0R, #!1d!2T", kFixupNone), |
| 199 | ENCODING_MAP(WIDE(kA64Csel4rrrc), SF_VARIANTS(0x1a800000), |
| 200 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 201 | kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES, |
| 202 | "csel", "!0r, !1r, !2r, !3c", kFixupNone), |
| 203 | ENCODING_MAP(WIDE(kA64Csinc4rrrc), SF_VARIANTS(0x1a800400), |
| 204 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 205 | kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES, |
| 206 | "csinc", "!0r, !1r, !2r, !3c", kFixupNone), |
| 207 | ENCODING_MAP(WIDE(kA64Csneg4rrrc), SF_VARIANTS(0x5a800400), |
| 208 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 209 | kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES, |
| 210 | "csneg", "!0r, !1r, !2r, !3c", kFixupNone), |
| 211 | ENCODING_MAP(kA64Dmb1B, NO_VARIANTS(0xd50330bf), |
| 212 | kFmtBitBlt, 11, 8, kFmtUnused, -1, -1, kFmtUnused, -1, -1, |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 213 | kFmtUnused, -1, -1, IS_UNARY_OP, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 214 | "dmb", "#!0B", kFixupNone), |
| 215 | ENCODING_MAP(WIDE(kA64Eor3Rrl), SF_VARIANTS(0x52000000), |
| 216 | kFmtRegROrSp, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 22, 10, |
| 217 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1, |
| 218 | "eor", "!0R, !1r, #!2l", kFixupNone), |
| 219 | ENCODING_MAP(WIDE(kA64Eor4rrro), SF_VARIANTS(0x4a000000), |
| 220 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 221 | kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12, |
| 222 | "eor", "!0r, !1r, !2r!3o", kFixupNone), |
| 223 | ENCODING_MAP(WIDE(kA64Extr4rrrd), SF_N_VARIANTS(0x13800000), |
| 224 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 225 | kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE12, |
| 226 | "extr", "!0r, !1r, !2r, #!3d", kFixupNone), |
| 227 | ENCODING_MAP(FWIDE(kA64Fabs2ff), FLOAT_VARIANTS(0x1e20c000), |
| 228 | kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1, |
| 229 | kFmtUnused, -1, -1, IS_BINARY_OP| REG_DEF0_USE1, |
| 230 | "fabs", "!0f, !1f", kFixupNone), |
| 231 | ENCODING_MAP(FWIDE(kA64Fadd3fff), FLOAT_VARIANTS(0x1e202800), |
| 232 | kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16, |
| 233 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 234 | "fadd", "!0f, !1f, !2f", kFixupNone), |
| 235 | ENCODING_MAP(FWIDE(kA64Fcmp1f), FLOAT_VARIANTS(0x1e202008), |
| 236 | kFmtRegF, 9, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1, |
| 237 | kFmtUnused, -1, -1, IS_UNARY_OP | REG_USE0 | SETS_CCODES, |
| 238 | "fcmp", "!0f, #0", kFixupNone), |
| 239 | ENCODING_MAP(FWIDE(kA64Fcmp2ff), FLOAT_VARIANTS(0x1e202000), |
| 240 | kFmtRegF, 9, 5, kFmtRegF, 20, 16, kFmtUnused, -1, -1, |
| 241 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_USE01 | SETS_CCODES, |
| 242 | "fcmp", "!0f, !1f", kFixupNone), |
| 243 | ENCODING_MAP(FWIDE(kA64Fcvtzs2wf), FLOAT_VARIANTS(0x1e380000), |
| 244 | kFmtRegW, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1, |
| 245 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 246 | "fcvtzs", "!0w, !1f", kFixupNone), |
| 247 | ENCODING_MAP(FWIDE(kA64Fcvtzs2xf), FLOAT_VARIANTS(0x9e380000), |
| 248 | kFmtRegX, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1, |
| 249 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 250 | "fcvtzs", "!0x, !1f", kFixupNone), |
| 251 | ENCODING_MAP(kA64Fcvt2Ss, NO_VARIANTS(0x1e22C000), |
| 252 | kFmtRegD, 4, 0, kFmtRegS, 9, 5, kFmtUnused, -1, -1, |
| 253 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 254 | "fcvt", "!0S, !1s", kFixupNone), |
| 255 | ENCODING_MAP(kA64Fcvt2sS, NO_VARIANTS(0x1e624000), |
| 256 | kFmtRegS, 4, 0, kFmtRegD, 9, 5, kFmtUnused, -1, -1, |
| 257 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 258 | "fcvt", "!0s, !1S", kFixupNone), |
| 259 | ENCODING_MAP(FWIDE(kA64Fdiv3fff), FLOAT_VARIANTS(0x1e201800), |
| 260 | kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16, |
| 261 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 262 | "fdiv", "!0f, !1f, !2f", kFixupNone), |
Serban Constantinescu | 23abec9 | 2014-07-02 16:13:38 +0100 | [diff] [blame] | 263 | ENCODING_MAP(FWIDE(kA64Fmax3fff), FLOAT_VARIANTS(0x1e204800), |
| 264 | kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16, |
| 265 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 266 | "fmax", "!0f, !1f, !2f", kFixupNone), |
| 267 | ENCODING_MAP(FWIDE(kA64Fmin3fff), FLOAT_VARIANTS(0x1e205800), |
| 268 | kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16, |
| 269 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 270 | "fmin", "!0f, !1f, !2f", kFixupNone), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 271 | ENCODING_MAP(FWIDE(kA64Fmov2ff), FLOAT_VARIANTS(0x1e204000), |
| 272 | kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1, |
| 273 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 274 | "fmov", "!0f, !1f", kFixupNone), |
| 275 | ENCODING_MAP(FWIDE(kA64Fmov2fI), FLOAT_VARIANTS(0x1e201000), |
| 276 | kFmtRegF, 4, 0, kFmtBitBlt, 20, 13, kFmtUnused, -1, -1, |
| 277 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0, |
| 278 | "fmov", "!0f, #!1I", kFixupNone), |
| 279 | ENCODING_MAP(kA64Fmov2sw, NO_VARIANTS(0x1e270000), |
| 280 | kFmtRegS, 4, 0, kFmtRegW, 9, 5, kFmtUnused, -1, -1, |
| 281 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 282 | "fmov", "!0s, !1w", kFixupNone), |
Zheng Xu | e2eb29e | 2014-06-12 10:22:33 +0800 | [diff] [blame] | 283 | ENCODING_MAP(kA64Fmov2Sx, NO_VARIANTS(0x9e670000), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 284 | kFmtRegD, 4, 0, kFmtRegX, 9, 5, kFmtUnused, -1, -1, |
| 285 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 286 | "fmov", "!0S, !1x", kFixupNone), |
| 287 | ENCODING_MAP(kA64Fmov2ws, NO_VARIANTS(0x1e260000), |
| 288 | kFmtRegW, 4, 0, kFmtRegS, 9, 5, kFmtUnused, -1, -1, |
| 289 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 290 | "fmov", "!0w, !1s", kFixupNone), |
Matteo Franchin | 15d7a46 | 2014-07-04 17:57:21 +0100 | [diff] [blame] | 291 | ENCODING_MAP(kA64Fmov2xS, NO_VARIANTS(0x9e660000), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 292 | kFmtRegX, 4, 0, kFmtRegD, 9, 5, kFmtUnused, -1, -1, |
| 293 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 294 | "fmov", "!0x, !1S", kFixupNone), |
| 295 | ENCODING_MAP(FWIDE(kA64Fmul3fff), FLOAT_VARIANTS(0x1e200800), |
| 296 | kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16, |
| 297 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 298 | "fmul", "!0f, !1f, !2f", kFixupNone), |
| 299 | ENCODING_MAP(FWIDE(kA64Fneg2ff), FLOAT_VARIANTS(0x1e214000), |
| 300 | kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1, |
| 301 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 302 | "fneg", "!0f, !1f", kFixupNone), |
| 303 | ENCODING_MAP(FWIDE(kA64Frintz2ff), FLOAT_VARIANTS(0x1e25c000), |
| 304 | kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1, |
| 305 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 306 | "frintz", "!0f, !1f", kFixupNone), |
| 307 | ENCODING_MAP(FWIDE(kA64Fsqrt2ff), FLOAT_VARIANTS(0x1e61c000), |
| 308 | kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1, |
| 309 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 310 | "fsqrt", "!0f, !1f", kFixupNone), |
| 311 | ENCODING_MAP(FWIDE(kA64Fsub3fff), FLOAT_VARIANTS(0x1e203800), |
| 312 | kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16, |
| 313 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 314 | "fsub", "!0f, !1f, !2f", kFixupNone), |
| 315 | ENCODING_MAP(kA64Ldrb3wXd, NO_VARIANTS(0x39400000), |
| 316 | kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 317 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD, |
| 318 | "ldrb", "!0w, [!1X, #!2d]", kFixupNone), |
| 319 | ENCODING_MAP(kA64Ldrb3wXx, NO_VARIANTS(0x38606800), |
| 320 | kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16, |
| 321 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_LOAD, |
| 322 | "ldrb", "!0w, [!1X, !2x]", kFixupNone), |
| 323 | ENCODING_MAP(WIDE(kA64Ldrsb3rXd), CUSTOM_VARIANTS(0x39c00000, 0x39800000), |
| 324 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 325 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD, |
| 326 | "ldrsb", "!0r, [!1X, #!2d]", kFixupNone), |
| 327 | ENCODING_MAP(WIDE(kA64Ldrsb3rXx), CUSTOM_VARIANTS(0x38e06800, 0x38a06800), |
| 328 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16, |
| 329 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_LOAD, |
| 330 | "ldrsb", "!0r, [!1X, !2x]", kFixupNone), |
| 331 | ENCODING_MAP(kA64Ldrh3wXF, NO_VARIANTS(0x79400000), |
| 332 | kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 333 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD, |
| 334 | "ldrh", "!0w, [!1X, #!2F]", kFixupNone), |
| 335 | ENCODING_MAP(kA64Ldrh4wXxd, NO_VARIANTS(0x78606800), |
| 336 | kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16, |
| 337 | kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD, |
| 338 | "ldrh", "!0w, [!1X, !2x, lsl #!3d]", kFixupNone), |
| 339 | ENCODING_MAP(WIDE(kA64Ldrsh3rXF), CUSTOM_VARIANTS(0x79c00000, 0x79800000), |
| 340 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 341 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD, |
| 342 | "ldrsh", "!0r, [!1X, #!2F]", kFixupNone), |
| 343 | ENCODING_MAP(WIDE(kA64Ldrsh4rXxd), CUSTOM_VARIANTS(0x78e06800, 0x78906800), |
| 344 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16, |
| 345 | kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD, |
| 346 | "ldrsh", "!0r, [!1X, !2x, lsl #!3d]", kFixupNone), |
| 347 | ENCODING_MAP(FWIDE(kA64Ldr2fp), SIZE_VARIANTS(0x1c000000), |
| 348 | kFmtRegF, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1, |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 349 | kFmtUnused, -1, -1, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 350 | IS_BINARY_OP | REG_DEF0 | REG_USE_PC | IS_LOAD | NEEDS_FIXUP, |
| 351 | "ldr", "!0f, !1p", kFixupLoad), |
| 352 | ENCODING_MAP(WIDE(kA64Ldr2rp), SIZE_VARIANTS(0x18000000), |
| 353 | kFmtRegR, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1, |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 354 | kFmtUnused, -1, -1, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 355 | IS_BINARY_OP | REG_DEF0 | REG_USE_PC | IS_LOAD | NEEDS_FIXUP, |
| 356 | "ldr", "!0r, !1p", kFixupLoad), |
| 357 | ENCODING_MAP(FWIDE(kA64Ldr3fXD), SIZE_VARIANTS(0xbd400000), |
| 358 | kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 359 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD, |
| 360 | "ldr", "!0f, [!1X, #!2D]", kFixupNone), |
| 361 | ENCODING_MAP(WIDE(kA64Ldr3rXD), SIZE_VARIANTS(0xb9400000), |
| 362 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 363 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD, |
| 364 | "ldr", "!0r, [!1X, #!2D]", kFixupNone), |
| 365 | ENCODING_MAP(FWIDE(kA64Ldr4fXxG), SIZE_VARIANTS(0xbc606800), |
| 366 | kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16, |
| 367 | kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD, |
| 368 | "ldr", "!0f, [!1X, !2x!3G]", kFixupNone), |
| 369 | ENCODING_MAP(WIDE(kA64Ldr4rXxG), SIZE_VARIANTS(0xb8606800), |
| 370 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16, |
| 371 | kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD, |
| 372 | "ldr", "!0r, [!1X, !2x!3G]", kFixupNone), |
| 373 | ENCODING_MAP(WIDE(kA64LdrPost3rXd), SIZE_VARIANTS(0xb8400400), |
| 374 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12, |
| 375 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF01 | REG_USE1 | IS_LOAD, |
| 376 | "ldr", "!0r, [!1X], #!2d", kFixupNone), |
Matteo Franchin | bc6d197 | 2014-05-13 12:33:28 +0100 | [diff] [blame] | 377 | ENCODING_MAP(WIDE(kA64Ldp4ffXD), CUSTOM_VARIANTS(0x2d400000, 0x6d400000), |
| 378 | kFmtRegF, 4, 0, kFmtRegF, 14, 10, kFmtRegXOrSp, 9, 5, |
| 379 | kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE2 | REG_DEF01 | IS_LOAD, |
| 380 | "ldp", "!0f, !1f, [!2X, #!3D]", kFixupNone), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 381 | ENCODING_MAP(WIDE(kA64Ldp4rrXD), SF_VARIANTS(0x29400000), |
| 382 | kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5, |
Matteo Franchin | bc6d197 | 2014-05-13 12:33:28 +0100 | [diff] [blame] | 383 | kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE2 | REG_DEF01 | IS_LOAD, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 384 | "ldp", "!0r, !1r, [!2X, #!3D]", kFixupNone), |
| 385 | ENCODING_MAP(WIDE(kA64LdpPost4rrXD), CUSTOM_VARIANTS(0x28c00000, 0xa8c00000), |
| 386 | kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5, |
| 387 | kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE2 | REG_DEF012 | IS_LOAD, |
| 388 | "ldp", "!0r, !1r, [!2X], #!3D", kFixupNone), |
| 389 | ENCODING_MAP(FWIDE(kA64Ldur3fXd), CUSTOM_VARIANTS(0xbc400000, 0xfc400000), |
| 390 | kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12, |
| 391 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD, |
| 392 | "ldur", "!0f, [!1X, #!2d]", kFixupNone), |
| 393 | ENCODING_MAP(WIDE(kA64Ldur3rXd), SIZE_VARIANTS(0xb8400000), |
| 394 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12, |
| 395 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD, |
| 396 | "ldur", "!0r, [!1X, #!2d]", kFixupNone), |
| 397 | ENCODING_MAP(WIDE(kA64Ldxr2rX), SIZE_VARIANTS(0x885f7c00), |
| 398 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtUnused, -1, -1, |
| 399 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1 | IS_LOAD, |
| 400 | "ldxr", "!0r, [!1X]", kFixupNone), |
Serban Constantinescu | 169489b | 2014-06-11 16:43:35 +0100 | [diff] [blame] | 401 | ENCODING_MAP(WIDE(kA64Ldaxr2rX), SIZE_VARIANTS(0x885ffc00), |
| 402 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtUnused, -1, -1, |
| 403 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1 | IS_LOAD, |
| 404 | "ldaxr", "!0r, [!1X]", kFixupNone), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 405 | ENCODING_MAP(WIDE(kA64Lsl3rrr), SF_VARIANTS(0x1ac02000), |
| 406 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 407 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 408 | "lsl", "!0r, !1r, !2r", kFixupNone), |
| 409 | ENCODING_MAP(WIDE(kA64Lsr3rrd), CUSTOM_VARIANTS(0x53007c00, 0xd340fc00), |
| 410 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16, |
| 411 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1, |
| 412 | "lsr", "!0r, !1r, #!2d", kFixupNone), |
| 413 | ENCODING_MAP(WIDE(kA64Lsr3rrr), SF_VARIANTS(0x1ac02400), |
| 414 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 415 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 416 | "lsr", "!0r, !1r, !2r", kFixupNone), |
| 417 | ENCODING_MAP(WIDE(kA64Movk3rdM), SF_VARIANTS(0x72800000), |
| 418 | kFmtRegR, 4, 0, kFmtBitBlt, 20, 5, kFmtBitBlt, 22, 21, |
| 419 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE0, |
| 420 | "movk", "!0r, #!1d!2M", kFixupNone), |
| 421 | ENCODING_MAP(WIDE(kA64Movn3rdM), SF_VARIANTS(0x12800000), |
| 422 | kFmtRegR, 4, 0, kFmtBitBlt, 20, 5, kFmtBitBlt, 22, 21, |
| 423 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0, |
| 424 | "movn", "!0r, #!1d!2M", kFixupNone), |
| 425 | ENCODING_MAP(WIDE(kA64Movz3rdM), SF_VARIANTS(0x52800000), |
| 426 | kFmtRegR, 4, 0, kFmtBitBlt, 20, 5, kFmtBitBlt, 22, 21, |
| 427 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0, |
| 428 | "movz", "!0r, #!1d!2M", kFixupNone), |
| 429 | ENCODING_MAP(WIDE(kA64Mov2rr), SF_VARIANTS(0x2a0003e0), |
| 430 | kFmtRegR, 4, 0, kFmtRegR, 20, 16, kFmtUnused, -1, -1, |
| 431 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 432 | "mov", "!0r, !1r", kFixupNone), |
| 433 | ENCODING_MAP(WIDE(kA64Mvn2rr), SF_VARIANTS(0x2a2003e0), |
| 434 | kFmtRegR, 4, 0, kFmtRegR, 20, 16, kFmtUnused, -1, -1, |
| 435 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 436 | "mvn", "!0r, !1r", kFixupNone), |
| 437 | ENCODING_MAP(WIDE(kA64Mul3rrr), SF_VARIANTS(0x1b007c00), |
| 438 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 439 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 440 | "mul", "!0r, !1r, !2r", kFixupNone), |
Serban Constantinescu | ed65c5e | 2014-05-22 15:10:18 +0100 | [diff] [blame] | 441 | ENCODING_MAP(WIDE(kA64Msub4rrrr), SF_VARIANTS(0x1b008000), |
| 442 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 14, 10, |
| 443 | kFmtRegR, 20, 16, IS_QUAD_OP | REG_DEF0_USE123, |
| 444 | "msub", "!0r, !1r, !3r, !2r", kFixupNone), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 445 | ENCODING_MAP(WIDE(kA64Neg3rro), SF_VARIANTS(0x4b0003e0), |
| 446 | kFmtRegR, 4, 0, kFmtRegR, 20, 16, kFmtShift, -1, -1, |
| 447 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1, |
| 448 | "neg", "!0r, !1r!2o", kFixupNone), |
| 449 | ENCODING_MAP(WIDE(kA64Orr3Rrl), SF_VARIANTS(0x32000000), |
| 450 | kFmtRegROrSp, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 22, 10, |
| 451 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1, |
| 452 | "orr", "!0R, !1r, #!2l", kFixupNone), |
| 453 | ENCODING_MAP(WIDE(kA64Orr4rrro), SF_VARIANTS(0x2a000000), |
| 454 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 455 | kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12, |
| 456 | "orr", "!0r, !1r, !2r!3o", kFixupNone), |
| 457 | ENCODING_MAP(kA64Ret, NO_VARIANTS(0xd65f03c0), |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 458 | kFmtUnused, -1, -1, kFmtUnused, -1, -1, kFmtUnused, -1, -1, |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 459 | kFmtUnused, -1, -1, NO_OPERAND | IS_BRANCH, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 460 | "ret", "", kFixupNone), |
Serban Constantinescu | 23abec9 | 2014-07-02 16:13:38 +0100 | [diff] [blame] | 461 | ENCODING_MAP(WIDE(kA64Rbit2rr), SF_VARIANTS(0x5ac00000), |
| 462 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtUnused, -1, -1, |
| 463 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 464 | "rbit", "!0r, !1r", kFixupNone), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 465 | ENCODING_MAP(WIDE(kA64Rev2rr), CUSTOM_VARIANTS(0x5ac00800, 0xdac00c00), |
Serban Constantinescu | 169489b | 2014-06-11 16:43:35 +0100 | [diff] [blame] | 466 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtUnused, -1, -1, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 467 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 468 | "rev", "!0r, !1r", kFixupNone), |
Serban Constantinescu | 169489b | 2014-06-11 16:43:35 +0100 | [diff] [blame] | 469 | ENCODING_MAP(WIDE(kA64Rev162rr), SF_VARIANTS(0x5ac00400), |
| 470 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtUnused, -1, -1, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 471 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 472 | "rev16", "!0r, !1r", kFixupNone), |
| 473 | ENCODING_MAP(WIDE(kA64Ror3rrr), SF_VARIANTS(0x1ac02c00), |
| 474 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 475 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 476 | "ror", "!0r, !1r, !2r", kFixupNone), |
| 477 | ENCODING_MAP(WIDE(kA64Sbc3rrr), SF_VARIANTS(0x5a000000), |
| 478 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 479 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 480 | "sbc", "!0r, !1r, !2r", kFixupNone), |
| 481 | ENCODING_MAP(WIDE(kA64Sbfm4rrdd), SF_N_VARIANTS(0x13000000), |
| 482 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16, |
| 483 | kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE1, |
| 484 | "sbfm", "!0r, !1r, #!2d, #!3d", kFixupNone), |
| 485 | ENCODING_MAP(FWIDE(kA64Scvtf2fw), FLOAT_VARIANTS(0x1e220000), |
| 486 | kFmtRegF, 4, 0, kFmtRegW, 9, 5, kFmtUnused, -1, -1, |
| 487 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 488 | "scvtf", "!0f, !1w", kFixupNone), |
| 489 | ENCODING_MAP(FWIDE(kA64Scvtf2fx), FLOAT_VARIANTS(0x9e220000), |
| 490 | kFmtRegF, 4, 0, kFmtRegX, 9, 5, kFmtUnused, -1, -1, |
| 491 | kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1, |
| 492 | "scvtf", "!0f, !1x", kFixupNone), |
| 493 | ENCODING_MAP(WIDE(kA64Sdiv3rrr), SF_VARIANTS(0x1ac00c00), |
| 494 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 495 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12, |
| 496 | "sdiv", "!0r, !1r, !2r", kFixupNone), |
| 497 | ENCODING_MAP(WIDE(kA64Smaddl4xwwx), NO_VARIANTS(0x9b200000), |
| 498 | kFmtRegX, 4, 0, kFmtRegW, 9, 5, kFmtRegW, 20, 16, |
Matteo Franchin | c61b3c9 | 2014-06-18 11:52:47 +0100 | [diff] [blame] | 499 | kFmtRegX, 14, 10, IS_QUAD_OP | REG_DEF0_USE123, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 500 | "smaddl", "!0x, !1w, !2w, !3x", kFixupNone), |
Matteo Franchin | bc6d197 | 2014-05-13 12:33:28 +0100 | [diff] [blame] | 501 | ENCODING_MAP(WIDE(kA64Stp4ffXD), CUSTOM_VARIANTS(0x2d000000, 0x6d000000), |
| 502 | kFmtRegF, 4, 0, kFmtRegF, 14, 10, kFmtRegXOrSp, 9, 5, |
| 503 | kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE012 | IS_STORE, |
| 504 | "stp", "!0f, !1f, [!2X, #!3D]", kFixupNone), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 505 | ENCODING_MAP(WIDE(kA64Stp4rrXD), SF_VARIANTS(0x29000000), |
| 506 | kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5, |
Matteo Franchin | bc6d197 | 2014-05-13 12:33:28 +0100 | [diff] [blame] | 507 | kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE012 | IS_STORE, |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 508 | "stp", "!0r, !1r, [!2X, #!3D]", kFixupNone), |
| 509 | ENCODING_MAP(WIDE(kA64StpPost4rrXD), CUSTOM_VARIANTS(0x28800000, 0xa8800000), |
| 510 | kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5, |
| 511 | kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_DEF2 | REG_USE012 | IS_STORE, |
| 512 | "stp", "!0r, !1r, [!2X], #!3D", kFixupNone), |
| 513 | ENCODING_MAP(WIDE(kA64StpPre4rrXD), CUSTOM_VARIANTS(0x29800000, 0xa9800000), |
| 514 | kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5, |
| 515 | kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_DEF2 | REG_USE012 | IS_STORE, |
| 516 | "stp", "!0r, !1r, [!2X, #!3D]!!", kFixupNone), |
| 517 | ENCODING_MAP(FWIDE(kA64Str3fXD), CUSTOM_VARIANTS(0xbd000000, 0xfd000000), |
| 518 | kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 519 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE, |
| 520 | "str", "!0f, [!1X, #!2D]", kFixupNone), |
| 521 | ENCODING_MAP(FWIDE(kA64Str4fXxG), CUSTOM_VARIANTS(0xbc206800, 0xfc206800), |
| 522 | kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16, |
| 523 | kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_USE012 | IS_STORE, |
| 524 | "str", "!0f, [!1X, !2x!3G]", kFixupNone), |
| 525 | ENCODING_MAP(WIDE(kA64Str3rXD), SIZE_VARIANTS(0xb9000000), |
| 526 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 527 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE, |
| 528 | "str", "!0r, [!1X, #!2D]", kFixupNone), |
| 529 | ENCODING_MAP(WIDE(kA64Str4rXxG), SIZE_VARIANTS(0xb8206800), |
| 530 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16, |
| 531 | kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_USE012 | IS_STORE, |
| 532 | "str", "!0r, [!1X, !2x!3G]", kFixupNone), |
| 533 | ENCODING_MAP(kA64Strb3wXd, NO_VARIANTS(0x39000000), |
| 534 | kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 535 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE, |
| 536 | "strb", "!0w, [!1X, #!2d]", kFixupNone), |
| 537 | ENCODING_MAP(kA64Strb3wXx, NO_VARIANTS(0x38206800), |
| 538 | kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16, |
| 539 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE012 | IS_STORE, |
| 540 | "strb", "!0w, [!1X, !2x]", kFixupNone), |
| 541 | ENCODING_MAP(kA64Strh3wXF, NO_VARIANTS(0x79000000), |
| 542 | kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 543 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE, |
| 544 | "strh", "!0w, [!1X, #!2F]", kFixupNone), |
| 545 | ENCODING_MAP(kA64Strh4wXxd, NO_VARIANTS(0x78206800), |
| 546 | kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16, |
| 547 | kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_USE012 | IS_STORE, |
| 548 | "strh", "!0w, [!1X, !2x, lsl #!3d]", kFixupNone), |
| 549 | ENCODING_MAP(WIDE(kA64StrPost3rXd), SIZE_VARIANTS(0xb8000400), |
| 550 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12, |
| 551 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | REG_DEF1 | IS_STORE, |
| 552 | "str", "!0r, [!1X], #!2d", kFixupNone), |
| 553 | ENCODING_MAP(FWIDE(kA64Stur3fXd), CUSTOM_VARIANTS(0xbc000000, 0xfc000000), |
| 554 | kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12, |
| 555 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE, |
| 556 | "stur", "!0f, [!1X, #!2d]", kFixupNone), |
| 557 | ENCODING_MAP(WIDE(kA64Stur3rXd), SIZE_VARIANTS(0xb8000000), |
| 558 | kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12, |
| 559 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE, |
| 560 | "stur", "!0r, [!1X, #!2d]", kFixupNone), |
| 561 | ENCODING_MAP(WIDE(kA64Stxr3wrX), SIZE_VARIANTS(0x88007c00), |
| 562 | kFmtRegW, 20, 16, kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, |
| 563 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_STORE, |
| 564 | "stxr", "!0w, !1r, [!2X]", kFixupNone), |
Serban Constantinescu | 169489b | 2014-06-11 16:43:35 +0100 | [diff] [blame] | 565 | ENCODING_MAP(WIDE(kA64Stlxr3wrX), SIZE_VARIANTS(0x8800fc00), |
| 566 | kFmtRegW, 20, 16, kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, |
| 567 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_STORE, |
| 568 | "stlxr", "!0w, !1r, [!2X]", kFixupNone), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 569 | ENCODING_MAP(WIDE(kA64Sub4RRdT), SF_VARIANTS(0x51000000), |
| 570 | kFmtRegROrSp, 4, 0, kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 571 | kFmtBitBlt, 23, 22, IS_QUAD_OP | REG_DEF0_USE1, |
| 572 | "sub", "!0R, !1R, #!2d!3T", kFixupNone), |
| 573 | ENCODING_MAP(WIDE(kA64Sub4rrro), SF_VARIANTS(0x4b000000), |
| 574 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16, |
| 575 | kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12, |
| 576 | "sub", "!0r, !1r, !2r!3o", kFixupNone), |
Andreas Gampe | 47b31aa | 2014-06-19 01:10:07 -0700 | [diff] [blame] | 577 | ENCODING_MAP(WIDE(kA64Sub4RRre), SF_VARIANTS(0x4b200000), |
Andreas Gampe | 9f975bf | 2014-06-18 17:45:32 -0700 | [diff] [blame] | 578 | kFmtRegROrSp, 4, 0, kFmtRegROrSp, 9, 5, kFmtRegR, 20, 16, |
| 579 | kFmtExtend, -1, -1, IS_QUAD_OP | REG_DEF0_USE12, |
Andreas Gampe | 47b31aa | 2014-06-19 01:10:07 -0700 | [diff] [blame] | 580 | "sub", "!0r, !1r, !2r!3e", kFixupNone), |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 581 | ENCODING_MAP(WIDE(kA64Subs3rRd), SF_VARIANTS(0x71000000), |
| 582 | kFmtRegR, 4, 0, kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10, |
| 583 | kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | SETS_CCODES, |
| 584 | "subs", "!0r, !1R, #!2d", kFixupNone), |
| 585 | ENCODING_MAP(WIDE(kA64Tst3rro), SF_VARIANTS(0x6a000000), |
| 586 | kFmtRegR, 9, 5, kFmtRegR, 20, 16, kFmtShift, -1, -1, |
| 587 | kFmtUnused, -1, -1, IS_QUAD_OP | REG_USE01 | SETS_CCODES, |
| 588 | "tst", "!0r, !1r!2o", kFixupNone), |
| 589 | ENCODING_MAP(WIDE(kA64Ubfm4rrdd), SF_N_VARIANTS(0x53000000), |
| 590 | kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16, |
| 591 | kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE1, |
| 592 | "ubfm", "!0r, !1r, !2d, !3d", kFixupNone), |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 593 | }; |
| 594 | |
| 595 | // new_lir replaces orig_lir in the pcrel_fixup list. |
| 596 | void Arm64Mir2Lir::ReplaceFixup(LIR* prev_lir, LIR* orig_lir, LIR* new_lir) { |
| 597 | new_lir->u.a.pcrel_next = orig_lir->u.a.pcrel_next; |
| 598 | if (UNLIKELY(prev_lir == NULL)) { |
| 599 | first_fixup_ = new_lir; |
| 600 | } else { |
| 601 | prev_lir->u.a.pcrel_next = new_lir; |
| 602 | } |
| 603 | orig_lir->flags.fixup = kFixupNone; |
| 604 | } |
| 605 | |
| 606 | // new_lir is inserted before orig_lir in the pcrel_fixup list. |
| 607 | void Arm64Mir2Lir::InsertFixupBefore(LIR* prev_lir, LIR* orig_lir, LIR* new_lir) { |
| 608 | new_lir->u.a.pcrel_next = orig_lir; |
| 609 | if (UNLIKELY(prev_lir == NULL)) { |
| 610 | first_fixup_ = new_lir; |
| 611 | } else { |
| 612 | DCHECK(prev_lir->u.a.pcrel_next == orig_lir); |
| 613 | prev_lir->u.a.pcrel_next = new_lir; |
| 614 | } |
| 615 | } |
| 616 | |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 617 | /* Nop, used for aligning code. Nop is an alias for hint #0. */ |
| 618 | #define PADDING_NOP (UINT32_C(0xd503201f)) |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 619 | |
| 620 | uint8_t* Arm64Mir2Lir::EncodeLIRs(uint8_t* write_pos, LIR* lir) { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 621 | for (; lir != nullptr; lir = NEXT_LIR(lir)) { |
| 622 | bool opcode_is_wide = IS_WIDE(lir->opcode); |
| 623 | ArmOpcode opcode = UNWIDE(lir->opcode); |
| 624 | |
| 625 | if (UNLIKELY(IsPseudoLirOp(opcode))) { |
| 626 | continue; |
| 627 | } |
| 628 | |
| 629 | if (LIKELY(!lir->flags.is_nop)) { |
| 630 | const ArmEncodingMap *encoder = &EncodingMap[opcode]; |
| 631 | |
| 632 | // Select the right variant of the skeleton. |
| 633 | uint32_t bits = opcode_is_wide ? encoder->xskeleton : encoder->wskeleton; |
| 634 | DCHECK(!opcode_is_wide || IS_WIDE(encoder->opcode)); |
| 635 | |
| 636 | for (int i = 0; i < 4; i++) { |
| 637 | ArmEncodingKind kind = encoder->field_loc[i].kind; |
| 638 | uint32_t operand = lir->operands[i]; |
| 639 | uint32_t value; |
| 640 | |
| 641 | if (LIKELY(static_cast<unsigned>(kind) <= kFmtBitBlt)) { |
| 642 | // Note: this will handle kFmtReg* and kFmtBitBlt. |
| 643 | |
| 644 | if (static_cast<unsigned>(kind) < kFmtBitBlt) { |
| 645 | bool is_zero = A64_REG_IS_ZR(operand); |
| 646 | |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 647 | if (kIsDebugBuild && (kFailOnSizeError || kReportSizeError)) { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 648 | // Register usage checks: First establish register usage requirements based on the |
| 649 | // format in `kind'. |
| 650 | bool want_float = false; |
| 651 | bool want_64_bit = false; |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 652 | bool want_var_size = true; |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 653 | bool want_zero = false; |
| 654 | switch (kind) { |
| 655 | case kFmtRegX: |
| 656 | want_64_bit = true; |
| 657 | // Intentional fall-through. |
| 658 | case kFmtRegW: |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 659 | want_var_size = false; |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 660 | // Intentional fall-through. |
| 661 | case kFmtRegR: |
| 662 | want_zero = true; |
| 663 | break; |
| 664 | case kFmtRegXOrSp: |
| 665 | want_64_bit = true; |
| 666 | // Intentional fall-through. |
| 667 | case kFmtRegWOrSp: |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 668 | want_var_size = false; |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 669 | break; |
| 670 | case kFmtRegROrSp: |
| 671 | break; |
| 672 | case kFmtRegD: |
| 673 | want_64_bit = true; |
| 674 | // Intentional fall-through. |
| 675 | case kFmtRegS: |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 676 | want_var_size = false; |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 677 | // Intentional fall-through. |
| 678 | case kFmtRegF: |
| 679 | want_float = true; |
| 680 | break; |
| 681 | default: |
| 682 | LOG(FATAL) << "Bad fmt for arg n. " << i << " of " << encoder->name |
| 683 | << " (" << kind << ")"; |
| 684 | break; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 685 | } |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 686 | |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 687 | // want_var_size == true means kind == kFmtReg{R,F}. In these two cases, we want |
| 688 | // the register size to be coherent with the instruction width. |
| 689 | if (want_var_size) { |
| 690 | want_64_bit = opcode_is_wide; |
| 691 | } |
| 692 | |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 693 | // Now check that the requirements are satisfied. |
Zheng Xu | c830430 | 2014-05-15 17:21:01 +0100 | [diff] [blame] | 694 | RegStorage reg(operand | RegStorage::kValid); |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 695 | const char *expected = nullptr; |
| 696 | if (want_float) { |
| 697 | if (!reg.IsFloat()) { |
| 698 | expected = "float register"; |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 699 | } else if (reg.IsDouble() != want_64_bit) { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 700 | expected = (want_64_bit) ? "double register" : "single register"; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 701 | } |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 702 | } else { |
| 703 | if (reg.IsFloat()) { |
| 704 | expected = "core register"; |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 705 | } else if (reg.Is64Bit() != want_64_bit) { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 706 | expected = (want_64_bit) ? "x-register" : "w-register"; |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 707 | } else if (A64_REGSTORAGE_IS_SP_OR_ZR(reg) && is_zero != want_zero) { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 708 | expected = (want_zero) ? "zero-register" : "sp-register"; |
| 709 | } |
| 710 | } |
| 711 | |
| 712 | // TODO(Arm64): if !want_size_match, then we still should compare the size of the |
| 713 | // register with the size required by the instruction width (kA64Wide). |
| 714 | |
| 715 | // Fail, if `expected' contains an unsatisfied requirement. |
| 716 | if (expected != nullptr) { |
buzbee | 33ae558 | 2014-06-12 14:56:32 -0700 | [diff] [blame] | 717 | LOG(WARNING) << "Method: " << PrettyMethod(cu_->method_idx, *cu_->dex_file) |
| 718 | << " @ 0x" << std::hex << lir->dalvik_offset; |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 719 | if (kFailOnSizeError) { |
| 720 | LOG(FATAL) << "Bad argument n. " << i << " of " << encoder->name |
| 721 | << ". Expected " << expected << ", got 0x" << std::hex << operand; |
| 722 | } else { |
| 723 | LOG(WARNING) << "Bad argument n. " << i << " of " << encoder->name |
| 724 | << ". Expected " << expected << ", got 0x" << std::hex << operand; |
| 725 | } |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 726 | } |
| 727 | } |
| 728 | |
| 729 | // TODO(Arm64): this may or may not be necessary, depending on how wzr, xzr are |
| 730 | // defined. |
| 731 | if (is_zero) { |
| 732 | operand = 31; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 733 | } |
| 734 | } |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 735 | |
| 736 | value = (operand << encoder->field_loc[i].start) & |
| 737 | ((1 << (encoder->field_loc[i].end + 1)) - 1); |
| 738 | bits |= value; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 739 | } else { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 740 | switch (kind) { |
| 741 | case kFmtSkip: |
| 742 | break; // Nothing to do, but continue to next. |
| 743 | case kFmtUnused: |
| 744 | i = 4; // Done, break out of the enclosing loop. |
| 745 | break; |
| 746 | case kFmtShift: |
| 747 | // Intentional fallthrough. |
| 748 | case kFmtExtend: |
| 749 | DCHECK_EQ((operand & (1 << 6)) == 0, kind == kFmtShift); |
| 750 | value = (operand & 0x3f) << 10; |
| 751 | value |= ((operand & 0x1c0) >> 6) << 21; |
| 752 | bits |= value; |
| 753 | break; |
| 754 | case kFmtImm21: |
| 755 | value = (operand & 0x3) << 29; |
| 756 | value |= ((operand & 0x1ffffc) >> 2) << 5; |
| 757 | bits |= value; |
| 758 | break; |
| 759 | default: |
| 760 | LOG(FATAL) << "Bad fmt for arg. " << i << " in " << encoder->name |
| 761 | << " (" << kind << ")"; |
| 762 | } |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 763 | } |
| 764 | } |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 765 | |
| 766 | DCHECK_EQ(encoder->size, 4); |
| 767 | write_pos[0] = (bits & 0xff); |
| 768 | write_pos[1] = ((bits >> 8) & 0xff); |
| 769 | write_pos[2] = ((bits >> 16) & 0xff); |
| 770 | write_pos[3] = ((bits >> 24) & 0xff); |
| 771 | write_pos += 4; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 772 | } |
| 773 | } |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 774 | |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 775 | return write_pos; |
| 776 | } |
| 777 | |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 778 | // Align data offset on 8 byte boundary: it will only contain double-word items, as word immediates |
| 779 | // are better set directly from the code (they will require no more than 2 instructions). |
| 780 | #define ALIGNED_DATA_OFFSET(offset) (((offset) + 0x7) & ~0x7) |
| 781 | |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 782 | // Assemble the LIR into binary instruction format. |
| 783 | void Arm64Mir2Lir::AssembleLIR() { |
| 784 | LIR* lir; |
| 785 | LIR* prev_lir; |
| 786 | cu_->NewTimingSplit("Assemble"); |
| 787 | int assembler_retries = 0; |
| 788 | CodeOffset starting_offset = LinkFixupInsns(first_lir_insn_, last_lir_insn_, 0); |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 789 | data_offset_ = ALIGNED_DATA_OFFSET(starting_offset); |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 790 | int32_t offset_adjustment; |
| 791 | AssignDataOffsets(); |
| 792 | |
| 793 | /* |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 794 | * Note: generation must be 1 on first pass (to distinguish from initialized state of 0 |
| 795 | * for non-visited nodes). Start at zero here, and bit will be flipped to 1 on entry to the loop. |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 796 | */ |
| 797 | int generation = 0; |
| 798 | while (true) { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 799 | // TODO(Arm64): check whether passes and offset adjustments are really necessary. |
| 800 | // Currently they aren't, as - in the fixups below - LIR are never inserted. |
| 801 | // Things can be different if jump ranges above 1 MB need to be supported. |
| 802 | // If they are not, then we can get rid of the assembler retry logic. |
| 803 | |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 804 | offset_adjustment = 0; |
| 805 | AssemblerStatus res = kSuccess; // Assume success |
| 806 | generation ^= 1; |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 807 | // Note: nodes requiring possible fixup linked in ascending order. |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 808 | lir = first_fixup_; |
| 809 | prev_lir = NULL; |
| 810 | while (lir != NULL) { |
| 811 | /* |
| 812 | * NOTE: the lir being considered here will be encoded following the switch (so long as |
| 813 | * we're not in a retry situation). However, any new non-pc_rel instructions inserted |
| 814 | * due to retry must be explicitly encoded at the time of insertion. Note that |
| 815 | * inserted instructions don't need use/def flags, but do need size and pc-rel status |
| 816 | * properly updated. |
| 817 | */ |
| 818 | lir->offset += offset_adjustment; |
| 819 | // During pass, allows us to tell whether a node has been updated with offset_adjustment yet. |
| 820 | lir->flags.generation = generation; |
| 821 | switch (static_cast<FixupKind>(lir->flags.fixup)) { |
| 822 | case kFixupLabel: |
| 823 | case kFixupNone: |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 824 | case kFixupVLoad: |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 825 | break; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 826 | case kFixupT1Branch: { |
| 827 | LIR *target_lir = lir->target; |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 828 | DCHECK(target_lir); |
| 829 | CodeOffset pc = lir->offset; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 830 | CodeOffset target = target_lir->offset + |
| 831 | ((target_lir->flags.generation == lir->flags.generation) ? 0 : offset_adjustment); |
| 832 | int32_t delta = target - pc; |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 833 | if (!((delta & 0x3) == 0 && IS_SIGNED_IMM19(delta >> 2))) { |
| 834 | LOG(FATAL) << "Invalid jump range in kFixupT1Branch"; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 835 | } |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 836 | lir->operands[0] = delta >> 2; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 837 | break; |
| 838 | } |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 839 | case kFixupLoad: |
| 840 | case kFixupCBxZ: |
| 841 | case kFixupCondBranch: { |
| 842 | LIR *target_lir = lir->target; |
| 843 | DCHECK(target_lir); |
| 844 | CodeOffset pc = lir->offset; |
| 845 | CodeOffset target = target_lir->offset + |
Serban Constantinescu | 169489b | 2014-06-11 16:43:35 +0100 | [diff] [blame] | 846 | ((target_lir->flags.generation == lir->flags.generation) ? 0 : offset_adjustment); |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 847 | int32_t delta = target - pc; |
| 848 | if (!((delta & 0x3) == 0 && IS_SIGNED_IMM19(delta >> 2))) { |
| 849 | LOG(FATAL) << "Invalid jump range in kFixupLoad"; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 850 | } |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 851 | lir->operands[1] = delta >> 2; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 852 | break; |
| 853 | } |
| 854 | case kFixupAdr: { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 855 | LIR* target_lir = lir->target; |
| 856 | int32_t delta; |
| 857 | if (target_lir) { |
| 858 | CodeOffset target_offs = ((target_lir->flags.generation == lir->flags.generation) ? |
| 859 | 0 : offset_adjustment) + target_lir->offset; |
| 860 | delta = target_offs - lir->offset; |
| 861 | } else if (lir->operands[2] >= 0) { |
| 862 | EmbeddedData* tab = reinterpret_cast<EmbeddedData*>(UnwrapPointer(lir->operands[2])); |
| 863 | delta = tab->offset + offset_adjustment - lir->offset; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 864 | } else { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 865 | // No fixup: this usage allows to retrieve the current PC. |
| 866 | delta = lir->operands[1]; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 867 | } |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 868 | if (!IS_SIGNED_IMM21(delta)) { |
| 869 | LOG(FATAL) << "Jump range above 1MB in kFixupAdr"; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 870 | } |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 871 | lir->operands[1] = delta; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 872 | break; |
| 873 | } |
| 874 | default: |
| 875 | LOG(FATAL) << "Unexpected case " << lir->flags.fixup; |
| 876 | } |
| 877 | prev_lir = lir; |
| 878 | lir = lir->u.a.pcrel_next; |
| 879 | } |
| 880 | |
| 881 | if (res == kSuccess) { |
| 882 | break; |
| 883 | } else { |
| 884 | assembler_retries++; |
| 885 | if (assembler_retries > MAX_ASSEMBLER_RETRIES) { |
| 886 | CodegenDump(); |
| 887 | LOG(FATAL) << "Assembler error - too many retries"; |
| 888 | } |
| 889 | starting_offset += offset_adjustment; |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 890 | data_offset_ = ALIGNED_DATA_OFFSET(starting_offset); |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 891 | AssignDataOffsets(); |
| 892 | } |
| 893 | } |
| 894 | |
| 895 | // Build the CodeBuffer. |
| 896 | DCHECK_LE(data_offset_, total_size_); |
| 897 | code_buffer_.reserve(total_size_); |
| 898 | code_buffer_.resize(starting_offset); |
| 899 | uint8_t* write_pos = &code_buffer_[0]; |
| 900 | write_pos = EncodeLIRs(write_pos, first_lir_insn_); |
| 901 | DCHECK_EQ(static_cast<CodeOffset>(write_pos - &code_buffer_[0]), starting_offset); |
| 902 | |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 903 | DCHECK_EQ(data_offset_, ALIGNED_DATA_OFFSET(code_buffer_.size())); |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 904 | |
| 905 | // Install literals |
| 906 | InstallLiteralPools(); |
| 907 | |
| 908 | // Install switch tables |
| 909 | InstallSwitchTables(); |
| 910 | |
| 911 | // Install fill array data |
| 912 | InstallFillArrayData(); |
| 913 | |
| 914 | // Create the mapping table and native offset to reference map. |
| 915 | cu_->NewTimingSplit("PcMappingTable"); |
| 916 | CreateMappingTables(); |
| 917 | |
| 918 | cu_->NewTimingSplit("GcMap"); |
| 919 | CreateNativeGcMap(); |
| 920 | } |
| 921 | |
Ian Rogers | 5aa6e04 | 2014-06-13 16:38:24 -0700 | [diff] [blame] | 922 | size_t Arm64Mir2Lir::GetInsnSize(LIR* lir) { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 923 | ArmOpcode opcode = UNWIDE(lir->opcode); |
| 924 | DCHECK(!IsPseudoLirOp(opcode)); |
| 925 | return EncodingMap[opcode].size; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 926 | } |
| 927 | |
| 928 | // Encode instruction bit pattern and assign offsets. |
| 929 | uint32_t Arm64Mir2Lir::LinkFixupInsns(LIR* head_lir, LIR* tail_lir, uint32_t offset) { |
| 930 | LIR* end_lir = tail_lir->next; |
| 931 | |
| 932 | LIR* last_fixup = NULL; |
| 933 | for (LIR* lir = head_lir; lir != end_lir; lir = NEXT_LIR(lir)) { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 934 | ArmOpcode opcode = UNWIDE(lir->opcode); |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 935 | if (!lir->flags.is_nop) { |
| 936 | if (lir->flags.fixup != kFixupNone) { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 937 | if (!IsPseudoLirOp(opcode)) { |
| 938 | lir->flags.size = EncodingMap[opcode].size; |
| 939 | lir->flags.fixup = EncodingMap[opcode].fixup; |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 940 | } else { |
Matteo Franchin | e45fb9e | 2014-05-06 10:10:30 +0100 | [diff] [blame] | 941 | DCHECK_NE(static_cast<int>(opcode), kPseudoPseudoAlign4); |
Matteo Franchin | 43ec873 | 2014-03-31 15:00:14 +0100 | [diff] [blame] | 942 | lir->flags.size = 0; |
| 943 | lir->flags.fixup = kFixupLabel; |
| 944 | } |
| 945 | // Link into the fixup chain. |
| 946 | lir->flags.use_def_invalid = true; |
| 947 | lir->u.a.pcrel_next = NULL; |
| 948 | if (first_fixup_ == NULL) { |
| 949 | first_fixup_ = lir; |
| 950 | } else { |
| 951 | last_fixup->u.a.pcrel_next = lir; |
| 952 | } |
| 953 | last_fixup = lir; |
| 954 | lir->offset = offset; |
| 955 | } |
| 956 | offset += lir->flags.size; |
| 957 | } |
| 958 | } |
| 959 | return offset; |
| 960 | } |
| 961 | |
| 962 | void Arm64Mir2Lir::AssignDataOffsets() { |
| 963 | /* Set up offsets for literals */ |
| 964 | CodeOffset offset = data_offset_; |
| 965 | |
| 966 | offset = AssignLiteralOffset(offset); |
| 967 | |
| 968 | offset = AssignSwitchTablesOffset(offset); |
| 969 | |
| 970 | total_size_ = AssignFillArrayDataOffset(offset); |
| 971 | } |
| 972 | |
| 973 | } // namespace art |