blob: 04325873b569e1619e1edb00c64d234cf5c1ba70 [file] [log] [blame]
buzbeee88dfbf2012-03-05 11:19:57 -08001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
buzbee02031b12012-11-23 09:41:35 -080017#include "codegen_x86.h"
Brian Carlstrom641ce032013-01-31 15:21:37 -080018#include "compiler/codegen/codegen_util.h"
19#include "compiler/codegen/ralloc_util.h"
20#include "x86_lir.h"
buzbee1bc37c62012-11-20 13:35:41 -080021
buzbeee88dfbf2012-03-05 11:19:57 -080022namespace art {
23
buzbeea5954be2013-02-07 10:41:40 -080024void X86Codegen::GenArithOpFloat(CompilationUnit *cu, Instruction::Code opcode,
buzbee02031b12012-11-23 09:41:35 -080025 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Ian Rogersb5d09b22012-03-06 22:14:17 -080026 X86OpCode op = kX86Nop;
buzbeefa57c472012-11-21 12:06:18 -080027 RegLocation rl_result;
buzbeee88dfbf2012-03-05 11:19:57 -080028
Ian Rogersb5d09b22012-03-06 22:14:17 -080029 /*
30 * Don't attempt to optimize register usage since these opcodes call out to
31 * the handlers.
32 */
buzbee408ad162012-06-06 16:45:18 -070033 switch (opcode) {
Ian Rogersb5d09b22012-03-06 22:14:17 -080034 case Instruction::ADD_FLOAT_2ADDR:
35 case Instruction::ADD_FLOAT:
36 op = kX86AddssRR;
37 break;
38 case Instruction::SUB_FLOAT_2ADDR:
39 case Instruction::SUB_FLOAT:
40 op = kX86SubssRR;
41 break;
42 case Instruction::DIV_FLOAT_2ADDR:
43 case Instruction::DIV_FLOAT:
44 op = kX86DivssRR;
45 break;
46 case Instruction::MUL_FLOAT_2ADDR:
47 case Instruction::MUL_FLOAT:
48 op = kX86MulssRR;
49 break;
Ian Rogersb5d09b22012-03-06 22:14:17 -080050 case Instruction::REM_FLOAT_2ADDR:
jeffhaobabda952012-08-02 15:55:30 -070051 case Instruction::REM_FLOAT:
buzbeea3a82b22012-11-27 16:09:55 -080052 FlushAllRegs(cu); // Send everything to home location
53 CallRuntimeHelperRegLocationRegLocation(cu, ENTRYPOINT_OFFSET(pFmodf), rl_src1, rl_src2, false);
54 rl_result = GetReturn(cu, true);
55 StoreValue(cu, rl_dest, rl_result);
buzbeea5954be2013-02-07 10:41:40 -080056 return;
buzbeea3a82b22012-11-27 16:09:55 -080057 case Instruction::NEG_FLOAT:
58 GenNegFloat(cu, rl_dest, rl_src1);
buzbeea5954be2013-02-07 10:41:40 -080059 return;
Ian Rogersb5d09b22012-03-06 22:14:17 -080060 default:
buzbeea5954be2013-02-07 10:41:40 -080061 LOG(FATAL) << "Unexpected opcode: " << opcode;
Ian Rogersb5d09b22012-03-06 22:14:17 -080062 }
buzbeefa57c472012-11-21 12:06:18 -080063 rl_src1 = LoadValue(cu, rl_src1, kFPReg);
64 rl_src2 = LoadValue(cu, rl_src2, kFPReg);
65 rl_result = EvalLoc(cu, rl_dest, kFPReg, true);
66 int r_dest = rl_result.low_reg;
67 int r_src1 = rl_src1.low_reg;
68 int r_src2 = rl_src2.low_reg;
69 if (r_dest == r_src2) {
70 r_src2 = AllocTempFloat(cu);
71 OpRegCopy(cu, r_src2, r_dest);
jeffhao4abb1a92012-06-08 17:02:08 -070072 }
buzbeefa57c472012-11-21 12:06:18 -080073 OpRegCopy(cu, r_dest, r_src1);
74 NewLIR2(cu, op, r_dest, r_src2);
75 StoreValue(cu, rl_dest, rl_result);
buzbeee88dfbf2012-03-05 11:19:57 -080076}
77
buzbeea5954be2013-02-07 10:41:40 -080078void X86Codegen::GenArithOpDouble(CompilationUnit *cu, Instruction::Code opcode,
buzbee02031b12012-11-23 09:41:35 -080079 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Ian Rogersb5d09b22012-03-06 22:14:17 -080080 X86OpCode op = kX86Nop;
buzbeefa57c472012-11-21 12:06:18 -080081 RegLocation rl_result;
buzbeee88dfbf2012-03-05 11:19:57 -080082
buzbee408ad162012-06-06 16:45:18 -070083 switch (opcode) {
Ian Rogersb5d09b22012-03-06 22:14:17 -080084 case Instruction::ADD_DOUBLE_2ADDR:
85 case Instruction::ADD_DOUBLE:
86 op = kX86AddsdRR;
87 break;
88 case Instruction::SUB_DOUBLE_2ADDR:
89 case Instruction::SUB_DOUBLE:
90 op = kX86SubsdRR;
91 break;
92 case Instruction::DIV_DOUBLE_2ADDR:
93 case Instruction::DIV_DOUBLE:
94 op = kX86DivsdRR;
95 break;
96 case Instruction::MUL_DOUBLE_2ADDR:
97 case Instruction::MUL_DOUBLE:
98 op = kX86MulsdRR;
99 break;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800100 case Instruction::REM_DOUBLE_2ADDR:
jeffhaobabda952012-08-02 15:55:30 -0700101 case Instruction::REM_DOUBLE:
buzbeea3a82b22012-11-27 16:09:55 -0800102 FlushAllRegs(cu); // Send everything to home location
103 CallRuntimeHelperRegLocationRegLocation(cu, ENTRYPOINT_OFFSET(pFmod), rl_src1, rl_src2, false);
104 rl_result = GetReturnWide(cu, true);
105 StoreValueWide(cu, rl_dest, rl_result);
buzbeea5954be2013-02-07 10:41:40 -0800106 return;
buzbeea3a82b22012-11-27 16:09:55 -0800107 case Instruction::NEG_DOUBLE:
108 GenNegDouble(cu, rl_dest, rl_src1);
buzbeea5954be2013-02-07 10:41:40 -0800109 return;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800110 default:
buzbeea5954be2013-02-07 10:41:40 -0800111 LOG(FATAL) << "Unexpected opcode: " << opcode;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800112 }
buzbeefa57c472012-11-21 12:06:18 -0800113 rl_src1 = LoadValueWide(cu, rl_src1, kFPReg);
114 DCHECK(rl_src1.wide);
115 rl_src2 = LoadValueWide(cu, rl_src2, kFPReg);
116 DCHECK(rl_src2.wide);
117 rl_result = EvalLoc(cu, rl_dest, kFPReg, true);
118 DCHECK(rl_dest.wide);
119 DCHECK(rl_result.wide);
120 int r_dest = S2d(rl_result.low_reg, rl_result.high_reg);
121 int r_src1 = S2d(rl_src1.low_reg, rl_src1.high_reg);
122 int r_src2 = S2d(rl_src2.low_reg, rl_src2.high_reg);
123 if (r_dest == r_src2) {
124 r_src2 = AllocTempDouble(cu) | X86_FP_DOUBLE;
125 OpRegCopy(cu, r_src2, r_dest);
jeffhao4abb1a92012-06-08 17:02:08 -0700126 }
buzbeefa57c472012-11-21 12:06:18 -0800127 OpRegCopy(cu, r_dest, r_src1);
128 NewLIR2(cu, op, r_dest, r_src2);
129 StoreValueWide(cu, rl_dest, rl_result);
buzbeee88dfbf2012-03-05 11:19:57 -0800130}
131
buzbeea5954be2013-02-07 10:41:40 -0800132void X86Codegen::GenConversion(CompilationUnit *cu, Instruction::Code opcode, RegLocation rl_dest,
buzbee02031b12012-11-23 09:41:35 -0800133 RegLocation rl_src) {
jeffhao5121e0b2012-05-08 18:23:38 -0700134 RegisterClass rcSrc = kFPReg;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800135 X86OpCode op = kX86Nop;
buzbeefa57c472012-11-21 12:06:18 -0800136 int src_reg;
137 RegLocation rl_result;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800138 switch (opcode) {
139 case Instruction::INT_TO_FLOAT:
jeffhao5121e0b2012-05-08 18:23:38 -0700140 rcSrc = kCoreReg;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800141 op = kX86Cvtsi2ssRR;
142 break;
143 case Instruction::DOUBLE_TO_FLOAT:
jeffhao5121e0b2012-05-08 18:23:38 -0700144 rcSrc = kFPReg;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800145 op = kX86Cvtsd2ssRR;
146 break;
147 case Instruction::FLOAT_TO_DOUBLE:
jeffhao5121e0b2012-05-08 18:23:38 -0700148 rcSrc = kFPReg;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800149 op = kX86Cvtss2sdRR;
150 break;
151 case Instruction::INT_TO_DOUBLE:
jeffhao5121e0b2012-05-08 18:23:38 -0700152 rcSrc = kCoreReg;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800153 op = kX86Cvtsi2sdRR;
154 break;
jeffhao292188d2012-05-17 15:45:04 -0700155 case Instruction::FLOAT_TO_INT: {
buzbeefa57c472012-11-21 12:06:18 -0800156 rl_src = LoadValue(cu, rl_src, kFPReg);
157 src_reg = rl_src.low_reg;
buzbee078fa452012-12-03 15:51:33 -0800158 // In case result vreg is also src vreg, break association to avoid useless copy by EvalLoc()
buzbeefa57c472012-11-21 12:06:18 -0800159 ClobberSReg(cu, rl_dest.s_reg_low);
160 rl_result = EvalLoc(cu, rl_dest, kCoreReg, true);
161 int temp_reg = AllocTempFloat(cu);
jeffhao41005dd2012-05-09 17:58:52 -0700162
buzbeefa57c472012-11-21 12:06:18 -0800163 LoadConstant(cu, rl_result.low_reg, 0x7fffffff);
164 NewLIR2(cu, kX86Cvtsi2ssRR, temp_reg, rl_result.low_reg);
165 NewLIR2(cu, kX86ComissRR, src_reg, temp_reg);
166 LIR* branch_pos_overflow = NewLIR2(cu, kX86Jcc8, 0, kX86CondA);
167 LIR* branch_na_n = NewLIR2(cu, kX86Jcc8, 0, kX86CondP);
168 NewLIR2(cu, kX86Cvttss2siRR, rl_result.low_reg, src_reg);
169 LIR* branch_normal = NewLIR1(cu, kX86Jmp8, 0);
170 branch_na_n->target = NewLIR0(cu, kPseudoTargetLabel);
171 NewLIR2(cu, kX86Xor32RR, rl_result.low_reg, rl_result.low_reg);
172 branch_pos_overflow->target = NewLIR0(cu, kPseudoTargetLabel);
173 branch_normal->target = NewLIR0(cu, kPseudoTargetLabel);
174 StoreValue(cu, rl_dest, rl_result);
buzbeea5954be2013-02-07 10:41:40 -0800175 return;
jeffhao292188d2012-05-17 15:45:04 -0700176 }
177 case Instruction::DOUBLE_TO_INT: {
buzbeefa57c472012-11-21 12:06:18 -0800178 rl_src = LoadValueWide(cu, rl_src, kFPReg);
179 src_reg = rl_src.low_reg;
buzbee078fa452012-12-03 15:51:33 -0800180 // In case result vreg is also src vreg, break association to avoid useless copy by EvalLoc()
buzbeefa57c472012-11-21 12:06:18 -0800181 ClobberSReg(cu, rl_dest.s_reg_low);
182 rl_result = EvalLoc(cu, rl_dest, kCoreReg, true);
183 int temp_reg = AllocTempDouble(cu) | X86_FP_DOUBLE;
jeffhao41005dd2012-05-09 17:58:52 -0700184
buzbeefa57c472012-11-21 12:06:18 -0800185 LoadConstant(cu, rl_result.low_reg, 0x7fffffff);
186 NewLIR2(cu, kX86Cvtsi2sdRR, temp_reg, rl_result.low_reg);
187 NewLIR2(cu, kX86ComisdRR, src_reg, temp_reg);
188 LIR* branch_pos_overflow = NewLIR2(cu, kX86Jcc8, 0, kX86CondA);
189 LIR* branch_na_n = NewLIR2(cu, kX86Jcc8, 0, kX86CondP);
190 NewLIR2(cu, kX86Cvttsd2siRR, rl_result.low_reg, src_reg);
191 LIR* branch_normal = NewLIR1(cu, kX86Jmp8, 0);
192 branch_na_n->target = NewLIR0(cu, kPseudoTargetLabel);
193 NewLIR2(cu, kX86Xor32RR, rl_result.low_reg, rl_result.low_reg);
194 branch_pos_overflow->target = NewLIR0(cu, kPseudoTargetLabel);
195 branch_normal->target = NewLIR0(cu, kPseudoTargetLabel);
196 StoreValue(cu, rl_dest, rl_result);
buzbeea5954be2013-02-07 10:41:40 -0800197 return;
jeffhao292188d2012-05-17 15:45:04 -0700198 }
Ian Rogersb5d09b22012-03-06 22:14:17 -0800199 case Instruction::LONG_TO_DOUBLE:
buzbeea5954be2013-02-07 10:41:40 -0800200 GenConversionCall(cu, ENTRYPOINT_OFFSET(pL2d), rl_dest, rl_src);
201 return;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800202 case Instruction::LONG_TO_FLOAT:
jeffhaobabda952012-08-02 15:55:30 -0700203 // TODO: inline by using memory as a 64-bit source. Be careful about promoted registers.
buzbeea5954be2013-02-07 10:41:40 -0800204 GenConversionCall(cu, ENTRYPOINT_OFFSET(pL2f), rl_dest, rl_src);
205 return;
jeffhao41005dd2012-05-09 17:58:52 -0700206 case Instruction::FLOAT_TO_LONG:
buzbeea5954be2013-02-07 10:41:40 -0800207 GenConversionCall(cu, ENTRYPOINT_OFFSET(pF2l), rl_dest, rl_src);
208 return;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800209 case Instruction::DOUBLE_TO_LONG:
buzbeea5954be2013-02-07 10:41:40 -0800210 GenConversionCall(cu, ENTRYPOINT_OFFSET(pD2l), rl_dest, rl_src);
211 return;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800212 default:
buzbeea5954be2013-02-07 10:41:40 -0800213 LOG(INFO) << "Unexpected opcode: " << opcode;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800214 }
buzbeefa57c472012-11-21 12:06:18 -0800215 if (rl_src.wide) {
216 rl_src = LoadValueWide(cu, rl_src, rcSrc);
217 src_reg = S2d(rl_src.low_reg, rl_src.high_reg);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800218 } else {
buzbeefa57c472012-11-21 12:06:18 -0800219 rl_src = LoadValue(cu, rl_src, rcSrc);
220 src_reg = rl_src.low_reg;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800221 }
buzbeefa57c472012-11-21 12:06:18 -0800222 if (rl_dest.wide) {
223 rl_result = EvalLoc(cu, rl_dest, kFPReg, true);
224 NewLIR2(cu, op, S2d(rl_result.low_reg, rl_result.high_reg), src_reg);
225 StoreValueWide(cu, rl_dest, rl_result);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800226 } else {
buzbeefa57c472012-11-21 12:06:18 -0800227 rl_result = EvalLoc(cu, rl_dest, kFPReg, true);
228 NewLIR2(cu, op, rl_result.low_reg, src_reg);
229 StoreValue(cu, rl_dest, rl_result);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800230 }
buzbeee88dfbf2012-03-05 11:19:57 -0800231}
232
buzbeea5954be2013-02-07 10:41:40 -0800233void X86Codegen::GenCmpFP(CompilationUnit *cu, Instruction::Code code, RegLocation rl_dest,
buzbee02031b12012-11-23 09:41:35 -0800234 RegLocation rl_src1, RegLocation rl_src2) {
Ian Rogersb5d09b22012-03-06 22:14:17 -0800235 bool single = (code == Instruction::CMPL_FLOAT) || (code == Instruction::CMPG_FLOAT);
buzbeefa57c472012-11-21 12:06:18 -0800236 bool unordered_gt = (code == Instruction::CMPG_DOUBLE) || (code == Instruction::CMPG_FLOAT);
237 int src_reg1;
238 int src_reg2;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800239 if (single) {
buzbeefa57c472012-11-21 12:06:18 -0800240 rl_src1 = LoadValue(cu, rl_src1, kFPReg);
241 src_reg1 = rl_src1.low_reg;
242 rl_src2 = LoadValue(cu, rl_src2, kFPReg);
243 src_reg2 = rl_src2.low_reg;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800244 } else {
buzbeefa57c472012-11-21 12:06:18 -0800245 rl_src1 = LoadValueWide(cu, rl_src1, kFPReg);
246 src_reg1 = S2d(rl_src1.low_reg, rl_src1.high_reg);
247 rl_src2 = LoadValueWide(cu, rl_src2, kFPReg);
248 src_reg2 = S2d(rl_src2.low_reg, rl_src2.high_reg);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800249 }
buzbee078fa452012-12-03 15:51:33 -0800250 // In case result vreg is also src vreg, break association to avoid useless copy by EvalLoc()
buzbeefa57c472012-11-21 12:06:18 -0800251 ClobberSReg(cu, rl_dest.s_reg_low);
252 RegLocation rl_result = EvalLoc(cu, rl_dest, kCoreReg, true);
253 LoadConstantNoClobber(cu, rl_result.low_reg, unordered_gt ? 1 : 0);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800254 if (single) {
buzbeefa57c472012-11-21 12:06:18 -0800255 NewLIR2(cu, kX86UcomissRR, src_reg1, src_reg2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800256 } else {
buzbeefa57c472012-11-21 12:06:18 -0800257 NewLIR2(cu, kX86UcomisdRR, src_reg1, src_reg2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800258 }
259 LIR* branch = NULL;
buzbeefa57c472012-11-21 12:06:18 -0800260 if (unordered_gt) {
261 branch = NewLIR2(cu, kX86Jcc8, 0, kX86CondPE);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800262 }
jeffhao703f2cd2012-07-13 17:25:52 -0700263 // If the result reg can't be byte accessed, use a jump and move instead of a set.
buzbeefa57c472012-11-21 12:06:18 -0800264 if (rl_result.low_reg >= 4) {
jeffhao703f2cd2012-07-13 17:25:52 -0700265 LIR* branch2 = NULL;
buzbeefa57c472012-11-21 12:06:18 -0800266 if (unordered_gt) {
267 branch2 = NewLIR2(cu, kX86Jcc8, 0, kX86CondA);
268 NewLIR2(cu, kX86Mov32RI, rl_result.low_reg, 0x0);
jeffhao703f2cd2012-07-13 17:25:52 -0700269 } else {
buzbeefa57c472012-11-21 12:06:18 -0800270 branch2 = NewLIR2(cu, kX86Jcc8, 0, kX86CondBe);
271 NewLIR2(cu, kX86Mov32RI, rl_result.low_reg, 0x1);
jeffhao703f2cd2012-07-13 17:25:52 -0700272 }
buzbeefa57c472012-11-21 12:06:18 -0800273 branch2->target = NewLIR0(cu, kPseudoTargetLabel);
jeffhao703f2cd2012-07-13 17:25:52 -0700274 } else {
buzbeefa57c472012-11-21 12:06:18 -0800275 NewLIR2(cu, kX86Set8R, rl_result.low_reg, kX86CondA /* above - unsigned > */);
jeffhao703f2cd2012-07-13 17:25:52 -0700276 }
buzbeefa57c472012-11-21 12:06:18 -0800277 NewLIR2(cu, kX86Sbb32RI, rl_result.low_reg, 0);
278 if (unordered_gt) {
279 branch->target = NewLIR0(cu, kPseudoTargetLabel);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800280 }
buzbeefa57c472012-11-21 12:06:18 -0800281 StoreValue(cu, rl_dest, rl_result);
buzbeee88dfbf2012-03-05 11:19:57 -0800282}
283
buzbee02031b12012-11-23 09:41:35 -0800284void X86Codegen::GenFusedFPCmpBranch(CompilationUnit* cu, BasicBlock* bb, MIR* mir, bool gt_bias,
285 bool is_double) {
buzbeefa57c472012-11-21 12:06:18 -0800286 LIR* label_list = cu->block_label_list;
287 LIR* taken = &label_list[bb->taken->id];
288 LIR* not_taken = &label_list[bb->fall_through->id];
jeffhao4b771a02012-07-25 15:07:21 -0700289 LIR* branch = NULL;
buzbeefa57c472012-11-21 12:06:18 -0800290 RegLocation rl_src1;
291 RegLocation rl_src2;
292 if (is_double) {
293 rl_src1 = GetSrcWide(cu, mir, 0);
294 rl_src2 = GetSrcWide(cu, mir, 2);
295 rl_src1 = LoadValueWide(cu, rl_src1, kFPReg);
296 rl_src2 = LoadValueWide(cu, rl_src2, kFPReg);
297 NewLIR2(cu, kX86UcomisdRR, S2d(rl_src1.low_reg, rl_src1.high_reg),
298 S2d(rl_src2.low_reg, rl_src2.high_reg));
jeffhao4b771a02012-07-25 15:07:21 -0700299 } else {
buzbeefa57c472012-11-21 12:06:18 -0800300 rl_src1 = GetSrc(cu, mir, 0);
301 rl_src2 = GetSrc(cu, mir, 1);
302 rl_src1 = LoadValue(cu, rl_src1, kFPReg);
303 rl_src2 = LoadValue(cu, rl_src2, kFPReg);
304 NewLIR2(cu, kX86UcomissRR, rl_src1.low_reg, rl_src2.low_reg);
jeffhao4b771a02012-07-25 15:07:21 -0700305 }
306 ConditionCode ccode = static_cast<ConditionCode>(mir->dalvikInsn.arg[0]);
307 switch (ccode) {
308 case kCondEq:
buzbeefa57c472012-11-21 12:06:18 -0800309 if (!gt_bias) {
310 branch = NewLIR2(cu, kX86Jcc8, 0, kX86CondPE);
311 branch->target = not_taken;
jeffhao4b771a02012-07-25 15:07:21 -0700312 }
313 break;
314 case kCondNe:
buzbeefa57c472012-11-21 12:06:18 -0800315 if (!gt_bias) {
316 branch = NewLIR2(cu, kX86Jcc8, 0, kX86CondPE);
jeffhao4b771a02012-07-25 15:07:21 -0700317 branch->target = taken;
318 }
319 break;
320 case kCondLt:
buzbeefa57c472012-11-21 12:06:18 -0800321 if (gt_bias) {
322 branch = NewLIR2(cu, kX86Jcc8, 0, kX86CondPE);
323 branch->target = not_taken;
jeffhao4b771a02012-07-25 15:07:21 -0700324 }
325 ccode = kCondCs;
326 break;
327 case kCondLe:
buzbeefa57c472012-11-21 12:06:18 -0800328 if (gt_bias) {
329 branch = NewLIR2(cu, kX86Jcc8, 0, kX86CondPE);
330 branch->target = not_taken;
jeffhao4b771a02012-07-25 15:07:21 -0700331 }
332 ccode = kCondLs;
333 break;
334 case kCondGt:
buzbeefa57c472012-11-21 12:06:18 -0800335 if (gt_bias) {
336 branch = NewLIR2(cu, kX86Jcc8, 0, kX86CondPE);
jeffhao4b771a02012-07-25 15:07:21 -0700337 branch->target = taken;
338 }
339 ccode = kCondHi;
340 break;
341 case kCondGe:
buzbeefa57c472012-11-21 12:06:18 -0800342 if (gt_bias) {
343 branch = NewLIR2(cu, kX86Jcc8, 0, kX86CondPE);
jeffhao4b771a02012-07-25 15:07:21 -0700344 branch->target = taken;
345 }
346 ccode = kCondCc;
347 break;
348 default:
buzbeecbd6d442012-11-17 14:11:25 -0800349 LOG(FATAL) << "Unexpected ccode: " << ccode;
jeffhao4b771a02012-07-25 15:07:21 -0700350 }
buzbeefa57c472012-11-21 12:06:18 -0800351 OpCondBranch(cu, ccode, taken);
jeffhao4b771a02012-07-25 15:07:21 -0700352}
353
buzbee02031b12012-11-23 09:41:35 -0800354void X86Codegen::GenNegFloat(CompilationUnit *cu, RegLocation rl_dest, RegLocation rl_src)
buzbeeefc63692012-11-14 16:31:52 -0800355{
buzbeefa57c472012-11-21 12:06:18 -0800356 RegLocation rl_result;
357 rl_src = LoadValue(cu, rl_src, kCoreReg);
358 rl_result = EvalLoc(cu, rl_dest, kCoreReg, true);
359 OpRegRegImm(cu, kOpAdd, rl_result.low_reg, rl_src.low_reg, 0x80000000);
360 StoreValue(cu, rl_dest, rl_result);
buzbeeefc63692012-11-14 16:31:52 -0800361}
362
buzbee02031b12012-11-23 09:41:35 -0800363void X86Codegen::GenNegDouble(CompilationUnit *cu, RegLocation rl_dest, RegLocation rl_src)
buzbeeefc63692012-11-14 16:31:52 -0800364{
buzbeefa57c472012-11-21 12:06:18 -0800365 RegLocation rl_result;
366 rl_src = LoadValueWide(cu, rl_src, kCoreReg);
367 rl_result = EvalLoc(cu, rl_dest, kCoreReg, true);
368 OpRegRegImm(cu, kOpAdd, rl_result.high_reg, rl_src.high_reg, 0x80000000);
369 OpRegCopy(cu, rl_result.low_reg, rl_src.low_reg);
370 StoreValueWide(cu, rl_dest, rl_result);
buzbeeefc63692012-11-14 16:31:52 -0800371}
372
buzbee02031b12012-11-23 09:41:35 -0800373bool X86Codegen::GenInlinedSqrt(CompilationUnit* cu, CallInfo* info) {
buzbeefa57c472012-11-21 12:06:18 -0800374 DCHECK_NE(cu->instruction_set, kThumb2);
buzbeeefc63692012-11-14 16:31:52 -0800375 return false;
376}
377
378
379
buzbeee88dfbf2012-03-05 11:19:57 -0800380} // namespace art