blob: b80938a817f9dccd8e23eca81590c80d128c5707 [file] [log] [blame]
Matteo Franchin43ec8732014-03-31 15:00:14 +01001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the Thumb2 ISA. */
18
19#include "arm64_lir.h"
20#include "codegen_arm64.h"
21#include "dex/quick/mir_to_lir-inl.h"
Ian Rogers576ca0c2014-06-06 15:58:22 -070022#include "gc/accounting/card_table.h"
Matteo Franchin43ec8732014-03-31 15:00:14 +010023#include "entrypoints/quick/quick_entrypoints.h"
24
25namespace art {
26
Matteo Franchine45fb9e2014-05-06 10:10:30 +010027bool Arm64Mir2Lir::GenSpecialCase(BasicBlock* bb, MIR* mir,
28 const InlineMethod& special) {
Matteo Franchinbc6d1972014-05-13 12:33:28 +010029 // TODO(Arm64): re-enable this, once hard-float ABI is implemented.
30 // (this currently does not work, as GetArgMappingToPhysicalReg returns InvalidReg()).
31 // return Mir2Lir::GenSpecialCase(bb, mir, special);
32 return false;
Matteo Franchine45fb9e2014-05-06 10:10:30 +010033}
34
Matteo Franchin43ec8732014-03-31 15:00:14 +010035/*
36 * The sparse table in the literal pool is an array of <key,displacement>
Matteo Franchine45fb9e2014-05-06 10:10:30 +010037 * pairs. For each set, we'll load them as a pair using ldp.
Matteo Franchin43ec8732014-03-31 15:00:14 +010038 * The test loop will look something like:
39 *
40 * adr r_base, <table>
Matteo Franchine45fb9e2014-05-06 10:10:30 +010041 * ldr r_val, [rA64_SP, v_reg_off]
Matteo Franchin43ec8732014-03-31 15:00:14 +010042 * mov r_idx, #table_size
Matteo Franchine45fb9e2014-05-06 10:10:30 +010043 * loop:
44 * cbz r_idx, quit
45 * ldp r_key, r_disp, [r_base], #8
Matteo Franchin43ec8732014-03-31 15:00:14 +010046 * sub r_idx, #1
47 * cmp r_val, r_key
Matteo Franchine45fb9e2014-05-06 10:10:30 +010048 * b.ne loop
49 * adr r_base, #0 ; This is the instruction from which we compute displacements
50 * add r_base, r_disp
51 * br r_base
52 * quit:
Matteo Franchin43ec8732014-03-31 15:00:14 +010053 */
54void Arm64Mir2Lir::GenSparseSwitch(MIR* mir, uint32_t table_offset,
Matteo Franchine45fb9e2014-05-06 10:10:30 +010055 RegLocation rl_src) {
Matteo Franchin43ec8732014-03-31 15:00:14 +010056 const uint16_t* table = cu_->insns + current_dalvik_offset_ + table_offset;
57 if (cu_->verbose) {
58 DumpSparseSwitchTable(table);
59 }
60 // Add the table to the list - we'll process it later
61 SwitchTable *tab_rec =
62 static_cast<SwitchTable*>(arena_->Alloc(sizeof(SwitchTable), kArenaAllocData));
63 tab_rec->table = table;
64 tab_rec->vaddr = current_dalvik_offset_;
65 uint32_t size = table[1];
66 tab_rec->targets = static_cast<LIR**>(arena_->Alloc(size * sizeof(LIR*), kArenaAllocLIR));
67 switch_tables_.Insert(tab_rec);
68
69 // Get the switch value
70 rl_src = LoadValue(rl_src, kCoreReg);
71 RegStorage r_base = AllocTemp();
Matteo Franchine45fb9e2014-05-06 10:10:30 +010072 // Allocate key and disp temps.
Matteo Franchin43ec8732014-03-31 15:00:14 +010073 RegStorage r_key = AllocTemp();
74 RegStorage r_disp = AllocTemp();
Matteo Franchin43ec8732014-03-31 15:00:14 +010075 // Materialize a pointer to the switch table
Matteo Franchine45fb9e2014-05-06 10:10:30 +010076 NewLIR3(kA64Adr2xd, r_base.GetReg(), 0, WrapPointer(tab_rec));
Matteo Franchin43ec8732014-03-31 15:00:14 +010077 // Set up r_idx
78 RegStorage r_idx = AllocTemp();
79 LoadConstant(r_idx, size);
Matteo Franchine45fb9e2014-05-06 10:10:30 +010080
81 // Entry of loop.
82 LIR* loop_entry = NewLIR0(kPseudoTargetLabel);
83 LIR* branch_out = NewLIR2(kA64Cbz2rt, r_idx.GetReg(), 0);
84
85 // Load next key/disp.
86 NewLIR4(kA64LdpPost4rrXD, r_key.GetReg(), r_disp.GetReg(), r_base.GetReg(), 2);
87 OpRegRegImm(kOpSub, r_idx, r_idx, 1);
88
89 // Go to next case, if key does not match.
Matteo Franchin43ec8732014-03-31 15:00:14 +010090 OpRegReg(kOpCmp, r_key, rl_src.reg);
Matteo Franchine45fb9e2014-05-06 10:10:30 +010091 OpCondBranch(kCondNe, loop_entry);
92
93 // Key does match: branch to case label.
94 LIR* switch_label = NewLIR3(kA64Adr2xd, r_base.GetReg(), 0, -1);
95 tab_rec->anchor = switch_label;
96
97 // Add displacement to base branch address and go!
Serban Constantinescued65c5e2014-05-22 15:10:18 +010098 OpRegRegRegShift(kOpAdd, r_base, r_base, r_disp, ENCODE_NO_SHIFT);
Matteo Franchine45fb9e2014-05-06 10:10:30 +010099 NewLIR1(kA64Br1x, r_base.GetReg());
100
101 // Loop exit label.
102 LIR* loop_exit = NewLIR0(kPseudoTargetLabel);
103 branch_out->target = loop_exit;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100104}
105
106
107void Arm64Mir2Lir::GenPackedSwitch(MIR* mir, uint32_t table_offset,
108 RegLocation rl_src) {
109 const uint16_t* table = cu_->insns + current_dalvik_offset_ + table_offset;
110 if (cu_->verbose) {
111 DumpPackedSwitchTable(table);
112 }
113 // Add the table to the list - we'll process it later
114 SwitchTable *tab_rec =
115 static_cast<SwitchTable*>(arena_->Alloc(sizeof(SwitchTable), kArenaAllocData));
116 tab_rec->table = table;
117 tab_rec->vaddr = current_dalvik_offset_;
118 uint32_t size = table[1];
119 tab_rec->targets =
120 static_cast<LIR**>(arena_->Alloc(size * sizeof(LIR*), kArenaAllocLIR));
121 switch_tables_.Insert(tab_rec);
122
123 // Get the switch value
124 rl_src = LoadValue(rl_src, kCoreReg);
125 RegStorage table_base = AllocTemp();
126 // Materialize a pointer to the switch table
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100127 NewLIR3(kA64Adr2xd, table_base.GetReg(), 0, WrapPointer(tab_rec));
Matteo Franchin43ec8732014-03-31 15:00:14 +0100128 int low_key = s4FromSwitchData(&table[2]);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100129 RegStorage key_reg;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100130 // Remove the bias, if necessary
131 if (low_key == 0) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100132 key_reg = rl_src.reg;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100133 } else {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100134 key_reg = AllocTemp();
135 OpRegRegImm(kOpSub, key_reg, rl_src.reg, low_key);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100136 }
137 // Bounds check - if < 0 or >= size continue following switch
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100138 OpRegImm(kOpCmp, key_reg, size - 1);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100139 LIR* branch_over = OpCondBranch(kCondHi, NULL);
140
141 // Load the displacement from the switch table
142 RegStorage disp_reg = AllocTemp();
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100143 LoadBaseIndexed(table_base, key_reg, disp_reg, 2, k32);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100144
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100145 // Get base branch address.
146 RegStorage branch_reg = AllocTemp();
147 LIR* switch_label = NewLIR3(kA64Adr2xd, branch_reg.GetReg(), 0, -1);
148 tab_rec->anchor = switch_label;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100149
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100150 // Add displacement to base branch address and go!
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100151 OpRegRegRegShift(kOpAdd, branch_reg, branch_reg, disp_reg, ENCODE_NO_SHIFT);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100152 NewLIR1(kA64Br1x, branch_reg.GetReg());
153
154 // branch_over target here
Matteo Franchin43ec8732014-03-31 15:00:14 +0100155 LIR* target = NewLIR0(kPseudoTargetLabel);
156 branch_over->target = target;
157}
158
159/*
160 * Array data table format:
161 * ushort ident = 0x0300 magic value
162 * ushort width width of each element in the table
163 * uint size number of elements in the table
164 * ubyte data[size*width] table of data values (may contain a single-byte
165 * padding at the end)
166 *
167 * Total size is 4+(width * size + 1)/2 16-bit code units.
168 */
169void Arm64Mir2Lir::GenFillArrayData(uint32_t table_offset, RegLocation rl_src) {
170 const uint16_t* table = cu_->insns + current_dalvik_offset_ + table_offset;
171 // Add the table to the list - we'll process it later
172 FillArrayData *tab_rec =
173 static_cast<FillArrayData*>(arena_->Alloc(sizeof(FillArrayData), kArenaAllocData));
174 tab_rec->table = table;
175 tab_rec->vaddr = current_dalvik_offset_;
176 uint16_t width = tab_rec->table[1];
177 uint32_t size = tab_rec->table[2] | ((static_cast<uint32_t>(tab_rec->table[3])) << 16);
178 tab_rec->size = (size * width) + 8;
179
180 fill_array_data_.Insert(tab_rec);
181
182 // Making a call - use explicit registers
183 FlushAllRegs(); /* Everything to home location */
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100184 LoadValueDirectFixed(rl_src, rs_x0);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700185 LoadWordDisp(rs_rA64_SELF, QUICK_ENTRYPOINT_OFFSET(8, pHandleFillArrayData).Int32Value(),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100186 rs_rA64_LR);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100187 // Materialize a pointer to the fill data image
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100188 NewLIR3(kA64Adr2xd, rx1, 0, WrapPointer(tab_rec));
Matteo Franchin43ec8732014-03-31 15:00:14 +0100189 ClobberCallerSave();
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100190 LIR* call_inst = OpReg(kOpBlx, rs_rA64_LR);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100191 MarkSafepointPC(call_inst);
192}
193
194/*
195 * Handle unlocked -> thin locked transition inline or else call out to quick entrypoint. For more
196 * details see monitor.cc.
197 */
198void Arm64Mir2Lir::GenMonitorEnter(int opt_flags, RegLocation rl_src) {
Zheng Xuc8304302014-05-15 17:21:01 +0100199 // x0/w0 = object
200 // w1 = thin lock thread id
201 // x2 = address of lock word
202 // w3 = lock word / store failure
203 // TUNING: How much performance we get when we inline this?
204 // Since we've already flush all register.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100205 FlushAllRegs();
Zheng Xuc8304302014-05-15 17:21:01 +0100206 LoadValueDirectFixed(rl_src, rs_w0);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100207 LockCallTemps(); // Prepare for explicit register usage
Zheng Xuc8304302014-05-15 17:21:01 +0100208 LIR* null_check_branch = nullptr;
209 if ((opt_flags & MIR_IGNORE_NULL_CHECK) && !(cu_->disable_opt & (1 << kNullCheckElimination))) {
210 null_check_branch = nullptr; // No null check.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100211 } else {
Zheng Xuc8304302014-05-15 17:21:01 +0100212 // If the null-check fails its handled by the slow-path to reduce exception related meta-data.
213 if (Runtime::Current()->ExplicitNullChecks()) {
214 null_check_branch = OpCmpImmBranch(kCondEq, rs_x0, 0, NULL);
215 }
Matteo Franchin43ec8732014-03-31 15:00:14 +0100216 }
Zheng Xuc8304302014-05-15 17:21:01 +0100217 Load32Disp(rs_rA64_SELF, Thread::ThinLockIdOffset<8>().Int32Value(), rs_w1);
218 OpRegRegImm(kOpAdd, rs_x2, rs_x0, mirror::Object::MonitorOffset().Int32Value());
219 NewLIR2(kA64Ldxr2rX, rw3, rx2);
220 MarkPossibleNullPointerException(opt_flags);
221 LIR* not_unlocked_branch = OpCmpImmBranch(kCondNe, rs_x1, 0, NULL);
222 NewLIR3(kA64Stxr3wrX, rw3, rw1, rx2);
223 LIR* lock_success_branch = OpCmpImmBranch(kCondEq, rs_x1, 0, NULL);
224
225 LIR* slow_path_target = NewLIR0(kPseudoTargetLabel);
226 not_unlocked_branch->target = slow_path_target;
227 if (null_check_branch != nullptr) {
228 null_check_branch->target = slow_path_target;
229 }
230 // TODO: move to a slow path.
231 // Go expensive route - artLockObjectFromCode(obj);
232 LoadWordDisp(rs_rA64_SELF, QUICK_ENTRYPOINT_OFFSET(8, pLockObject).Int32Value(), rs_rA64_LR);
233 ClobberCallerSave();
234 LIR* call_inst = OpReg(kOpBlx, rs_rA64_LR);
235 MarkSafepointPC(call_inst);
236
237 LIR* success_target = NewLIR0(kPseudoTargetLabel);
238 lock_success_branch->target = success_target;
239 GenMemBarrier(kLoadLoad);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100240}
241
242/*
243 * Handle thin locked -> unlocked transition inline or else call out to quick entrypoint. For more
Zheng Xuc8304302014-05-15 17:21:01 +0100244 * details see monitor.cc. Note the code below doesn't use ldxr/stxr as the code holds the lock
Matteo Franchin43ec8732014-03-31 15:00:14 +0100245 * and can only give away ownership if its suspended.
246 */
247void Arm64Mir2Lir::GenMonitorExit(int opt_flags, RegLocation rl_src) {
Zheng Xuc8304302014-05-15 17:21:01 +0100248 // x0/w0 = object
249 // w1 = thin lock thread id
250 // w2 = lock word
251 // TUNING: How much performance we get when we inline this?
252 // Since we've already flush all register.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100253 FlushAllRegs();
Zheng Xuc8304302014-05-15 17:21:01 +0100254 LoadValueDirectFixed(rl_src, rs_w0); // Get obj
Matteo Franchin43ec8732014-03-31 15:00:14 +0100255 LockCallTemps(); // Prepare for explicit register usage
256 LIR* null_check_branch = nullptr;
Zheng Xuc8304302014-05-15 17:21:01 +0100257 if ((opt_flags & MIR_IGNORE_NULL_CHECK) && !(cu_->disable_opt & (1 << kNullCheckElimination))) {
258 null_check_branch = nullptr; // No null check.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100259 } else {
Zheng Xuc8304302014-05-15 17:21:01 +0100260 // If the null-check fails its handled by the slow-path to reduce exception related meta-data.
261 if (Runtime::Current()->ExplicitNullChecks()) {
262 null_check_branch = OpCmpImmBranch(kCondEq, rs_x0, 0, NULL);
263 }
Matteo Franchin43ec8732014-03-31 15:00:14 +0100264 }
Zheng Xuc8304302014-05-15 17:21:01 +0100265 Load32Disp(rs_rA64_SELF, Thread::ThinLockIdOffset<8>().Int32Value(), rs_w1);
266 Load32Disp(rs_x0, mirror::Object::MonitorOffset().Int32Value(), rs_w2);
267 MarkPossibleNullPointerException(opt_flags);
268 LIR* slow_unlock_branch = OpCmpBranch(kCondNe, rs_w1, rs_w2, NULL);
269 GenMemBarrier(kStoreLoad);
270 Store32Disp(rs_x0, mirror::Object::MonitorOffset().Int32Value(), rs_xzr);
271 LIR* unlock_success_branch = OpUnconditionalBranch(NULL);
272
273 LIR* slow_path_target = NewLIR0(kPseudoTargetLabel);
274 slow_unlock_branch->target = slow_path_target;
275 if (null_check_branch != nullptr) {
276 null_check_branch->target = slow_path_target;
277 }
278 // TODO: move to a slow path.
279 // Go expensive route - artUnlockObjectFromCode(obj);
280 LoadWordDisp(rs_rA64_SELF, QUICK_ENTRYPOINT_OFFSET(8, pUnlockObject).Int32Value(), rs_rA64_LR);
281 ClobberCallerSave();
282 LIR* call_inst = OpReg(kOpBlx, rs_rA64_LR);
283 MarkSafepointPC(call_inst);
284
285 LIR* success_target = NewLIR0(kPseudoTargetLabel);
286 unlock_success_branch->target = success_target;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100287}
288
289void Arm64Mir2Lir::GenMoveException(RegLocation rl_dest) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700290 int ex_offset = Thread::ExceptionOffset<8>().Int32Value();
buzbeea0cd2d72014-06-01 09:33:49 -0700291 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
292 LoadRefDisp(rs_rA64_SELF, ex_offset, rl_result.reg);
293 StoreRefDisp(rs_rA64_SELF, ex_offset, rs_xzr);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100294 StoreValue(rl_dest, rl_result);
295}
296
297/*
298 * Mark garbage collection card. Skip if the value we're storing is null.
299 */
300void Arm64Mir2Lir::MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) {
301 RegStorage reg_card_base = AllocTemp();
302 RegStorage reg_card_no = AllocTemp();
303 LIR* branch_over = OpCmpImmBranch(kCondEq, val_reg, 0, NULL);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700304 LoadWordDisp(rs_rA64_SELF, Thread::CardTableOffset<8>().Int32Value(), reg_card_base);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100305 OpRegRegImm(kOpLsr, reg_card_no, tgt_addr_reg, gc::accounting::CardTable::kCardShift);
306 StoreBaseIndexed(reg_card_base, reg_card_no, reg_card_base, 0, kUnsignedByte);
307 LIR* target = NewLIR0(kPseudoTargetLabel);
308 branch_over->target = target;
309 FreeTemp(reg_card_base);
310 FreeTemp(reg_card_no);
311}
312
313void Arm64Mir2Lir::GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) {
Matteo Franchin43ec8732014-03-31 15:00:14 +0100314 /*
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100315 * On entry, x0, x1, x2 & x3 are live. Let the register allocation
Matteo Franchin43ec8732014-03-31 15:00:14 +0100316 * mechanism know so it doesn't try to use any of them when
317 * expanding the frame or flushing. This leaves the utility
318 * code with a single temp: r12. This should be enough.
319 */
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100320 LockTemp(rs_x0);
321 LockTemp(rs_x1);
322 LockTemp(rs_x2);
323 LockTemp(rs_x3);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100324
325 /*
326 * We can safely skip the stack overflow check if we're
327 * a leaf *and* our frame size < fudge factor.
328 */
329 bool skip_overflow_check = (mir_graph_->MethodIsLeaf() &&
330 (static_cast<size_t>(frame_size_) <
331 Thread::kStackOverflowReservedBytes));
332 NewLIR0(kPseudoMethodEntry);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100333
Matteo Franchin43ec8732014-03-31 15:00:14 +0100334 if (!skip_overflow_check) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700335 LoadWordDisp(rs_rA64_SELF, Thread::StackEndOffset<8>().Int32Value(), rs_x12);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100336 OpRegImm64(kOpSub, rs_rA64_SP, frame_size_);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100337 if (Runtime::Current()->ExplicitStackOverflowChecks()) {
338 /* Load stack limit */
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100339 // TODO(Arm64): fix the line below:
340 // GenRegRegCheck(kCondUlt, rA64_SP, r12, kThrowStackOverflow);
341 } else {
342 // Implicit stack overflow check.
343 // Generate a load from [sp, #-framesize]. If this is in the stack
344 // redzone we will get a segmentation fault.
345 // TODO(Arm64): does the following really work or do we need a reg != rA64_ZR?
346 Load32Disp(rs_rA64_SP, 0, rs_wzr);
347 MarkPossibleStackOverflowException();
Matteo Franchin43ec8732014-03-31 15:00:14 +0100348 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100349 } else if (frame_size_ > 0) {
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100350 OpRegImm64(kOpSub, rs_rA64_SP, frame_size_);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100351 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100352
Matteo Franchin43ec8732014-03-31 15:00:14 +0100353 /* Need to spill any FP regs? */
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100354 if (fp_spill_mask_) {
355 int spill_offset = frame_size_ - kArm64PointerSize*(num_fp_spills_ + num_core_spills_);
356 SpillFPRegs(rs_rA64_SP, spill_offset, fp_spill_mask_);
357 }
358
359 /* Spill core callee saves. */
360 if (core_spill_mask_) {
361 int spill_offset = frame_size_ - kArm64PointerSize*num_core_spills_;
362 SpillCoreRegs(rs_rA64_SP, spill_offset, core_spill_mask_);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100363 }
364
365 FlushIns(ArgLocs, rl_method);
366
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100367 FreeTemp(rs_x0);
368 FreeTemp(rs_x1);
369 FreeTemp(rs_x2);
370 FreeTemp(rs_x3);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100371}
372
373void Arm64Mir2Lir::GenExitSequence() {
Matteo Franchin43ec8732014-03-31 15:00:14 +0100374 /*
375 * In the exit path, r0/r1 are live - make sure they aren't
376 * allocated by the register utilities as temps.
377 */
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100378 LockTemp(rs_x0);
379 LockTemp(rs_x1);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100380
381 NewLIR0(kPseudoMethodExit);
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100382
Matteo Franchin43ec8732014-03-31 15:00:14 +0100383 /* Need to restore any FP callee saves? */
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100384 if (fp_spill_mask_) {
385 int spill_offset = frame_size_ - kArm64PointerSize*(num_fp_spills_ + num_core_spills_);
386 UnSpillFPRegs(rs_rA64_SP, spill_offset, fp_spill_mask_);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100387 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100388 if (core_spill_mask_) {
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100389 int spill_offset = frame_size_ - kArm64PointerSize*num_core_spills_;
390 UnSpillCoreRegs(rs_rA64_SP, spill_offset, core_spill_mask_);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100391 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100392
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100393 OpRegImm64(kOpAdd, rs_rA64_SP, frame_size_);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100394 NewLIR0(kA64Ret);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100395}
396
397void Arm64Mir2Lir::GenSpecialExitSequence() {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100398 NewLIR0(kA64Ret);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100399}
400
401} // namespace art