blob: 0862551b0b20373e19a5d0bf8e24708f83353932 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070019#include "casts.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070020#include "memory_region.h"
Ian Rogers57b86d42012-03-27 16:05:41 -070021#include "oat/runtime/oat_support_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070023
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070024namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070025namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070026
27class DirectCallRelocation : public AssemblerFixup {
28 public:
29 void Process(const MemoryRegion& region, int position) {
30 // Direct calls are relative to the following instruction on x86.
31 int32_t pointer = region.Load<int32_t>(position);
32 int32_t start = reinterpret_cast<int32_t>(region.start());
33 int32_t delta = start + position + sizeof(int32_t);
34 region.Store<int32_t>(position, pointer - delta);
35 }
36};
37
Elliott Hughes1f359b02011-07-17 14:27:17 -070038static const char* kRegisterNames[] = {
39 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
40};
41std::ostream& operator<<(std::ostream& os, const Register& rhs) {
42 if (rhs >= EAX && rhs <= EDI) {
43 os << kRegisterNames[rhs];
44 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070045 os << "Register[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070046 }
47 return os;
48}
49
Ian Rogersb033c752011-07-20 12:22:35 -070050std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
51 return os << "XMM" << static_cast<int>(reg);
52}
53
54std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
55 return os << "ST" << static_cast<int>(reg);
56}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070057
Ian Rogers2c8f6532011-09-02 17:16:34 -070058void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070059 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 EmitUint8(0xFF);
61 EmitRegisterOperand(2, reg);
62}
63
64
Ian Rogers2c8f6532011-09-02 17:16:34 -070065void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070066 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
67 EmitUint8(0xFF);
68 EmitOperand(2, address);
69}
70
71
Ian Rogers2c8f6532011-09-02 17:16:34 -070072void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070073 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
74 EmitUint8(0xE8);
75 static const int kSize = 5;
76 EmitLabel(label, kSize);
77}
78
79
Ian Rogers2c8f6532011-09-02 17:16:34 -070080void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070081 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
82 EmitUint8(0x50 + reg);
83}
84
85
Ian Rogers2c8f6532011-09-02 17:16:34 -070086void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070087 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
88 EmitUint8(0xFF);
89 EmitOperand(6, address);
90}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070095 if (imm.is_int8()) {
96 EmitUint8(0x6A);
97 EmitUint8(imm.value() & 0xFF);
98 } else {
99 EmitUint8(0x68);
100 EmitImmediate(imm);
101 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700102}
103
104
Ian Rogers2c8f6532011-09-02 17:16:34 -0700105void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700106 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
107 EmitUint8(0x58 + reg);
108}
109
110
Ian Rogers2c8f6532011-09-02 17:16:34 -0700111void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700112 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
113 EmitUint8(0x8F);
114 EmitOperand(0, address);
115}
116
117
Ian Rogers2c8f6532011-09-02 17:16:34 -0700118void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700119 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
120 EmitUint8(0xB8 + dst);
121 EmitImmediate(imm);
122}
123
124
Ian Rogers2c8f6532011-09-02 17:16:34 -0700125void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700126 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
127 EmitUint8(0x89);
128 EmitRegisterOperand(src, dst);
129}
130
131
Ian Rogers2c8f6532011-09-02 17:16:34 -0700132void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700133 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
134 EmitUint8(0x8B);
135 EmitOperand(dst, src);
136}
137
138
Ian Rogers2c8f6532011-09-02 17:16:34 -0700139void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700140 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
141 EmitUint8(0x89);
142 EmitOperand(src, dst);
143}
144
145
Ian Rogers2c8f6532011-09-02 17:16:34 -0700146void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
148 EmitUint8(0xC7);
149 EmitOperand(0, dst);
150 EmitImmediate(imm);
151}
152
Ian Rogersbdb03912011-09-14 00:55:44 -0700153void X86Assembler::movl(const Address& dst, Label* lbl) {
154 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
155 EmitUint8(0xC7);
156 EmitOperand(0, dst);
157 EmitLabel(lbl, dst.length_ + 5);
158}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700159
Ian Rogers2c8f6532011-09-02 17:16:34 -0700160void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700161 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
162 EmitUint8(0x0F);
163 EmitUint8(0xB6);
164 EmitRegisterOperand(dst, src);
165}
166
167
Ian Rogers2c8f6532011-09-02 17:16:34 -0700168void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700169 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
170 EmitUint8(0x0F);
171 EmitUint8(0xB6);
172 EmitOperand(dst, src);
173}
174
175
Ian Rogers2c8f6532011-09-02 17:16:34 -0700176void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700177 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
178 EmitUint8(0x0F);
179 EmitUint8(0xBE);
180 EmitRegisterOperand(dst, src);
181}
182
183
Ian Rogers2c8f6532011-09-02 17:16:34 -0700184void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700185 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
186 EmitUint8(0x0F);
187 EmitUint8(0xBE);
188 EmitOperand(dst, src);
189}
190
191
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700192void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700193 LOG(FATAL) << "Use movzxb or movsxb instead.";
194}
195
196
Ian Rogers2c8f6532011-09-02 17:16:34 -0700197void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700198 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
199 EmitUint8(0x88);
200 EmitOperand(src, dst);
201}
202
203
Ian Rogers2c8f6532011-09-02 17:16:34 -0700204void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700205 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
206 EmitUint8(0xC6);
207 EmitOperand(EAX, dst);
208 CHECK(imm.is_int8());
209 EmitUint8(imm.value() & 0xFF);
210}
211
212
Ian Rogers2c8f6532011-09-02 17:16:34 -0700213void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700214 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
215 EmitUint8(0x0F);
216 EmitUint8(0xB7);
217 EmitRegisterOperand(dst, src);
218}
219
220
Ian Rogers2c8f6532011-09-02 17:16:34 -0700221void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700222 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
223 EmitUint8(0x0F);
224 EmitUint8(0xB7);
225 EmitOperand(dst, src);
226}
227
228
Ian Rogers2c8f6532011-09-02 17:16:34 -0700229void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700230 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
231 EmitUint8(0x0F);
232 EmitUint8(0xBF);
233 EmitRegisterOperand(dst, src);
234}
235
236
Ian Rogers2c8f6532011-09-02 17:16:34 -0700237void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700238 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
239 EmitUint8(0x0F);
240 EmitUint8(0xBF);
241 EmitOperand(dst, src);
242}
243
244
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700245void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700246 LOG(FATAL) << "Use movzxw or movsxw instead.";
247}
248
249
Ian Rogers2c8f6532011-09-02 17:16:34 -0700250void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700251 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
252 EmitOperandSizeOverride();
253 EmitUint8(0x89);
254 EmitOperand(src, dst);
255}
256
257
Ian Rogers2c8f6532011-09-02 17:16:34 -0700258void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700259 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
260 EmitUint8(0x8D);
261 EmitOperand(dst, src);
262}
263
264
Ian Rogers2c8f6532011-09-02 17:16:34 -0700265void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700266 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
267 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700268 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700269 EmitRegisterOperand(dst, src);
270}
271
272
Ian Rogers2c8f6532011-09-02 17:16:34 -0700273void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700274 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
275 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700276 EmitUint8(0x90 + condition);
277 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700278}
279
280
Ian Rogers2c8f6532011-09-02 17:16:34 -0700281void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700282 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
283 EmitUint8(0xF3);
284 EmitUint8(0x0F);
285 EmitUint8(0x10);
286 EmitOperand(dst, src);
287}
288
289
Ian Rogers2c8f6532011-09-02 17:16:34 -0700290void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700291 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
292 EmitUint8(0xF3);
293 EmitUint8(0x0F);
294 EmitUint8(0x11);
295 EmitOperand(src, dst);
296}
297
298
Ian Rogers2c8f6532011-09-02 17:16:34 -0700299void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700300 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
301 EmitUint8(0xF3);
302 EmitUint8(0x0F);
303 EmitUint8(0x11);
304 EmitXmmRegisterOperand(src, dst);
305}
306
307
Ian Rogers2c8f6532011-09-02 17:16:34 -0700308void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700309 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
310 EmitUint8(0x66);
311 EmitUint8(0x0F);
312 EmitUint8(0x6E);
313 EmitOperand(dst, Operand(src));
314}
315
316
Ian Rogers2c8f6532011-09-02 17:16:34 -0700317void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700318 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
319 EmitUint8(0x66);
320 EmitUint8(0x0F);
321 EmitUint8(0x7E);
322 EmitOperand(src, Operand(dst));
323}
324
325
Ian Rogers2c8f6532011-09-02 17:16:34 -0700326void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700327 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
328 EmitUint8(0xF3);
329 EmitUint8(0x0F);
330 EmitUint8(0x58);
331 EmitXmmRegisterOperand(dst, src);
332}
333
334
Ian Rogers2c8f6532011-09-02 17:16:34 -0700335void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700336 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
337 EmitUint8(0xF3);
338 EmitUint8(0x0F);
339 EmitUint8(0x58);
340 EmitOperand(dst, src);
341}
342
343
Ian Rogers2c8f6532011-09-02 17:16:34 -0700344void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700345 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
346 EmitUint8(0xF3);
347 EmitUint8(0x0F);
348 EmitUint8(0x5C);
349 EmitXmmRegisterOperand(dst, src);
350}
351
352
Ian Rogers2c8f6532011-09-02 17:16:34 -0700353void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700354 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
355 EmitUint8(0xF3);
356 EmitUint8(0x0F);
357 EmitUint8(0x5C);
358 EmitOperand(dst, src);
359}
360
361
Ian Rogers2c8f6532011-09-02 17:16:34 -0700362void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700363 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
364 EmitUint8(0xF3);
365 EmitUint8(0x0F);
366 EmitUint8(0x59);
367 EmitXmmRegisterOperand(dst, src);
368}
369
370
Ian Rogers2c8f6532011-09-02 17:16:34 -0700371void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700372 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
373 EmitUint8(0xF3);
374 EmitUint8(0x0F);
375 EmitUint8(0x59);
376 EmitOperand(dst, src);
377}
378
379
Ian Rogers2c8f6532011-09-02 17:16:34 -0700380void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700381 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
382 EmitUint8(0xF3);
383 EmitUint8(0x0F);
384 EmitUint8(0x5E);
385 EmitXmmRegisterOperand(dst, src);
386}
387
388
Ian Rogers2c8f6532011-09-02 17:16:34 -0700389void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700390 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
391 EmitUint8(0xF3);
392 EmitUint8(0x0F);
393 EmitUint8(0x5E);
394 EmitOperand(dst, src);
395}
396
397
Ian Rogers2c8f6532011-09-02 17:16:34 -0700398void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700399 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
400 EmitUint8(0xD9);
401 EmitOperand(0, src);
402}
403
404
Ian Rogers2c8f6532011-09-02 17:16:34 -0700405void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700406 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
407 EmitUint8(0xD9);
408 EmitOperand(3, dst);
409}
410
411
Ian Rogers2c8f6532011-09-02 17:16:34 -0700412void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700413 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
414 EmitUint8(0xF2);
415 EmitUint8(0x0F);
416 EmitUint8(0x10);
417 EmitOperand(dst, src);
418}
419
420
Ian Rogers2c8f6532011-09-02 17:16:34 -0700421void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700422 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
423 EmitUint8(0xF2);
424 EmitUint8(0x0F);
425 EmitUint8(0x11);
426 EmitOperand(src, dst);
427}
428
429
Ian Rogers2c8f6532011-09-02 17:16:34 -0700430void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700431 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
432 EmitUint8(0xF2);
433 EmitUint8(0x0F);
434 EmitUint8(0x11);
435 EmitXmmRegisterOperand(src, dst);
436}
437
438
Ian Rogers2c8f6532011-09-02 17:16:34 -0700439void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700440 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
441 EmitUint8(0xF2);
442 EmitUint8(0x0F);
443 EmitUint8(0x58);
444 EmitXmmRegisterOperand(dst, src);
445}
446
447
Ian Rogers2c8f6532011-09-02 17:16:34 -0700448void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700449 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
450 EmitUint8(0xF2);
451 EmitUint8(0x0F);
452 EmitUint8(0x58);
453 EmitOperand(dst, src);
454}
455
456
Ian Rogers2c8f6532011-09-02 17:16:34 -0700457void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700458 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
459 EmitUint8(0xF2);
460 EmitUint8(0x0F);
461 EmitUint8(0x5C);
462 EmitXmmRegisterOperand(dst, src);
463}
464
465
Ian Rogers2c8f6532011-09-02 17:16:34 -0700466void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700467 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
468 EmitUint8(0xF2);
469 EmitUint8(0x0F);
470 EmitUint8(0x5C);
471 EmitOperand(dst, src);
472}
473
474
Ian Rogers2c8f6532011-09-02 17:16:34 -0700475void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700476 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
477 EmitUint8(0xF2);
478 EmitUint8(0x0F);
479 EmitUint8(0x59);
480 EmitXmmRegisterOperand(dst, src);
481}
482
483
Ian Rogers2c8f6532011-09-02 17:16:34 -0700484void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700485 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
486 EmitUint8(0xF2);
487 EmitUint8(0x0F);
488 EmitUint8(0x59);
489 EmitOperand(dst, src);
490}
491
492
Ian Rogers2c8f6532011-09-02 17:16:34 -0700493void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700494 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
495 EmitUint8(0xF2);
496 EmitUint8(0x0F);
497 EmitUint8(0x5E);
498 EmitXmmRegisterOperand(dst, src);
499}
500
501
Ian Rogers2c8f6532011-09-02 17:16:34 -0700502void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700503 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
504 EmitUint8(0xF2);
505 EmitUint8(0x0F);
506 EmitUint8(0x5E);
507 EmitOperand(dst, src);
508}
509
510
Ian Rogers2c8f6532011-09-02 17:16:34 -0700511void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700512 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
513 EmitUint8(0xF3);
514 EmitUint8(0x0F);
515 EmitUint8(0x2A);
516 EmitOperand(dst, Operand(src));
517}
518
519
Ian Rogers2c8f6532011-09-02 17:16:34 -0700520void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700521 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
522 EmitUint8(0xF2);
523 EmitUint8(0x0F);
524 EmitUint8(0x2A);
525 EmitOperand(dst, Operand(src));
526}
527
528
Ian Rogers2c8f6532011-09-02 17:16:34 -0700529void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700530 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
531 EmitUint8(0xF3);
532 EmitUint8(0x0F);
533 EmitUint8(0x2D);
534 EmitXmmRegisterOperand(dst, src);
535}
536
537
Ian Rogers2c8f6532011-09-02 17:16:34 -0700538void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700539 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
540 EmitUint8(0xF3);
541 EmitUint8(0x0F);
542 EmitUint8(0x5A);
543 EmitXmmRegisterOperand(dst, src);
544}
545
546
Ian Rogers2c8f6532011-09-02 17:16:34 -0700547void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700548 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
549 EmitUint8(0xF2);
550 EmitUint8(0x0F);
551 EmitUint8(0x2D);
552 EmitXmmRegisterOperand(dst, src);
553}
554
555
Ian Rogers2c8f6532011-09-02 17:16:34 -0700556void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700557 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
558 EmitUint8(0xF3);
559 EmitUint8(0x0F);
560 EmitUint8(0x2C);
561 EmitXmmRegisterOperand(dst, src);
562}
563
564
Ian Rogers2c8f6532011-09-02 17:16:34 -0700565void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700566 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
567 EmitUint8(0xF2);
568 EmitUint8(0x0F);
569 EmitUint8(0x2C);
570 EmitXmmRegisterOperand(dst, src);
571}
572
573
Ian Rogers2c8f6532011-09-02 17:16:34 -0700574void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700575 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
576 EmitUint8(0xF2);
577 EmitUint8(0x0F);
578 EmitUint8(0x5A);
579 EmitXmmRegisterOperand(dst, src);
580}
581
582
Ian Rogers2c8f6532011-09-02 17:16:34 -0700583void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700584 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
585 EmitUint8(0xF3);
586 EmitUint8(0x0F);
587 EmitUint8(0xE6);
588 EmitXmmRegisterOperand(dst, src);
589}
590
591
Ian Rogers2c8f6532011-09-02 17:16:34 -0700592void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700593 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
594 EmitUint8(0x0F);
595 EmitUint8(0x2F);
596 EmitXmmRegisterOperand(a, b);
597}
598
599
Ian Rogers2c8f6532011-09-02 17:16:34 -0700600void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700601 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
602 EmitUint8(0x66);
603 EmitUint8(0x0F);
604 EmitUint8(0x2F);
605 EmitXmmRegisterOperand(a, b);
606}
607
608
Ian Rogers2c8f6532011-09-02 17:16:34 -0700609void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700610 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
611 EmitUint8(0xF2);
612 EmitUint8(0x0F);
613 EmitUint8(0x51);
614 EmitXmmRegisterOperand(dst, src);
615}
616
617
Ian Rogers2c8f6532011-09-02 17:16:34 -0700618void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700619 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
620 EmitUint8(0xF3);
621 EmitUint8(0x0F);
622 EmitUint8(0x51);
623 EmitXmmRegisterOperand(dst, src);
624}
625
626
Ian Rogers2c8f6532011-09-02 17:16:34 -0700627void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700628 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
629 EmitUint8(0x66);
630 EmitUint8(0x0F);
631 EmitUint8(0x57);
632 EmitOperand(dst, src);
633}
634
635
Ian Rogers2c8f6532011-09-02 17:16:34 -0700636void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700637 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
638 EmitUint8(0x66);
639 EmitUint8(0x0F);
640 EmitUint8(0x57);
641 EmitXmmRegisterOperand(dst, src);
642}
643
644
Ian Rogers2c8f6532011-09-02 17:16:34 -0700645void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700646 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
647 EmitUint8(0x0F);
648 EmitUint8(0x57);
649 EmitOperand(dst, src);
650}
651
652
Ian Rogers2c8f6532011-09-02 17:16:34 -0700653void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700654 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
655 EmitUint8(0x0F);
656 EmitUint8(0x57);
657 EmitXmmRegisterOperand(dst, src);
658}
659
660
Ian Rogers2c8f6532011-09-02 17:16:34 -0700661void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700662 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
663 EmitUint8(0x66);
664 EmitUint8(0x0F);
665 EmitUint8(0x54);
666 EmitOperand(dst, src);
667}
668
669
Ian Rogers2c8f6532011-09-02 17:16:34 -0700670void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700671 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
672 EmitUint8(0xDD);
673 EmitOperand(0, src);
674}
675
676
Ian Rogers2c8f6532011-09-02 17:16:34 -0700677void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700678 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
679 EmitUint8(0xDD);
680 EmitOperand(3, dst);
681}
682
683
Ian Rogers2c8f6532011-09-02 17:16:34 -0700684void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700685 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
686 EmitUint8(0xD9);
687 EmitOperand(7, dst);
688}
689
690
Ian Rogers2c8f6532011-09-02 17:16:34 -0700691void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700692 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
693 EmitUint8(0xD9);
694 EmitOperand(5, src);
695}
696
697
Ian Rogers2c8f6532011-09-02 17:16:34 -0700698void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700699 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
700 EmitUint8(0xDF);
701 EmitOperand(7, dst);
702}
703
704
Ian Rogers2c8f6532011-09-02 17:16:34 -0700705void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700706 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
707 EmitUint8(0xDB);
708 EmitOperand(3, dst);
709}
710
711
Ian Rogers2c8f6532011-09-02 17:16:34 -0700712void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700713 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
714 EmitUint8(0xDF);
715 EmitOperand(5, src);
716}
717
718
Ian Rogers2c8f6532011-09-02 17:16:34 -0700719void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700720 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
721 EmitUint8(0xD9);
722 EmitUint8(0xF7);
723}
724
725
Ian Rogers2c8f6532011-09-02 17:16:34 -0700726void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700727 CHECK_LT(index.value(), 7);
728 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
729 EmitUint8(0xDD);
730 EmitUint8(0xC0 + index.value());
731}
732
733
Ian Rogers2c8f6532011-09-02 17:16:34 -0700734void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700735 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
736 EmitUint8(0xD9);
737 EmitUint8(0xFE);
738}
739
740
Ian Rogers2c8f6532011-09-02 17:16:34 -0700741void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700742 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
743 EmitUint8(0xD9);
744 EmitUint8(0xFF);
745}
746
747
Ian Rogers2c8f6532011-09-02 17:16:34 -0700748void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700749 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
750 EmitUint8(0xD9);
751 EmitUint8(0xF2);
752}
753
754
Ian Rogers2c8f6532011-09-02 17:16:34 -0700755void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700756 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
757 EmitUint8(0x87);
758 EmitRegisterOperand(dst, src);
759}
760
761
Ian Rogers2c8f6532011-09-02 17:16:34 -0700762void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700763 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
764 EmitComplex(7, Operand(reg), imm);
765}
766
767
Ian Rogers2c8f6532011-09-02 17:16:34 -0700768void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700769 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
770 EmitUint8(0x3B);
771 EmitOperand(reg0, Operand(reg1));
772}
773
774
Ian Rogers2c8f6532011-09-02 17:16:34 -0700775void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700776 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
777 EmitUint8(0x3B);
778 EmitOperand(reg, address);
779}
780
781
Ian Rogers2c8f6532011-09-02 17:16:34 -0700782void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700783 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
784 EmitUint8(0x03);
785 EmitRegisterOperand(dst, src);
786}
787
788
Ian Rogers2c8f6532011-09-02 17:16:34 -0700789void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700790 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
791 EmitUint8(0x03);
792 EmitOperand(reg, address);
793}
794
795
Ian Rogers2c8f6532011-09-02 17:16:34 -0700796void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700797 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
798 EmitUint8(0x39);
799 EmitOperand(reg, address);
800}
801
802
Ian Rogers2c8f6532011-09-02 17:16:34 -0700803void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700804 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
805 EmitComplex(7, address, imm);
806}
807
808
Ian Rogers2c8f6532011-09-02 17:16:34 -0700809void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700810 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
811 EmitUint8(0x85);
812 EmitRegisterOperand(reg1, reg2);
813}
814
815
Ian Rogers2c8f6532011-09-02 17:16:34 -0700816void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700817 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
818 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
819 // we only test the byte register to keep the encoding short.
820 if (immediate.is_uint8() && reg < 4) {
821 // Use zero-extended 8-bit immediate.
822 if (reg == EAX) {
823 EmitUint8(0xA8);
824 } else {
825 EmitUint8(0xF6);
826 EmitUint8(0xC0 + reg);
827 }
828 EmitUint8(immediate.value() & 0xFF);
829 } else if (reg == EAX) {
830 // Use short form if the destination is EAX.
831 EmitUint8(0xA9);
832 EmitImmediate(immediate);
833 } else {
834 EmitUint8(0xF7);
835 EmitOperand(0, Operand(reg));
836 EmitImmediate(immediate);
837 }
838}
839
840
Ian Rogers2c8f6532011-09-02 17:16:34 -0700841void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700842 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
843 EmitUint8(0x23);
844 EmitOperand(dst, Operand(src));
845}
846
847
Ian Rogers2c8f6532011-09-02 17:16:34 -0700848void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700849 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
850 EmitComplex(4, Operand(dst), imm);
851}
852
853
Ian Rogers2c8f6532011-09-02 17:16:34 -0700854void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700855 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
856 EmitUint8(0x0B);
857 EmitOperand(dst, Operand(src));
858}
859
860
Ian Rogers2c8f6532011-09-02 17:16:34 -0700861void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700862 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
863 EmitComplex(1, Operand(dst), imm);
864}
865
866
Ian Rogers2c8f6532011-09-02 17:16:34 -0700867void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700868 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
869 EmitUint8(0x33);
870 EmitOperand(dst, Operand(src));
871}
872
873
Ian Rogers2c8f6532011-09-02 17:16:34 -0700874void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700875 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
876 EmitComplex(0, Operand(reg), imm);
877}
878
879
Ian Rogers2c8f6532011-09-02 17:16:34 -0700880void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700881 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
882 EmitUint8(0x01);
883 EmitOperand(reg, address);
884}
885
886
Ian Rogers2c8f6532011-09-02 17:16:34 -0700887void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700888 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
889 EmitComplex(0, address, imm);
890}
891
892
Ian Rogers2c8f6532011-09-02 17:16:34 -0700893void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700894 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
895 EmitComplex(2, Operand(reg), imm);
896}
897
898
Ian Rogers2c8f6532011-09-02 17:16:34 -0700899void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700900 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
901 EmitUint8(0x13);
902 EmitOperand(dst, Operand(src));
903}
904
905
Ian Rogers2c8f6532011-09-02 17:16:34 -0700906void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700907 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
908 EmitUint8(0x13);
909 EmitOperand(dst, address);
910}
911
912
Ian Rogers2c8f6532011-09-02 17:16:34 -0700913void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700914 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
915 EmitUint8(0x2B);
916 EmitOperand(dst, Operand(src));
917}
918
919
Ian Rogers2c8f6532011-09-02 17:16:34 -0700920void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700921 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
922 EmitComplex(5, Operand(reg), imm);
923}
924
925
Ian Rogers2c8f6532011-09-02 17:16:34 -0700926void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700927 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
928 EmitUint8(0x2B);
929 EmitOperand(reg, address);
930}
931
932
Ian Rogers2c8f6532011-09-02 17:16:34 -0700933void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700934 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
935 EmitUint8(0x99);
936}
937
938
Ian Rogers2c8f6532011-09-02 17:16:34 -0700939void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700940 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
941 EmitUint8(0xF7);
942 EmitUint8(0xF8 | reg);
943}
944
945
Ian Rogers2c8f6532011-09-02 17:16:34 -0700946void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700947 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
948 EmitUint8(0x0F);
949 EmitUint8(0xAF);
950 EmitOperand(dst, Operand(src));
951}
952
953
Ian Rogers2c8f6532011-09-02 17:16:34 -0700954void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700955 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
956 EmitUint8(0x69);
957 EmitOperand(reg, Operand(reg));
958 EmitImmediate(imm);
959}
960
961
Ian Rogers2c8f6532011-09-02 17:16:34 -0700962void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700963 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
964 EmitUint8(0x0F);
965 EmitUint8(0xAF);
966 EmitOperand(reg, address);
967}
968
969
Ian Rogers2c8f6532011-09-02 17:16:34 -0700970void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700971 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
972 EmitUint8(0xF7);
973 EmitOperand(5, Operand(reg));
974}
975
976
Ian Rogers2c8f6532011-09-02 17:16:34 -0700977void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700978 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
979 EmitUint8(0xF7);
980 EmitOperand(5, address);
981}
982
983
Ian Rogers2c8f6532011-09-02 17:16:34 -0700984void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700985 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
986 EmitUint8(0xF7);
987 EmitOperand(4, Operand(reg));
988}
989
990
Ian Rogers2c8f6532011-09-02 17:16:34 -0700991void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700992 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
993 EmitUint8(0xF7);
994 EmitOperand(4, address);
995}
996
997
Ian Rogers2c8f6532011-09-02 17:16:34 -0700998void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700999 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1000 EmitUint8(0x1B);
1001 EmitOperand(dst, Operand(src));
1002}
1003
1004
Ian Rogers2c8f6532011-09-02 17:16:34 -07001005void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001006 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1007 EmitComplex(3, Operand(reg), imm);
1008}
1009
1010
Ian Rogers2c8f6532011-09-02 17:16:34 -07001011void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001012 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1013 EmitUint8(0x1B);
1014 EmitOperand(dst, address);
1015}
1016
1017
Ian Rogers2c8f6532011-09-02 17:16:34 -07001018void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001019 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1020 EmitUint8(0x40 + reg);
1021}
1022
1023
Ian Rogers2c8f6532011-09-02 17:16:34 -07001024void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001025 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1026 EmitUint8(0xFF);
1027 EmitOperand(0, address);
1028}
1029
1030
Ian Rogers2c8f6532011-09-02 17:16:34 -07001031void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001032 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1033 EmitUint8(0x48 + reg);
1034}
1035
1036
Ian Rogers2c8f6532011-09-02 17:16:34 -07001037void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001038 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1039 EmitUint8(0xFF);
1040 EmitOperand(1, address);
1041}
1042
1043
Ian Rogers2c8f6532011-09-02 17:16:34 -07001044void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001045 EmitGenericShift(4, reg, imm);
1046}
1047
1048
Ian Rogers2c8f6532011-09-02 17:16:34 -07001049void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001050 EmitGenericShift(4, operand, shifter);
1051}
1052
1053
Ian Rogers2c8f6532011-09-02 17:16:34 -07001054void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001055 EmitGenericShift(5, reg, imm);
1056}
1057
1058
Ian Rogers2c8f6532011-09-02 17:16:34 -07001059void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001060 EmitGenericShift(5, operand, shifter);
1061}
1062
1063
Ian Rogers2c8f6532011-09-02 17:16:34 -07001064void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001065 EmitGenericShift(7, reg, imm);
1066}
1067
1068
Ian Rogers2c8f6532011-09-02 17:16:34 -07001069void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001070 EmitGenericShift(7, operand, shifter);
1071}
1072
1073
Ian Rogers2c8f6532011-09-02 17:16:34 -07001074void X86Assembler::shld(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1076 EmitUint8(0x0F);
1077 EmitUint8(0xA5);
1078 EmitRegisterOperand(src, dst);
1079}
1080
1081
Ian Rogers2c8f6532011-09-02 17:16:34 -07001082void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001083 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1084 EmitUint8(0xF7);
1085 EmitOperand(3, Operand(reg));
1086}
1087
1088
Ian Rogers2c8f6532011-09-02 17:16:34 -07001089void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001090 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1091 EmitUint8(0xF7);
1092 EmitUint8(0xD0 | reg);
1093}
1094
1095
Ian Rogers2c8f6532011-09-02 17:16:34 -07001096void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001097 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1098 EmitUint8(0xC8);
1099 CHECK(imm.is_uint16());
1100 EmitUint8(imm.value() & 0xFF);
1101 EmitUint8((imm.value() >> 8) & 0xFF);
1102 EmitUint8(0x00);
1103}
1104
1105
Ian Rogers2c8f6532011-09-02 17:16:34 -07001106void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1108 EmitUint8(0xC9);
1109}
1110
1111
Ian Rogers2c8f6532011-09-02 17:16:34 -07001112void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001113 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1114 EmitUint8(0xC3);
1115}
1116
1117
Ian Rogers2c8f6532011-09-02 17:16:34 -07001118void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001119 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1120 EmitUint8(0xC2);
1121 CHECK(imm.is_uint16());
1122 EmitUint8(imm.value() & 0xFF);
1123 EmitUint8((imm.value() >> 8) & 0xFF);
1124}
1125
1126
1127
Ian Rogers2c8f6532011-09-02 17:16:34 -07001128void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001129 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1130 EmitUint8(0x90);
1131}
1132
1133
Ian Rogers2c8f6532011-09-02 17:16:34 -07001134void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1136 EmitUint8(0xCC);
1137}
1138
1139
Ian Rogers2c8f6532011-09-02 17:16:34 -07001140void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001141 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1142 EmitUint8(0xF4);
1143}
1144
1145
Ian Rogers2c8f6532011-09-02 17:16:34 -07001146void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001147 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1148 if (label->IsBound()) {
1149 static const int kShortSize = 2;
1150 static const int kLongSize = 6;
1151 int offset = label->Position() - buffer_.Size();
1152 CHECK_LE(offset, 0);
1153 if (IsInt(8, offset - kShortSize)) {
1154 EmitUint8(0x70 + condition);
1155 EmitUint8((offset - kShortSize) & 0xFF);
1156 } else {
1157 EmitUint8(0x0F);
1158 EmitUint8(0x80 + condition);
1159 EmitInt32(offset - kLongSize);
1160 }
1161 } else {
1162 EmitUint8(0x0F);
1163 EmitUint8(0x80 + condition);
1164 EmitLabelLink(label);
1165 }
1166}
1167
1168
Ian Rogers2c8f6532011-09-02 17:16:34 -07001169void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001170 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1171 EmitUint8(0xFF);
1172 EmitRegisterOperand(4, reg);
1173}
1174
1175
Ian Rogers2c8f6532011-09-02 17:16:34 -07001176void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001177 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1178 if (label->IsBound()) {
1179 static const int kShortSize = 2;
1180 static const int kLongSize = 5;
1181 int offset = label->Position() - buffer_.Size();
1182 CHECK_LE(offset, 0);
1183 if (IsInt(8, offset - kShortSize)) {
1184 EmitUint8(0xEB);
1185 EmitUint8((offset - kShortSize) & 0xFF);
1186 } else {
1187 EmitUint8(0xE9);
1188 EmitInt32(offset - kLongSize);
1189 }
1190 } else {
1191 EmitUint8(0xE9);
1192 EmitLabelLink(label);
1193 }
1194}
1195
1196
Ian Rogers2c8f6532011-09-02 17:16:34 -07001197X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001198 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1199 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001200 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001201}
1202
1203
Ian Rogers2c8f6532011-09-02 17:16:34 -07001204void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001205 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1206 EmitUint8(0x0F);
1207 EmitUint8(0xB1);
1208 EmitOperand(reg, address);
1209}
1210
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001211void X86Assembler::mfence() {
1212 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1213 EmitUint8(0x0F);
1214 EmitUint8(0xAE);
1215 EmitUint8(0xF0);
1216}
1217
Ian Rogers2c8f6532011-09-02 17:16:34 -07001218X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001219 // TODO: fs is a prefix and not an instruction
1220 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1221 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001222 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001223}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001224
Ian Rogers2c8f6532011-09-02 17:16:34 -07001225void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001226 int value = imm.value();
1227 if (value > 0) {
1228 if (value == 1) {
1229 incl(reg);
1230 } else if (value != 0) {
1231 addl(reg, imm);
1232 }
1233 } else if (value < 0) {
1234 value = -value;
1235 if (value == 1) {
1236 decl(reg);
1237 } else if (value != 0) {
1238 subl(reg, Immediate(value));
1239 }
1240 }
1241}
1242
1243
Ian Rogers2c8f6532011-09-02 17:16:34 -07001244void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001245 // TODO: Need to have a code constants table.
1246 int64_t constant = bit_cast<int64_t, double>(value);
1247 pushl(Immediate(High32Bits(constant)));
1248 pushl(Immediate(Low32Bits(constant)));
1249 movsd(dst, Address(ESP, 0));
1250 addl(ESP, Immediate(2 * kWordSize));
1251}
1252
1253
Ian Rogers2c8f6532011-09-02 17:16:34 -07001254void X86Assembler::FloatNegate(XmmRegister f) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001255 static const struct {
1256 uint32_t a;
1257 uint32_t b;
1258 uint32_t c;
1259 uint32_t d;
1260 } float_negate_constant __attribute__((aligned(16))) =
1261 { 0x80000000, 0x00000000, 0x80000000, 0x00000000 };
1262 xorps(f, Address::Absolute(reinterpret_cast<uword>(&float_negate_constant)));
1263}
1264
1265
Ian Rogers2c8f6532011-09-02 17:16:34 -07001266void X86Assembler::DoubleNegate(XmmRegister d) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001267 static const struct {
1268 uint64_t a;
1269 uint64_t b;
1270 } double_negate_constant __attribute__((aligned(16))) =
1271 {0x8000000000000000LL, 0x8000000000000000LL};
1272 xorpd(d, Address::Absolute(reinterpret_cast<uword>(&double_negate_constant)));
1273}
1274
1275
Ian Rogers2c8f6532011-09-02 17:16:34 -07001276void X86Assembler::DoubleAbs(XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001277 static const struct {
1278 uint64_t a;
1279 uint64_t b;
1280 } double_abs_constant __attribute__((aligned(16))) =
1281 {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL};
1282 andpd(reg, Address::Absolute(reinterpret_cast<uword>(&double_abs_constant)));
1283}
1284
1285
Ian Rogers2c8f6532011-09-02 17:16:34 -07001286void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001287 CHECK(IsPowerOfTwo(alignment));
1288 // Emit nop instruction until the real position is aligned.
1289 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1290 nop();
1291 }
1292}
1293
1294
Ian Rogers2c8f6532011-09-02 17:16:34 -07001295void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001296 int bound = buffer_.Size();
1297 CHECK(!label->IsBound()); // Labels can only be bound once.
1298 while (label->IsLinked()) {
1299 int position = label->LinkPosition();
1300 int next = buffer_.Load<int32_t>(position);
1301 buffer_.Store<int32_t>(position, bound - (position + 4));
1302 label->position_ = next;
1303 }
1304 label->BindTo(bound);
1305}
1306
1307
Ian Rogers2c8f6532011-09-02 17:16:34 -07001308void X86Assembler::Stop(const char* message) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001309 // Emit the message address as immediate operand in the test rax instruction,
1310 // followed by the int3 instruction.
1311 // Execution can be resumed with the 'cont' command in gdb.
1312 testl(EAX, Immediate(reinterpret_cast<int32_t>(message)));
1313 int3();
1314}
1315
1316
Ian Rogers44fb0d02012-03-23 16:46:24 -07001317void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1318 CHECK_GE(reg_or_opcode, 0);
1319 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001320 const int length = operand.length_;
1321 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001322 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001323 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001324 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001325 // Emit the rest of the encoded operand.
1326 for (int i = 1; i < length; i++) {
1327 EmitUint8(operand.encoding_[i]);
1328 }
1329}
1330
1331
Ian Rogers2c8f6532011-09-02 17:16:34 -07001332void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001333 EmitInt32(imm.value());
1334}
1335
1336
Ian Rogers44fb0d02012-03-23 16:46:24 -07001337void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001338 const Operand& operand,
1339 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001340 CHECK_GE(reg_or_opcode, 0);
1341 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001342 if (immediate.is_int8()) {
1343 // Use sign-extended 8-bit immediate.
1344 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001345 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001346 EmitUint8(immediate.value() & 0xFF);
1347 } else if (operand.IsRegister(EAX)) {
1348 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001349 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001350 EmitImmediate(immediate);
1351 } else {
1352 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001353 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001354 EmitImmediate(immediate);
1355 }
1356}
1357
1358
Ian Rogers2c8f6532011-09-02 17:16:34 -07001359void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001360 if (label->IsBound()) {
1361 int offset = label->Position() - buffer_.Size();
1362 CHECK_LE(offset, 0);
1363 EmitInt32(offset - instruction_size);
1364 } else {
1365 EmitLabelLink(label);
1366 }
1367}
1368
1369
Ian Rogers2c8f6532011-09-02 17:16:34 -07001370void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001371 CHECK(!label->IsBound());
1372 int position = buffer_.Size();
1373 EmitInt32(label->position_);
1374 label->LinkTo(position);
1375}
1376
1377
Ian Rogers44fb0d02012-03-23 16:46:24 -07001378void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001379 Register reg,
1380 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001381 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1382 CHECK(imm.is_int8());
1383 if (imm.value() == 1) {
1384 EmitUint8(0xD1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001385 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001386 } else {
1387 EmitUint8(0xC1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001388 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001389 EmitUint8(imm.value() & 0xFF);
1390 }
1391}
1392
1393
Ian Rogers44fb0d02012-03-23 16:46:24 -07001394void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001395 Register operand,
1396 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001397 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1398 CHECK_EQ(shifter, ECX);
1399 EmitUint8(0xD3);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001400 EmitOperand(reg_or_opcode, Operand(operand));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001401}
1402
Ian Rogers2c8f6532011-09-02 17:16:34 -07001403void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001404 const std::vector<ManagedRegister>& spill_regs,
1405 const std::vector<ManagedRegister>& entry_spills) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001406 CHECK_ALIGNED(frame_size, kStackAlignment);
Ian Rogers0d666d82011-08-14 16:03:46 -07001407 CHECK_EQ(0u, spill_regs.size()); // no spilled regs on x86
Ian Rogersb033c752011-07-20 12:22:35 -07001408 // return address then method on stack
Ian Rogers0d666d82011-08-14 16:03:46 -07001409 addl(ESP, Immediate(-frame_size + kPointerSize /*method*/ +
1410 kPointerSize /*return address*/));
Ian Rogers2c8f6532011-09-02 17:16:34 -07001411 pushl(method_reg.AsX86().AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001412 for (size_t i = 0; i < entry_spills.size(); ++i) {
1413 movl(Address(ESP, frame_size + kPointerSize + (i * kPointerSize)),
1414 entry_spills.at(i).AsX86().AsCpuRegister());
1415 }
Ian Rogersb033c752011-07-20 12:22:35 -07001416}
1417
Ian Rogers2c8f6532011-09-02 17:16:34 -07001418void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001419 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001420 CHECK_ALIGNED(frame_size, kStackAlignment);
Ian Rogers0d666d82011-08-14 16:03:46 -07001421 CHECK_EQ(0u, spill_regs.size()); // no spilled regs on x86
1422 addl(ESP, Immediate(frame_size - kPointerSize));
Ian Rogersb033c752011-07-20 12:22:35 -07001423 ret();
1424}
1425
Ian Rogers2c8f6532011-09-02 17:16:34 -07001426void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001427 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001428 addl(ESP, Immediate(-adjust));
1429}
1430
Ian Rogers2c8f6532011-09-02 17:16:34 -07001431void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001432 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001433 addl(ESP, Immediate(adjust));
1434}
1435
Ian Rogers2c8f6532011-09-02 17:16:34 -07001436void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1437 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001438 if (src.IsNoRegister()) {
1439 CHECK_EQ(0u, size);
1440 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001441 CHECK_EQ(4u, size);
1442 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001443 } else if (src.IsRegisterPair()) {
1444 CHECK_EQ(8u, size);
1445 movl(Address(ESP, offs), src.AsRegisterPairLow());
1446 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1447 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001448 } else if (src.IsX87Register()) {
1449 if (size == 4) {
1450 fstps(Address(ESP, offs));
1451 } else {
1452 fstpl(Address(ESP, offs));
1453 }
1454 } else {
1455 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001456 if (size == 4) {
1457 movss(Address(ESP, offs), src.AsXmmRegister());
1458 } else {
1459 movsd(Address(ESP, offs), src.AsXmmRegister());
1460 }
1461 }
1462}
1463
Ian Rogers2c8f6532011-09-02 17:16:34 -07001464void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1465 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001466 CHECK(src.IsCpuRegister());
1467 movl(Address(ESP, dest), src.AsCpuRegister());
1468}
1469
Ian Rogers2c8f6532011-09-02 17:16:34 -07001470void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1471 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001472 CHECK(src.IsCpuRegister());
1473 movl(Address(ESP, dest), src.AsCpuRegister());
1474}
1475
Ian Rogers2c8f6532011-09-02 17:16:34 -07001476void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1477 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001478 movl(Address(ESP, dest), Immediate(imm));
1479}
1480
Ian Rogers2c8f6532011-09-02 17:16:34 -07001481void X86Assembler::StoreImmediateToThread(ThreadOffset dest, uint32_t imm,
1482 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001483 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001484}
1485
Ian Rogers2c8f6532011-09-02 17:16:34 -07001486void X86Assembler::StoreStackOffsetToThread(ThreadOffset thr_offs,
1487 FrameOffset fr_offs,
1488 ManagedRegister mscratch) {
1489 X86ManagedRegister scratch = mscratch.AsX86();
1490 CHECK(scratch.IsCpuRegister());
1491 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1492 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1493}
1494
1495void X86Assembler::StoreStackPointerToThread(ThreadOffset thr_offs) {
1496 fs()->movl(Address::Absolute(thr_offs), ESP);
1497}
1498
Ian Rogersbdb03912011-09-14 00:55:44 -07001499void X86Assembler::StoreLabelToThread(ThreadOffset thr_offs, Label* lbl) {
1500 fs()->movl(Address::Absolute(thr_offs), lbl);
1501}
1502
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001503void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1504 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001505 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1506}
1507
1508void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1509 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001510 if (dest.IsNoRegister()) {
1511 CHECK_EQ(0u, size);
1512 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001513 CHECK_EQ(4u, size);
1514 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001515 } else if (dest.IsRegisterPair()) {
1516 CHECK_EQ(8u, size);
1517 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1518 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001519 } else if (dest.IsX87Register()) {
1520 if (size == 4) {
1521 flds(Address(ESP, src));
1522 } else {
1523 fldl(Address(ESP, src));
1524 }
Ian Rogersb033c752011-07-20 12:22:35 -07001525 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001526 CHECK(dest.IsXmmRegister());
1527 if (size == 4) {
1528 movss(dest.AsXmmRegister(), Address(ESP, src));
1529 } else {
1530 movsd(dest.AsXmmRegister(), Address(ESP, src));
1531 }
Ian Rogersb033c752011-07-20 12:22:35 -07001532 }
1533}
1534
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001535void X86Assembler::Load(ManagedRegister mdest, ThreadOffset src, size_t size) {
1536 X86ManagedRegister dest = mdest.AsX86();
1537 if (dest.IsNoRegister()) {
1538 CHECK_EQ(0u, size);
1539 } else if (dest.IsCpuRegister()) {
1540 CHECK_EQ(4u, size);
1541 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1542 } else if (dest.IsRegisterPair()) {
1543 CHECK_EQ(8u, size);
1544 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
1545 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset(src.Int32Value()+4)));
1546 } else if (dest.IsX87Register()) {
1547 if (size == 4) {
1548 fs()->flds(Address::Absolute(src));
1549 } else {
1550 fs()->fldl(Address::Absolute(src));
1551 }
1552 } else {
1553 CHECK(dest.IsXmmRegister());
1554 if (size == 4) {
1555 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1556 } else {
1557 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1558 }
1559 }
1560}
1561
Ian Rogers2c8f6532011-09-02 17:16:34 -07001562void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1563 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001564 CHECK(dest.IsCpuRegister());
1565 movl(dest.AsCpuRegister(), Address(ESP, src));
1566}
1567
Ian Rogers2c8f6532011-09-02 17:16:34 -07001568void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1569 MemberOffset offs) {
1570 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001571 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001572 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001573}
1574
Ian Rogers2c8f6532011-09-02 17:16:34 -07001575void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1576 Offset offs) {
1577 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001578 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001579 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001580}
1581
Ian Rogers2c8f6532011-09-02 17:16:34 -07001582void X86Assembler::LoadRawPtrFromThread(ManagedRegister mdest,
1583 ThreadOffset offs) {
1584 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001585 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001586 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001587}
1588
Ian Rogersb5d09b22012-03-06 22:14:17 -08001589void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001590 X86ManagedRegister dest = mdest.AsX86();
1591 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001592 if (!dest.Equals(src)) {
1593 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1594 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001595 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1596 // Pass via stack and pop X87 register
1597 subl(ESP, Immediate(16));
1598 if (size == 4) {
1599 CHECK_EQ(src.AsX87Register(), ST0);
1600 fstps(Address(ESP, 0));
1601 movss(dest.AsXmmRegister(), Address(ESP, 0));
1602 } else {
1603 CHECK_EQ(src.AsX87Register(), ST0);
1604 fstpl(Address(ESP, 0));
1605 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1606 }
1607 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001608 } else {
1609 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001610 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001611 }
1612 }
1613}
1614
Ian Rogers2c8f6532011-09-02 17:16:34 -07001615void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1616 ManagedRegister mscratch) {
1617 X86ManagedRegister scratch = mscratch.AsX86();
1618 CHECK(scratch.IsCpuRegister());
1619 movl(scratch.AsCpuRegister(), Address(ESP, src));
1620 movl(Address(ESP, dest), scratch.AsCpuRegister());
1621}
1622
1623void X86Assembler::CopyRawPtrFromThread(FrameOffset fr_offs,
1624 ThreadOffset thr_offs,
1625 ManagedRegister mscratch) {
1626 X86ManagedRegister scratch = mscratch.AsX86();
1627 CHECK(scratch.IsCpuRegister());
1628 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1629 Store(fr_offs, scratch, 4);
1630}
1631
1632void X86Assembler::CopyRawPtrToThread(ThreadOffset thr_offs,
1633 FrameOffset fr_offs,
1634 ManagedRegister mscratch) {
1635 X86ManagedRegister scratch = mscratch.AsX86();
1636 CHECK(scratch.IsCpuRegister());
1637 Load(scratch, fr_offs, 4);
1638 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1639}
1640
1641void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1642 ManagedRegister mscratch,
1643 size_t size) {
1644 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001645 if (scratch.IsCpuRegister() && size == 8) {
1646 Load(scratch, src, 4);
1647 Store(dest, scratch, 4);
1648 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1649 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1650 } else {
1651 Load(scratch, src, size);
1652 Store(dest, scratch, size);
1653 }
1654}
1655
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001656void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
1657 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001658 UNIMPLEMENTED(FATAL);
1659}
1660
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001661void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1662 ManagedRegister scratch, size_t size) {
1663 CHECK(scratch.IsNoRegister());
1664 CHECK_EQ(size, 4u);
1665 pushl(Address(ESP, src));
1666 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1667}
1668
Ian Rogersdc51b792011-09-22 20:41:37 -07001669void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1670 ManagedRegister mscratch, size_t size) {
1671 Register scratch = mscratch.AsX86().AsCpuRegister();
1672 CHECK_EQ(size, 4u);
1673 movl(scratch, Address(ESP, src_base));
1674 movl(scratch, Address(scratch, src_offset));
1675 movl(Address(ESP, dest), scratch);
1676}
1677
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001678void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
1679 ManagedRegister src, Offset src_offset,
1680 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001681 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001682 CHECK(scratch.IsNoRegister());
1683 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
1684 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
1685}
1686
1687void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
1688 ManagedRegister mscratch, size_t size) {
1689 Register scratch = mscratch.AsX86().AsCpuRegister();
1690 CHECK_EQ(size, 4u);
1691 CHECK_EQ(dest.Int32Value(), src.Int32Value());
1692 movl(scratch, Address(ESP, src));
1693 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07001694 popl(Address(scratch, dest_offset));
1695}
1696
Ian Rogerse5de95b2011-09-18 20:31:38 -07001697void X86Assembler::MemoryBarrier(ManagedRegister) {
1698#if ANDROID_SMP != 0
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001699 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07001700#endif
1701}
1702
Ian Rogers2c8f6532011-09-02 17:16:34 -07001703void X86Assembler::CreateSirtEntry(ManagedRegister mout_reg,
1704 FrameOffset sirt_offset,
1705 ManagedRegister min_reg, bool null_allowed) {
1706 X86ManagedRegister out_reg = mout_reg.AsX86();
1707 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001708 CHECK(in_reg.IsCpuRegister());
1709 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07001710 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07001711 if (null_allowed) {
1712 Label null_arg;
1713 if (!out_reg.Equals(in_reg)) {
1714 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1715 }
1716 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001717 j(kZero, &null_arg);
Ian Rogers408f79a2011-08-23 18:22:33 -07001718 leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001719 Bind(&null_arg);
1720 } else {
Ian Rogers408f79a2011-08-23 18:22:33 -07001721 leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001722 }
1723}
1724
Ian Rogers2c8f6532011-09-02 17:16:34 -07001725void X86Assembler::CreateSirtEntry(FrameOffset out_off,
1726 FrameOffset sirt_offset,
1727 ManagedRegister mscratch,
1728 bool null_allowed) {
1729 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001730 CHECK(scratch.IsCpuRegister());
1731 if (null_allowed) {
1732 Label null_arg;
Ian Rogers408f79a2011-08-23 18:22:33 -07001733 movl(scratch.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001734 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001735 j(kZero, &null_arg);
Ian Rogers408f79a2011-08-23 18:22:33 -07001736 leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001737 Bind(&null_arg);
1738 } else {
Ian Rogers408f79a2011-08-23 18:22:33 -07001739 leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001740 }
1741 Store(out_off, scratch, 4);
1742}
1743
Ian Rogers408f79a2011-08-23 18:22:33 -07001744// Given a SIRT entry, load the associated reference.
Ian Rogers2c8f6532011-09-02 17:16:34 -07001745void X86Assembler::LoadReferenceFromSirt(ManagedRegister mout_reg,
1746 ManagedRegister min_reg) {
1747 X86ManagedRegister out_reg = mout_reg.AsX86();
1748 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001749 CHECK(out_reg.IsCpuRegister());
1750 CHECK(in_reg.IsCpuRegister());
1751 Label null_arg;
1752 if (!out_reg.Equals(in_reg)) {
1753 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1754 }
1755 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001756 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07001757 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
1758 Bind(&null_arg);
1759}
1760
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001761void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001762 // TODO: not validating references
1763}
1764
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001765void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001766 // TODO: not validating references
1767}
1768
Ian Rogers2c8f6532011-09-02 17:16:34 -07001769void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
1770 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001771 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07001772 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07001773 // TODO: place reference map on call
1774}
1775
Ian Rogers67375ac2011-09-14 00:55:44 -07001776void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
1777 Register scratch = mscratch.AsX86().AsCpuRegister();
1778 movl(scratch, Address(ESP, base));
1779 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07001780}
1781
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001782void X86Assembler::Call(ThreadOffset offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07001783 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001784}
1785
Ian Rogers2c8f6532011-09-02 17:16:34 -07001786void X86Assembler::GetCurrentThread(ManagedRegister tr) {
1787 fs()->movl(tr.AsX86().AsCpuRegister(),
1788 Address::Absolute(Thread::SelfOffset()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001789}
1790
Ian Rogers2c8f6532011-09-02 17:16:34 -07001791void X86Assembler::GetCurrentThread(FrameOffset offset,
1792 ManagedRegister mscratch) {
1793 X86ManagedRegister scratch = mscratch.AsX86();
Shih-wei Liao668512a2011-09-01 14:18:34 -07001794 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset()));
1795 movl(Address(ESP, offset), scratch.AsCpuRegister());
1796}
1797
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001798void X86Assembler::SuspendPoll(ManagedRegister /*scratch*/,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001799 ManagedRegister return_reg,
1800 FrameOffset return_save_location,
1801 size_t return_size) {
1802 X86SuspendCountSlowPath* slow =
1803 new X86SuspendCountSlowPath(return_reg.AsX86(), return_save_location,
1804 return_size);
Ian Rogers45a76cb2011-07-21 22:00:15 -07001805 buffer_.EnqueueSlowPath(slow);
Ian Rogers0d666d82011-08-14 16:03:46 -07001806 fs()->cmpl(Address::Absolute(Thread::SuspendCountOffset()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07001807 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001808 Bind(slow->Continuation());
1809}
Ian Rogers0d666d82011-08-14 16:03:46 -07001810
Ian Rogers2c8f6532011-09-02 17:16:34 -07001811void X86SuspendCountSlowPath::Emit(Assembler *sasm) {
1812 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07001813#define __ sp_asm->
1814 __ Bind(&entry_);
Ian Rogers45a76cb2011-07-21 22:00:15 -07001815 // Save return value
Ian Rogers0d666d82011-08-14 16:03:46 -07001816 __ Store(return_save_location_, return_register_, return_size_);
Ian Rogerse5de95b2011-09-18 20:31:38 -07001817 // Pass Thread::Current as argument
1818 __ fs()->pushl(Address::Absolute(Thread::SelfOffset()));
Ian Rogers57b86d42012-03-27 16:05:41 -07001819 __ fs()->call(Address::Absolute(ENTRYPOINT_OFFSET(pCheckSuspendFromCode)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001820 // Release argument
Ian Rogers0d666d82011-08-14 16:03:46 -07001821 __ addl(ESP, Immediate(kPointerSize));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001822 // Reload return value
Ian Rogers0d666d82011-08-14 16:03:46 -07001823 __ Load(return_register_, return_save_location_, return_size_);
1824 __ jmp(&continuation_);
1825#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07001826}
1827
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001828void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001829 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001830 buffer_.EnqueueSlowPath(slow);
Ian Rogers0d666d82011-08-14 16:03:46 -07001831 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07001832 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001833}
Ian Rogers0d666d82011-08-14 16:03:46 -07001834
Ian Rogers2c8f6532011-09-02 17:16:34 -07001835void X86ExceptionSlowPath::Emit(Assembler *sasm) {
1836 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07001837#define __ sp_asm->
1838 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07001839 // Note: the return value is dead
Ian Rogers67375ac2011-09-14 00:55:44 -07001840 // Pass exception as argument in EAX
1841 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset()));
Ian Rogers57b86d42012-03-27 16:05:41 -07001842 __ fs()->call(Address::Absolute(ENTRYPOINT_OFFSET(pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07001843 // this call should never return
1844 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07001845#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07001846}
1847
Ian Rogers2c8f6532011-09-02 17:16:34 -07001848} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07001849} // namespace art