blob: c5bbae19239343f7dde77da1da9c54356f8f6342 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "dex/compiler_internals.h"
18#include "dex/dataflow_iterator-inl.h"
19#include "mir_to_lir-inl.h"
20#include "object_utils.h"
Ian Rogers02ed4c02013-09-06 13:10:04 -070021#include "thread-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070022
23namespace art {
24
25/*
26 * Target-independent code generation. Use only high-level
27 * load/store utilities here, or target-dependent genXX() handlers
28 * when necessary.
29 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070030void Mir2Lir::CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070031 RegLocation rl_src[3];
32 RegLocation rl_dest = mir_graph_->GetBadLoc();
33 RegLocation rl_result = mir_graph_->GetBadLoc();
34 Instruction::Code opcode = mir->dalvikInsn.opcode;
35 int opt_flags = mir->optimization_flags;
36 uint32_t vB = mir->dalvikInsn.vB;
37 uint32_t vC = mir->dalvikInsn.vC;
38
39 // Prep Src and Dest locations.
40 int next_sreg = 0;
41 int next_loc = 0;
buzbee1da1e2f2013-11-15 13:37:01 -080042 uint64_t attrs = mir_graph_->oat_data_flow_attributes_[opcode];
Brian Carlstrom7940e442013-07-12 13:46:57 -070043 rl_src[0] = rl_src[1] = rl_src[2] = mir_graph_->GetBadLoc();
44 if (attrs & DF_UA) {
45 if (attrs & DF_A_WIDE) {
46 rl_src[next_loc++] = mir_graph_->GetSrcWide(mir, next_sreg);
47 next_sreg+= 2;
48 } else {
49 rl_src[next_loc++] = mir_graph_->GetSrc(mir, next_sreg);
50 next_sreg++;
51 }
52 }
53 if (attrs & DF_UB) {
54 if (attrs & DF_B_WIDE) {
55 rl_src[next_loc++] = mir_graph_->GetSrcWide(mir, next_sreg);
56 next_sreg+= 2;
57 } else {
58 rl_src[next_loc++] = mir_graph_->GetSrc(mir, next_sreg);
59 next_sreg++;
60 }
61 }
62 if (attrs & DF_UC) {
63 if (attrs & DF_C_WIDE) {
64 rl_src[next_loc++] = mir_graph_->GetSrcWide(mir, next_sreg);
65 } else {
66 rl_src[next_loc++] = mir_graph_->GetSrc(mir, next_sreg);
67 }
68 }
69 if (attrs & DF_DA) {
70 if (attrs & DF_A_WIDE) {
71 rl_dest = mir_graph_->GetDestWide(mir);
72 } else {
73 rl_dest = mir_graph_->GetDest(mir);
74 }
75 }
76 switch (opcode) {
77 case Instruction::NOP:
78 break;
79
80 case Instruction::MOVE_EXCEPTION:
81 GenMoveException(rl_dest);
82 break;
83
84 case Instruction::RETURN_VOID:
85 if (((cu_->access_flags & kAccConstructor) != 0) &&
86 cu_->compiler_driver->RequiresConstructorBarrier(Thread::Current(), cu_->dex_file,
87 cu_->class_def_idx)) {
88 GenMemBarrier(kStoreStore);
89 }
90 if (!mir_graph_->MethodIsLeaf()) {
91 GenSuspendTest(opt_flags);
92 }
93 break;
94
95 case Instruction::RETURN:
96 case Instruction::RETURN_OBJECT:
97 if (!mir_graph_->MethodIsLeaf()) {
98 GenSuspendTest(opt_flags);
99 }
100 StoreValue(GetReturn(cu_->shorty[0] == 'F'), rl_src[0]);
101 break;
102
103 case Instruction::RETURN_WIDE:
104 if (!mir_graph_->MethodIsLeaf()) {
105 GenSuspendTest(opt_flags);
106 }
107 StoreValueWide(GetReturnWide(cu_->shorty[0] == 'D'), rl_src[0]);
108 break;
109
110 case Instruction::MOVE_RESULT_WIDE:
111 if (opt_flags & MIR_INLINED)
112 break; // Nop - combined w/ previous invoke.
113 StoreValueWide(rl_dest, GetReturnWide(rl_dest.fp));
114 break;
115
116 case Instruction::MOVE_RESULT:
117 case Instruction::MOVE_RESULT_OBJECT:
118 if (opt_flags & MIR_INLINED)
119 break; // Nop - combined w/ previous invoke.
120 StoreValue(rl_dest, GetReturn(rl_dest.fp));
121 break;
122
123 case Instruction::MOVE:
124 case Instruction::MOVE_OBJECT:
125 case Instruction::MOVE_16:
126 case Instruction::MOVE_OBJECT_16:
127 case Instruction::MOVE_FROM16:
128 case Instruction::MOVE_OBJECT_FROM16:
129 StoreValue(rl_dest, rl_src[0]);
130 break;
131
132 case Instruction::MOVE_WIDE:
133 case Instruction::MOVE_WIDE_16:
134 case Instruction::MOVE_WIDE_FROM16:
135 StoreValueWide(rl_dest, rl_src[0]);
136 break;
137
138 case Instruction::CONST:
139 case Instruction::CONST_4:
140 case Instruction::CONST_16:
141 rl_result = EvalLoc(rl_dest, kAnyReg, true);
142 LoadConstantNoClobber(rl_result.low_reg, vB);
143 StoreValue(rl_dest, rl_result);
144 if (vB == 0) {
145 Workaround7250540(rl_dest, rl_result.low_reg);
146 }
147 break;
148
149 case Instruction::CONST_HIGH16:
150 rl_result = EvalLoc(rl_dest, kAnyReg, true);
151 LoadConstantNoClobber(rl_result.low_reg, vB << 16);
152 StoreValue(rl_dest, rl_result);
153 if (vB == 0) {
154 Workaround7250540(rl_dest, rl_result.low_reg);
155 }
156 break;
157
158 case Instruction::CONST_WIDE_16:
159 case Instruction::CONST_WIDE_32:
160 rl_result = EvalLoc(rl_dest, kAnyReg, true);
161 LoadConstantWide(rl_result.low_reg, rl_result.high_reg,
162 static_cast<int64_t>(static_cast<int32_t>(vB)));
163 StoreValueWide(rl_dest, rl_result);
164 break;
165
166 case Instruction::CONST_WIDE:
167 rl_result = EvalLoc(rl_dest, kAnyReg, true);
168 LoadConstantWide(rl_result.low_reg, rl_result.high_reg, mir->dalvikInsn.vB_wide);
169 StoreValueWide(rl_dest, rl_result);
170 break;
171
172 case Instruction::CONST_WIDE_HIGH16:
173 rl_result = EvalLoc(rl_dest, kAnyReg, true);
174 LoadConstantWide(rl_result.low_reg, rl_result.high_reg,
175 static_cast<int64_t>(vB) << 48);
176 StoreValueWide(rl_dest, rl_result);
177 break;
178
179 case Instruction::MONITOR_ENTER:
180 GenMonitorEnter(opt_flags, rl_src[0]);
181 break;
182
183 case Instruction::MONITOR_EXIT:
184 GenMonitorExit(opt_flags, rl_src[0]);
185 break;
186
187 case Instruction::CHECK_CAST: {
188 GenCheckCast(mir->offset, vB, rl_src[0]);
189 break;
190 }
191 case Instruction::INSTANCE_OF:
192 GenInstanceof(vC, rl_dest, rl_src[0]);
193 break;
194
195 case Instruction::NEW_INSTANCE:
196 GenNewInstance(vB, rl_dest);
197 break;
198
199 case Instruction::THROW:
200 GenThrow(rl_src[0]);
201 break;
202
203 case Instruction::ARRAY_LENGTH:
204 int len_offset;
205 len_offset = mirror::Array::LengthOffset().Int32Value();
206 rl_src[0] = LoadValue(rl_src[0], kCoreReg);
207 GenNullCheck(rl_src[0].s_reg_low, rl_src[0].low_reg, opt_flags);
208 rl_result = EvalLoc(rl_dest, kCoreReg, true);
209 LoadWordDisp(rl_src[0].low_reg, len_offset, rl_result.low_reg);
210 StoreValue(rl_dest, rl_result);
211 break;
212
213 case Instruction::CONST_STRING:
214 case Instruction::CONST_STRING_JUMBO:
215 GenConstString(vB, rl_dest);
216 break;
217
218 case Instruction::CONST_CLASS:
219 GenConstClass(vB, rl_dest);
220 break;
221
222 case Instruction::FILL_ARRAY_DATA:
223 GenFillArrayData(vB, rl_src[0]);
224 break;
225
226 case Instruction::FILLED_NEW_ARRAY:
227 GenFilledNewArray(mir_graph_->NewMemCallInfo(bb, mir, kStatic,
228 false /* not range */));
229 break;
230
231 case Instruction::FILLED_NEW_ARRAY_RANGE:
232 GenFilledNewArray(mir_graph_->NewMemCallInfo(bb, mir, kStatic,
233 true /* range */));
234 break;
235
236 case Instruction::NEW_ARRAY:
237 GenNewArray(vC, rl_dest, rl_src[0]);
238 break;
239
240 case Instruction::GOTO:
241 case Instruction::GOTO_16:
242 case Instruction::GOTO_32:
buzbee9329e6d2013-08-19 12:55:10 -0700243 if (mir_graph_->IsBackedge(bb, bb->taken)) {
buzbee0d829482013-10-11 15:24:55 -0700244 GenSuspendTestAndBranch(opt_flags, &label_list[bb->taken]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700245 } else {
buzbee0d829482013-10-11 15:24:55 -0700246 OpUnconditionalBranch(&label_list[bb->taken]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700247 }
248 break;
249
250 case Instruction::PACKED_SWITCH:
251 GenPackedSwitch(mir, vB, rl_src[0]);
252 break;
253
254 case Instruction::SPARSE_SWITCH:
255 GenSparseSwitch(mir, vB, rl_src[0]);
256 break;
257
258 case Instruction::CMPL_FLOAT:
259 case Instruction::CMPG_FLOAT:
260 case Instruction::CMPL_DOUBLE:
261 case Instruction::CMPG_DOUBLE:
262 GenCmpFP(opcode, rl_dest, rl_src[0], rl_src[1]);
263 break;
264
265 case Instruction::CMP_LONG:
266 GenCmpLong(rl_dest, rl_src[0], rl_src[1]);
267 break;
268
269 case Instruction::IF_EQ:
270 case Instruction::IF_NE:
271 case Instruction::IF_LT:
272 case Instruction::IF_GE:
273 case Instruction::IF_GT:
274 case Instruction::IF_LE: {
buzbee0d829482013-10-11 15:24:55 -0700275 LIR* taken = &label_list[bb->taken];
276 LIR* fall_through = &label_list[bb->fall_through];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700277 // Result known at compile time?
278 if (rl_src[0].is_const && rl_src[1].is_const) {
279 bool is_taken = EvaluateBranch(opcode, mir_graph_->ConstantValue(rl_src[0].orig_sreg),
280 mir_graph_->ConstantValue(rl_src[1].orig_sreg));
buzbee0d829482013-10-11 15:24:55 -0700281 BasicBlockId target_id = is_taken ? bb->taken : bb->fall_through;
282 if (mir_graph_->IsBackedge(bb, target_id)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700283 GenSuspendTest(opt_flags);
284 }
buzbee0d829482013-10-11 15:24:55 -0700285 OpUnconditionalBranch(&label_list[target_id]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700286 } else {
buzbee9329e6d2013-08-19 12:55:10 -0700287 if (mir_graph_->IsBackwardsBranch(bb)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700288 GenSuspendTest(opt_flags);
289 }
buzbee0d829482013-10-11 15:24:55 -0700290 GenCompareAndBranch(opcode, rl_src[0], rl_src[1], taken, fall_through);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700291 }
292 break;
293 }
294
295 case Instruction::IF_EQZ:
296 case Instruction::IF_NEZ:
297 case Instruction::IF_LTZ:
298 case Instruction::IF_GEZ:
299 case Instruction::IF_GTZ:
300 case Instruction::IF_LEZ: {
buzbee0d829482013-10-11 15:24:55 -0700301 LIR* taken = &label_list[bb->taken];
302 LIR* fall_through = &label_list[bb->fall_through];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700303 // Result known at compile time?
304 if (rl_src[0].is_const) {
305 bool is_taken = EvaluateBranch(opcode, mir_graph_->ConstantValue(rl_src[0].orig_sreg), 0);
buzbee0d829482013-10-11 15:24:55 -0700306 BasicBlockId target_id = is_taken ? bb->taken : bb->fall_through;
307 if (mir_graph_->IsBackedge(bb, target_id)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700308 GenSuspendTest(opt_flags);
309 }
buzbee0d829482013-10-11 15:24:55 -0700310 OpUnconditionalBranch(&label_list[target_id]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311 } else {
buzbee9329e6d2013-08-19 12:55:10 -0700312 if (mir_graph_->IsBackwardsBranch(bb)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700313 GenSuspendTest(opt_flags);
314 }
315 GenCompareZeroAndBranch(opcode, rl_src[0], taken, fall_through);
316 }
317 break;
318 }
319
320 case Instruction::AGET_WIDE:
321 GenArrayGet(opt_flags, kLong, rl_src[0], rl_src[1], rl_dest, 3);
322 break;
323 case Instruction::AGET:
324 case Instruction::AGET_OBJECT:
325 GenArrayGet(opt_flags, kWord, rl_src[0], rl_src[1], rl_dest, 2);
326 break;
327 case Instruction::AGET_BOOLEAN:
328 GenArrayGet(opt_flags, kUnsignedByte, rl_src[0], rl_src[1], rl_dest, 0);
329 break;
330 case Instruction::AGET_BYTE:
331 GenArrayGet(opt_flags, kSignedByte, rl_src[0], rl_src[1], rl_dest, 0);
332 break;
333 case Instruction::AGET_CHAR:
334 GenArrayGet(opt_flags, kUnsignedHalf, rl_src[0], rl_src[1], rl_dest, 1);
335 break;
336 case Instruction::AGET_SHORT:
337 GenArrayGet(opt_flags, kSignedHalf, rl_src[0], rl_src[1], rl_dest, 1);
338 break;
339 case Instruction::APUT_WIDE:
Ian Rogersa9a82542013-10-04 11:17:26 -0700340 GenArrayPut(opt_flags, kLong, rl_src[1], rl_src[2], rl_src[0], 3, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700341 break;
342 case Instruction::APUT:
Ian Rogersa9a82542013-10-04 11:17:26 -0700343 GenArrayPut(opt_flags, kWord, rl_src[1], rl_src[2], rl_src[0], 2, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700344 break;
Ian Rogersa9a82542013-10-04 11:17:26 -0700345 case Instruction::APUT_OBJECT: {
346 bool is_null = mir_graph_->IsConstantNullRef(rl_src[0]);
347 bool is_safe = is_null; // Always safe to store null.
348 if (!is_safe) {
349 // Check safety from verifier type information.
350 const MethodReference mr(cu_->dex_file, cu_->method_idx);
351 is_safe = cu_->compiler_driver->IsSafeCast(mr, mir->offset);
352 }
353 if (is_null || is_safe) {
354 // Store of constant null doesn't require an assignability test and can be generated inline
355 // without fixed register usage or a card mark.
356 GenArrayPut(opt_flags, kWord, rl_src[1], rl_src[2], rl_src[0], 2, !is_null);
357 } else {
358 GenArrayObjPut(opt_flags, rl_src[1], rl_src[2], rl_src[0]);
359 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 break;
Ian Rogersa9a82542013-10-04 11:17:26 -0700361 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700362 case Instruction::APUT_SHORT:
363 case Instruction::APUT_CHAR:
Ian Rogersa9a82542013-10-04 11:17:26 -0700364 GenArrayPut(opt_flags, kUnsignedHalf, rl_src[1], rl_src[2], rl_src[0], 1, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700365 break;
366 case Instruction::APUT_BYTE:
367 case Instruction::APUT_BOOLEAN:
Ian Rogersa9a82542013-10-04 11:17:26 -0700368 GenArrayPut(opt_flags, kUnsignedByte, rl_src[1], rl_src[2], rl_src[0], 0, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700369 break;
370
371 case Instruction::IGET_OBJECT:
372 GenIGet(vC, opt_flags, kWord, rl_dest, rl_src[0], false, true);
373 break;
374
375 case Instruction::IGET_WIDE:
376 GenIGet(vC, opt_flags, kLong, rl_dest, rl_src[0], true, false);
377 break;
378
379 case Instruction::IGET:
380 GenIGet(vC, opt_flags, kWord, rl_dest, rl_src[0], false, false);
381 break;
382
383 case Instruction::IGET_CHAR:
384 GenIGet(vC, opt_flags, kUnsignedHalf, rl_dest, rl_src[0], false, false);
385 break;
386
387 case Instruction::IGET_SHORT:
388 GenIGet(vC, opt_flags, kSignedHalf, rl_dest, rl_src[0], false, false);
389 break;
390
391 case Instruction::IGET_BOOLEAN:
392 case Instruction::IGET_BYTE:
393 GenIGet(vC, opt_flags, kUnsignedByte, rl_dest, rl_src[0], false, false);
394 break;
395
396 case Instruction::IPUT_WIDE:
397 GenIPut(vC, opt_flags, kLong, rl_src[0], rl_src[1], true, false);
398 break;
399
400 case Instruction::IPUT_OBJECT:
401 GenIPut(vC, opt_flags, kWord, rl_src[0], rl_src[1], false, true);
402 break;
403
404 case Instruction::IPUT:
405 GenIPut(vC, opt_flags, kWord, rl_src[0], rl_src[1], false, false);
406 break;
407
408 case Instruction::IPUT_BOOLEAN:
409 case Instruction::IPUT_BYTE:
410 GenIPut(vC, opt_flags, kUnsignedByte, rl_src[0], rl_src[1], false, false);
411 break;
412
413 case Instruction::IPUT_CHAR:
414 GenIPut(vC, opt_flags, kUnsignedHalf, rl_src[0], rl_src[1], false, false);
415 break;
416
417 case Instruction::IPUT_SHORT:
418 GenIPut(vC, opt_flags, kSignedHalf, rl_src[0], rl_src[1], false, false);
419 break;
420
421 case Instruction::SGET_OBJECT:
422 GenSget(vB, rl_dest, false, true);
423 break;
424 case Instruction::SGET:
425 case Instruction::SGET_BOOLEAN:
426 case Instruction::SGET_BYTE:
427 case Instruction::SGET_CHAR:
428 case Instruction::SGET_SHORT:
429 GenSget(vB, rl_dest, false, false);
430 break;
431
432 case Instruction::SGET_WIDE:
433 GenSget(vB, rl_dest, true, false);
434 break;
435
436 case Instruction::SPUT_OBJECT:
437 GenSput(vB, rl_src[0], false, true);
438 break;
439
440 case Instruction::SPUT:
441 case Instruction::SPUT_BOOLEAN:
442 case Instruction::SPUT_BYTE:
443 case Instruction::SPUT_CHAR:
444 case Instruction::SPUT_SHORT:
445 GenSput(vB, rl_src[0], false, false);
446 break;
447
448 case Instruction::SPUT_WIDE:
449 GenSput(vB, rl_src[0], true, false);
450 break;
451
452 case Instruction::INVOKE_STATIC_RANGE:
453 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kStatic, true));
454 break;
455 case Instruction::INVOKE_STATIC:
456 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kStatic, false));
457 break;
458
459 case Instruction::INVOKE_DIRECT:
460 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kDirect, false));
461 break;
462 case Instruction::INVOKE_DIRECT_RANGE:
463 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kDirect, true));
464 break;
465
466 case Instruction::INVOKE_VIRTUAL:
467 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kVirtual, false));
468 break;
469 case Instruction::INVOKE_VIRTUAL_RANGE:
470 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kVirtual, true));
471 break;
472
473 case Instruction::INVOKE_SUPER:
474 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kSuper, false));
475 break;
476 case Instruction::INVOKE_SUPER_RANGE:
477 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kSuper, true));
478 break;
479
480 case Instruction::INVOKE_INTERFACE:
481 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kInterface, false));
482 break;
483 case Instruction::INVOKE_INTERFACE_RANGE:
484 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kInterface, true));
485 break;
486
487 case Instruction::NEG_INT:
488 case Instruction::NOT_INT:
489 GenArithOpInt(opcode, rl_dest, rl_src[0], rl_src[0]);
490 break;
491
492 case Instruction::NEG_LONG:
493 case Instruction::NOT_LONG:
494 GenArithOpLong(opcode, rl_dest, rl_src[0], rl_src[0]);
495 break;
496
497 case Instruction::NEG_FLOAT:
498 GenArithOpFloat(opcode, rl_dest, rl_src[0], rl_src[0]);
499 break;
500
501 case Instruction::NEG_DOUBLE:
502 GenArithOpDouble(opcode, rl_dest, rl_src[0], rl_src[0]);
503 break;
504
505 case Instruction::INT_TO_LONG:
506 GenIntToLong(rl_dest, rl_src[0]);
507 break;
508
509 case Instruction::LONG_TO_INT:
510 rl_src[0] = UpdateLocWide(rl_src[0]);
511 rl_src[0] = WideToNarrow(rl_src[0]);
512 StoreValue(rl_dest, rl_src[0]);
513 break;
514
515 case Instruction::INT_TO_BYTE:
516 case Instruction::INT_TO_SHORT:
517 case Instruction::INT_TO_CHAR:
518 GenIntNarrowing(opcode, rl_dest, rl_src[0]);
519 break;
520
521 case Instruction::INT_TO_FLOAT:
522 case Instruction::INT_TO_DOUBLE:
523 case Instruction::LONG_TO_FLOAT:
524 case Instruction::LONG_TO_DOUBLE:
525 case Instruction::FLOAT_TO_INT:
526 case Instruction::FLOAT_TO_LONG:
527 case Instruction::FLOAT_TO_DOUBLE:
528 case Instruction::DOUBLE_TO_INT:
529 case Instruction::DOUBLE_TO_LONG:
530 case Instruction::DOUBLE_TO_FLOAT:
531 GenConversion(opcode, rl_dest, rl_src[0]);
532 break;
533
534
535 case Instruction::ADD_INT:
536 case Instruction::ADD_INT_2ADDR:
537 case Instruction::MUL_INT:
538 case Instruction::MUL_INT_2ADDR:
539 case Instruction::AND_INT:
540 case Instruction::AND_INT_2ADDR:
541 case Instruction::OR_INT:
542 case Instruction::OR_INT_2ADDR:
543 case Instruction::XOR_INT:
544 case Instruction::XOR_INT_2ADDR:
545 if (rl_src[0].is_const &&
546 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src[0]))) {
547 GenArithOpIntLit(opcode, rl_dest, rl_src[1],
548 mir_graph_->ConstantValue(rl_src[0].orig_sreg));
549 } else if (rl_src[1].is_const &&
550 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src[1]))) {
551 GenArithOpIntLit(opcode, rl_dest, rl_src[0],
552 mir_graph_->ConstantValue(rl_src[1].orig_sreg));
553 } else {
554 GenArithOpInt(opcode, rl_dest, rl_src[0], rl_src[1]);
555 }
556 break;
557
558 case Instruction::SUB_INT:
559 case Instruction::SUB_INT_2ADDR:
560 case Instruction::DIV_INT:
561 case Instruction::DIV_INT_2ADDR:
562 case Instruction::REM_INT:
563 case Instruction::REM_INT_2ADDR:
564 case Instruction::SHL_INT:
565 case Instruction::SHL_INT_2ADDR:
566 case Instruction::SHR_INT:
567 case Instruction::SHR_INT_2ADDR:
568 case Instruction::USHR_INT:
569 case Instruction::USHR_INT_2ADDR:
570 if (rl_src[1].is_const &&
571 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src[1]))) {
572 GenArithOpIntLit(opcode, rl_dest, rl_src[0], mir_graph_->ConstantValue(rl_src[1]));
573 } else {
574 GenArithOpInt(opcode, rl_dest, rl_src[0], rl_src[1]);
575 }
576 break;
577
578 case Instruction::ADD_LONG:
579 case Instruction::SUB_LONG:
580 case Instruction::AND_LONG:
581 case Instruction::OR_LONG:
582 case Instruction::XOR_LONG:
583 case Instruction::ADD_LONG_2ADDR:
584 case Instruction::SUB_LONG_2ADDR:
585 case Instruction::AND_LONG_2ADDR:
586 case Instruction::OR_LONG_2ADDR:
587 case Instruction::XOR_LONG_2ADDR:
588 if (rl_src[0].is_const || rl_src[1].is_const) {
589 GenArithImmOpLong(opcode, rl_dest, rl_src[0], rl_src[1]);
590 break;
591 }
592 // Note: intentional fallthrough.
593
594 case Instruction::MUL_LONG:
595 case Instruction::DIV_LONG:
596 case Instruction::REM_LONG:
597 case Instruction::MUL_LONG_2ADDR:
598 case Instruction::DIV_LONG_2ADDR:
599 case Instruction::REM_LONG_2ADDR:
600 GenArithOpLong(opcode, rl_dest, rl_src[0], rl_src[1]);
601 break;
602
603 case Instruction::SHL_LONG:
604 case Instruction::SHR_LONG:
605 case Instruction::USHR_LONG:
606 case Instruction::SHL_LONG_2ADDR:
607 case Instruction::SHR_LONG_2ADDR:
608 case Instruction::USHR_LONG_2ADDR:
609 if (rl_src[1].is_const) {
610 GenShiftImmOpLong(opcode, rl_dest, rl_src[0], rl_src[1]);
611 } else {
612 GenShiftOpLong(opcode, rl_dest, rl_src[0], rl_src[1]);
613 }
614 break;
615
616 case Instruction::ADD_FLOAT:
617 case Instruction::SUB_FLOAT:
618 case Instruction::MUL_FLOAT:
619 case Instruction::DIV_FLOAT:
620 case Instruction::REM_FLOAT:
621 case Instruction::ADD_FLOAT_2ADDR:
622 case Instruction::SUB_FLOAT_2ADDR:
623 case Instruction::MUL_FLOAT_2ADDR:
624 case Instruction::DIV_FLOAT_2ADDR:
625 case Instruction::REM_FLOAT_2ADDR:
626 GenArithOpFloat(opcode, rl_dest, rl_src[0], rl_src[1]);
627 break;
628
629 case Instruction::ADD_DOUBLE:
630 case Instruction::SUB_DOUBLE:
631 case Instruction::MUL_DOUBLE:
632 case Instruction::DIV_DOUBLE:
633 case Instruction::REM_DOUBLE:
634 case Instruction::ADD_DOUBLE_2ADDR:
635 case Instruction::SUB_DOUBLE_2ADDR:
636 case Instruction::MUL_DOUBLE_2ADDR:
637 case Instruction::DIV_DOUBLE_2ADDR:
638 case Instruction::REM_DOUBLE_2ADDR:
639 GenArithOpDouble(opcode, rl_dest, rl_src[0], rl_src[1]);
640 break;
641
642 case Instruction::RSUB_INT:
643 case Instruction::ADD_INT_LIT16:
644 case Instruction::MUL_INT_LIT16:
645 case Instruction::DIV_INT_LIT16:
646 case Instruction::REM_INT_LIT16:
647 case Instruction::AND_INT_LIT16:
648 case Instruction::OR_INT_LIT16:
649 case Instruction::XOR_INT_LIT16:
650 case Instruction::ADD_INT_LIT8:
651 case Instruction::RSUB_INT_LIT8:
652 case Instruction::MUL_INT_LIT8:
653 case Instruction::DIV_INT_LIT8:
654 case Instruction::REM_INT_LIT8:
655 case Instruction::AND_INT_LIT8:
656 case Instruction::OR_INT_LIT8:
657 case Instruction::XOR_INT_LIT8:
658 case Instruction::SHL_INT_LIT8:
659 case Instruction::SHR_INT_LIT8:
660 case Instruction::USHR_INT_LIT8:
661 GenArithOpIntLit(opcode, rl_dest, rl_src[0], vC);
662 break;
663
664 default:
665 LOG(FATAL) << "Unexpected opcode: " << opcode;
666 }
Brian Carlstrom1895ea32013-07-18 13:28:37 -0700667} // NOLINT(readability/fn_size)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700668
669// Process extended MIR instructions
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700670void Mir2Lir::HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 switch (static_cast<ExtendedMIROpcode>(mir->dalvikInsn.opcode)) {
672 case kMirOpCopy: {
673 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
674 RegLocation rl_dest = mir_graph_->GetDest(mir);
675 StoreValue(rl_dest, rl_src);
676 break;
677 }
678 case kMirOpFusedCmplFloat:
679 GenFusedFPCmpBranch(bb, mir, false /*gt bias*/, false /*double*/);
680 break;
681 case kMirOpFusedCmpgFloat:
682 GenFusedFPCmpBranch(bb, mir, true /*gt bias*/, false /*double*/);
683 break;
684 case kMirOpFusedCmplDouble:
685 GenFusedFPCmpBranch(bb, mir, false /*gt bias*/, true /*double*/);
686 break;
687 case kMirOpFusedCmpgDouble:
688 GenFusedFPCmpBranch(bb, mir, true /*gt bias*/, true /*double*/);
689 break;
690 case kMirOpFusedCmpLong:
691 GenFusedLongCmpBranch(bb, mir);
692 break;
693 case kMirOpSelect:
694 GenSelect(bb, mir);
695 break;
696 default:
697 break;
698 }
699}
700
701// Handle the content in each basic block.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700702bool Mir2Lir::MethodBlockCodeGen(BasicBlock* bb) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700703 if (bb->block_type == kDead) return false;
704 current_dalvik_offset_ = bb->start_offset;
705 MIR* mir;
706 int block_id = bb->id;
707
708 block_label_list_[block_id].operands[0] = bb->start_offset;
709
710 // Insert the block label.
711 block_label_list_[block_id].opcode = kPseudoNormalBlockLabel;
buzbeeb48819d2013-09-14 16:15:25 -0700712 block_label_list_[block_id].flags.fixup = kFixupLabel;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700713 AppendLIR(&block_label_list_[block_id]);
714
715 LIR* head_lir = NULL;
716
717 // If this is a catch block, export the start address.
718 if (bb->catch_entry) {
719 head_lir = NewLIR0(kPseudoExportedPC);
720 }
721
722 // Free temp registers and reset redundant store tracking.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700723 ClobberAllRegs();
724
725 if (bb->block_type == kEntryBlock) {
buzbee56c71782013-09-05 17:13:19 -0700726 ResetRegPool();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700727 int start_vreg = cu_->num_dalvik_registers - cu_->num_ins;
728 GenEntrySequence(&mir_graph_->reg_location_[start_vreg],
729 mir_graph_->reg_location_[mir_graph_->GetMethodSReg()]);
730 } else if (bb->block_type == kExitBlock) {
buzbee56c71782013-09-05 17:13:19 -0700731 ResetRegPool();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700732 GenExitSequence();
733 }
734
735 for (mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
736 ResetRegPool();
737 if (cu_->disable_opt & (1 << kTrackLiveTemps)) {
738 ClobberAllRegs();
739 }
740
741 if (cu_->disable_opt & (1 << kSuppressLoads)) {
742 ResetDefTracking();
743 }
744
745 // Reset temp tracking sanity check.
746 if (kIsDebugBuild) {
747 live_sreg_ = INVALID_SREG;
748 }
749
750 current_dalvik_offset_ = mir->offset;
751 int opcode = mir->dalvikInsn.opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700752
753 // Mark the beginning of a Dalvik instruction for line tracking.
buzbee252254b2013-09-08 16:20:53 -0700754 if (cu_->verbose) {
755 char* inst_str = mir_graph_->GetDalvikDisassembly(mir);
756 MarkBoundary(mir->offset, inst_str);
757 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700758 // Remember the first LIR for this block.
759 if (head_lir == NULL) {
buzbee252254b2013-09-08 16:20:53 -0700760 head_lir = &block_label_list_[bb->id];
761 // Set the first label as a scheduling barrier.
buzbeeb48819d2013-09-14 16:15:25 -0700762 DCHECK(!head_lir->flags.use_def_invalid);
763 head_lir->u.m.def_mask = ENCODE_ALL;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700764 }
765
766 if (opcode == kMirOpCheck) {
767 // Combine check and work halves of throwing instruction.
768 MIR* work_half = mir->meta.throw_insn;
769 mir->dalvikInsn.opcode = work_half->dalvikInsn.opcode;
770 opcode = work_half->dalvikInsn.opcode;
771 SSARepresentation* ssa_rep = work_half->ssa_rep;
772 work_half->ssa_rep = mir->ssa_rep;
773 mir->ssa_rep = ssa_rep;
774 work_half->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpCheckPart2);
775 }
776
777 if (opcode >= kMirOpFirst) {
778 HandleExtendedMethodMIR(bb, mir);
779 continue;
780 }
781
782 CompileDalvikInstruction(mir, bb, block_label_list_);
783 }
784
785 if (head_lir) {
786 // Eliminate redundant loads/stores and delay stores into later slots.
787 ApplyLocalOptimizations(head_lir, last_lir_insn_);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700788 }
789 return false;
790}
791
Vladimir Marko5816ed42013-11-27 17:04:20 +0000792void Mir2Lir::SpecialMIR2LIR(const InlineMethod& special) {
793 cu_->NewTimingSplit("SpecialMIR2LIR");
Brian Carlstrom7940e442013-07-12 13:46:57 -0700794 // Find the first DalvikByteCode block.
795 int num_reachable_blocks = mir_graph_->GetNumReachableBlocks();
796 BasicBlock*bb = NULL;
797 for (int idx = 0; idx < num_reachable_blocks; idx++) {
798 // TODO: no direct access of growable lists.
799 int dfs_index = mir_graph_->GetDfsOrder()->Get(idx);
800 bb = mir_graph_->GetBasicBlock(dfs_index);
801 if (bb->block_type == kDalvikByteCode) {
802 break;
803 }
804 }
805 if (bb == NULL) {
806 return;
807 }
808 DCHECK_EQ(bb->start_offset, 0);
809 DCHECK(bb->first_mir_insn != NULL);
810
811 // Get the first instruction.
812 MIR* mir = bb->first_mir_insn;
813
814 // Free temp registers and reset redundant store tracking.
815 ResetRegPool();
816 ResetDefTracking();
817 ClobberAllRegs();
818
Vladimir Marko5816ed42013-11-27 17:04:20 +0000819 GenSpecialCase(bb, mir, special);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700820}
821
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700822void Mir2Lir::MethodMIR2LIR() {
buzbeea61f4952013-08-23 14:27:06 -0700823 cu_->NewTimingSplit("MIR2LIR");
824
Brian Carlstrom7940e442013-07-12 13:46:57 -0700825 // Hold the labels of each block.
826 block_label_list_ =
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700827 static_cast<LIR*>(arena_->Alloc(sizeof(LIR) * mir_graph_->GetNumBlocks(),
828 ArenaAllocator::kAllocLIR));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700829
buzbee56c71782013-09-05 17:13:19 -0700830 PreOrderDfsIterator iter(mir_graph_);
buzbee252254b2013-09-08 16:20:53 -0700831 BasicBlock* curr_bb = iter.Next();
832 BasicBlock* next_bb = iter.Next();
833 while (curr_bb != NULL) {
834 MethodBlockCodeGen(curr_bb);
835 // If the fall_through block is no longer laid out consecutively, drop in a branch.
buzbee0d829482013-10-11 15:24:55 -0700836 BasicBlock* curr_bb_fall_through = mir_graph_->GetBasicBlock(curr_bb->fall_through);
837 if ((curr_bb_fall_through != NULL) && (curr_bb_fall_through != next_bb)) {
838 OpUnconditionalBranch(&block_label_list_[curr_bb->fall_through]);
buzbee252254b2013-09-08 16:20:53 -0700839 }
840 curr_bb = next_bb;
841 do {
842 next_bb = iter.Next();
843 } while ((next_bb != NULL) && (next_bb->block_type == kDead));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700844 }
buzbeea61f4952013-08-23 14:27:06 -0700845 cu_->NewTimingSplit("Launchpads");
Brian Carlstrom7940e442013-07-12 13:46:57 -0700846 HandleSuspendLaunchPads();
847
848 HandleThrowLaunchPads();
849
850 HandleIntrinsicLaunchPads();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700851}
852
853} // namespace art