blob: 354084370518551c19b2055e1f01a71d617af2dc [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
18#define ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "x86_lir.h"
22
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070023#include <map>
24
Brian Carlstrom7940e442013-07-12 13:46:57 -070025namespace art {
26
Mark Mendelle87f9b52014-04-30 14:13:18 -040027class X86Mir2Lir : public Mir2Lir {
Ian Rogers0f9b9c52014-06-09 01:32:12 -070028 protected:
29 class InToRegStorageMapper {
30 public:
31 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide) = 0;
32 virtual ~InToRegStorageMapper() {}
33 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070034
Ian Rogers0f9b9c52014-06-09 01:32:12 -070035 class InToRegStorageX86_64Mapper : public InToRegStorageMapper {
36 public:
37 InToRegStorageX86_64Mapper() : cur_core_reg_(0), cur_fp_reg_(0) {}
38 virtual ~InToRegStorageX86_64Mapper() {}
39 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide);
40 private:
41 int cur_core_reg_;
42 int cur_fp_reg_;
43 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070044
Ian Rogers0f9b9c52014-06-09 01:32:12 -070045 class InToRegStorageMapping {
46 public:
47 InToRegStorageMapping() : max_mapped_in_(0), is_there_stack_mapped_(false),
48 initialized_(false) {}
49 void Initialize(RegLocation* arg_locs, int count, InToRegStorageMapper* mapper);
50 int GetMaxMappedIn() { return max_mapped_in_; }
51 bool IsThereStackMapped() { return is_there_stack_mapped_; }
52 RegStorage Get(int in_position);
53 bool IsInitialized() { return initialized_; }
54 private:
55 std::map<int, RegStorage> mapping_;
56 int max_mapped_in_;
57 bool is_there_stack_mapped_;
58 bool initialized_;
59 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070060
Ian Rogers0f9b9c52014-06-09 01:32:12 -070061 public:
62 X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena, bool gen64bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -070063
Ian Rogers0f9b9c52014-06-09 01:32:12 -070064 // Required for target - codegen helpers.
65 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
66 RegLocation rl_dest, int lit);
67 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
68 LIR* CheckSuspendUsingLoad() OVERRIDE;
69 RegStorage LoadHelper(ThreadOffset<4> offset) OVERRIDE;
70 RegStorage LoadHelper(ThreadOffset<8> offset) OVERRIDE;
71 LIR* LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
72 OpSize size) OVERRIDE;
73 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
74 OpSize size) OVERRIDE;
75 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010076 OpSize size) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070077 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
78 RegStorage r_dest, OpSize size) OVERRIDE;
79 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
80 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
81 LIR* StoreBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_src,
82 OpSize size) OVERRIDE;
83 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
84 OpSize size) OVERRIDE;
85 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
86 OpSize size) OVERRIDE;
87 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
88 RegStorage r_src, OpSize size) OVERRIDE;
89 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070090
Ian Rogers0f9b9c52014-06-09 01:32:12 -070091 // Required for target - register utilities.
92 RegStorage TargetReg(SpecialTargetRegister reg);
93 RegStorage GetArgMappingToPhysicalReg(int arg_num);
94 RegStorage GetCoreArgMappingToPhysicalReg(int core_arg_num);
95 RegLocation GetReturnAlt();
96 RegLocation GetReturnWideAlt();
97 RegLocation LocCReturn();
98 RegLocation LocCReturnRef();
99 RegLocation LocCReturnDouble();
100 RegLocation LocCReturnFloat();
101 RegLocation LocCReturnWide();
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100102 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700103 void AdjustSpillMask();
104 void ClobberCallerSave();
105 void FreeCallTemps();
106 void LockCallTemps();
107 void MarkPreservedSingle(int v_reg, RegStorage reg);
108 void MarkPreservedDouble(int v_reg, RegStorage reg);
109 void CompilerInitializeRegAlloc();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700111 // Required for target - miscellaneous.
112 void AssembleLIR();
113 int AssignInsnOffsets();
114 void AssignOffsets();
115 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100116 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
117 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
118 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700119 const char* GetTargetInstFmt(int opcode);
120 const char* GetTargetInstName(int opcode);
121 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100122 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700123 uint64_t GetTargetInstFlags(int opcode);
Ian Rogers5aa6e042014-06-13 16:38:24 -0700124 size_t GetInsnSize(LIR* lir) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700125 bool IsUnconditionalBranch(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700126
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700127 // Check support for volatile load/store of a given size.
128 bool SupportsVolatileLoadStore(OpSize size) OVERRIDE;
129 // Get the register class for load/store of a field.
130 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
Vladimir Marko674744e2014-04-24 15:18:26 +0100131
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700132 // Required for target - Dalvik-level generators.
133 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
buzbee2700f7e2014-03-07 09:46:20 -0800134 RegLocation rl_src2);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700135 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
136 RegLocation rl_dest, int scale);
137 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
138 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
139 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
140 RegLocation rl_src1, RegLocation rl_shift);
141 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
buzbee2700f7e2014-03-07 09:46:20 -0800142 RegLocation rl_src2);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700143 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
144 RegLocation rl_src2);
145 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
146 RegLocation rl_src2);
147 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
148 RegLocation rl_src2);
149 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
150 RegLocation rl_src2);
151 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
152 RegLocation rl_src2);
153 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
154 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
155 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
156 bool GenInlinedSqrt(CallInfo* info);
157 bool GenInlinedPeek(CallInfo* info, OpSize size);
158 bool GenInlinedPoke(CallInfo* info, OpSize size);
159 void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
160 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
161 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
162 RegLocation rl_src2);
163 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
164 RegLocation rl_src2);
165 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
166 RegLocation rl_src2);
167 void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
168 RegLocation rl_src2, bool is_div);
169 // TODO: collapse reg_lo, reg_hi
170 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
171 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
172 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
173 void GenDivZeroCheckWide(RegStorage reg);
174 void GenArrayBoundsCheck(RegStorage index, RegStorage array_base, int32_t len_offset);
175 void GenArrayBoundsCheck(int32_t index, RegStorage array_base, int32_t len_offset);
176 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
177 void GenExitSequence();
178 void GenSpecialExitSequence();
179 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src);
180 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
181 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
182 void GenSelect(BasicBlock* bb, MIR* mir);
183 bool GenMemBarrier(MemBarrierKind barrier_kind);
184 void GenMoveException(RegLocation rl_dest);
185 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
186 int first_bit, int second_bit);
187 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
188 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
189 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
190 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
191 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800192
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700193 /*
194 * @brief Generate a two address long operation with a constant value
195 * @param rl_dest location of result
196 * @param rl_src constant source operand
197 * @param op Opcode to be generated
198 * @return success or not
199 */
200 bool GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
201 /*
202 * @brief Generate a three address long operation with a constant value
203 * @param rl_dest location of result
204 * @param rl_src1 source operand
205 * @param rl_src2 constant source operand
206 * @param op Opcode to be generated
207 * @return success or not
208 */
209 bool GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
210 Instruction::Code op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800211
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700212 /**
213 * @brief Generate a long arithmetic operation.
214 * @param rl_dest The destination.
215 * @param rl_src1 First operand.
216 * @param rl_src2 Second operand.
217 * @param op The DEX opcode for the operation.
218 * @param is_commutative The sources can be swapped if needed.
219 */
220 virtual void GenLongArith(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
221 Instruction::Code op, bool is_commutative);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800222
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700223 /**
224 * @brief Generate a two operand long arithmetic operation.
225 * @param rl_dest The destination.
226 * @param rl_src Second operand.
227 * @param op The DEX opcode for the operation.
228 */
229 void GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800230
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700231 /**
232 * @brief Generate a long operation.
233 * @param rl_dest The destination. Must be in a register
234 * @param rl_src The other operand. May be in a register or in memory.
235 * @param op The DEX opcode for the operation.
236 */
237 virtual void GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700238
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700239 /**
240 * @brief Implement instanceof a final class with x86 specific code.
241 * @param use_declaring_class 'true' if we can use the class itself.
242 * @param type_idx Type index to use if use_declaring_class is 'false'.
243 * @param rl_dest Result to be set to 0 or 1.
244 * @param rl_src Object to be tested.
245 */
246 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
247 RegLocation rl_src);
248 /*
249 *
250 * @brief Implement Set up instanceof a class with x86 specific code.
251 * @param needs_access_check 'true' if we must check the access.
252 * @param type_known_final 'true' if the type is known to be a final class.
253 * @param type_known_abstract 'true' if the type is known to be an abstract class.
254 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
255 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
256 * @param type_idx Type index to use if use_declaring_class is 'false'.
257 * @param rl_dest Result to be set to 0 or 1.
258 * @param rl_src Object to be tested.
259 */
260 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
261 bool type_known_abstract, bool use_declaring_class,
262 bool can_assume_type_is_in_dex_cache,
263 uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
Mark Mendell6607d972014-02-10 06:54:18 -0800264
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700265 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
266 RegLocation rl_src1, RegLocation rl_shift);
Chao-ying Fua0147762014-06-06 18:38:49 -0700267
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700268 // Single operation generators.
269 LIR* OpUnconditionalBranch(LIR* target);
270 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
271 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
272 LIR* OpCondBranch(ConditionCode cc, LIR* target);
273 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
274 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
275 LIR* OpIT(ConditionCode cond, const char* guide);
276 void OpEndIT(LIR* it);
277 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
278 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
279 LIR* OpReg(OpKind op, RegStorage r_dest_src);
280 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
281 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
282 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
283 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
284 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegLocation value);
285 LIR* OpMemReg(OpKind op, RegLocation rl_dest, int value);
286 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
287 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
288 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
289 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
290 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
291 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
292 LIR* OpTestSuspend(LIR* target);
293 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) OVERRIDE;
294 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) OVERRIDE;
295 LIR* OpVldm(RegStorage r_base, int count);
296 LIR* OpVstm(RegStorage r_base, int count);
297 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
298 void OpRegCopyWide(RegStorage dest, RegStorage src);
299 void OpTlsCmp(ThreadOffset<4> offset, int val) OVERRIDE;
300 void OpTlsCmp(ThreadOffset<8> offset, int val) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700301
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700302 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset);
303 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset);
304 void SpillCoreRegs();
305 void UnSpillCoreRegs();
306 static const X86EncodingMap EncodingMap[kX86Last];
307 bool InexpensiveConstantInt(int32_t value);
308 bool InexpensiveConstantFloat(int32_t value);
309 bool InexpensiveConstantLong(int64_t value);
310 bool InexpensiveConstantDouble(int64_t value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700312 /*
313 * @brief Should try to optimize for two address instructions?
314 * @return true if we try to avoid generating three operand instructions.
315 */
316 virtual bool GenerateTwoOperandInstructions() const { return true; }
Mark Mendelle87f9b52014-04-30 14:13:18 -0400317
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700318 /*
319 * @brief x86 specific codegen for int operations.
320 * @param opcode Operation to perform.
321 * @param rl_dest Destination for the result.
322 * @param rl_lhs Left hand operand.
323 * @param rl_rhs Right hand operand.
324 */
325 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_lhs,
326 RegLocation rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800327
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700328 /*
329 * @brief Dump a RegLocation using printf
330 * @param loc Register location to dump
331 */
332 static void DumpRegLocation(RegLocation loc);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800333
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700334 /*
335 * @brief Load the Method* of a dex method into the register.
336 * @param target_method The MethodReference of the method to be invoked.
337 * @param type How the method will be invoked.
338 * @param register that will contain the code address.
339 * @note register will be passed to TargetReg to get physical register.
340 */
341 void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
342 SpecialTargetRegister symbolic_reg);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800343
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700344 /*
345 * @brief Load the Class* of a Dex Class type into the register.
346 * @param type How the method will be invoked.
347 * @param register that will contain the code address.
348 * @note register will be passed to TargetReg to get physical register.
349 */
350 void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800351
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700352 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700353
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700354 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700355 NextCallInsn next_call_insn,
356 const MethodReference& target_method,
357 uint32_t vtable_idx,
358 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
359 bool skip_this);
360
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700361 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
362 NextCallInsn next_call_insn,
363 const MethodReference& target_method,
364 uint32_t vtable_idx,
365 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
366 bool skip_this);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800367
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700368 /*
369 * @brief Generate a relative call to the method that will be patched at link time.
370 * @param target_method The MethodReference of the method to be invoked.
371 * @param type How the method will be invoked.
372 * @returns Call instruction
373 */
374 virtual LIR * CallWithLinkerFixup(const MethodReference& target_method, InvokeType type);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800375
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700376 /*
377 * @brief Handle x86 specific literals
378 */
379 void InstallLiteralPools();
Mark Mendellae9fd932014-02-10 16:14:35 -0800380
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700381 /*
382 * @brief Generate the debug_frame CFI information.
383 * @returns pointer to vector containing CFE information
384 */
385 static std::vector<uint8_t>* ReturnCommonCallFrameInformation();
Mark Mendellae9fd932014-02-10 16:14:35 -0800386
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700387 /*
388 * @brief Generate the debug_frame FDE information.
389 * @returns pointer to vector containing CFE information
390 */
391 std::vector<uint8_t>* ReturnCallFrameInformation();
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800392
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700393 protected:
394 size_t ComputeSize(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_index,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700395 int32_t raw_base, int32_t displacement);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700396 void CheckValidByteRegister(const X86EncodingMap* entry, int32_t raw_reg);
397 void EmitPrefix(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700398 int32_t raw_reg_r, int32_t raw_reg_x, int32_t raw_reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700399 void EmitOpcode(const X86EncodingMap* entry);
400 void EmitPrefixAndOpcode(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700401 int32_t reg_r, int32_t reg_x, int32_t reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700402 void EmitDisp(uint8_t base, int32_t disp);
403 void EmitModrmThread(uint8_t reg_or_opcode);
404 void EmitModrmDisp(uint8_t reg_or_opcode, uint8_t base, int32_t disp);
405 void EmitModrmSibDisp(uint8_t reg_or_opcode, uint8_t base, uint8_t index, int scale,
406 int32_t disp);
407 void EmitImm(const X86EncodingMap* entry, int64_t imm);
408 void EmitNullary(const X86EncodingMap* entry);
409 void EmitOpRegOpcode(const X86EncodingMap* entry, int32_t raw_reg);
410 void EmitOpReg(const X86EncodingMap* entry, int32_t raw_reg);
411 void EmitOpMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
412 void EmitOpArray(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
413 int32_t disp);
414 void EmitMemReg(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_reg);
415 void EmitRegMem(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base, int32_t disp);
416 void EmitRegArray(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base,
417 int32_t raw_index, int scale, int32_t disp);
418 void EmitArrayReg(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
419 int32_t disp, int32_t raw_reg);
420 void EmitMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
421 void EmitArrayImm(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
422 int32_t raw_disp, int32_t imm);
423 void EmitRegThread(const X86EncodingMap* entry, int32_t raw_reg, int32_t disp);
424 void EmitRegReg(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2);
425 void EmitRegRegImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t imm);
426 void EmitRegMemImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
427 int32_t imm);
428 void EmitMemRegImm(const X86EncodingMap* entry, int32_t base, int32_t disp, int32_t raw_reg1,
429 int32_t imm);
430 void EmitRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
431 void EmitThreadImm(const X86EncodingMap* entry, int32_t disp, int32_t imm);
432 void EmitMovRegImm(const X86EncodingMap* entry, int32_t raw_reg, int64_t imm);
433 void EmitShiftRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
434 void EmitShiftRegCl(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_cl);
435 void EmitShiftMemCl(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_cl);
436 void EmitShiftMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
437 void EmitRegCond(const X86EncodingMap* entry, int32_t raw_reg, int32_t cc);
438 void EmitMemCond(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t cc);
439 void EmitRegRegCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t cc);
440 void EmitRegMemCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
441 int32_t cc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800442
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700443 void EmitJmp(const X86EncodingMap* entry, int32_t rel);
444 void EmitJcc(const X86EncodingMap* entry, int32_t rel, int32_t cc);
445 void EmitCallMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
446 void EmitCallImmediate(const X86EncodingMap* entry, int32_t disp);
447 void EmitCallThread(const X86EncodingMap* entry, int32_t disp);
448 void EmitPcRel(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base_or_table,
449 int32_t raw_index, int scale, int32_t table_or_disp);
450 void EmitMacro(const X86EncodingMap* entry, int32_t raw_reg, int32_t offset);
451 void EmitUnimplemented(const X86EncodingMap* entry, LIR* lir);
452 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
453 int64_t val, ConditionCode ccode);
454 void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendell2637f2e2014-04-30 10:10:47 -0400455
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700456 static bool ProvidesFullMemoryBarrier(X86OpCode opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800457
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700458 /*
459 * @brief Ensure that a temporary register is byte addressable.
460 * @returns a temporary guarenteed to be byte addressable.
461 */
462 virtual RegStorage AllocateByteRegister();
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800463
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700464 /*
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700465 * @brief Check if a register is byte addressable.
466 * @returns true if a register is byte addressable.
467 */
468 bool IsByteRegister(RegStorage reg);
469
470 /*
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700471 * @brief generate inline code for fast case of Strng.indexOf.
472 * @param info Call parameters
473 * @param zero_based 'true' if the index into the string is 0.
474 * @returns 'true' if the call was inlined, 'false' if a regular call needs to be
475 * generated.
476 */
477 bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400478
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700479 /*
480 * @brief Load 128 bit constant into vector register.
481 * @param bb The basic block in which the MIR is from.
482 * @param mir The MIR whose opcode is kMirConstVector
483 * @note vA is the TypeSize for the register.
484 * @note vB is the destination XMM register. arg[0..3] are 32 bit constant values.
485 */
486 void GenConst128(BasicBlock* bb, MIR* mir);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800487
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700488 /*
489 * @brief MIR to move a vectorized register to another.
490 * @param bb The basic block in which the MIR is from.
491 * @param mir The MIR whose opcode is kMirConstVector.
492 * @note vA: TypeSize
493 * @note vB: destination
494 * @note vC: source
495 */
496 void GenMoveVector(BasicBlock *bb, MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400497
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700498 /*
499 * @brief Packed multiply of units in two vector registers: vB = vB .* @note vC using vA to know the type of the vector.
500 * @param bb The basic block in which the MIR is from.
501 * @param mir The MIR whose opcode is kMirConstVector.
502 * @note vA: TypeSize
503 * @note vB: destination and source
504 * @note vC: source
505 */
506 void GenMultiplyVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400507
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700508 /*
509 * @brief Packed addition of units in two vector registers: vB = vB .+ vC using vA to know the type of the vector.
510 * @param bb The basic block in which the MIR is from.
511 * @param mir The MIR whose opcode is kMirConstVector.
512 * @note vA: TypeSize
513 * @note vB: destination and source
514 * @note vC: source
515 */
516 void GenAddVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400517
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700518 /*
519 * @brief Packed subtraction of units in two vector registers: vB = vB .- vC using vA to know the type of the vector.
520 * @param bb The basic block in which the MIR is from.
521 * @param mir The MIR whose opcode is kMirConstVector.
522 * @note vA: TypeSize
523 * @note vB: destination and source
524 * @note vC: source
525 */
526 void GenSubtractVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400527
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700528 /*
529 * @brief Packed shift left of units in two vector registers: vB = vB .<< vC using vA to know the type of the vector.
530 * @param bb The basic block in which the MIR is from.
531 * @param mir The MIR whose opcode is kMirConstVector.
532 * @note vA: TypeSize
533 * @note vB: destination and source
534 * @note vC: immediate
535 */
536 void GenShiftLeftVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400537
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700538 /*
539 * @brief Packed signed shift right of units in two vector registers: vB = vB .>> vC using vA to know the type of the vector.
540 * @param bb The basic block in which the MIR is from.
541 * @param mir The MIR whose opcode is kMirConstVector.
542 * @note vA: TypeSize
543 * @note vB: destination and source
544 * @note vC: immediate
545 */
546 void GenSignedShiftRightVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400547
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700548 /*
549 * @brief Packed unsigned shift right of units in two vector registers: vB = vB .>>> vC using vA to know the type of the vector.
550 * @param bb The basic block in which the MIR is from..
551 * @param mir The MIR whose opcode is kMirConstVector.
552 * @note vA: TypeSize
553 * @note vB: destination and source
554 * @note vC: immediate
555 */
556 void GenUnsignedShiftRightVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400557
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700558 /*
559 * @brief Packed bitwise and of units in two vector registers: vB = vB .& vC using vA to know the type of the vector.
560 * @note vA: TypeSize
561 * @note vB: destination and source
562 * @note vC: source
563 */
564 void GenAndVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400565
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700566 /*
567 * @brief Packed bitwise or of units in two vector registers: vB = vB .| vC using vA to know the type of the vector.
568 * @param bb The basic block in which the MIR is from.
569 * @param mir The MIR whose opcode is kMirConstVector.
570 * @note vA: TypeSize
571 * @note vB: destination and source
572 * @note vC: source
573 */
574 void GenOrVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400575
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700576 /*
577 * @brief Packed bitwise xor of units in two vector registers: vB = vB .^ vC using vA to know the type of the vector.
578 * @param bb The basic block in which the MIR is from.
579 * @param mir The MIR whose opcode is kMirConstVector.
580 * @note vA: TypeSize
581 * @note vB: destination and source
582 * @note vC: source
583 */
584 void GenXorVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400585
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700586 /*
587 * @brief Reduce a 128-bit packed element into a single VR by taking lower bits
588 * @param bb The basic block in which the MIR is from.
589 * @param mir The MIR whose opcode is kMirConstVector.
590 * @details Instruction does a horizontal addition of the packed elements and then adds it to VR.
591 * @note vA: TypeSize
592 * @note vB: destination and source VR (not vector register)
593 * @note vC: source (vector register)
594 */
595 void GenAddReduceVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400596
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700597 /*
598 * @brief Extract a packed element into a single VR.
599 * @param bb The basic block in which the MIR is from.
600 * @param mir The MIR whose opcode is kMirConstVector.
601 * @note vA: TypeSize
602 * @note vB: destination VR (not vector register)
603 * @note vC: source (vector register)
604 * @note arg[0]: The index to use for extraction from vector register (which packed element).
605 */
606 void GenReduceVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400607
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700608 /*
609 * @brief Create a vector value, with all TypeSize values equal to vC
610 * @param bb The basic block in which the MIR is from.
611 * @param mir The MIR whose opcode is kMirConstVector.
612 * @note vA: TypeSize.
613 * @note vB: destination vector register.
614 * @note vC: source VR (not vector register).
615 */
616 void GenSetVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400617
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700618 /*
619 * @brief Generate code for a vector opcode.
620 * @param bb The basic block in which the MIR is from.
621 * @param mir The MIR whose opcode is a non-standard opcode.
622 */
623 void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400624
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700625 /*
626 * @brief Return the correct x86 opcode for the Dex operation
627 * @param op Dex opcode for the operation
628 * @param loc Register location of the operand
629 * @param is_high_op 'true' if this is an operation on the high word
630 * @param value Immediate value for the operation. Used for byte variants
631 * @returns the correct x86 opcode to perform the operation
632 */
633 X86OpCode GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op, int32_t value);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400634
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700635 /*
636 * @brief Return the correct x86 opcode for the Dex operation
637 * @param op Dex opcode for the operation
638 * @param dest location of the destination. May be register or memory.
639 * @param rhs Location for the rhs of the operation. May be in register or memory.
640 * @param is_high_op 'true' if this is an operation on the high word
641 * @returns the correct x86 opcode to perform the operation
642 * @note at most one location may refer to memory
643 */
644 X86OpCode GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
645 bool is_high_op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800646
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700647 /*
648 * @brief Is this operation a no-op for this opcode and value
649 * @param op Dex opcode for the operation
650 * @param value Immediate value for the operation.
651 * @returns 'true' if the operation will have no effect
652 */
653 bool IsNoOp(Instruction::Code op, int32_t value);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800654
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700655 /**
656 * @brief Calculate magic number and shift for a given divisor
657 * @param divisor divisor number for calculation
658 * @param magic hold calculated magic number
659 * @param shift hold calculated shift
660 */
661 void CalculateMagicAndShift(int divisor, int& magic, int& shift);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800662
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700663 /*
664 * @brief Generate an integer div or rem operation.
665 * @param rl_dest Destination Location.
666 * @param rl_src1 Numerator Location.
667 * @param rl_src2 Divisor Location.
668 * @param is_div 'true' if this is a division, 'false' for a remainder.
669 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
670 */
671 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
672 bool is_div, bool check_zero);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800673
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700674 /*
675 * @brief Generate an integer div or rem operation by a literal.
676 * @param rl_dest Destination Location.
677 * @param rl_src Numerator Location.
678 * @param lit Divisor.
679 * @param is_div 'true' if this is a division, 'false' for a remainder.
680 */
681 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src, int lit, bool is_div);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800682
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700683 /*
684 * Generate code to implement long shift operations.
685 * @param opcode The DEX opcode to specify the shift type.
686 * @param rl_dest The destination.
687 * @param rl_src The value to be shifted.
688 * @param shift_amount How much to shift.
689 * @returns the RegLocation of the result.
690 */
691 RegLocation GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
692 RegLocation rl_src, int shift_amount);
693 /*
694 * Generate an imul of a register by a constant or a better sequence.
695 * @param dest Destination Register.
696 * @param src Source Register.
697 * @param val Constant multiplier.
698 */
699 void GenImulRegImm(RegStorage dest, RegStorage src, int val);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800700
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700701 /*
702 * Generate an imul of a memory location by a constant or a better sequence.
703 * @param dest Destination Register.
704 * @param sreg Symbolic register.
705 * @param displacement Displacement on stack of Symbolic Register.
706 * @param val Constant multiplier.
707 */
708 void GenImulMemImm(RegStorage dest, int sreg, int displacement, int val);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800709
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700710 /*
711 * @brief Compare memory to immediate, and branch if condition true.
712 * @param cond The condition code that when true will branch to the target.
713 * @param temp_reg A temporary register that can be used if compare memory is not
714 * supported by the architecture.
715 * @param base_reg The register holding the base address.
716 * @param offset The offset from the base.
717 * @param check_value The immediate to compare to.
718 */
719 LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
720 int offset, int check_value, LIR* target);
Mark Mendell766e9292014-01-27 07:55:47 -0800721
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700722 /*
723 * Can this operation be using core registers without temporaries?
724 * @param rl_lhs Left hand operand.
725 * @param rl_rhs Right hand operand.
726 * @returns 'true' if the operation can proceed without needing temporary regs.
727 */
728 bool IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800729
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700730 /**
731 * @brief Generates inline code for conversion of long to FP by using x87/
732 * @param rl_dest The destination of the FP.
733 * @param rl_src The source of the long.
734 * @param is_double 'true' if dealing with double, 'false' for float.
735 */
736 virtual void GenLongToFP(RegLocation rl_dest, RegLocation rl_src, bool is_double);
Mark Mendell67c39c42014-01-31 17:28:00 -0800737
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700738 /*
739 * @brief Perform MIR analysis before compiling method.
740 * @note Invokes Mir2LiR::Materialize after analysis.
741 */
742 void Materialize();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800743
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700744 /*
745 * Mir2Lir's UpdateLoc() looks to see if the Dalvik value is currently live in any temp register
746 * without regard to data type. In practice, this can result in UpdateLoc returning a
747 * location record for a Dalvik float value in a core register, and vis-versa. For targets
748 * which can inexpensively move data between core and float registers, this can often be a win.
749 * However, for x86 this is generally not a win. These variants of UpdateLoc()
750 * take a register class argument - and will return an in-register location record only if
751 * the value is live in a temp register of the correct class. Additionally, if the value is in
752 * a temp register of the wrong register class, it will be clobbered.
753 */
754 RegLocation UpdateLocTyped(RegLocation loc, int reg_class);
755 RegLocation UpdateLocWideTyped(RegLocation loc, int reg_class);
Mark Mendell67c39c42014-01-31 17:28:00 -0800756
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700757 /*
758 * @brief Analyze MIR before generating code, to prepare for the code generation.
759 */
760 void AnalyzeMIR();
buzbee30adc732014-05-09 15:10:18 -0700761
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700762 /*
763 * @brief Analyze one basic block.
764 * @param bb Basic block to analyze.
765 */
766 void AnalyzeBB(BasicBlock * bb);
Mark Mendell67c39c42014-01-31 17:28:00 -0800767
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700768 /*
769 * @brief Analyze one extended MIR instruction
770 * @param opcode MIR instruction opcode.
771 * @param bb Basic block containing instruction.
772 * @param mir Extended instruction to analyze.
773 */
774 void AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800775
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700776 /*
777 * @brief Analyze one MIR instruction
778 * @param opcode MIR instruction opcode.
779 * @param bb Basic block containing instruction.
780 * @param mir Instruction to analyze.
781 */
782 virtual void AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800783
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700784 /*
785 * @brief Analyze one MIR float/double instruction
786 * @param opcode MIR instruction opcode.
787 * @param bb Basic block containing instruction.
788 * @param mir Instruction to analyze.
789 */
790 void AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800791
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700792 /*
793 * @brief Analyze one use of a double operand.
794 * @param rl_use Double RegLocation for the operand.
795 */
796 void AnalyzeDoubleUse(RegLocation rl_use);
Mark Mendell67c39c42014-01-31 17:28:00 -0800797
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700798 bool Gen64Bit() const { return gen64bit_; }
Mark Mendell67c39c42014-01-31 17:28:00 -0800799
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700800 // Information derived from analysis of MIR
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700801
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700802 // The compiler temporary for the code address of the method.
803 CompilerTemp *base_of_code_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800804
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700805 // Have we decided to compute a ptr to code and store in temporary VR?
806 bool store_method_addr_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800807
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700808 // Have we used the stored method address?
809 bool store_method_addr_used_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800810
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700811 // Instructions to remove if we didn't use the stored method address.
812 LIR* setup_method_address_[2];
Mark Mendell55d0eac2014-02-06 11:02:52 -0800813
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700814 // Instructions needing patching with Method* values.
815 GrowableArray<LIR*> method_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800816
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700817 // Instructions needing patching with Class Type* values.
818 GrowableArray<LIR*> class_type_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800819
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700820 // Instructions needing patching with PC relative code addresses.
821 GrowableArray<LIR*> call_method_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800822
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700823 // Prologue decrement of stack pointer.
824 LIR* stack_decrement_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800825
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700826 // Epilogue increment of stack pointer.
827 LIR* stack_increment_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800828
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700829 // 64-bit mode
830 bool gen64bit_;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700831
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700832 // The list of const vector literals.
833 LIR *const_vectors_;
Mark Mendelld65c51a2014-04-29 16:55:20 -0400834
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700835 /*
836 * @brief Search for a matching vector literal
837 * @param mir A kMirOpConst128b MIR instruction to match.
838 * @returns pointer to matching LIR constant, or nullptr if not found.
839 */
840 LIR *ScanVectorLiteral(MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400841
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700842 /*
843 * @brief Add a constant vector literal
844 * @param mir A kMirOpConst128b MIR instruction to match.
845 */
846 LIR *AddVectorLiteral(MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400847
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700848 InToRegStorageMapping in_to_reg_storage_mapping_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700849};
850
851} // namespace art
852
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700853#endif // ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_