blob: 5115246fc8e70f1bb2095987e8410000f15e5499 [file] [log] [blame]
Matteo Franchin43ec8732014-03-31 15:00:14 +01001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "arm64_lir.h"
18#include "codegen_arm64.h"
19#include "dex/quick/mir_to_lir-inl.h"
20
21namespace art {
22
Matteo Franchine45fb9e2014-05-06 10:10:30 +010023// The macros below are exclusively used in the encoding map.
24
25// Most generic way of providing two variants for one instructions.
26#define CUSTOM_VARIANTS(variant1, variant2) variant1, variant2
27
28// Used for instructions which do not have a wide variant.
29#define NO_VARIANTS(variant) \
30 CUSTOM_VARIANTS(variant, 0)
31
32// Used for instructions which have a wide variant with the sf bit set to 1.
33#define SF_VARIANTS(sf0_skeleton) \
34 CUSTOM_VARIANTS(sf0_skeleton, (sf0_skeleton | 0x80000000))
35
36// Used for instructions which have a wide variant with the size bits set to either x0 or x1.
37#define SIZE_VARIANTS(sizex0_skeleton) \
38 CUSTOM_VARIANTS(sizex0_skeleton, (sizex0_skeleton | 0x40000000))
39
40// Used for instructions which have a wide variant with the sf and n bits set to 1.
41#define SF_N_VARIANTS(sf0_n0_skeleton) \
42 CUSTOM_VARIANTS(sf0_n0_skeleton, (sf0_n0_skeleton | 0x80400000))
43
44// Used for FP instructions which have a single and double precision variants, with he type bits set
45// to either 00 or 01.
46#define FLOAT_VARIANTS(type00_skeleton) \
47 CUSTOM_VARIANTS(type00_skeleton, (type00_skeleton | 0x00400000))
48
Matteo Franchin43ec8732014-03-31 15:00:14 +010049/*
50 * opcode: ArmOpcode enum
Matteo Franchine45fb9e2014-05-06 10:10:30 +010051 * variants: instruction skeletons supplied via CUSTOM_VARIANTS or derived macros.
52 * a{n}k: key to applying argument {n} \
53 * a{n}s: argument {n} start bit position | n = 0, 1, 2, 3
54 * a{n}e: argument {n} end bit position /
55 * flags: instruction attributes (used in optimization)
Matteo Franchin43ec8732014-03-31 15:00:14 +010056 * name: mnemonic name
57 * fmt: for pretty-printing
Matteo Franchine45fb9e2014-05-06 10:10:30 +010058 * fixup: used for second-pass fixes (e.g. adresses fixups in branch instructions).
Matteo Franchin43ec8732014-03-31 15:00:14 +010059 */
Matteo Franchine45fb9e2014-05-06 10:10:30 +010060#define ENCODING_MAP(opcode, variants, a0k, a0s, a0e, a1k, a1s, a1e, a2k, a2s, a2e, \
61 a3k, a3s, a3e, flags, name, fmt, fixup) \
62 {variants, {{a0k, a0s, a0e}, {a1k, a1s, a1e}, {a2k, a2s, a2e}, \
63 {a3k, a3s, a3e}}, opcode, flags, name, fmt, 4, fixup}
Matteo Franchin43ec8732014-03-31 15:00:14 +010064
65/* Instruction dump string format keys: !pf, where "!" is the start
66 * of the key, "p" is which numeric operand to use and "f" is the
67 * print format.
68 *
69 * [p]ositions:
70 * 0 -> operands[0] (dest)
71 * 1 -> operands[1] (src1)
72 * 2 -> operands[2] (src2)
73 * 3 -> operands[3] (extra)
74 *
75 * [f]ormats:
Matteo Franchin43ec8732014-03-31 15:00:14 +010076 * d -> decimal
Matteo Franchine45fb9e2014-05-06 10:10:30 +010077 * D -> decimal*4 or decimal*8 depending on the instruction width
Matteo Franchin43ec8732014-03-31 15:00:14 +010078 * E -> decimal*4
79 * F -> decimal*2
Matteo Franchine45fb9e2014-05-06 10:10:30 +010080 * G -> ", lsl #2" or ", lsl #3" depending on the instruction width
81 * c -> branch condition (eq, ne, etc.)
Matteo Franchin43ec8732014-03-31 15:00:14 +010082 * t -> pc-relative target
Matteo Franchine45fb9e2014-05-06 10:10:30 +010083 * p -> pc-relative address
Matteo Franchin43ec8732014-03-31 15:00:14 +010084 * s -> single precision floating point register
85 * S -> double precision floating point register
Matteo Franchine45fb9e2014-05-06 10:10:30 +010086 * f -> single or double precision register (depending on instruction width)
87 * I -> 8-bit immediate floating point number
88 * l -> logical immediate
89 * M -> 16-bit shift expression ("" or ", lsl #16" or ", lsl #32"...)
Matteo Franchin43ec8732014-03-31 15:00:14 +010090 * B -> dmb option string (sy, st, ish, ishst, nsh, hshst)
91 * H -> operand shift
Zheng Xu5d7cdec2014-08-18 17:28:22 +080092 * h -> 6-bit shift immediate
Matteo Franchine45fb9e2014-05-06 10:10:30 +010093 * T -> register shift (either ", lsl #0" or ", lsl #12")
94 * e -> register extend (e.g. uxtb #1)
95 * o -> register shift (e.g. lsl #1) for Word registers
96 * w -> word (32-bit) register wn, or wzr
97 * W -> word (32-bit) register wn, or wsp
98 * x -> extended (64-bit) register xn, or xzr
99 * X -> extended (64-bit) register xn, or sp
100 * r -> register with same width as instruction, r31 -> wzr, xzr
101 * R -> register with same width as instruction, r31 -> wsp, sp
Matteo Franchin43ec8732014-03-31 15:00:14 +0100102 *
103 * [!] escape. To insert "!", use "!!"
104 */
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100105/* NOTE: must be kept in sync with enum ArmOpcode from arm64_lir.h */
106const ArmEncodingMap Arm64Mir2Lir::EncodingMap[kA64Last] = {
107 ENCODING_MAP(WIDE(kA64Adc3rrr), SF_VARIANTS(0x1a000000),
108 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
Zheng Xu421efca2014-07-11 17:33:59 +0800109 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100110 "adc", "!0r, !1r, !2r", kFixupNone),
111 ENCODING_MAP(WIDE(kA64Add4RRdT), SF_VARIANTS(0x11000000),
112 kFmtRegROrSp, 4, 0, kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10,
113 kFmtBitBlt, 23, 22, IS_QUAD_OP | REG_DEF0_USE1,
114 "add", "!0R, !1R, #!2d!3T", kFixupNone),
115 ENCODING_MAP(WIDE(kA64Add4rrro), SF_VARIANTS(0x0b000000),
116 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
Zheng Xu421efca2014-07-11 17:33:59 +0800117 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100118 "add", "!0r, !1r, !2r!3o", kFixupNone),
Andreas Gampe47b31aa2014-06-19 01:10:07 -0700119 ENCODING_MAP(WIDE(kA64Add4RRre), SF_VARIANTS(0x0b200000),
Andreas Gampe9f975bf2014-06-18 17:45:32 -0700120 kFmtRegROrSp, 4, 0, kFmtRegROrSp, 9, 5, kFmtRegR, 20, 16,
121 kFmtExtend, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
Andreas Gampe47b31aa2014-06-19 01:10:07 -0700122 "add", "!0r, !1r, !2r!3e", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100123 // Note: adr is binary, but declared as tertiary. The third argument is used while doing the
124 // fixups and contains information to identify the adr label.
125 ENCODING_MAP(kA64Adr2xd, NO_VARIANTS(0x10000000),
126 kFmtRegX, 4, 0, kFmtImm21, -1, -1, kFmtUnused, -1, -1,
127 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0 | NEEDS_FIXUP,
128 "adr", "!0x, #!1d", kFixupAdr),
129 ENCODING_MAP(WIDE(kA64And3Rrl), SF_VARIANTS(0x12000000),
130 kFmtRegROrSp, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 22, 10,
131 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
132 "and", "!0R, !1r, #!2l", kFixupNone),
133 ENCODING_MAP(WIDE(kA64And4rrro), SF_VARIANTS(0x0a000000),
134 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
135 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
136 "and", "!0r, !1r, !2r!3o", kFixupNone),
137 ENCODING_MAP(WIDE(kA64Asr3rrd), CUSTOM_VARIANTS(0x13007c00, 0x9340fc00),
138 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16,
139 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
140 "asr", "!0r, !1r, #!2d", kFixupNone),
141 ENCODING_MAP(WIDE(kA64Asr3rrr), SF_VARIANTS(0x1ac02800),
142 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
143 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
144 "asr", "!0r, !1r, !2r", kFixupNone),
145 ENCODING_MAP(kA64B2ct, NO_VARIANTS(0x54000000),
146 kFmtBitBlt, 3, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100147 kFmtUnused, -1, -1, IS_BINARY_OP | IS_BRANCH | USES_CCODES |
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100148 NEEDS_FIXUP, "b.!0c", "!1t", kFixupCondBranch),
149 ENCODING_MAP(kA64Blr1x, NO_VARIANTS(0xd63f0000),
150 kFmtRegX, 9, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100151 kFmtUnused, -1, -1,
152 IS_UNARY_OP | REG_USE0 | IS_BRANCH | REG_DEF_LR,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100153 "blr", "!0x", kFixupNone),
154 ENCODING_MAP(kA64Br1x, NO_VARIANTS(0xd61f0000),
155 kFmtRegX, 9, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
156 kFmtUnused, -1, -1, IS_UNARY_OP | REG_USE0 | IS_BRANCH,
157 "br", "!0x", kFixupNone),
158 ENCODING_MAP(kA64Brk1d, NO_VARIANTS(0xd4200000),
159 kFmtBitBlt, 20, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100160 kFmtUnused, -1, -1, IS_UNARY_OP | IS_BRANCH,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100161 "brk", "!0d", kFixupNone),
162 ENCODING_MAP(kA64B1t, NO_VARIANTS(0x14000000),
163 kFmtBitBlt, 25, 0, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
164 kFmtUnused, -1, -1, IS_UNARY_OP | IS_BRANCH | NEEDS_FIXUP,
165 "b", "!0t", kFixupT1Branch),
166 ENCODING_MAP(WIDE(kA64Cbnz2rt), SF_VARIANTS(0x35000000),
167 kFmtRegR, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100168 kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100169 IS_BINARY_OP | REG_USE0 | IS_BRANCH | NEEDS_FIXUP,
170 "cbnz", "!0r, !1t", kFixupCBxZ),
171 ENCODING_MAP(WIDE(kA64Cbz2rt), SF_VARIANTS(0x34000000),
172 kFmtRegR, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100173 kFmtUnused, -1, -1,
Matteo Franchin15d7a462014-07-04 17:57:21 +0100174 IS_BINARY_OP | REG_USE0 | IS_BRANCH | NEEDS_FIXUP,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100175 "cbz", "!0r, !1t", kFixupCBxZ),
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100176 ENCODING_MAP(WIDE(kA64Cmn3rro), SF_VARIANTS(0x2b00001f),
177 kFmtRegR, 9, 5, kFmtRegR, 20, 16, kFmtShift, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100178 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100179 "cmn", "!0r, !1r!2o", kFixupNone),
180 ENCODING_MAP(WIDE(kA64Cmn3Rre), SF_VARIANTS(0x2b20001f),
181 kFmtRegROrSp, 9, 5, kFmtRegR, 20, 16, kFmtExtend, -1, -1,
182 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
183 "cmn", "!0R, !1r!2e", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100184 ENCODING_MAP(WIDE(kA64Cmn3RdT), SF_VARIANTS(0x3100001f),
185 kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10, kFmtBitBlt, 23, 22,
186 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE0 | SETS_CCODES,
187 "cmn", "!0R, #!1d!2T", kFixupNone),
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100188 ENCODING_MAP(WIDE(kA64Cmp3rro), SF_VARIANTS(0x6b00001f),
189 kFmtRegR, 9, 5, kFmtRegR, 20, 16, kFmtShift, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100190 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100191 "cmp", "!0r, !1r!2o", kFixupNone),
192 ENCODING_MAP(WIDE(kA64Cmp3Rre), SF_VARIANTS(0x6b20001f),
193 kFmtRegROrSp, 9, 5, kFmtRegR, 20, 16, kFmtExtend, -1, -1,
194 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
195 "cmp", "!0R, !1r!2e", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100196 ENCODING_MAP(WIDE(kA64Cmp3RdT), SF_VARIANTS(0x7100001f),
197 kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10, kFmtBitBlt, 23, 22,
198 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE0 | SETS_CCODES,
199 "cmp", "!0R, #!1d!2T", kFixupNone),
200 ENCODING_MAP(WIDE(kA64Csel4rrrc), SF_VARIANTS(0x1a800000),
201 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
202 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
203 "csel", "!0r, !1r, !2r, !3c", kFixupNone),
204 ENCODING_MAP(WIDE(kA64Csinc4rrrc), SF_VARIANTS(0x1a800400),
205 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
206 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
207 "csinc", "!0r, !1r, !2r, !3c", kFixupNone),
Stuart Monteith873c3712014-07-11 16:31:28 +0100208 ENCODING_MAP(WIDE(kA64Csinv4rrrc), SF_VARIANTS(0x5a800000),
209 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
210 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
211 "csinv", "!0r, !1r, !2r, !3c", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100212 ENCODING_MAP(WIDE(kA64Csneg4rrrc), SF_VARIANTS(0x5a800400),
213 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
214 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
215 "csneg", "!0r, !1r, !2r, !3c", kFixupNone),
216 ENCODING_MAP(kA64Dmb1B, NO_VARIANTS(0xd50330bf),
217 kFmtBitBlt, 11, 8, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
Serban Constantinescu63999682014-07-15 17:44:21 +0100218 kFmtUnused, -1, -1, IS_UNARY_OP | IS_VOLATILE,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100219 "dmb", "#!0B", kFixupNone),
220 ENCODING_MAP(WIDE(kA64Eor3Rrl), SF_VARIANTS(0x52000000),
221 kFmtRegROrSp, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 22, 10,
222 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
223 "eor", "!0R, !1r, #!2l", kFixupNone),
224 ENCODING_MAP(WIDE(kA64Eor4rrro), SF_VARIANTS(0x4a000000),
225 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
226 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
227 "eor", "!0r, !1r, !2r!3o", kFixupNone),
228 ENCODING_MAP(WIDE(kA64Extr4rrrd), SF_N_VARIANTS(0x13800000),
229 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
230 kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE12,
231 "extr", "!0r, !1r, !2r, #!3d", kFixupNone),
232 ENCODING_MAP(FWIDE(kA64Fabs2ff), FLOAT_VARIANTS(0x1e20c000),
233 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
234 kFmtUnused, -1, -1, IS_BINARY_OP| REG_DEF0_USE1,
235 "fabs", "!0f, !1f", kFixupNone),
236 ENCODING_MAP(FWIDE(kA64Fadd3fff), FLOAT_VARIANTS(0x1e202800),
237 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
238 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
239 "fadd", "!0f, !1f, !2f", kFixupNone),
240 ENCODING_MAP(FWIDE(kA64Fcmp1f), FLOAT_VARIANTS(0x1e202008),
241 kFmtRegF, 9, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
242 kFmtUnused, -1, -1, IS_UNARY_OP | REG_USE0 | SETS_CCODES,
243 "fcmp", "!0f, #0", kFixupNone),
244 ENCODING_MAP(FWIDE(kA64Fcmp2ff), FLOAT_VARIANTS(0x1e202000),
245 kFmtRegF, 9, 5, kFmtRegF, 20, 16, kFmtUnused, -1, -1,
246 kFmtUnused, -1, -1, IS_BINARY_OP | REG_USE01 | SETS_CCODES,
247 "fcmp", "!0f, !1f", kFixupNone),
248 ENCODING_MAP(FWIDE(kA64Fcvtzs2wf), FLOAT_VARIANTS(0x1e380000),
249 kFmtRegW, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
250 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
251 "fcvtzs", "!0w, !1f", kFixupNone),
252 ENCODING_MAP(FWIDE(kA64Fcvtzs2xf), FLOAT_VARIANTS(0x9e380000),
253 kFmtRegX, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
254 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
255 "fcvtzs", "!0x, !1f", kFixupNone),
256 ENCODING_MAP(kA64Fcvt2Ss, NO_VARIANTS(0x1e22C000),
257 kFmtRegD, 4, 0, kFmtRegS, 9, 5, kFmtUnused, -1, -1,
258 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
259 "fcvt", "!0S, !1s", kFixupNone),
260 ENCODING_MAP(kA64Fcvt2sS, NO_VARIANTS(0x1e624000),
261 kFmtRegS, 4, 0, kFmtRegD, 9, 5, kFmtUnused, -1, -1,
262 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
263 "fcvt", "!0s, !1S", kFixupNone),
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100264 ENCODING_MAP(kA64Fcvtms2ws, NO_VARIANTS(0x1e300000),
265 kFmtRegW, 4, 0, kFmtRegS, 9, 5, kFmtUnused, -1, -1,
266 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
267 "fcvtms", "!0w, !1s", kFixupNone),
268 ENCODING_MAP(kA64Fcvtms2xS, NO_VARIANTS(0x9e700000),
269 kFmtRegX, 4, 0, kFmtRegD, 9, 5, kFmtUnused, -1, -1,
270 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
271 "fcvtms", "!0x, !1S", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100272 ENCODING_MAP(FWIDE(kA64Fdiv3fff), FLOAT_VARIANTS(0x1e201800),
273 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
274 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
275 "fdiv", "!0f, !1f, !2f", kFixupNone),
Serban Constantinescu23abec92014-07-02 16:13:38 +0100276 ENCODING_MAP(FWIDE(kA64Fmax3fff), FLOAT_VARIANTS(0x1e204800),
277 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
278 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
279 "fmax", "!0f, !1f, !2f", kFixupNone),
280 ENCODING_MAP(FWIDE(kA64Fmin3fff), FLOAT_VARIANTS(0x1e205800),
281 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
282 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
283 "fmin", "!0f, !1f, !2f", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100284 ENCODING_MAP(FWIDE(kA64Fmov2ff), FLOAT_VARIANTS(0x1e204000),
285 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
Serban Constantinescu63999682014-07-15 17:44:21 +0100286 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1 | IS_MOVE,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100287 "fmov", "!0f, !1f", kFixupNone),
288 ENCODING_MAP(FWIDE(kA64Fmov2fI), FLOAT_VARIANTS(0x1e201000),
289 kFmtRegF, 4, 0, kFmtBitBlt, 20, 13, kFmtUnused, -1, -1,
290 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0,
291 "fmov", "!0f, #!1I", kFixupNone),
292 ENCODING_MAP(kA64Fmov2sw, NO_VARIANTS(0x1e270000),
293 kFmtRegS, 4, 0, kFmtRegW, 9, 5, kFmtUnused, -1, -1,
294 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
295 "fmov", "!0s, !1w", kFixupNone),
Zheng Xue2eb29e2014-06-12 10:22:33 +0800296 ENCODING_MAP(kA64Fmov2Sx, NO_VARIANTS(0x9e670000),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100297 kFmtRegD, 4, 0, kFmtRegX, 9, 5, kFmtUnused, -1, -1,
298 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
299 "fmov", "!0S, !1x", kFixupNone),
300 ENCODING_MAP(kA64Fmov2ws, NO_VARIANTS(0x1e260000),
301 kFmtRegW, 4, 0, kFmtRegS, 9, 5, kFmtUnused, -1, -1,
302 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
303 "fmov", "!0w, !1s", kFixupNone),
Matteo Franchin15d7a462014-07-04 17:57:21 +0100304 ENCODING_MAP(kA64Fmov2xS, NO_VARIANTS(0x9e660000),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100305 kFmtRegX, 4, 0, kFmtRegD, 9, 5, kFmtUnused, -1, -1,
306 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
307 "fmov", "!0x, !1S", kFixupNone),
308 ENCODING_MAP(FWIDE(kA64Fmul3fff), FLOAT_VARIANTS(0x1e200800),
309 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
310 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
311 "fmul", "!0f, !1f, !2f", kFixupNone),
312 ENCODING_MAP(FWIDE(kA64Fneg2ff), FLOAT_VARIANTS(0x1e214000),
313 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
314 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
315 "fneg", "!0f, !1f", kFixupNone),
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100316 ENCODING_MAP(FWIDE(kA64Frintp2ff), FLOAT_VARIANTS(0x1e24c000),
317 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
318 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
319 "frintp", "!0f, !1f", kFixupNone),
320 ENCODING_MAP(FWIDE(kA64Frintm2ff), FLOAT_VARIANTS(0x1e254000),
321 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
322 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
323 "frintm", "!0f, !1f", kFixupNone),
324 ENCODING_MAP(FWIDE(kA64Frintn2ff), FLOAT_VARIANTS(0x1e244000),
325 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
326 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
327 "frintn", "!0f, !1f", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100328 ENCODING_MAP(FWIDE(kA64Frintz2ff), FLOAT_VARIANTS(0x1e25c000),
329 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
330 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
331 "frintz", "!0f, !1f", kFixupNone),
332 ENCODING_MAP(FWIDE(kA64Fsqrt2ff), FLOAT_VARIANTS(0x1e61c000),
333 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
334 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
335 "fsqrt", "!0f, !1f", kFixupNone),
336 ENCODING_MAP(FWIDE(kA64Fsub3fff), FLOAT_VARIANTS(0x1e203800),
337 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
338 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
339 "fsub", "!0f, !1f, !2f", kFixupNone),
340 ENCODING_MAP(kA64Ldrb3wXd, NO_VARIANTS(0x39400000),
341 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
Serban Constantinescu63999682014-07-15 17:44:21 +0100342 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100343 "ldrb", "!0w, [!1X, #!2d]", kFixupNone),
344 ENCODING_MAP(kA64Ldrb3wXx, NO_VARIANTS(0x38606800),
345 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
346 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_LOAD,
347 "ldrb", "!0w, [!1X, !2x]", kFixupNone),
348 ENCODING_MAP(WIDE(kA64Ldrsb3rXd), CUSTOM_VARIANTS(0x39c00000, 0x39800000),
349 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
Serban Constantinescu63999682014-07-15 17:44:21 +0100350 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100351 "ldrsb", "!0r, [!1X, #!2d]", kFixupNone),
352 ENCODING_MAP(WIDE(kA64Ldrsb3rXx), CUSTOM_VARIANTS(0x38e06800, 0x38a06800),
353 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
354 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_LOAD,
355 "ldrsb", "!0r, [!1X, !2x]", kFixupNone),
356 ENCODING_MAP(kA64Ldrh3wXF, NO_VARIANTS(0x79400000),
357 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
Serban Constantinescu63999682014-07-15 17:44:21 +0100358 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100359 "ldrh", "!0w, [!1X, #!2F]", kFixupNone),
360 ENCODING_MAP(kA64Ldrh4wXxd, NO_VARIANTS(0x78606800),
361 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
Serban Constantinescu63999682014-07-15 17:44:21 +0100362 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100363 "ldrh", "!0w, [!1X, !2x, lsl #!3d]", kFixupNone),
364 ENCODING_MAP(WIDE(kA64Ldrsh3rXF), CUSTOM_VARIANTS(0x79c00000, 0x79800000),
365 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
Serban Constantinescu63999682014-07-15 17:44:21 +0100366 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100367 "ldrsh", "!0r, [!1X, #!2F]", kFixupNone),
368 ENCODING_MAP(WIDE(kA64Ldrsh4rXxd), CUSTOM_VARIANTS(0x78e06800, 0x78906800),
369 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
Serban Constantinescu63999682014-07-15 17:44:21 +0100370 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100371 "ldrsh", "!0r, [!1X, !2x, lsl #!3d]", kFixupNone),
372 ENCODING_MAP(FWIDE(kA64Ldr2fp), SIZE_VARIANTS(0x1c000000),
373 kFmtRegF, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100374 kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100375 IS_BINARY_OP | REG_DEF0 | REG_USE_PC | IS_LOAD | NEEDS_FIXUP,
376 "ldr", "!0f, !1p", kFixupLoad),
377 ENCODING_MAP(WIDE(kA64Ldr2rp), SIZE_VARIANTS(0x18000000),
378 kFmtRegR, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100379 kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100380 IS_BINARY_OP | REG_DEF0 | REG_USE_PC | IS_LOAD | NEEDS_FIXUP,
381 "ldr", "!0r, !1p", kFixupLoad),
382 ENCODING_MAP(FWIDE(kA64Ldr3fXD), SIZE_VARIANTS(0xbd400000),
383 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
Serban Constantinescu63999682014-07-15 17:44:21 +0100384 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100385 "ldr", "!0f, [!1X, #!2D]", kFixupNone),
386 ENCODING_MAP(WIDE(kA64Ldr3rXD), SIZE_VARIANTS(0xb9400000),
387 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
Serban Constantinescu63999682014-07-15 17:44:21 +0100388 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100389 "ldr", "!0r, [!1X, #!2D]", kFixupNone),
390 ENCODING_MAP(FWIDE(kA64Ldr4fXxG), SIZE_VARIANTS(0xbc606800),
391 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
392 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD,
393 "ldr", "!0f, [!1X, !2x!3G]", kFixupNone),
394 ENCODING_MAP(WIDE(kA64Ldr4rXxG), SIZE_VARIANTS(0xb8606800),
395 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
396 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD,
397 "ldr", "!0r, [!1X, !2x!3G]", kFixupNone),
398 ENCODING_MAP(WIDE(kA64LdrPost3rXd), SIZE_VARIANTS(0xb8400400),
399 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
400 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF01 | REG_USE1 | IS_LOAD,
401 "ldr", "!0r, [!1X], #!2d", kFixupNone),
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100402 ENCODING_MAP(WIDE(kA64Ldp4ffXD), CUSTOM_VARIANTS(0x2d400000, 0x6d400000),
403 kFmtRegF, 4, 0, kFmtRegF, 14, 10, kFmtRegXOrSp, 9, 5,
Serban Constantinescu63999682014-07-15 17:44:21 +0100404 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE2 | REG_DEF01 | IS_LOAD_OFF,
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100405 "ldp", "!0f, !1f, [!2X, #!3D]", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100406 ENCODING_MAP(WIDE(kA64Ldp4rrXD), SF_VARIANTS(0x29400000),
407 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
Serban Constantinescu63999682014-07-15 17:44:21 +0100408 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE2 | REG_DEF01 | IS_LOAD_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100409 "ldp", "!0r, !1r, [!2X, #!3D]", kFixupNone),
410 ENCODING_MAP(WIDE(kA64LdpPost4rrXD), CUSTOM_VARIANTS(0x28c00000, 0xa8c00000),
411 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
412 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE2 | REG_DEF012 | IS_LOAD,
413 "ldp", "!0r, !1r, [!2X], #!3D", kFixupNone),
414 ENCODING_MAP(FWIDE(kA64Ldur3fXd), CUSTOM_VARIANTS(0xbc400000, 0xfc400000),
415 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
416 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
417 "ldur", "!0f, [!1X, #!2d]", kFixupNone),
418 ENCODING_MAP(WIDE(kA64Ldur3rXd), SIZE_VARIANTS(0xb8400000),
419 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
420 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
421 "ldur", "!0r, [!1X, #!2d]", kFixupNone),
422 ENCODING_MAP(WIDE(kA64Ldxr2rX), SIZE_VARIANTS(0x885f7c00),
423 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtUnused, -1, -1,
Serban Constantinescu63999682014-07-15 17:44:21 +0100424 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1 | IS_LOADX,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100425 "ldxr", "!0r, [!1X]", kFixupNone),
Serban Constantinescu169489b2014-06-11 16:43:35 +0100426 ENCODING_MAP(WIDE(kA64Ldaxr2rX), SIZE_VARIANTS(0x885ffc00),
427 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtUnused, -1, -1,
Serban Constantinescu63999682014-07-15 17:44:21 +0100428 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1 | IS_LOADX,
Serban Constantinescu169489b2014-06-11 16:43:35 +0100429 "ldaxr", "!0r, [!1X]", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100430 ENCODING_MAP(WIDE(kA64Lsl3rrr), SF_VARIANTS(0x1ac02000),
431 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
432 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
433 "lsl", "!0r, !1r, !2r", kFixupNone),
434 ENCODING_MAP(WIDE(kA64Lsr3rrd), CUSTOM_VARIANTS(0x53007c00, 0xd340fc00),
435 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16,
436 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
437 "lsr", "!0r, !1r, #!2d", kFixupNone),
438 ENCODING_MAP(WIDE(kA64Lsr3rrr), SF_VARIANTS(0x1ac02400),
439 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
440 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
441 "lsr", "!0r, !1r, !2r", kFixupNone),
442 ENCODING_MAP(WIDE(kA64Movk3rdM), SF_VARIANTS(0x72800000),
443 kFmtRegR, 4, 0, kFmtBitBlt, 20, 5, kFmtBitBlt, 22, 21,
444 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE0,
445 "movk", "!0r, #!1d!2M", kFixupNone),
446 ENCODING_MAP(WIDE(kA64Movn3rdM), SF_VARIANTS(0x12800000),
447 kFmtRegR, 4, 0, kFmtBitBlt, 20, 5, kFmtBitBlt, 22, 21,
448 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0,
449 "movn", "!0r, #!1d!2M", kFixupNone),
450 ENCODING_MAP(WIDE(kA64Movz3rdM), SF_VARIANTS(0x52800000),
451 kFmtRegR, 4, 0, kFmtBitBlt, 20, 5, kFmtBitBlt, 22, 21,
452 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0,
453 "movz", "!0r, #!1d!2M", kFixupNone),
454 ENCODING_MAP(WIDE(kA64Mov2rr), SF_VARIANTS(0x2a0003e0),
455 kFmtRegR, 4, 0, kFmtRegR, 20, 16, kFmtUnused, -1, -1,
Serban Constantinescu63999682014-07-15 17:44:21 +0100456 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1 | IS_MOVE,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100457 "mov", "!0r, !1r", kFixupNone),
458 ENCODING_MAP(WIDE(kA64Mvn2rr), SF_VARIANTS(0x2a2003e0),
459 kFmtRegR, 4, 0, kFmtRegR, 20, 16, kFmtUnused, -1, -1,
460 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
461 "mvn", "!0r, !1r", kFixupNone),
462 ENCODING_MAP(WIDE(kA64Mul3rrr), SF_VARIANTS(0x1b007c00),
463 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
464 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
465 "mul", "!0r, !1r, !2r", kFixupNone),
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100466 ENCODING_MAP(WIDE(kA64Msub4rrrr), SF_VARIANTS(0x1b008000),
467 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 14, 10,
468 kFmtRegR, 20, 16, IS_QUAD_OP | REG_DEF0_USE123,
469 "msub", "!0r, !1r, !3r, !2r", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100470 ENCODING_MAP(WIDE(kA64Neg3rro), SF_VARIANTS(0x4b0003e0),
471 kFmtRegR, 4, 0, kFmtRegR, 20, 16, kFmtShift, -1, -1,
472 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
473 "neg", "!0r, !1r!2o", kFixupNone),
474 ENCODING_MAP(WIDE(kA64Orr3Rrl), SF_VARIANTS(0x32000000),
475 kFmtRegROrSp, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 22, 10,
476 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
477 "orr", "!0R, !1r, #!2l", kFixupNone),
478 ENCODING_MAP(WIDE(kA64Orr4rrro), SF_VARIANTS(0x2a000000),
479 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
480 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
481 "orr", "!0r, !1r, !2r!3o", kFixupNone),
482 ENCODING_MAP(kA64Ret, NO_VARIANTS(0xd65f03c0),
Matteo Franchin43ec8732014-03-31 15:00:14 +0100483 kFmtUnused, -1, -1, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100484 kFmtUnused, -1, -1, NO_OPERAND | IS_BRANCH,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100485 "ret", "", kFixupNone),
Serban Constantinescu23abec92014-07-02 16:13:38 +0100486 ENCODING_MAP(WIDE(kA64Rbit2rr), SF_VARIANTS(0x5ac00000),
487 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtUnused, -1, -1,
488 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
489 "rbit", "!0r, !1r", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100490 ENCODING_MAP(WIDE(kA64Rev2rr), CUSTOM_VARIANTS(0x5ac00800, 0xdac00c00),
Serban Constantinescu169489b2014-06-11 16:43:35 +0100491 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100492 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
493 "rev", "!0r, !1r", kFixupNone),
Serban Constantinescu169489b2014-06-11 16:43:35 +0100494 ENCODING_MAP(WIDE(kA64Rev162rr), SF_VARIANTS(0x5ac00400),
495 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100496 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
497 "rev16", "!0r, !1r", kFixupNone),
498 ENCODING_MAP(WIDE(kA64Ror3rrr), SF_VARIANTS(0x1ac02c00),
499 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
500 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
501 "ror", "!0r, !1r, !2r", kFixupNone),
502 ENCODING_MAP(WIDE(kA64Sbc3rrr), SF_VARIANTS(0x5a000000),
503 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
504 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
505 "sbc", "!0r, !1r, !2r", kFixupNone),
506 ENCODING_MAP(WIDE(kA64Sbfm4rrdd), SF_N_VARIANTS(0x13000000),
507 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16,
508 kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE1,
509 "sbfm", "!0r, !1r, #!2d, #!3d", kFixupNone),
510 ENCODING_MAP(FWIDE(kA64Scvtf2fw), FLOAT_VARIANTS(0x1e220000),
511 kFmtRegF, 4, 0, kFmtRegW, 9, 5, kFmtUnused, -1, -1,
512 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
513 "scvtf", "!0f, !1w", kFixupNone),
514 ENCODING_MAP(FWIDE(kA64Scvtf2fx), FLOAT_VARIANTS(0x9e220000),
515 kFmtRegF, 4, 0, kFmtRegX, 9, 5, kFmtUnused, -1, -1,
516 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
517 "scvtf", "!0f, !1x", kFixupNone),
518 ENCODING_MAP(WIDE(kA64Sdiv3rrr), SF_VARIANTS(0x1ac00c00),
519 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
520 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
521 "sdiv", "!0r, !1r, !2r", kFixupNone),
522 ENCODING_MAP(WIDE(kA64Smaddl4xwwx), NO_VARIANTS(0x9b200000),
523 kFmtRegX, 4, 0, kFmtRegW, 9, 5, kFmtRegW, 20, 16,
Matteo Franchinc61b3c92014-06-18 11:52:47 +0100524 kFmtRegX, 14, 10, IS_QUAD_OP | REG_DEF0_USE123,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100525 "smaddl", "!0x, !1w, !2w, !3x", kFixupNone),
Matteo Franchin7c6c2ac2014-07-01 18:03:08 +0100526 ENCODING_MAP(kA64Smulh3xxx, NO_VARIANTS(0x9b407c00),
527 kFmtRegX, 4, 0, kFmtRegX, 9, 5, kFmtRegX, 20, 16,
528 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
529 "smulh", "!0x, !1x, !2x", kFixupNone),
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100530 ENCODING_MAP(WIDE(kA64Stp4ffXD), CUSTOM_VARIANTS(0x2d000000, 0x6d000000),
531 kFmtRegF, 4, 0, kFmtRegF, 14, 10, kFmtRegXOrSp, 9, 5,
Serban Constantinescu63999682014-07-15 17:44:21 +0100532 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE012 | IS_STORE_OFF,
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100533 "stp", "!0f, !1f, [!2X, #!3D]", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100534 ENCODING_MAP(WIDE(kA64Stp4rrXD), SF_VARIANTS(0x29000000),
535 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
Serban Constantinescu63999682014-07-15 17:44:21 +0100536 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE012 | IS_STORE_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100537 "stp", "!0r, !1r, [!2X, #!3D]", kFixupNone),
538 ENCODING_MAP(WIDE(kA64StpPost4rrXD), CUSTOM_VARIANTS(0x28800000, 0xa8800000),
539 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
540 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_DEF2 | REG_USE012 | IS_STORE,
541 "stp", "!0r, !1r, [!2X], #!3D", kFixupNone),
Andreas Gampef29ecd62014-07-29 00:35:00 -0700542 ENCODING_MAP(WIDE(kA64StpPre4ffXD), CUSTOM_VARIANTS(0x2d800000, 0x6d800000),
543 kFmtRegF, 4, 0, kFmtRegF, 14, 10, kFmtRegXOrSp, 9, 5,
544 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_DEF2 | REG_USE012 | IS_STORE,
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100545 "stp", "!0f, !1f, [!2X, #!3D]!!", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100546 ENCODING_MAP(WIDE(kA64StpPre4rrXD), CUSTOM_VARIANTS(0x29800000, 0xa9800000),
547 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
548 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_DEF2 | REG_USE012 | IS_STORE,
549 "stp", "!0r, !1r, [!2X, #!3D]!!", kFixupNone),
550 ENCODING_MAP(FWIDE(kA64Str3fXD), CUSTOM_VARIANTS(0xbd000000, 0xfd000000),
551 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
Serban Constantinescu63999682014-07-15 17:44:21 +0100552 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100553 "str", "!0f, [!1X, #!2D]", kFixupNone),
554 ENCODING_MAP(FWIDE(kA64Str4fXxG), CUSTOM_VARIANTS(0xbc206800, 0xfc206800),
555 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
556 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_USE012 | IS_STORE,
557 "str", "!0f, [!1X, !2x!3G]", kFixupNone),
558 ENCODING_MAP(WIDE(kA64Str3rXD), SIZE_VARIANTS(0xb9000000),
559 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
Serban Constantinescu63999682014-07-15 17:44:21 +0100560 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100561 "str", "!0r, [!1X, #!2D]", kFixupNone),
562 ENCODING_MAP(WIDE(kA64Str4rXxG), SIZE_VARIANTS(0xb8206800),
563 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
564 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_USE012 | IS_STORE,
565 "str", "!0r, [!1X, !2x!3G]", kFixupNone),
566 ENCODING_MAP(kA64Strb3wXd, NO_VARIANTS(0x39000000),
567 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
Serban Constantinescu63999682014-07-15 17:44:21 +0100568 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100569 "strb", "!0w, [!1X, #!2d]", kFixupNone),
570 ENCODING_MAP(kA64Strb3wXx, NO_VARIANTS(0x38206800),
571 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
572 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE012 | IS_STORE,
573 "strb", "!0w, [!1X, !2x]", kFixupNone),
574 ENCODING_MAP(kA64Strh3wXF, NO_VARIANTS(0x79000000),
575 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
Serban Constantinescu63999682014-07-15 17:44:21 +0100576 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE_OFF,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100577 "strh", "!0w, [!1X, #!2F]", kFixupNone),
578 ENCODING_MAP(kA64Strh4wXxd, NO_VARIANTS(0x78206800),
579 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
580 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_USE012 | IS_STORE,
581 "strh", "!0w, [!1X, !2x, lsl #!3d]", kFixupNone),
582 ENCODING_MAP(WIDE(kA64StrPost3rXd), SIZE_VARIANTS(0xb8000400),
583 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
584 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | REG_DEF1 | IS_STORE,
585 "str", "!0r, [!1X], #!2d", kFixupNone),
586 ENCODING_MAP(FWIDE(kA64Stur3fXd), CUSTOM_VARIANTS(0xbc000000, 0xfc000000),
587 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
588 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
589 "stur", "!0f, [!1X, #!2d]", kFixupNone),
590 ENCODING_MAP(WIDE(kA64Stur3rXd), SIZE_VARIANTS(0xb8000000),
591 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
592 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
593 "stur", "!0r, [!1X, #!2d]", kFixupNone),
594 ENCODING_MAP(WIDE(kA64Stxr3wrX), SIZE_VARIANTS(0x88007c00),
595 kFmtRegW, 20, 16, kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5,
Serban Constantinescu63999682014-07-15 17:44:21 +0100596 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_STOREX,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100597 "stxr", "!0w, !1r, [!2X]", kFixupNone),
Serban Constantinescu169489b2014-06-11 16:43:35 +0100598 ENCODING_MAP(WIDE(kA64Stlxr3wrX), SIZE_VARIANTS(0x8800fc00),
599 kFmtRegW, 20, 16, kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5,
Serban Constantinescu63999682014-07-15 17:44:21 +0100600 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_STOREX,
Serban Constantinescu169489b2014-06-11 16:43:35 +0100601 "stlxr", "!0w, !1r, [!2X]", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100602 ENCODING_MAP(WIDE(kA64Sub4RRdT), SF_VARIANTS(0x51000000),
603 kFmtRegROrSp, 4, 0, kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10,
604 kFmtBitBlt, 23, 22, IS_QUAD_OP | REG_DEF0_USE1,
605 "sub", "!0R, !1R, #!2d!3T", kFixupNone),
606 ENCODING_MAP(WIDE(kA64Sub4rrro), SF_VARIANTS(0x4b000000),
607 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
608 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
609 "sub", "!0r, !1r, !2r!3o", kFixupNone),
Andreas Gampe47b31aa2014-06-19 01:10:07 -0700610 ENCODING_MAP(WIDE(kA64Sub4RRre), SF_VARIANTS(0x4b200000),
Andreas Gampe9f975bf2014-06-18 17:45:32 -0700611 kFmtRegROrSp, 4, 0, kFmtRegROrSp, 9, 5, kFmtRegR, 20, 16,
612 kFmtExtend, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
Andreas Gampe47b31aa2014-06-19 01:10:07 -0700613 "sub", "!0r, !1r, !2r!3e", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100614 ENCODING_MAP(WIDE(kA64Subs3rRd), SF_VARIANTS(0x71000000),
615 kFmtRegR, 4, 0, kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10,
616 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | SETS_CCODES,
617 "subs", "!0r, !1R, #!2d", kFixupNone),
Zheng Xu5d7cdec2014-08-18 17:28:22 +0800618 ENCODING_MAP(WIDE(kA64Tst2rl), SF_VARIANTS(0x7200001f),
619 kFmtRegR, 9, 5, kFmtBitBlt, 22, 10, kFmtUnused, -1, -1,
620 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE0 | SETS_CCODES,
621 "tst", "!0r, !1l", kFixupNone),
622 ENCODING_MAP(WIDE(kA64Tst3rro), SF_VARIANTS(0x6a00001f),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100623 kFmtRegR, 9, 5, kFmtRegR, 20, 16, kFmtShift, -1, -1,
Zheng Xu5d7cdec2014-08-18 17:28:22 +0800624 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100625 "tst", "!0r, !1r!2o", kFixupNone),
Zheng Xu5d7cdec2014-08-18 17:28:22 +0800626 // NOTE: Tbz/Tbnz does not require SETS_CCODES, but it may be replaced by some other LIRs
627 // which require SETS_CCODES in the fix-up stage.
628 ENCODING_MAP(WIDE(kA64Tbnz3rht), CUSTOM_VARIANTS(0x37000000, 0x37000000),
629 kFmtRegR, 4, 0, kFmtImm6Shift, -1, -1, kFmtBitBlt, 18, 5, kFmtUnused, -1, -1,
630 IS_TERTIARY_OP | REG_USE0 | IS_BRANCH | NEEDS_FIXUP | SETS_CCODES,
631 "tbnz", "!0r, #!1h, !2t", kFixupTBxZ),
632 ENCODING_MAP(WIDE(kA64Tbz3rht), CUSTOM_VARIANTS(0x36000000, 0x36000000),
633 kFmtRegR, 4, 0, kFmtImm6Shift, -1, -1, kFmtBitBlt, 18, 5, kFmtUnused, -1, -1,
634 IS_TERTIARY_OP | REG_USE0 | IS_BRANCH | NEEDS_FIXUP | SETS_CCODES,
635 "tbz", "!0r, #!1h, !2t", kFixupTBxZ),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100636 ENCODING_MAP(WIDE(kA64Ubfm4rrdd), SF_N_VARIANTS(0x53000000),
637 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16,
638 kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE1,
639 "ubfm", "!0r, !1r, !2d, !3d", kFixupNone),
Matteo Franchin43ec8732014-03-31 15:00:14 +0100640};
641
642// new_lir replaces orig_lir in the pcrel_fixup list.
643void Arm64Mir2Lir::ReplaceFixup(LIR* prev_lir, LIR* orig_lir, LIR* new_lir) {
644 new_lir->u.a.pcrel_next = orig_lir->u.a.pcrel_next;
645 if (UNLIKELY(prev_lir == NULL)) {
646 first_fixup_ = new_lir;
647 } else {
648 prev_lir->u.a.pcrel_next = new_lir;
649 }
650 orig_lir->flags.fixup = kFixupNone;
651}
652
653// new_lir is inserted before orig_lir in the pcrel_fixup list.
654void Arm64Mir2Lir::InsertFixupBefore(LIR* prev_lir, LIR* orig_lir, LIR* new_lir) {
655 new_lir->u.a.pcrel_next = orig_lir;
656 if (UNLIKELY(prev_lir == NULL)) {
657 first_fixup_ = new_lir;
658 } else {
659 DCHECK(prev_lir->u.a.pcrel_next == orig_lir);
660 prev_lir->u.a.pcrel_next = new_lir;
661 }
662}
663
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100664/* Nop, used for aligning code. Nop is an alias for hint #0. */
665#define PADDING_NOP (UINT32_C(0xd503201f))
Matteo Franchin43ec8732014-03-31 15:00:14 +0100666
667uint8_t* Arm64Mir2Lir::EncodeLIRs(uint8_t* write_pos, LIR* lir) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100668 for (; lir != nullptr; lir = NEXT_LIR(lir)) {
669 bool opcode_is_wide = IS_WIDE(lir->opcode);
670 ArmOpcode opcode = UNWIDE(lir->opcode);
671
672 if (UNLIKELY(IsPseudoLirOp(opcode))) {
673 continue;
674 }
675
676 if (LIKELY(!lir->flags.is_nop)) {
677 const ArmEncodingMap *encoder = &EncodingMap[opcode];
678
679 // Select the right variant of the skeleton.
680 uint32_t bits = opcode_is_wide ? encoder->xskeleton : encoder->wskeleton;
681 DCHECK(!opcode_is_wide || IS_WIDE(encoder->opcode));
682
683 for (int i = 0; i < 4; i++) {
684 ArmEncodingKind kind = encoder->field_loc[i].kind;
685 uint32_t operand = lir->operands[i];
686 uint32_t value;
687
688 if (LIKELY(static_cast<unsigned>(kind) <= kFmtBitBlt)) {
689 // Note: this will handle kFmtReg* and kFmtBitBlt.
690
691 if (static_cast<unsigned>(kind) < kFmtBitBlt) {
692 bool is_zero = A64_REG_IS_ZR(operand);
693
Andreas Gampe3c12c512014-06-24 18:46:29 +0000694 if (kIsDebugBuild && (kFailOnSizeError || kReportSizeError)) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100695 // Register usage checks: First establish register usage requirements based on the
696 // format in `kind'.
Matteo Franchined7a0f22014-06-10 19:23:45 +0100697 bool want_float = false; // Want a float (rather than core) register.
698 bool want_64_bit = false; // Want a 64-bit (rather than 32-bit) register.
699 bool want_var_size = true; // Want register with variable size (kFmtReg{R,F}).
700 bool want_zero = false; // Want the zero (rather than sp) register.
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100701 switch (kind) {
702 case kFmtRegX:
703 want_64_bit = true;
704 // Intentional fall-through.
705 case kFmtRegW:
Andreas Gampe3c12c512014-06-24 18:46:29 +0000706 want_var_size = false;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100707 // Intentional fall-through.
708 case kFmtRegR:
709 want_zero = true;
710 break;
711 case kFmtRegXOrSp:
712 want_64_bit = true;
713 // Intentional fall-through.
714 case kFmtRegWOrSp:
Andreas Gampe3c12c512014-06-24 18:46:29 +0000715 want_var_size = false;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100716 break;
717 case kFmtRegROrSp:
718 break;
719 case kFmtRegD:
720 want_64_bit = true;
721 // Intentional fall-through.
722 case kFmtRegS:
Andreas Gampe3c12c512014-06-24 18:46:29 +0000723 want_var_size = false;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100724 // Intentional fall-through.
725 case kFmtRegF:
726 want_float = true;
727 break;
728 default:
729 LOG(FATAL) << "Bad fmt for arg n. " << i << " of " << encoder->name
730 << " (" << kind << ")";
731 break;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100732 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100733
Andreas Gampe3c12c512014-06-24 18:46:29 +0000734 // want_var_size == true means kind == kFmtReg{R,F}. In these two cases, we want
735 // the register size to be coherent with the instruction width.
736 if (want_var_size) {
737 want_64_bit = opcode_is_wide;
738 }
739
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100740 // Now check that the requirements are satisfied.
Zheng Xuc8304302014-05-15 17:21:01 +0100741 RegStorage reg(operand | RegStorage::kValid);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100742 const char *expected = nullptr;
743 if (want_float) {
744 if (!reg.IsFloat()) {
745 expected = "float register";
Andreas Gampe3c12c512014-06-24 18:46:29 +0000746 } else if (reg.IsDouble() != want_64_bit) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100747 expected = (want_64_bit) ? "double register" : "single register";
Matteo Franchin43ec8732014-03-31 15:00:14 +0100748 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100749 } else {
750 if (reg.IsFloat()) {
751 expected = "core register";
Andreas Gampe3c12c512014-06-24 18:46:29 +0000752 } else if (reg.Is64Bit() != want_64_bit) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100753 expected = (want_64_bit) ? "x-register" : "w-register";
Andreas Gampe3c12c512014-06-24 18:46:29 +0000754 } else if (A64_REGSTORAGE_IS_SP_OR_ZR(reg) && is_zero != want_zero) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100755 expected = (want_zero) ? "zero-register" : "sp-register";
756 }
757 }
758
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100759 // Fail, if `expected' contains an unsatisfied requirement.
760 if (expected != nullptr) {
buzbee33ae5582014-06-12 14:56:32 -0700761 LOG(WARNING) << "Method: " << PrettyMethod(cu_->method_idx, *cu_->dex_file)
762 << " @ 0x" << std::hex << lir->dalvik_offset;
Andreas Gampe3c12c512014-06-24 18:46:29 +0000763 if (kFailOnSizeError) {
764 LOG(FATAL) << "Bad argument n. " << i << " of " << encoder->name
Andreas Gampef29ecd62014-07-29 00:35:00 -0700765 << "(" << UNWIDE(encoder->opcode) << ", " << encoder->fmt << ")"
Andreas Gampe3c12c512014-06-24 18:46:29 +0000766 << ". Expected " << expected << ", got 0x" << std::hex << operand;
767 } else {
768 LOG(WARNING) << "Bad argument n. " << i << " of " << encoder->name
769 << ". Expected " << expected << ", got 0x" << std::hex << operand;
770 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100771 }
772 }
773
Matteo Franchined7a0f22014-06-10 19:23:45 +0100774 // In the lines below, we rely on (operand & 0x1f) == 31 to be true for register sp
775 // and zr. This means that these two registers do not need any special treatment, as
776 // their bottom 5 bits are correctly set to 31 == 0b11111, which is the right
777 // value for encoding both sp and zr.
778 COMPILE_ASSERT((rxzr & 0x1f) == 0x1f, rzr_register_number_must_be_31);
779 COMPILE_ASSERT((rsp & 0x1f) == 0x1f, rsp_register_number_must_be_31);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100780 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100781
782 value = (operand << encoder->field_loc[i].start) &
783 ((1 << (encoder->field_loc[i].end + 1)) - 1);
784 bits |= value;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100785 } else {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100786 switch (kind) {
787 case kFmtSkip:
788 break; // Nothing to do, but continue to next.
789 case kFmtUnused:
790 i = 4; // Done, break out of the enclosing loop.
791 break;
792 case kFmtShift:
793 // Intentional fallthrough.
794 case kFmtExtend:
795 DCHECK_EQ((operand & (1 << 6)) == 0, kind == kFmtShift);
796 value = (operand & 0x3f) << 10;
797 value |= ((operand & 0x1c0) >> 6) << 21;
798 bits |= value;
799 break;
800 case kFmtImm21:
801 value = (operand & 0x3) << 29;
802 value |= ((operand & 0x1ffffc) >> 2) << 5;
803 bits |= value;
804 break;
Zheng Xu5d7cdec2014-08-18 17:28:22 +0800805 case kFmtImm6Shift:
806 value = (operand & 0x1f) << 19;
807 value |= ((operand & 0x20) >> 5) << 31;
808 bits |= value;
809 break;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100810 default:
811 LOG(FATAL) << "Bad fmt for arg. " << i << " in " << encoder->name
812 << " (" << kind << ")";
813 }
Matteo Franchin43ec8732014-03-31 15:00:14 +0100814 }
815 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100816
817 DCHECK_EQ(encoder->size, 4);
818 write_pos[0] = (bits & 0xff);
819 write_pos[1] = ((bits >> 8) & 0xff);
820 write_pos[2] = ((bits >> 16) & 0xff);
821 write_pos[3] = ((bits >> 24) & 0xff);
822 write_pos += 4;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100823 }
824 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100825
Matteo Franchin43ec8732014-03-31 15:00:14 +0100826 return write_pos;
827}
828
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100829// Align data offset on 8 byte boundary: it will only contain double-word items, as word immediates
830// are better set directly from the code (they will require no more than 2 instructions).
831#define ALIGNED_DATA_OFFSET(offset) (((offset) + 0x7) & ~0x7)
832
Matteo Franchin43ec8732014-03-31 15:00:14 +0100833// Assemble the LIR into binary instruction format.
834void Arm64Mir2Lir::AssembleLIR() {
835 LIR* lir;
836 LIR* prev_lir;
837 cu_->NewTimingSplit("Assemble");
838 int assembler_retries = 0;
839 CodeOffset starting_offset = LinkFixupInsns(first_lir_insn_, last_lir_insn_, 0);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100840 data_offset_ = ALIGNED_DATA_OFFSET(starting_offset);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100841 int32_t offset_adjustment;
842 AssignDataOffsets();
843
844 /*
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100845 * Note: generation must be 1 on first pass (to distinguish from initialized state of 0
846 * for non-visited nodes). Start at zero here, and bit will be flipped to 1 on entry to the loop.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100847 */
848 int generation = 0;
849 while (true) {
850 offset_adjustment = 0;
851 AssemblerStatus res = kSuccess; // Assume success
852 generation ^= 1;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100853 // Note: nodes requiring possible fixup linked in ascending order.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100854 lir = first_fixup_;
855 prev_lir = NULL;
856 while (lir != NULL) {
Zheng Xu5d7cdec2014-08-18 17:28:22 +0800857 // NOTE: Any new non-pc_rel instructions inserted due to retry must be explicitly encoded at
858 // the time of insertion. Note that inserted instructions don't need use/def flags, but do
859 // need size and pc-rel status properly updated.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100860 lir->offset += offset_adjustment;
861 // During pass, allows us to tell whether a node has been updated with offset_adjustment yet.
862 lir->flags.generation = generation;
863 switch (static_cast<FixupKind>(lir->flags.fixup)) {
864 case kFixupLabel:
865 case kFixupNone:
Matteo Franchin43ec8732014-03-31 15:00:14 +0100866 case kFixupVLoad:
Matteo Franchin43ec8732014-03-31 15:00:14 +0100867 break;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100868 case kFixupT1Branch: {
869 LIR *target_lir = lir->target;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100870 DCHECK(target_lir);
871 CodeOffset pc = lir->offset;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100872 CodeOffset target = target_lir->offset +
873 ((target_lir->flags.generation == lir->flags.generation) ? 0 : offset_adjustment);
874 int32_t delta = target - pc;
Zheng Xu5d7cdec2014-08-18 17:28:22 +0800875 DCHECK_EQ(delta & 0x3, 0);
876 if (!IS_SIGNED_IMM19(delta >> 2)) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100877 LOG(FATAL) << "Invalid jump range in kFixupT1Branch";
Matteo Franchin43ec8732014-03-31 15:00:14 +0100878 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100879 lir->operands[0] = delta >> 2;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100880 break;
881 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100882 case kFixupLoad:
883 case kFixupCBxZ:
884 case kFixupCondBranch: {
885 LIR *target_lir = lir->target;
886 DCHECK(target_lir);
887 CodeOffset pc = lir->offset;
888 CodeOffset target = target_lir->offset +
Serban Constantinescu169489b2014-06-11 16:43:35 +0100889 ((target_lir->flags.generation == lir->flags.generation) ? 0 : offset_adjustment);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100890 int32_t delta = target - pc;
Zheng Xu5d7cdec2014-08-18 17:28:22 +0800891 DCHECK_EQ(delta & 0x3, 0);
892 if (!IS_SIGNED_IMM19(delta >> 2)) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100893 LOG(FATAL) << "Invalid jump range in kFixupLoad";
Matteo Franchin43ec8732014-03-31 15:00:14 +0100894 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100895 lir->operands[1] = delta >> 2;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100896 break;
897 }
Zheng Xu5d7cdec2014-08-18 17:28:22 +0800898 case kFixupTBxZ: {
899 int16_t opcode = lir->opcode;
900 RegStorage reg(lir->operands[0] | RegStorage::kValid);
901 int32_t imm = lir->operands[1];
902 DCHECK_EQ(IS_WIDE(opcode), reg.Is64Bit());
903 DCHECK_LT(imm, 64);
904 if (imm >= 32) {
905 DCHECK(IS_WIDE(opcode));
906 } else if (kIsDebugBuild && IS_WIDE(opcode)) {
907 // "tbz/tbnz x0, #imm(<32)" is the same with "tbz/tbnz w0, #imm(<32)", but GCC/oatdump
908 // will disassemble it as "tbz/tbnz w0, #imm(<32)". So unwide the LIR to make the
909 // compiler log behave the same with those disassembler in debug build.
910 // This will also affect tst instruction if it need to be replaced, but there is no
911 // performance difference between "tst Xt" and "tst Wt".
912 lir->opcode = UNWIDE(opcode);
913 lir->operands[0] = As32BitReg(reg).GetReg();
914 }
915
916 // Fix-up branch offset.
917 LIR *target_lir = lir->target;
918 DCHECK(target_lir);
919 CodeOffset pc = lir->offset;
920 CodeOffset target = target_lir->offset +
921 ((target_lir->flags.generation == lir->flags.generation) ? 0 : offset_adjustment);
922 int32_t delta = target - pc;
923 DCHECK_EQ(delta & 0x3, 0);
924 // Check if branch offset can be encoded in tbz/tbnz.
925 if (!IS_SIGNED_IMM14(delta >> 2)) {
926 DexOffset dalvik_offset = lir->dalvik_offset;
927 int16_t opcode = lir->opcode;
928 LIR* target = lir->target;
929 // "tbz/tbnz Rt, #imm, label" -> "tst Rt, #(1<<imm)".
930 offset_adjustment -= lir->flags.size;
931 int32_t imm = EncodeLogicalImmediate(IS_WIDE(opcode), 1 << lir->operands[1]);
932 DCHECK_NE(imm, -1);
933 lir->opcode = IS_WIDE(opcode) ? WIDE(kA64Tst2rl) : kA64Tst2rl;
934 lir->operands[1] = imm;
935 lir->target = nullptr;
936 lir->flags.fixup = EncodingMap[kA64Tst2rl].fixup;
937 lir->flags.size = EncodingMap[kA64Tst2rl].size;
938 offset_adjustment += lir->flags.size;
939 // Insert "beq/bneq label".
940 opcode = UNWIDE(opcode);
941 DCHECK(opcode == kA64Tbz3rht || opcode == kA64Tbnz3rht);
942 LIR* new_lir = RawLIR(dalvik_offset, kA64B2ct,
943 opcode == kA64Tbz3rht ? kArmCondEq : kArmCondNe, 0, 0, 0, 0, target);
944 InsertLIRAfter(lir, new_lir);
945 new_lir->offset = lir->offset + lir->flags.size;
946 new_lir->flags.generation = generation;
947 new_lir->flags.fixup = EncodingMap[kA64B2ct].fixup;
948 new_lir->flags.size = EncodingMap[kA64B2ct].size;
949 offset_adjustment += new_lir->flags.size;
950 // lir no longer pcrel, unlink and link in new_lir.
951 ReplaceFixup(prev_lir, lir, new_lir);
952 prev_lir = new_lir; // Continue with the new instruction.
953 lir = new_lir->u.a.pcrel_next;
954 res = kRetryAll;
955 continue;
956 }
957 lir->operands[2] = delta >> 2;
958 break;
959 }
Matteo Franchin43ec8732014-03-31 15:00:14 +0100960 case kFixupAdr: {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100961 LIR* target_lir = lir->target;
962 int32_t delta;
963 if (target_lir) {
964 CodeOffset target_offs = ((target_lir->flags.generation == lir->flags.generation) ?
965 0 : offset_adjustment) + target_lir->offset;
966 delta = target_offs - lir->offset;
967 } else if (lir->operands[2] >= 0) {
968 EmbeddedData* tab = reinterpret_cast<EmbeddedData*>(UnwrapPointer(lir->operands[2]));
969 delta = tab->offset + offset_adjustment - lir->offset;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100970 } else {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100971 // No fixup: this usage allows to retrieve the current PC.
972 delta = lir->operands[1];
Matteo Franchin43ec8732014-03-31 15:00:14 +0100973 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100974 if (!IS_SIGNED_IMM21(delta)) {
975 LOG(FATAL) << "Jump range above 1MB in kFixupAdr";
Matteo Franchin43ec8732014-03-31 15:00:14 +0100976 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100977 lir->operands[1] = delta;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100978 break;
979 }
980 default:
981 LOG(FATAL) << "Unexpected case " << lir->flags.fixup;
982 }
983 prev_lir = lir;
984 lir = lir->u.a.pcrel_next;
985 }
986
987 if (res == kSuccess) {
Zheng Xu5d7cdec2014-08-18 17:28:22 +0800988 DCHECK_EQ(offset_adjustment, 0);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100989 break;
990 } else {
991 assembler_retries++;
992 if (assembler_retries > MAX_ASSEMBLER_RETRIES) {
993 CodegenDump();
994 LOG(FATAL) << "Assembler error - too many retries";
995 }
996 starting_offset += offset_adjustment;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100997 data_offset_ = ALIGNED_DATA_OFFSET(starting_offset);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100998 AssignDataOffsets();
999 }
1000 }
1001
1002 // Build the CodeBuffer.
1003 DCHECK_LE(data_offset_, total_size_);
1004 code_buffer_.reserve(total_size_);
1005 code_buffer_.resize(starting_offset);
1006 uint8_t* write_pos = &code_buffer_[0];
1007 write_pos = EncodeLIRs(write_pos, first_lir_insn_);
1008 DCHECK_EQ(static_cast<CodeOffset>(write_pos - &code_buffer_[0]), starting_offset);
1009
Matteo Franchine45fb9e2014-05-06 10:10:30 +01001010 DCHECK_EQ(data_offset_, ALIGNED_DATA_OFFSET(code_buffer_.size()));
Matteo Franchin43ec8732014-03-31 15:00:14 +01001011
1012 // Install literals
1013 InstallLiteralPools();
1014
1015 // Install switch tables
1016 InstallSwitchTables();
1017
1018 // Install fill array data
1019 InstallFillArrayData();
1020
1021 // Create the mapping table and native offset to reference map.
1022 cu_->NewTimingSplit("PcMappingTable");
1023 CreateMappingTables();
1024
1025 cu_->NewTimingSplit("GcMap");
1026 CreateNativeGcMap();
1027}
1028
Ian Rogers5aa6e042014-06-13 16:38:24 -07001029size_t Arm64Mir2Lir::GetInsnSize(LIR* lir) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +01001030 ArmOpcode opcode = UNWIDE(lir->opcode);
1031 DCHECK(!IsPseudoLirOp(opcode));
1032 return EncodingMap[opcode].size;
Matteo Franchin43ec8732014-03-31 15:00:14 +01001033}
1034
1035// Encode instruction bit pattern and assign offsets.
1036uint32_t Arm64Mir2Lir::LinkFixupInsns(LIR* head_lir, LIR* tail_lir, uint32_t offset) {
1037 LIR* end_lir = tail_lir->next;
1038
1039 LIR* last_fixup = NULL;
1040 for (LIR* lir = head_lir; lir != end_lir; lir = NEXT_LIR(lir)) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +01001041 ArmOpcode opcode = UNWIDE(lir->opcode);
Matteo Franchin43ec8732014-03-31 15:00:14 +01001042 if (!lir->flags.is_nop) {
1043 if (lir->flags.fixup != kFixupNone) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +01001044 if (!IsPseudoLirOp(opcode)) {
1045 lir->flags.size = EncodingMap[opcode].size;
1046 lir->flags.fixup = EncodingMap[opcode].fixup;
Matteo Franchin43ec8732014-03-31 15:00:14 +01001047 } else {
Matteo Franchine45fb9e2014-05-06 10:10:30 +01001048 DCHECK_NE(static_cast<int>(opcode), kPseudoPseudoAlign4);
Matteo Franchin43ec8732014-03-31 15:00:14 +01001049 lir->flags.size = 0;
1050 lir->flags.fixup = kFixupLabel;
1051 }
1052 // Link into the fixup chain.
1053 lir->flags.use_def_invalid = true;
1054 lir->u.a.pcrel_next = NULL;
1055 if (first_fixup_ == NULL) {
1056 first_fixup_ = lir;
1057 } else {
1058 last_fixup->u.a.pcrel_next = lir;
1059 }
1060 last_fixup = lir;
1061 lir->offset = offset;
1062 }
1063 offset += lir->flags.size;
1064 }
1065 }
1066 return offset;
1067}
1068
1069void Arm64Mir2Lir::AssignDataOffsets() {
1070 /* Set up offsets for literals */
1071 CodeOffset offset = data_offset_;
1072
1073 offset = AssignLiteralOffset(offset);
1074
1075 offset = AssignSwitchTablesOffset(offset);
1076
1077 total_size_ = AssignFillArrayDataOffset(offset);
1078}
1079
1080} // namespace art