jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 17 | #ifndef ART_COMPILER_UTILS_MIPS_ASSEMBLER_MIPS_H_ |
| 18 | #define ART_COMPILER_UTILS_MIPS_ASSEMBLER_MIPS_H_ |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 19 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 20 | #include <deque> |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 21 | #include <utility> |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 22 | #include <vector> |
Elliott Hughes | 7616005 | 2012-12-12 16:31:20 -0800 | [diff] [blame] | 23 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 24 | #include "arch/mips/instruction_set_features_mips.h" |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 25 | #include "base/arena_containers.h" |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 26 | #include "base/enums.h" |
Elliott Hughes | 7616005 | 2012-12-12 16:31:20 -0800 | [diff] [blame] | 27 | #include "base/macros.h" |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 28 | #include "constants_mips.h" |
| 29 | #include "globals.h" |
| 30 | #include "managed_register_mips.h" |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 31 | #include "offsets.h" |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 32 | #include "utils/assembler.h" |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 33 | #include "utils/jni_macro_assembler.h" |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 34 | #include "utils/label.h" |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 35 | |
| 36 | namespace art { |
| 37 | namespace mips { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 38 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 39 | static constexpr size_t kMipsWordSize = 4; |
| 40 | static constexpr size_t kMipsDoublewordSize = 8; |
| 41 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 42 | enum LoadOperandType { |
| 43 | kLoadSignedByte, |
| 44 | kLoadUnsignedByte, |
| 45 | kLoadSignedHalfword, |
| 46 | kLoadUnsignedHalfword, |
| 47 | kLoadWord, |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 48 | kLoadDoubleword |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 49 | }; |
| 50 | |
| 51 | enum StoreOperandType { |
| 52 | kStoreByte, |
| 53 | kStoreHalfword, |
| 54 | kStoreWord, |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 55 | kStoreDoubleword |
| 56 | }; |
| 57 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 58 | // Used to test the values returned by ClassS/ClassD. |
| 59 | enum FPClassMaskType { |
| 60 | kSignalingNaN = 0x001, |
| 61 | kQuietNaN = 0x002, |
| 62 | kNegativeInfinity = 0x004, |
| 63 | kNegativeNormal = 0x008, |
| 64 | kNegativeSubnormal = 0x010, |
| 65 | kNegativeZero = 0x020, |
| 66 | kPositiveInfinity = 0x040, |
| 67 | kPositiveNormal = 0x080, |
| 68 | kPositiveSubnormal = 0x100, |
| 69 | kPositiveZero = 0x200, |
| 70 | }; |
| 71 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 72 | class MipsLabel : public Label { |
| 73 | public: |
| 74 | MipsLabel() : prev_branch_id_plus_one_(0) {} |
| 75 | |
| 76 | MipsLabel(MipsLabel&& src) |
| 77 | : Label(std::move(src)), prev_branch_id_plus_one_(src.prev_branch_id_plus_one_) {} |
| 78 | |
| 79 | private: |
| 80 | uint32_t prev_branch_id_plus_one_; // To get distance from preceding branch, if any. |
| 81 | |
| 82 | friend class MipsAssembler; |
| 83 | DISALLOW_COPY_AND_ASSIGN(MipsLabel); |
| 84 | }; |
| 85 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 86 | // Assembler literal is a value embedded in code, retrieved using a PC-relative load. |
| 87 | class Literal { |
| 88 | public: |
| 89 | static constexpr size_t kMaxSize = 8; |
| 90 | |
| 91 | Literal(uint32_t size, const uint8_t* data) |
| 92 | : label_(), size_(size) { |
| 93 | DCHECK_LE(size, Literal::kMaxSize); |
| 94 | memcpy(data_, data, size); |
| 95 | } |
| 96 | |
| 97 | template <typename T> |
| 98 | T GetValue() const { |
| 99 | DCHECK_EQ(size_, sizeof(T)); |
| 100 | T value; |
| 101 | memcpy(&value, data_, sizeof(T)); |
| 102 | return value; |
| 103 | } |
| 104 | |
| 105 | uint32_t GetSize() const { |
| 106 | return size_; |
| 107 | } |
| 108 | |
| 109 | const uint8_t* GetData() const { |
| 110 | return data_; |
| 111 | } |
| 112 | |
| 113 | MipsLabel* GetLabel() { |
| 114 | return &label_; |
| 115 | } |
| 116 | |
| 117 | const MipsLabel* GetLabel() const { |
| 118 | return &label_; |
| 119 | } |
| 120 | |
| 121 | private: |
| 122 | MipsLabel label_; |
| 123 | const uint32_t size_; |
| 124 | uint8_t data_[kMaxSize]; |
| 125 | |
| 126 | DISALLOW_COPY_AND_ASSIGN(Literal); |
| 127 | }; |
| 128 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 129 | // Jump table: table of labels emitted after the literals. Similar to literals. |
| 130 | class JumpTable { |
| 131 | public: |
| 132 | explicit JumpTable(std::vector<MipsLabel*>&& labels) |
| 133 | : label_(), labels_(std::move(labels)) { |
| 134 | } |
| 135 | |
| 136 | uint32_t GetSize() const { |
| 137 | return static_cast<uint32_t>(labels_.size()) * sizeof(uint32_t); |
| 138 | } |
| 139 | |
| 140 | const std::vector<MipsLabel*>& GetData() const { |
| 141 | return labels_; |
| 142 | } |
| 143 | |
| 144 | MipsLabel* GetLabel() { |
| 145 | return &label_; |
| 146 | } |
| 147 | |
| 148 | const MipsLabel* GetLabel() const { |
| 149 | return &label_; |
| 150 | } |
| 151 | |
| 152 | private: |
| 153 | MipsLabel label_; |
| 154 | std::vector<MipsLabel*> labels_; |
| 155 | |
| 156 | DISALLOW_COPY_AND_ASSIGN(JumpTable); |
| 157 | }; |
| 158 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 159 | // Slowpath entered when Thread::Current()->_exception is non-null. |
| 160 | class MipsExceptionSlowPath { |
| 161 | public: |
| 162 | explicit MipsExceptionSlowPath(MipsManagedRegister scratch, size_t stack_adjust) |
| 163 | : scratch_(scratch), stack_adjust_(stack_adjust) {} |
| 164 | |
| 165 | MipsExceptionSlowPath(MipsExceptionSlowPath&& src) |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 166 | : scratch_(src.scratch_), |
| 167 | stack_adjust_(src.stack_adjust_), |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 168 | exception_entry_(std::move(src.exception_entry_)) {} |
| 169 | |
| 170 | private: |
| 171 | MipsLabel* Entry() { return &exception_entry_; } |
| 172 | const MipsManagedRegister scratch_; |
| 173 | const size_t stack_adjust_; |
| 174 | MipsLabel exception_entry_; |
| 175 | |
| 176 | friend class MipsAssembler; |
| 177 | DISALLOW_COPY_AND_ASSIGN(MipsExceptionSlowPath); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 178 | }; |
| 179 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 180 | class MipsAssembler FINAL : public Assembler, public JNIMacroAssembler<PointerSize::k32> { |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 181 | public: |
Igor Murashkin | ae7ff92 | 2016-10-06 14:59:19 -0700 | [diff] [blame] | 182 | using JNIBase = JNIMacroAssembler<PointerSize::k32>; |
| 183 | |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 184 | explicit MipsAssembler(ArenaAllocator* arena, |
| 185 | const MipsInstructionSetFeatures* instruction_set_features = nullptr) |
| 186 | : Assembler(arena), |
| 187 | overwriting_(false), |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 188 | overwrite_location_(0), |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 189 | reordering_(true), |
| 190 | ds_fsm_state_(kExpectingLabel), |
| 191 | ds_fsm_target_pc_(0), |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 192 | literals_(arena->Adapter(kArenaAllocAssembler)), |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 193 | jump_tables_(arena->Adapter(kArenaAllocAssembler)), |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 194 | last_position_adjustment_(0), |
| 195 | last_old_position_(0), |
| 196 | last_branch_id_(0), |
Vladimir Marko | 10ef694 | 2015-10-22 15:25:54 +0100 | [diff] [blame] | 197 | isa_features_(instruction_set_features) { |
| 198 | cfi().DelayEmittingAdvancePCs(); |
| 199 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 200 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 201 | size_t CodeSize() const OVERRIDE { return Assembler::CodeSize(); } |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 202 | size_t CodePosition() OVERRIDE; |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 203 | DebugFrameOpCodeWriterForAssembler& cfi() { return Assembler::cfi(); } |
| 204 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 205 | virtual ~MipsAssembler() { |
| 206 | for (auto& branch : branches_) { |
| 207 | CHECK(branch.IsResolved()); |
| 208 | } |
| 209 | } |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 210 | |
| 211 | // Emit Machine Instructions. |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 212 | void Addu(Register rd, Register rs, Register rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 213 | void Addiu(Register rt, Register rs, uint16_t imm16); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 214 | void Subu(Register rd, Register rs, Register rt); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 215 | |
| 216 | void MultR2(Register rs, Register rt); // R2 |
| 217 | void MultuR2(Register rs, Register rt); // R2 |
| 218 | void DivR2(Register rs, Register rt); // R2 |
| 219 | void DivuR2(Register rs, Register rt); // R2 |
| 220 | void MulR2(Register rd, Register rs, Register rt); // R2 |
| 221 | void DivR2(Register rd, Register rs, Register rt); // R2 |
| 222 | void ModR2(Register rd, Register rs, Register rt); // R2 |
| 223 | void DivuR2(Register rd, Register rs, Register rt); // R2 |
| 224 | void ModuR2(Register rd, Register rs, Register rt); // R2 |
| 225 | void MulR6(Register rd, Register rs, Register rt); // R6 |
Alexey Frunze | 7e99e05 | 2015-11-24 19:28:01 -0800 | [diff] [blame] | 226 | void MuhR6(Register rd, Register rs, Register rt); // R6 |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 227 | void MuhuR6(Register rd, Register rs, Register rt); // R6 |
| 228 | void DivR6(Register rd, Register rs, Register rt); // R6 |
| 229 | void ModR6(Register rd, Register rs, Register rt); // R6 |
| 230 | void DivuR6(Register rd, Register rs, Register rt); // R6 |
| 231 | void ModuR6(Register rd, Register rs, Register rt); // R6 |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 232 | |
| 233 | void And(Register rd, Register rs, Register rt); |
| 234 | void Andi(Register rt, Register rs, uint16_t imm16); |
| 235 | void Or(Register rd, Register rs, Register rt); |
| 236 | void Ori(Register rt, Register rs, uint16_t imm16); |
| 237 | void Xor(Register rd, Register rs, Register rt); |
| 238 | void Xori(Register rt, Register rs, uint16_t imm16); |
| 239 | void Nor(Register rd, Register rs, Register rt); |
| 240 | |
Chris Larsen | e384547 | 2015-11-18 12:27:15 -0800 | [diff] [blame] | 241 | void Movz(Register rd, Register rs, Register rt); // R2 |
| 242 | void Movn(Register rd, Register rs, Register rt); // R2 |
| 243 | void Seleqz(Register rd, Register rs, Register rt); // R6 |
| 244 | void Selnez(Register rd, Register rs, Register rt); // R6 |
| 245 | void ClzR6(Register rd, Register rs); |
| 246 | void ClzR2(Register rd, Register rs); |
| 247 | void CloR6(Register rd, Register rs); |
| 248 | void CloR2(Register rd, Register rs); |
| 249 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 250 | void Seb(Register rd, Register rt); // R2+ |
| 251 | void Seh(Register rd, Register rt); // R2+ |
Chris Larsen | 3f8bf65 | 2015-10-28 10:08:56 -0700 | [diff] [blame] | 252 | void Wsbh(Register rd, Register rt); // R2+ |
Chris Larsen | 70014c8 | 2015-11-18 12:26:08 -0800 | [diff] [blame] | 253 | void Bitswap(Register rd, Register rt); // R6 |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 254 | |
| 255 | void Sll(Register rd, Register rt, int shamt); |
| 256 | void Srl(Register rd, Register rt, int shamt); |
Chris Larsen | 3f8bf65 | 2015-10-28 10:08:56 -0700 | [diff] [blame] | 257 | void Rotr(Register rd, Register rt, int shamt); // R2+ |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 258 | void Sra(Register rd, Register rt, int shamt); |
| 259 | void Sllv(Register rd, Register rt, Register rs); |
| 260 | void Srlv(Register rd, Register rt, Register rs); |
Chris Larsen | e16ce5a | 2015-11-18 12:30:20 -0800 | [diff] [blame] | 261 | void Rotrv(Register rd, Register rt, Register rs); // R2+ |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 262 | void Srav(Register rd, Register rt, Register rs); |
Alexey Frunze | 5c7aed3 | 2015-11-25 19:41:54 -0800 | [diff] [blame] | 263 | void Ext(Register rd, Register rt, int pos, int size); // R2+ |
| 264 | void Ins(Register rd, Register rt, int pos, int size); // R2+ |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 265 | |
| 266 | void Lb(Register rt, Register rs, uint16_t imm16); |
| 267 | void Lh(Register rt, Register rs, uint16_t imm16); |
| 268 | void Lw(Register rt, Register rs, uint16_t imm16); |
Chris Larsen | 3acee73 | 2015-11-18 13:31:08 -0800 | [diff] [blame] | 269 | void Lwl(Register rt, Register rs, uint16_t imm16); |
| 270 | void Lwr(Register rt, Register rs, uint16_t imm16); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 271 | void Lbu(Register rt, Register rs, uint16_t imm16); |
| 272 | void Lhu(Register rt, Register rs, uint16_t imm16); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 273 | void Lwpc(Register rs, uint32_t imm19); // R6 |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 274 | void Lui(Register rt, uint16_t imm16); |
Alexey Frunze | cad3a4c | 2016-06-07 23:40:37 -0700 | [diff] [blame] | 275 | void Aui(Register rt, Register rs, uint16_t imm16); // R6 |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 276 | void Sync(uint32_t stype); |
| 277 | void Mfhi(Register rd); // R2 |
| 278 | void Mflo(Register rd); // R2 |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 279 | |
| 280 | void Sb(Register rt, Register rs, uint16_t imm16); |
| 281 | void Sh(Register rt, Register rs, uint16_t imm16); |
| 282 | void Sw(Register rt, Register rs, uint16_t imm16); |
Chris Larsen | 3acee73 | 2015-11-18 13:31:08 -0800 | [diff] [blame] | 283 | void Swl(Register rt, Register rs, uint16_t imm16); |
| 284 | void Swr(Register rt, Register rs, uint16_t imm16); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 285 | |
Alexey Frunze | 51aff3a | 2016-03-17 17:21:45 -0700 | [diff] [blame] | 286 | void LlR2(Register rt, Register base, int16_t imm16 = 0); |
| 287 | void ScR2(Register rt, Register base, int16_t imm16 = 0); |
| 288 | void LlR6(Register rt, Register base, int16_t imm9 = 0); |
| 289 | void ScR6(Register rt, Register base, int16_t imm9 = 0); |
| 290 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 291 | void Slt(Register rd, Register rs, Register rt); |
| 292 | void Sltu(Register rd, Register rs, Register rt); |
| 293 | void Slti(Register rt, Register rs, uint16_t imm16); |
| 294 | void Sltiu(Register rt, Register rs, uint16_t imm16); |
| 295 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 296 | // Branches and jumps to immediate offsets/addresses do not take care of their |
| 297 | // delay/forbidden slots and generally should not be used directly. This applies |
| 298 | // to the following R2 and R6 branch/jump instructions with imm16, imm21, addr26 |
| 299 | // offsets/addresses. |
| 300 | // Use branches/jumps to labels instead. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 301 | void B(uint16_t imm16); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 302 | void Bal(uint16_t imm16); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 303 | void Beq(Register rs, Register rt, uint16_t imm16); |
| 304 | void Bne(Register rs, Register rt, uint16_t imm16); |
| 305 | void Beqz(Register rt, uint16_t imm16); |
| 306 | void Bnez(Register rt, uint16_t imm16); |
| 307 | void Bltz(Register rt, uint16_t imm16); |
| 308 | void Bgez(Register rt, uint16_t imm16); |
| 309 | void Blez(Register rt, uint16_t imm16); |
| 310 | void Bgtz(Register rt, uint16_t imm16); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 311 | void Bc1f(uint16_t imm16); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 312 | void Bc1f(int cc, uint16_t imm16); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 313 | void Bc1t(uint16_t imm16); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 314 | void Bc1t(int cc, uint16_t imm16); // R2 |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 315 | void J(uint32_t addr26); |
| 316 | void Jal(uint32_t addr26); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 317 | // Jalr() and Jr() fill their delay slots when reordering is enabled. |
| 318 | // When reordering is disabled, the delay slots must be filled manually. |
| 319 | // You may use NopIfNoReordering() to fill them when reordering is disabled. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 320 | void Jalr(Register rd, Register rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 321 | void Jalr(Register rs); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 322 | void Jr(Register rs); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 323 | // Nal() does not fill its delay slot. It must be filled manually. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 324 | void Nal(); |
| 325 | void Auipc(Register rs, uint16_t imm16); // R6 |
| 326 | void Addiupc(Register rs, uint32_t imm19); // R6 |
| 327 | void Bc(uint32_t imm26); // R6 |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 328 | void Balc(uint32_t imm26); // R6 |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 329 | void Jic(Register rt, uint16_t imm16); // R6 |
| 330 | void Jialc(Register rt, uint16_t imm16); // R6 |
| 331 | void Bltc(Register rs, Register rt, uint16_t imm16); // R6 |
| 332 | void Bltzc(Register rt, uint16_t imm16); // R6 |
| 333 | void Bgtzc(Register rt, uint16_t imm16); // R6 |
| 334 | void Bgec(Register rs, Register rt, uint16_t imm16); // R6 |
| 335 | void Bgezc(Register rt, uint16_t imm16); // R6 |
| 336 | void Blezc(Register rt, uint16_t imm16); // R6 |
| 337 | void Bltuc(Register rs, Register rt, uint16_t imm16); // R6 |
| 338 | void Bgeuc(Register rs, Register rt, uint16_t imm16); // R6 |
| 339 | void Beqc(Register rs, Register rt, uint16_t imm16); // R6 |
| 340 | void Bnec(Register rs, Register rt, uint16_t imm16); // R6 |
| 341 | void Beqzc(Register rs, uint32_t imm21); // R6 |
| 342 | void Bnezc(Register rs, uint32_t imm21); // R6 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 343 | void Bc1eqz(FRegister ft, uint16_t imm16); // R6 |
| 344 | void Bc1nez(FRegister ft, uint16_t imm16); // R6 |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 345 | |
| 346 | void AddS(FRegister fd, FRegister fs, FRegister ft); |
| 347 | void SubS(FRegister fd, FRegister fs, FRegister ft); |
| 348 | void MulS(FRegister fd, FRegister fs, FRegister ft); |
| 349 | void DivS(FRegister fd, FRegister fs, FRegister ft); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 350 | void AddD(FRegister fd, FRegister fs, FRegister ft); |
| 351 | void SubD(FRegister fd, FRegister fs, FRegister ft); |
| 352 | void MulD(FRegister fd, FRegister fs, FRegister ft); |
| 353 | void DivD(FRegister fd, FRegister fs, FRegister ft); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 354 | void SqrtS(FRegister fd, FRegister fs); |
| 355 | void SqrtD(FRegister fd, FRegister fs); |
| 356 | void AbsS(FRegister fd, FRegister fs); |
| 357 | void AbsD(FRegister fd, FRegister fs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 358 | void MovS(FRegister fd, FRegister fs); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 359 | void MovD(FRegister fd, FRegister fs); |
| 360 | void NegS(FRegister fd, FRegister fs); |
| 361 | void NegD(FRegister fd, FRegister fs); |
| 362 | |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 363 | void CunS(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 364 | void CunS(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 365 | void CeqS(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 366 | void CeqS(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 367 | void CueqS(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 368 | void CueqS(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 369 | void ColtS(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 370 | void ColtS(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 371 | void CultS(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 372 | void CultS(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 373 | void ColeS(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 374 | void ColeS(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 375 | void CuleS(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 376 | void CuleS(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 377 | void CunD(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 378 | void CunD(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 379 | void CeqD(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 380 | void CeqD(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 381 | void CueqD(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 382 | void CueqD(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 383 | void ColtD(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 384 | void ColtD(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 385 | void CultD(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 386 | void CultD(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 387 | void ColeD(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 388 | void ColeD(int cc, FRegister fs, FRegister ft); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 389 | void CuleD(FRegister fs, FRegister ft); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 390 | void CuleD(int cc, FRegister fs, FRegister ft); // R2 |
| 391 | void CmpUnS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 392 | void CmpEqS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 393 | void CmpUeqS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 394 | void CmpLtS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 395 | void CmpUltS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 396 | void CmpLeS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 397 | void CmpUleS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 398 | void CmpOrS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 399 | void CmpUneS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 400 | void CmpNeS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 401 | void CmpUnD(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 402 | void CmpEqD(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 403 | void CmpUeqD(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 404 | void CmpLtD(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 405 | void CmpUltD(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 406 | void CmpLeD(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 407 | void CmpUleD(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 408 | void CmpOrD(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 409 | void CmpUneD(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 410 | void CmpNeD(FRegister fd, FRegister fs, FRegister ft); // R6 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 411 | void Movf(Register rd, Register rs, int cc = 0); // R2 |
| 412 | void Movt(Register rd, Register rs, int cc = 0); // R2 |
| 413 | void MovfS(FRegister fd, FRegister fs, int cc = 0); // R2 |
| 414 | void MovfD(FRegister fd, FRegister fs, int cc = 0); // R2 |
| 415 | void MovtS(FRegister fd, FRegister fs, int cc = 0); // R2 |
| 416 | void MovtD(FRegister fd, FRegister fs, int cc = 0); // R2 |
Alexey Frunze | 674b9ee | 2016-09-20 14:54:15 -0700 | [diff] [blame^] | 417 | void MovzS(FRegister fd, FRegister fs, Register rt); // R2 |
| 418 | void MovzD(FRegister fd, FRegister fs, Register rt); // R2 |
| 419 | void MovnS(FRegister fd, FRegister fs, Register rt); // R2 |
| 420 | void MovnD(FRegister fd, FRegister fs, Register rt); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 421 | void SelS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 422 | void SelD(FRegister fd, FRegister fs, FRegister ft); // R6 |
Alexey Frunze | 674b9ee | 2016-09-20 14:54:15 -0700 | [diff] [blame^] | 423 | void SeleqzS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 424 | void SeleqzD(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 425 | void SelnezS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 426 | void SelnezD(FRegister fd, FRegister fs, FRegister ft); // R6 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 427 | void ClassS(FRegister fd, FRegister fs); // R6 |
| 428 | void ClassD(FRegister fd, FRegister fs); // R6 |
| 429 | void MinS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 430 | void MinD(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 431 | void MaxS(FRegister fd, FRegister fs, FRegister ft); // R6 |
| 432 | void MaxD(FRegister fd, FRegister fs, FRegister ft); // R6 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 433 | |
Alexey Frunze | baf60b7 | 2015-12-22 15:15:03 -0800 | [diff] [blame] | 434 | void TruncLS(FRegister fd, FRegister fs); // R2+, FR=1 |
| 435 | void TruncLD(FRegister fd, FRegister fs); // R2+, FR=1 |
| 436 | void TruncWS(FRegister fd, FRegister fs); |
| 437 | void TruncWD(FRegister fd, FRegister fs); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 438 | void Cvtsw(FRegister fd, FRegister fs); |
| 439 | void Cvtdw(FRegister fd, FRegister fs); |
| 440 | void Cvtsd(FRegister fd, FRegister fs); |
| 441 | void Cvtds(FRegister fd, FRegister fs); |
Alexey Frunze | baf60b7 | 2015-12-22 15:15:03 -0800 | [diff] [blame] | 442 | void Cvtsl(FRegister fd, FRegister fs); // R2+, FR=1 |
| 443 | void Cvtdl(FRegister fd, FRegister fs); // R2+, FR=1 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 444 | void FloorWS(FRegister fd, FRegister fs); |
| 445 | void FloorWD(FRegister fd, FRegister fs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 446 | |
| 447 | void Mfc1(Register rt, FRegister fs); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 448 | void Mtc1(Register rt, FRegister fs); |
| 449 | void Mfhc1(Register rt, FRegister fs); |
| 450 | void Mthc1(Register rt, FRegister fs); |
Alexey Frunze | bb9863a | 2016-01-11 15:51:16 -0800 | [diff] [blame] | 451 | void MoveFromFpuHigh(Register rt, FRegister fs); |
| 452 | void MoveToFpuHigh(Register rt, FRegister fs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 453 | void Lwc1(FRegister ft, Register rs, uint16_t imm16); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 454 | void Ldc1(FRegister ft, Register rs, uint16_t imm16); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 455 | void Swc1(FRegister ft, Register rs, uint16_t imm16); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 456 | void Sdc1(FRegister ft, Register rs, uint16_t imm16); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 457 | |
| 458 | void Break(); |
jeffhao | 0703060 | 2012-09-26 14:33:14 -0700 | [diff] [blame] | 459 | void Nop(); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 460 | void NopIfNoReordering(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 461 | void Move(Register rd, Register rs); |
| 462 | void Clear(Register rd); |
| 463 | void Not(Register rd, Register rs); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 464 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 465 | // Higher level composite instructions. |
| 466 | void LoadConst32(Register rd, int32_t value); |
| 467 | void LoadConst64(Register reg_hi, Register reg_lo, int64_t value); |
| 468 | void LoadDConst64(FRegister rd, int64_t value, Register temp); |
| 469 | void LoadSConst32(FRegister r, int32_t value, Register temp); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 470 | void Addiu32(Register rt, Register rs, int32_t value, Register rtmp = AT); |
| 471 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 472 | // These will generate R2 branches or R6 branches as appropriate and take care of |
| 473 | // the delay/forbidden slots. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 474 | void Bind(MipsLabel* label); |
| 475 | void B(MipsLabel* label); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 476 | void Bal(MipsLabel* label); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 477 | void Beq(Register rs, Register rt, MipsLabel* label); |
| 478 | void Bne(Register rs, Register rt, MipsLabel* label); |
| 479 | void Beqz(Register rt, MipsLabel* label); |
| 480 | void Bnez(Register rt, MipsLabel* label); |
| 481 | void Bltz(Register rt, MipsLabel* label); |
| 482 | void Bgez(Register rt, MipsLabel* label); |
| 483 | void Blez(Register rt, MipsLabel* label); |
| 484 | void Bgtz(Register rt, MipsLabel* label); |
| 485 | void Blt(Register rs, Register rt, MipsLabel* label); |
| 486 | void Bge(Register rs, Register rt, MipsLabel* label); |
| 487 | void Bltu(Register rs, Register rt, MipsLabel* label); |
| 488 | void Bgeu(Register rs, Register rt, MipsLabel* label); |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 489 | void Bc1f(MipsLabel* label); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 490 | void Bc1f(int cc, MipsLabel* label); // R2 |
Chris Larsen | b74353a | 2015-11-20 09:07:09 -0800 | [diff] [blame] | 491 | void Bc1t(MipsLabel* label); // R2 |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 492 | void Bc1t(int cc, MipsLabel* label); // R2 |
| 493 | void Bc1eqz(FRegister ft, MipsLabel* label); // R6 |
| 494 | void Bc1nez(FRegister ft, MipsLabel* label); // R6 |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 495 | |
| 496 | void EmitLoad(ManagedRegister m_dst, Register src_register, int32_t src_offset, size_t size); |
Alexey Frunze | cad3a4c | 2016-06-07 23:40:37 -0700 | [diff] [blame] | 497 | void AdjustBaseAndOffset(Register& base, |
| 498 | int32_t& offset, |
| 499 | bool is_doubleword, |
| 500 | bool is_float = false); |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 501 | |
| 502 | private: |
| 503 | struct NoImplicitNullChecker { |
| 504 | void operator()() {} |
| 505 | }; |
| 506 | |
| 507 | public: |
| 508 | template <typename ImplicitNullChecker = NoImplicitNullChecker> |
Alexey Frunze | f58b248 | 2016-09-02 22:14:06 -0700 | [diff] [blame] | 509 | void StoreConstToOffset(StoreOperandType type, |
| 510 | int64_t value, |
| 511 | Register base, |
| 512 | int32_t offset, |
| 513 | Register temp, |
| 514 | ImplicitNullChecker null_checker = NoImplicitNullChecker()) { |
| 515 | // We permit `base` and `temp` to coincide (however, we check that neither is AT), |
| 516 | // in which case the `base` register may be overwritten in the process. |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 517 | CHECK_NE(temp, AT); // Must not use AT as temp, so as not to overwrite the adjusted base. |
Alexey Frunze | f58b248 | 2016-09-02 22:14:06 -0700 | [diff] [blame] | 518 | AdjustBaseAndOffset(base, offset, /* is_doubleword */ (type == kStoreDoubleword)); |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 519 | uint32_t low = Low32Bits(value); |
| 520 | uint32_t high = High32Bits(value); |
Alexey Frunze | f58b248 | 2016-09-02 22:14:06 -0700 | [diff] [blame] | 521 | Register reg; |
| 522 | // If the adjustment left `base` unchanged and equal to `temp`, we can't use `temp` |
| 523 | // to load and hold the value but we can use AT instead as AT hasn't been used yet. |
| 524 | // Otherwise, `temp` can be used for the value. And if `temp` is the same as the |
| 525 | // original `base` (that is, `base` prior to the adjustment), the original `base` |
| 526 | // register will be overwritten. |
| 527 | if (base == temp) { |
| 528 | temp = AT; |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 529 | } |
Alexey Frunze | f58b248 | 2016-09-02 22:14:06 -0700 | [diff] [blame] | 530 | if (low == 0) { |
| 531 | reg = ZERO; |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 532 | } else { |
Alexey Frunze | f58b248 | 2016-09-02 22:14:06 -0700 | [diff] [blame] | 533 | reg = temp; |
| 534 | LoadConst32(reg, low); |
| 535 | } |
| 536 | switch (type) { |
| 537 | case kStoreByte: |
| 538 | Sb(reg, base, offset); |
| 539 | break; |
| 540 | case kStoreHalfword: |
| 541 | Sh(reg, base, offset); |
| 542 | break; |
| 543 | case kStoreWord: |
| 544 | Sw(reg, base, offset); |
| 545 | break; |
| 546 | case kStoreDoubleword: |
| 547 | Sw(reg, base, offset); |
| 548 | null_checker(); |
| 549 | if (high == 0) { |
| 550 | reg = ZERO; |
| 551 | } else { |
| 552 | reg = temp; |
| 553 | if (high != low) { |
| 554 | LoadConst32(reg, high); |
| 555 | } |
| 556 | } |
| 557 | Sw(reg, base, offset + kMipsWordSize); |
| 558 | break; |
| 559 | default: |
| 560 | LOG(FATAL) << "UNREACHABLE"; |
| 561 | } |
| 562 | if (type != kStoreDoubleword) { |
| 563 | null_checker(); |
Alexey Frunze | 2923db7 | 2016-08-20 01:55:47 -0700 | [diff] [blame] | 564 | } |
| 565 | } |
| 566 | |
| 567 | template <typename ImplicitNullChecker = NoImplicitNullChecker> |
| 568 | void LoadFromOffset(LoadOperandType type, |
| 569 | Register reg, |
| 570 | Register base, |
| 571 | int32_t offset, |
| 572 | ImplicitNullChecker null_checker = NoImplicitNullChecker()) { |
| 573 | AdjustBaseAndOffset(base, offset, /* is_doubleword */ (type == kLoadDoubleword)); |
| 574 | switch (type) { |
| 575 | case kLoadSignedByte: |
| 576 | Lb(reg, base, offset); |
| 577 | break; |
| 578 | case kLoadUnsignedByte: |
| 579 | Lbu(reg, base, offset); |
| 580 | break; |
| 581 | case kLoadSignedHalfword: |
| 582 | Lh(reg, base, offset); |
| 583 | break; |
| 584 | case kLoadUnsignedHalfword: |
| 585 | Lhu(reg, base, offset); |
| 586 | break; |
| 587 | case kLoadWord: |
| 588 | Lw(reg, base, offset); |
| 589 | break; |
| 590 | case kLoadDoubleword: |
| 591 | if (reg == base) { |
| 592 | // This will clobber the base when loading the lower register. Since we have to load the |
| 593 | // higher register as well, this will fail. Solution: reverse the order. |
| 594 | Lw(static_cast<Register>(reg + 1), base, offset + kMipsWordSize); |
| 595 | null_checker(); |
| 596 | Lw(reg, base, offset); |
| 597 | } else { |
| 598 | Lw(reg, base, offset); |
| 599 | null_checker(); |
| 600 | Lw(static_cast<Register>(reg + 1), base, offset + kMipsWordSize); |
| 601 | } |
| 602 | break; |
| 603 | default: |
| 604 | LOG(FATAL) << "UNREACHABLE"; |
| 605 | } |
| 606 | if (type != kLoadDoubleword) { |
| 607 | null_checker(); |
| 608 | } |
| 609 | } |
| 610 | |
| 611 | template <typename ImplicitNullChecker = NoImplicitNullChecker> |
| 612 | void LoadSFromOffset(FRegister reg, |
| 613 | Register base, |
| 614 | int32_t offset, |
| 615 | ImplicitNullChecker null_checker = NoImplicitNullChecker()) { |
| 616 | AdjustBaseAndOffset(base, offset, /* is_doubleword */ false, /* is_float */ true); |
| 617 | Lwc1(reg, base, offset); |
| 618 | null_checker(); |
| 619 | } |
| 620 | |
| 621 | template <typename ImplicitNullChecker = NoImplicitNullChecker> |
| 622 | void LoadDFromOffset(FRegister reg, |
| 623 | Register base, |
| 624 | int32_t offset, |
| 625 | ImplicitNullChecker null_checker = NoImplicitNullChecker()) { |
| 626 | AdjustBaseAndOffset(base, offset, /* is_doubleword */ true, /* is_float */ true); |
| 627 | if (IsAligned<kMipsDoublewordSize>(offset)) { |
| 628 | Ldc1(reg, base, offset); |
| 629 | null_checker(); |
| 630 | } else { |
| 631 | if (Is32BitFPU()) { |
| 632 | Lwc1(reg, base, offset); |
| 633 | null_checker(); |
| 634 | Lwc1(static_cast<FRegister>(reg + 1), base, offset + kMipsWordSize); |
| 635 | } else { |
| 636 | // 64-bit FPU. |
| 637 | Lwc1(reg, base, offset); |
| 638 | null_checker(); |
| 639 | Lw(T8, base, offset + kMipsWordSize); |
| 640 | Mthc1(T8, reg); |
| 641 | } |
| 642 | } |
| 643 | } |
| 644 | |
| 645 | template <typename ImplicitNullChecker = NoImplicitNullChecker> |
| 646 | void StoreToOffset(StoreOperandType type, |
| 647 | Register reg, |
| 648 | Register base, |
| 649 | int32_t offset, |
| 650 | ImplicitNullChecker null_checker = NoImplicitNullChecker()) { |
| 651 | // Must not use AT as `reg`, so as not to overwrite the value being stored |
| 652 | // with the adjusted `base`. |
| 653 | CHECK_NE(reg, AT); |
| 654 | AdjustBaseAndOffset(base, offset, /* is_doubleword */ (type == kStoreDoubleword)); |
| 655 | switch (type) { |
| 656 | case kStoreByte: |
| 657 | Sb(reg, base, offset); |
| 658 | break; |
| 659 | case kStoreHalfword: |
| 660 | Sh(reg, base, offset); |
| 661 | break; |
| 662 | case kStoreWord: |
| 663 | Sw(reg, base, offset); |
| 664 | break; |
| 665 | case kStoreDoubleword: |
| 666 | CHECK_NE(reg, base); |
| 667 | CHECK_NE(static_cast<Register>(reg + 1), base); |
| 668 | Sw(reg, base, offset); |
| 669 | null_checker(); |
| 670 | Sw(static_cast<Register>(reg + 1), base, offset + kMipsWordSize); |
| 671 | break; |
| 672 | default: |
| 673 | LOG(FATAL) << "UNREACHABLE"; |
| 674 | } |
| 675 | if (type != kStoreDoubleword) { |
| 676 | null_checker(); |
| 677 | } |
| 678 | } |
| 679 | |
| 680 | template <typename ImplicitNullChecker = NoImplicitNullChecker> |
| 681 | void StoreSToOffset(FRegister reg, |
| 682 | Register base, |
| 683 | int32_t offset, |
| 684 | ImplicitNullChecker null_checker = NoImplicitNullChecker()) { |
| 685 | AdjustBaseAndOffset(base, offset, /* is_doubleword */ false, /* is_float */ true); |
| 686 | Swc1(reg, base, offset); |
| 687 | null_checker(); |
| 688 | } |
| 689 | |
| 690 | template <typename ImplicitNullChecker = NoImplicitNullChecker> |
| 691 | void StoreDToOffset(FRegister reg, |
| 692 | Register base, |
| 693 | int32_t offset, |
| 694 | ImplicitNullChecker null_checker = NoImplicitNullChecker()) { |
| 695 | AdjustBaseAndOffset(base, offset, /* is_doubleword */ true, /* is_float */ true); |
| 696 | if (IsAligned<kMipsDoublewordSize>(offset)) { |
| 697 | Sdc1(reg, base, offset); |
| 698 | null_checker(); |
| 699 | } else { |
| 700 | if (Is32BitFPU()) { |
| 701 | Swc1(reg, base, offset); |
| 702 | null_checker(); |
| 703 | Swc1(static_cast<FRegister>(reg + 1), base, offset + kMipsWordSize); |
| 704 | } else { |
| 705 | // 64-bit FPU. |
| 706 | Mfhc1(T8, reg); |
| 707 | Swc1(reg, base, offset); |
| 708 | null_checker(); |
| 709 | Sw(T8, base, offset + kMipsWordSize); |
| 710 | } |
| 711 | } |
| 712 | } |
| 713 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 714 | void LoadFromOffset(LoadOperandType type, Register reg, Register base, int32_t offset); |
| 715 | void LoadSFromOffset(FRegister reg, Register base, int32_t offset); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 716 | void LoadDFromOffset(FRegister reg, Register base, int32_t offset); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 717 | void StoreToOffset(StoreOperandType type, Register reg, Register base, int32_t offset); |
Goran Jakovljevic | ff73498 | 2015-08-24 12:58:55 +0000 | [diff] [blame] | 718 | void StoreSToOffset(FRegister reg, Register base, int32_t offset); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 719 | void StoreDToOffset(FRegister reg, Register base, int32_t offset); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 720 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 721 | // Emit data (e.g. encoded instruction or immediate) to the instruction stream. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 722 | void Emit(uint32_t value); |
| 723 | |
| 724 | // Push/pop composite routines. |
| 725 | void Push(Register rs); |
| 726 | void Pop(Register rd); |
| 727 | void PopAndReturn(Register rd, Register rt); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 728 | |
Andreas Gampe | 85b62f2 | 2015-09-09 13:15:38 -0700 | [diff] [blame] | 729 | void Bind(Label* label) OVERRIDE { |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 730 | Bind(down_cast<MipsLabel*>(label)); |
Andreas Gampe | 85b62f2 | 2015-09-09 13:15:38 -0700 | [diff] [blame] | 731 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 732 | void Jump(Label* label ATTRIBUTE_UNUSED) OVERRIDE { |
| 733 | UNIMPLEMENTED(FATAL) << "Do not use Jump for MIPS"; |
Andreas Gampe | 85b62f2 | 2015-09-09 13:15:38 -0700 | [diff] [blame] | 734 | } |
| 735 | |
Igor Murashkin | ae7ff92 | 2016-10-06 14:59:19 -0700 | [diff] [blame] | 736 | // Don't warn about a different virtual Bind/Jump in the base class. |
| 737 | using JNIBase::Bind; |
| 738 | using JNIBase::Jump; |
| 739 | |
| 740 | // Create a new label that can be used with Jump/Bind calls. |
| 741 | std::unique_ptr<JNIMacroLabel> CreateLabel() OVERRIDE { |
| 742 | LOG(FATAL) << "Not implemented on MIPS32"; |
| 743 | UNREACHABLE(); |
| 744 | } |
| 745 | // Emit an unconditional jump to the label. |
| 746 | void Jump(JNIMacroLabel* label ATTRIBUTE_UNUSED) OVERRIDE { |
| 747 | LOG(FATAL) << "Not implemented on MIPS32"; |
| 748 | UNREACHABLE(); |
| 749 | } |
| 750 | // Emit a conditional jump to the label by applying a unary condition test to the register. |
| 751 | void Jump(JNIMacroLabel* label ATTRIBUTE_UNUSED, |
| 752 | JNIMacroUnaryCondition cond ATTRIBUTE_UNUSED, |
| 753 | ManagedRegister test ATTRIBUTE_UNUSED) OVERRIDE { |
| 754 | LOG(FATAL) << "Not implemented on MIPS32"; |
| 755 | UNREACHABLE(); |
| 756 | } |
| 757 | |
| 758 | // Code at this offset will serve as the target for the Jump call. |
| 759 | void Bind(JNIMacroLabel* label ATTRIBUTE_UNUSED) OVERRIDE { |
| 760 | LOG(FATAL) << "Not implemented on MIPS32"; |
| 761 | UNREACHABLE(); |
| 762 | } |
| 763 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 764 | // Create a new literal with a given value. |
| 765 | // NOTE: Force the template parameter to be explicitly specified. |
| 766 | template <typename T> |
| 767 | Literal* NewLiteral(typename Identity<T>::type value) { |
| 768 | static_assert(std::is_integral<T>::value, "T must be an integral type."); |
| 769 | return NewLiteral(sizeof(value), reinterpret_cast<const uint8_t*>(&value)); |
| 770 | } |
| 771 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 772 | // Load label address using the base register (for R2 only) or using PC-relative loads |
| 773 | // (for R6 only; base_reg must be ZERO). To be used with data labels in the literal / |
| 774 | // jump table area only and not with regular code labels. |
| 775 | void LoadLabelAddress(Register dest_reg, Register base_reg, MipsLabel* label); |
| 776 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 777 | // Create a new literal with the given data. |
| 778 | Literal* NewLiteral(size_t size, const uint8_t* data); |
| 779 | |
| 780 | // Load literal using the base register (for R2 only) or using PC-relative loads |
| 781 | // (for R6 only; base_reg must be ZERO). |
| 782 | void LoadLiteral(Register dest_reg, Register base_reg, Literal* literal); |
| 783 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 784 | // Create a jump table for the given labels that will be emitted when finalizing. |
| 785 | // When the table is emitted, offsets will be relative to the location of the table. |
| 786 | // The table location is determined by the location of its label (the label precedes |
| 787 | // the table data) and should be loaded using LoadLabelAddress(). |
| 788 | JumpTable* CreateJumpTable(std::vector<MipsLabel*>&& labels); |
| 789 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 790 | // |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 791 | // Overridden common assembler high-level functionality. |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 792 | // |
| 793 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 794 | // Emit code that will create an activation on the stack. |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 795 | void BuildFrame(size_t frame_size, |
| 796 | ManagedRegister method_reg, |
Vladimir Marko | 3224838 | 2016-05-19 10:37:24 +0100 | [diff] [blame] | 797 | ArrayRef<const ManagedRegister> callee_save_regs, |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 798 | const ManagedRegisterEntrySpills& entry_spills) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 799 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 800 | // Emit code that will remove an activation from the stack. |
Vladimir Marko | 3224838 | 2016-05-19 10:37:24 +0100 | [diff] [blame] | 801 | void RemoveFrame(size_t frame_size, ArrayRef<const ManagedRegister> callee_save_regs) |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 802 | OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 803 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 804 | void IncreaseFrameSize(size_t adjust) OVERRIDE; |
| 805 | void DecreaseFrameSize(size_t adjust) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 806 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 807 | // Store routines. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 808 | void Store(FrameOffset offs, ManagedRegister msrc, size_t size) OVERRIDE; |
| 809 | void StoreRef(FrameOffset dest, ManagedRegister msrc) OVERRIDE; |
| 810 | void StoreRawPtr(FrameOffset dest, ManagedRegister msrc) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 811 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 812 | void StoreImmediateToFrame(FrameOffset dest, uint32_t imm, ManagedRegister mscratch) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 813 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 814 | void StoreStackOffsetToThread(ThreadOffset32 thr_offs, |
| 815 | FrameOffset fr_offs, |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 816 | ManagedRegister mscratch) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 817 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 818 | void StoreStackPointerToThread(ThreadOffset32 thr_offs) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 819 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 820 | void StoreSpanning(FrameOffset dest, |
| 821 | ManagedRegister msrc, |
| 822 | FrameOffset in_off, |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 823 | ManagedRegister mscratch) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 824 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 825 | // Load routines. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 826 | void Load(ManagedRegister mdest, FrameOffset src, size_t size) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 827 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 828 | void LoadFromThread(ManagedRegister mdest, ThreadOffset32 src, size_t size) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 829 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 830 | void LoadRef(ManagedRegister dest, FrameOffset src) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 831 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 832 | void LoadRef(ManagedRegister mdest, |
| 833 | ManagedRegister base, |
| 834 | MemberOffset offs, |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 835 | bool unpoison_reference) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 836 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 837 | void LoadRawPtr(ManagedRegister mdest, ManagedRegister base, Offset offs) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 838 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 839 | void LoadRawPtrFromThread(ManagedRegister mdest, ThreadOffset32 offs) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 840 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 841 | // Copying routines. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 842 | void Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 843 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 844 | void CopyRawPtrFromThread(FrameOffset fr_offs, |
| 845 | ThreadOffset32 thr_offs, |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 846 | ManagedRegister mscratch) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 847 | |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 848 | void CopyRawPtrToThread(ThreadOffset32 thr_offs, |
| 849 | FrameOffset fr_offs, |
| 850 | ManagedRegister mscratch) OVERRIDE; |
| 851 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 852 | void CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister mscratch) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 853 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 854 | void Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 855 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 856 | void Copy(FrameOffset dest, |
| 857 | ManagedRegister src_base, |
| 858 | Offset src_offset, |
| 859 | ManagedRegister mscratch, |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 860 | size_t size) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 861 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 862 | void Copy(ManagedRegister dest_base, |
| 863 | Offset dest_offset, |
| 864 | FrameOffset src, |
| 865 | ManagedRegister mscratch, |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 866 | size_t size) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 867 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 868 | void Copy(FrameOffset dest, |
| 869 | FrameOffset src_base, |
| 870 | Offset src_offset, |
| 871 | ManagedRegister mscratch, |
| 872 | size_t size) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 873 | |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 874 | void Copy(ManagedRegister dest, |
| 875 | Offset dest_offset, |
| 876 | ManagedRegister src, |
| 877 | Offset src_offset, |
| 878 | ManagedRegister mscratch, |
| 879 | size_t size) OVERRIDE; |
| 880 | |
| 881 | void Copy(FrameOffset dest, |
| 882 | Offset dest_offset, |
| 883 | FrameOffset src, |
| 884 | Offset src_offset, |
| 885 | ManagedRegister mscratch, |
| 886 | size_t size) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 887 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 888 | void MemoryBarrier(ManagedRegister) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 889 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 890 | // Sign extension. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 891 | void SignExtend(ManagedRegister mreg, size_t size) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 892 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 893 | // Zero extension. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 894 | void ZeroExtend(ManagedRegister mreg, size_t size) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 895 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 896 | // Exploit fast access in managed code to Thread::Current(). |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 897 | void GetCurrentThread(ManagedRegister tr) OVERRIDE; |
| 898 | void GetCurrentThread(FrameOffset dest_offset, ManagedRegister mscratch) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 899 | |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 900 | // Set up out_reg to hold a Object** into the handle scope, or to be null if the |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 901 | // value is null and null_allowed. in_reg holds a possibly stale reference |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 902 | // that can be used to avoid loading the handle scope entry to see if the value is |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 903 | // null. |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 904 | void CreateHandleScopeEntry(ManagedRegister out_reg, |
| 905 | FrameOffset handlescope_offset, |
| 906 | ManagedRegister in_reg, |
| 907 | bool null_allowed) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 908 | |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 909 | // Set up out_off to hold a Object** into the handle scope, or to be null if the |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 910 | // value is null and null_allowed. |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 911 | void CreateHandleScopeEntry(FrameOffset out_off, |
| 912 | FrameOffset handlescope_offset, |
| 913 | ManagedRegister mscratch, |
| 914 | bool null_allowed) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 915 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 916 | // src holds a handle scope entry (Object**) load this into dst. |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 917 | void LoadReferenceFromHandleScope(ManagedRegister dst, ManagedRegister src) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 918 | |
| 919 | // Heap::VerifyObject on src. In some cases (such as a reference to this) we |
| 920 | // know that src may not be null. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 921 | void VerifyObject(ManagedRegister src, bool could_be_null) OVERRIDE; |
| 922 | void VerifyObject(FrameOffset src, bool could_be_null) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 923 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 924 | // Call to address held at [base+offset]. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 925 | void Call(ManagedRegister base, Offset offset, ManagedRegister mscratch) OVERRIDE; |
| 926 | void Call(FrameOffset base, Offset offset, ManagedRegister mscratch) OVERRIDE; |
Andreas Gampe | 3b165bc | 2016-08-01 22:07:04 -0700 | [diff] [blame] | 927 | void CallFromThread(ThreadOffset32 offset, ManagedRegister mscratch) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 928 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 929 | // Generate code to check if Thread::Current()->exception_ is non-null |
| 930 | // and branch to a ExceptionSlowPath if it is. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 931 | void ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) OVERRIDE; |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 932 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 933 | // Emit slow paths queued during assembly and promote short branches to long if needed. |
| 934 | void FinalizeCode() OVERRIDE; |
| 935 | |
| 936 | // Emit branches and finalize all instructions. |
| 937 | void FinalizeInstructions(const MemoryRegion& region); |
| 938 | |
| 939 | // Returns the (always-)current location of a label (can be used in class CodeGeneratorMIPS, |
| 940 | // must be used instead of MipsLabel::GetPosition()). |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 941 | uint32_t GetLabelLocation(const MipsLabel* label) const; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 942 | |
| 943 | // Get the final position of a label after local fixup based on the old position |
| 944 | // recorded before FinalizeCode(). |
| 945 | uint32_t GetAdjustedPosition(uint32_t old_position); |
| 946 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 947 | // R2 doesn't have PC-relative addressing, which we need to access literals. We simulate it by |
| 948 | // reading the PC value into a general-purpose register with the NAL instruction and then loading |
| 949 | // literals through this base register. The code generator calls this method (at most once per |
| 950 | // method being compiled) to bind a label to the location for which the PC value is acquired. |
| 951 | // The assembler then computes literal offsets relative to this label. |
| 952 | void BindPcRelBaseLabel(); |
| 953 | |
Alexey Frunze | 06a46c4 | 2016-07-19 15:00:40 -0700 | [diff] [blame] | 954 | // Returns the location of the label bound with BindPcRelBaseLabel(). |
| 955 | uint32_t GetPcRelBaseLabelLocation() const; |
| 956 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 957 | // Note that PC-relative literal loads are handled as pseudo branches because they need very |
| 958 | // similar relocation and may similarly expand in size to accomodate for larger offsets relative |
| 959 | // to PC. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 960 | enum BranchCondition { |
| 961 | kCondLT, |
| 962 | kCondGE, |
| 963 | kCondLE, |
| 964 | kCondGT, |
| 965 | kCondLTZ, |
| 966 | kCondGEZ, |
| 967 | kCondLEZ, |
| 968 | kCondGTZ, |
| 969 | kCondEQ, |
| 970 | kCondNE, |
| 971 | kCondEQZ, |
| 972 | kCondNEZ, |
| 973 | kCondLTU, |
| 974 | kCondGEU, |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 975 | kCondF, // Floating-point predicate false. |
| 976 | kCondT, // Floating-point predicate true. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 977 | kUncond, |
| 978 | }; |
| 979 | friend std::ostream& operator<<(std::ostream& os, const BranchCondition& rhs); |
| 980 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 981 | // Enables or disables instruction reordering (IOW, automatic filling of delay slots) |
| 982 | // similarly to ".set reorder" / ".set noreorder" in traditional MIPS assembly. |
| 983 | // Returns the last state, which may be useful for temporary enabling/disabling of |
| 984 | // reordering. |
| 985 | bool SetReorder(bool enable); |
| 986 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 987 | private: |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 988 | // Description of the last instruction in terms of input and output registers. |
| 989 | // Used to make the decision of moving the instruction into a delay slot. |
| 990 | struct DelaySlot { |
| 991 | DelaySlot(); |
| 992 | // Encoded instruction that may be used to fill the delay slot or 0 |
| 993 | // (0 conveniently represents NOP). |
| 994 | uint32_t instruction_; |
| 995 | // Mask of output GPRs for the instruction. |
| 996 | uint32_t gpr_outs_mask_; |
| 997 | // Mask of input GPRs for the instruction. |
| 998 | uint32_t gpr_ins_mask_; |
| 999 | // Mask of output FPRs for the instruction. |
| 1000 | uint32_t fpr_outs_mask_; |
| 1001 | // Mask of input FPRs for the instruction. |
| 1002 | uint32_t fpr_ins_mask_; |
| 1003 | // Mask of output FPU condition code flags for the instruction. |
| 1004 | uint32_t cc_outs_mask_; |
| 1005 | // Mask of input FPU condition code flags for the instruction. |
| 1006 | uint32_t cc_ins_mask_; |
| 1007 | // Branches never operate on the LO and HI registers, hence there's |
| 1008 | // no mask for LO and HI. |
| 1009 | }; |
| 1010 | |
| 1011 | // Delay slot finite state machine's (DS FSM's) state. The FSM state is updated |
| 1012 | // upon every new instruction and label generated. The FSM detects instructions |
| 1013 | // suitable for delay slots and immediately preceded with labels. These are target |
| 1014 | // instructions for branches. If an unconditional R2 branch does not get its delay |
| 1015 | // slot filled with the immediately preceding instruction, it may instead get the |
| 1016 | // slot filled with the target instruction (the branch will need its offset |
| 1017 | // incremented past the target instruction). We call this "absorption". The FSM |
| 1018 | // records PCs of the target instructions suitable for this optimization. |
| 1019 | enum DsFsmState { |
| 1020 | kExpectingLabel, |
| 1021 | kExpectingInstruction, |
| 1022 | kExpectingCommit |
| 1023 | }; |
| 1024 | friend std::ostream& operator<<(std::ostream& os, const DsFsmState& rhs); |
| 1025 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1026 | class Branch { |
| 1027 | public: |
| 1028 | enum Type { |
| 1029 | // R2 short branches. |
| 1030 | kUncondBranch, |
| 1031 | kCondBranch, |
| 1032 | kCall, |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1033 | // R2 near label. |
| 1034 | kLabel, |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1035 | // R2 near literal. |
| 1036 | kLiteral, |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1037 | // R2 long branches. |
| 1038 | kLongUncondBranch, |
| 1039 | kLongCondBranch, |
| 1040 | kLongCall, |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1041 | // R2 far label. |
| 1042 | kFarLabel, |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1043 | // R2 far literal. |
| 1044 | kFarLiteral, |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1045 | // R6 short branches. |
| 1046 | kR6UncondBranch, |
| 1047 | kR6CondBranch, |
| 1048 | kR6Call, |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1049 | // R6 near label. |
| 1050 | kR6Label, |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1051 | // R6 near literal. |
| 1052 | kR6Literal, |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1053 | // R6 long branches. |
| 1054 | kR6LongUncondBranch, |
| 1055 | kR6LongCondBranch, |
| 1056 | kR6LongCall, |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1057 | // R6 far label. |
| 1058 | kR6FarLabel, |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1059 | // R6 far literal. |
| 1060 | kR6FarLiteral, |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1061 | }; |
| 1062 | // Bit sizes of offsets defined as enums to minimize chance of typos. |
| 1063 | enum OffsetBits { |
| 1064 | kOffset16 = 16, |
| 1065 | kOffset18 = 18, |
| 1066 | kOffset21 = 21, |
| 1067 | kOffset23 = 23, |
| 1068 | kOffset28 = 28, |
| 1069 | kOffset32 = 32, |
| 1070 | }; |
| 1071 | |
| 1072 | static constexpr uint32_t kUnresolved = 0xffffffff; // Unresolved target_ |
| 1073 | static constexpr int32_t kMaxBranchLength = 32; |
| 1074 | static constexpr int32_t kMaxBranchSize = kMaxBranchLength * sizeof(uint32_t); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1075 | // The following two instruction encodings can never legally occur in branch delay |
| 1076 | // slots and are used as markers. |
| 1077 | // |
| 1078 | // kUnfilledDelaySlot means that the branch may use either the preceding or the target |
| 1079 | // instruction to fill its delay slot (the latter is only possible with unconditional |
| 1080 | // R2 branches and is termed here as "absorption"). |
| 1081 | static constexpr uint32_t kUnfilledDelaySlot = 0x10000000; // beq zero, zero, 0. |
| 1082 | // kUnfillableDelaySlot means that the branch cannot use an instruction (other than NOP) |
| 1083 | // to fill its delay slot. This is only used for unconditional R2 branches to prevent |
| 1084 | // absorption of the target instruction when reordering is disabled. |
| 1085 | static constexpr uint32_t kUnfillableDelaySlot = 0x13FF0000; // beq ra, ra, 0. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1086 | |
| 1087 | struct BranchInfo { |
| 1088 | // Branch length as a number of 4-byte-long instructions. |
| 1089 | uint32_t length; |
| 1090 | // Ordinal number (0-based) of the first (or the only) instruction that contains the branch's |
| 1091 | // PC-relative offset (or its most significant 16-bit half, which goes first). |
| 1092 | uint32_t instr_offset; |
| 1093 | // Different MIPS instructions with PC-relative offsets apply said offsets to slightly |
| 1094 | // different origins, e.g. to PC or PC+4. Encode the origin distance (as a number of 4-byte |
| 1095 | // instructions) from the instruction containing the offset. |
| 1096 | uint32_t pc_org; |
| 1097 | // How large (in bits) a PC-relative offset can be for a given type of branch (kR6CondBranch |
| 1098 | // is an exception: use kOffset23 for beqzc/bnezc). |
| 1099 | OffsetBits offset_size; |
| 1100 | // Some MIPS instructions with PC-relative offsets shift the offset by 2. Encode the shift |
| 1101 | // count. |
| 1102 | int offset_shift; |
| 1103 | }; |
| 1104 | static const BranchInfo branch_info_[/* Type */]; |
| 1105 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1106 | // Unconditional branch or call. |
| 1107 | Branch(bool is_r6, uint32_t location, uint32_t target, bool is_call); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1108 | // Conditional branch. |
| 1109 | Branch(bool is_r6, |
| 1110 | uint32_t location, |
| 1111 | uint32_t target, |
| 1112 | BranchCondition condition, |
| 1113 | Register lhs_reg, |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1114 | Register rhs_reg); |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1115 | // Label address (in literal area) or literal. |
| 1116 | Branch(bool is_r6, |
| 1117 | uint32_t location, |
| 1118 | Register dest_reg, |
| 1119 | Register base_reg, |
| 1120 | Type label_or_literal_type); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1121 | |
| 1122 | // Some conditional branches with lhs = rhs are effectively NOPs, while some |
| 1123 | // others are effectively unconditional. MIPSR6 conditional branches require lhs != rhs. |
| 1124 | // So, we need a way to identify such branches in order to emit no instructions for them |
| 1125 | // or change them to unconditional. |
| 1126 | static bool IsNop(BranchCondition condition, Register lhs, Register rhs); |
| 1127 | static bool IsUncond(BranchCondition condition, Register lhs, Register rhs); |
| 1128 | |
| 1129 | static BranchCondition OppositeCondition(BranchCondition cond); |
| 1130 | |
| 1131 | Type GetType() const; |
| 1132 | BranchCondition GetCondition() const; |
| 1133 | Register GetLeftRegister() const; |
| 1134 | Register GetRightRegister() const; |
| 1135 | uint32_t GetTarget() const; |
| 1136 | uint32_t GetLocation() const; |
| 1137 | uint32_t GetOldLocation() const; |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1138 | uint32_t GetPrecedingInstructionLength(Type type) const; |
| 1139 | uint32_t GetPrecedingInstructionSize(Type type) const; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1140 | uint32_t GetLength() const; |
| 1141 | uint32_t GetOldLength() const; |
| 1142 | uint32_t GetSize() const; |
| 1143 | uint32_t GetOldSize() const; |
| 1144 | uint32_t GetEndLocation() const; |
| 1145 | uint32_t GetOldEndLocation() const; |
| 1146 | bool IsLong() const; |
| 1147 | bool IsResolved() const; |
| 1148 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1149 | // Various helpers for branch delay slot management. |
| 1150 | bool CanHaveDelayedInstruction(const DelaySlot& delay_slot) const; |
| 1151 | void SetDelayedInstruction(uint32_t instruction); |
| 1152 | uint32_t GetDelayedInstruction() const; |
| 1153 | void DecrementLocations(); |
| 1154 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1155 | // Returns the bit size of the signed offset that the branch instruction can handle. |
| 1156 | OffsetBits GetOffsetSize() const; |
| 1157 | |
| 1158 | // Calculates the distance between two byte locations in the assembler buffer and |
| 1159 | // returns the number of bits needed to represent the distance as a signed integer. |
| 1160 | // |
| 1161 | // Branch instructions have signed offsets of 16, 19 (addiupc), 21 (beqzc/bnezc), |
| 1162 | // and 26 (bc) bits, which are additionally shifted left 2 positions at run time. |
| 1163 | // |
| 1164 | // Composite branches (made of several instructions) with longer reach have 32-bit |
| 1165 | // offsets encoded as 2 16-bit "halves" in two instructions (high half goes first). |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1166 | // The composite branches cover the range of PC + +/-2GB on MIPS32 CPUs. However, |
| 1167 | // the range is not end-to-end on MIPS64 (unless addresses are forced to zero- or |
| 1168 | // sign-extend from 32 to 64 bits by the appropriate CPU configuration). |
| 1169 | // Consider the following implementation of a long unconditional branch, for |
| 1170 | // example: |
| 1171 | // |
| 1172 | // auipc at, offset_31_16 // at = pc + sign_extend(offset_31_16) << 16 |
| 1173 | // jic at, offset_15_0 // pc = at + sign_extend(offset_15_0) |
| 1174 | // |
| 1175 | // Both of the above instructions take 16-bit signed offsets as immediate operands. |
| 1176 | // When bit 15 of offset_15_0 is 1, it effectively causes subtraction of 0x10000 |
| 1177 | // due to sign extension. This must be compensated for by incrementing offset_31_16 |
| 1178 | // by 1. offset_31_16 can only be incremented by 1 if it's not 0x7FFF. If it is |
| 1179 | // 0x7FFF, adding 1 will overflow the positive offset into the negative range. |
| 1180 | // Therefore, the long branch range is something like from PC - 0x80000000 to |
| 1181 | // PC + 0x7FFF7FFF, IOW, shorter by 32KB on one side. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1182 | // |
| 1183 | // The returned values are therefore: 18, 21, 23, 28 and 32. There's also a special |
| 1184 | // case with the addiu instruction and a 16 bit offset. |
| 1185 | static OffsetBits GetOffsetSizeNeeded(uint32_t location, uint32_t target); |
| 1186 | |
| 1187 | // Resolve a branch when the target is known. |
| 1188 | void Resolve(uint32_t target); |
| 1189 | |
| 1190 | // Relocate a branch by a given delta if needed due to expansion of this or another |
| 1191 | // branch at a given location by this delta (just changes location_ and target_). |
| 1192 | void Relocate(uint32_t expand_location, uint32_t delta); |
| 1193 | |
| 1194 | // If the branch is short, changes its type to long. |
| 1195 | void PromoteToLong(); |
| 1196 | |
| 1197 | // If necessary, updates the type by promoting a short branch to a long branch |
| 1198 | // based on the branch location and target. Returns the amount (in bytes) by |
| 1199 | // which the branch size has increased. |
| 1200 | // max_short_distance caps the maximum distance between location_ and target_ |
| 1201 | // that is allowed for short branches. This is for debugging/testing purposes. |
| 1202 | // max_short_distance = 0 forces all short branches to become long. |
| 1203 | // Use the implicit default argument when not debugging/testing. |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1204 | uint32_t PromoteIfNeeded(uint32_t location, |
| 1205 | uint32_t max_short_distance = std::numeric_limits<uint32_t>::max()); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1206 | |
| 1207 | // Returns the location of the instruction(s) containing the offset. |
| 1208 | uint32_t GetOffsetLocation() const; |
| 1209 | |
| 1210 | // Calculates and returns the offset ready for encoding in the branch instruction(s). |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1211 | uint32_t GetOffset(uint32_t location) const; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1212 | |
| 1213 | private: |
| 1214 | // Completes branch construction by determining and recording its type. |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1215 | void InitializeType(Type initial_type, bool is_r6); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1216 | // Helper for the above. |
| 1217 | void InitShortOrLong(OffsetBits ofs_size, Type short_type, Type long_type); |
| 1218 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1219 | uint32_t old_location_; // Offset into assembler buffer in bytes. |
| 1220 | uint32_t location_; // Offset into assembler buffer in bytes. |
| 1221 | uint32_t target_; // Offset into assembler buffer in bytes. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1222 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1223 | uint32_t lhs_reg_; // Left-hand side register in conditional branches or |
| 1224 | // FPU condition code. Destination register in literals. |
| 1225 | uint32_t rhs_reg_; // Right-hand side register in conditional branches. |
| 1226 | // Base register in literals (ZERO on R6). |
| 1227 | BranchCondition condition_; // Condition for conditional branches. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1228 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1229 | Type type_; // Current type of the branch. |
| 1230 | Type old_type_; // Initial type of the branch. |
| 1231 | |
| 1232 | uint32_t delayed_instruction_; // Encoded instruction for the delay slot or |
| 1233 | // kUnfilledDelaySlot if none but fillable or |
| 1234 | // kUnfillableDelaySlot if none and unfillable |
| 1235 | // (the latter is only used for unconditional R2 |
| 1236 | // branches). |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1237 | }; |
| 1238 | friend std::ostream& operator<<(std::ostream& os, const Branch::Type& rhs); |
| 1239 | friend std::ostream& operator<<(std::ostream& os, const Branch::OffsetBits& rhs); |
| 1240 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1241 | uint32_t EmitR(int opcode, Register rs, Register rt, Register rd, int shamt, int funct); |
| 1242 | uint32_t EmitI(int opcode, Register rs, Register rt, uint16_t imm); |
| 1243 | uint32_t EmitI21(int opcode, Register rs, uint32_t imm21); |
| 1244 | uint32_t EmitI26(int opcode, uint32_t imm26); |
| 1245 | uint32_t EmitFR(int opcode, int fmt, FRegister ft, FRegister fs, FRegister fd, int funct); |
| 1246 | uint32_t EmitFI(int opcode, int fmt, FRegister rt, uint16_t imm); |
Alexey Frunze | cd7b0ee | 2015-12-03 16:46:38 -0800 | [diff] [blame] | 1247 | void EmitBcondR2(BranchCondition cond, Register rs, Register rt, uint16_t imm16); |
| 1248 | void EmitBcondR6(BranchCondition cond, Register rs, Register rt, uint32_t imm16_21); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1249 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1250 | void Buncond(MipsLabel* label); |
| 1251 | void Bcond(MipsLabel* label, BranchCondition condition, Register lhs, Register rhs = ZERO); |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1252 | void Call(MipsLabel* label); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1253 | void FinalizeLabeledBranch(MipsLabel* label); |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1254 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1255 | // Various helpers for branch delay slot management. |
| 1256 | void DsFsmInstr(uint32_t instruction, |
| 1257 | uint32_t gpr_outs_mask, |
| 1258 | uint32_t gpr_ins_mask, |
| 1259 | uint32_t fpr_outs_mask, |
| 1260 | uint32_t fpr_ins_mask, |
| 1261 | uint32_t cc_outs_mask, |
| 1262 | uint32_t cc_ins_mask); |
| 1263 | void DsFsmInstrNop(uint32_t instruction); |
| 1264 | void DsFsmInstrRrr(uint32_t instruction, Register out, Register in1, Register in2); |
| 1265 | void DsFsmInstrRrrr(uint32_t instruction, Register in1_out, Register in2, Register in3); |
| 1266 | void DsFsmInstrFff(uint32_t instruction, FRegister out, FRegister in1, FRegister in2); |
| 1267 | void DsFsmInstrFfff(uint32_t instruction, FRegister in1_out, FRegister in2, FRegister in3); |
Alexey Frunze | 674b9ee | 2016-09-20 14:54:15 -0700 | [diff] [blame^] | 1268 | void DsFsmInstrFffr(uint32_t instruction, FRegister in1_out, FRegister in2, Register in3); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1269 | void DsFsmInstrRf(uint32_t instruction, Register out, FRegister in); |
| 1270 | void DsFsmInstrFr(uint32_t instruction, FRegister out, Register in); |
| 1271 | void DsFsmInstrFR(uint32_t instruction, FRegister in1, Register in2); |
| 1272 | void DsFsmInstrCff(uint32_t instruction, int cc_out, FRegister in1, FRegister in2); |
| 1273 | void DsFsmInstrRrrc(uint32_t instruction, Register in1_out, Register in2, int cc_in); |
| 1274 | void DsFsmInstrFffc(uint32_t instruction, FRegister in1_out, FRegister in2, int cc_in); |
| 1275 | void DsFsmLabel(); |
| 1276 | void DsFsmCommitLabel(); |
| 1277 | void DsFsmDropLabel(); |
| 1278 | void MoveInstructionToDelaySlot(Branch& branch); |
| 1279 | bool CanExchangeWithSlt(Register rs, Register rt) const; |
| 1280 | void ExchangeWithSlt(const DelaySlot& forwarded_slot); |
| 1281 | void GenerateSltForCondBranch(bool unsigned_slt, Register rs, Register rt); |
| 1282 | |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1283 | Branch* GetBranch(uint32_t branch_id); |
| 1284 | const Branch* GetBranch(uint32_t branch_id) const; |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1285 | uint32_t GetBranchLocationOrPcRelBase(const MipsAssembler::Branch* branch) const; |
| 1286 | uint32_t GetBranchOrPcRelBaseForEncoding(const MipsAssembler::Branch* branch) const; |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1287 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1288 | void EmitLiterals(); |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1289 | void ReserveJumpTableSpace(); |
| 1290 | void EmitJumpTables(); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1291 | void PromoteBranches(); |
| 1292 | void EmitBranch(Branch* branch); |
| 1293 | void EmitBranches(); |
Vladimir Marko | 10ef694 | 2015-10-22 15:25:54 +0100 | [diff] [blame] | 1294 | void PatchCFI(size_t number_of_delayed_adjust_pcs); |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1295 | |
| 1296 | // Emits exception block. |
| 1297 | void EmitExceptionPoll(MipsExceptionSlowPath* exception); |
| 1298 | |
| 1299 | bool IsR6() const { |
| 1300 | if (isa_features_ != nullptr) { |
| 1301 | return isa_features_->IsR6(); |
| 1302 | } else { |
| 1303 | return false; |
| 1304 | } |
Goran Jakovljevic | ff73498 | 2015-08-24 12:58:55 +0000 | [diff] [blame] | 1305 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1306 | |
| 1307 | bool Is32BitFPU() const { |
| 1308 | if (isa_features_ != nullptr) { |
| 1309 | return isa_features_->Is32BitFloatingPoint(); |
| 1310 | } else { |
| 1311 | return true; |
| 1312 | } |
Goran Jakovljevic | ff73498 | 2015-08-24 12:58:55 +0000 | [diff] [blame] | 1313 | } |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1314 | |
| 1315 | // List of exception blocks to generate at the end of the code cache. |
| 1316 | std::vector<MipsExceptionSlowPath> exception_blocks_; |
| 1317 | |
| 1318 | std::vector<Branch> branches_; |
| 1319 | |
| 1320 | // Whether appending instructions at the end of the buffer or overwriting the existing ones. |
| 1321 | bool overwriting_; |
| 1322 | // The current overwrite location. |
| 1323 | uint32_t overwrite_location_; |
| 1324 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1325 | // Whether instruction reordering (IOW, automatic filling of delay slots) is enabled. |
| 1326 | bool reordering_; |
| 1327 | // Information about the last instruction that may be used to fill a branch delay slot. |
| 1328 | DelaySlot delay_slot_; |
| 1329 | // Delay slot FSM state. |
| 1330 | DsFsmState ds_fsm_state_; |
| 1331 | // PC of the current labeled target instruction. |
| 1332 | uint32_t ds_fsm_target_pc_; |
| 1333 | // PCs of labeled target instructions. |
| 1334 | std::vector<uint32_t> ds_fsm_target_pcs_; |
| 1335 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1336 | // Use std::deque<> for literal labels to allow insertions at the end |
| 1337 | // without invalidating pointers and references to existing elements. |
| 1338 | ArenaDeque<Literal> literals_; |
| 1339 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 1340 | // Jump table list. |
| 1341 | ArenaDeque<JumpTable> jump_tables_; |
| 1342 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 1343 | // There's no PC-relative addressing on MIPS32R2. So, in order to access literals relative to PC |
| 1344 | // we get PC using the NAL instruction. This label marks the position within the assembler buffer |
| 1345 | // that PC (from NAL) points to. |
| 1346 | MipsLabel pc_rel_base_label_; |
| 1347 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1348 | // Data for GetAdjustedPosition(), see the description there. |
Goran Jakovljevic | 8c434dc | 2015-08-26 14:39:44 +0200 | [diff] [blame] | 1349 | uint32_t last_position_adjustment_; |
| 1350 | uint32_t last_old_position_; |
| 1351 | uint32_t last_branch_id_; |
| 1352 | |
| 1353 | const MipsInstructionSetFeatures* isa_features_; |
Goran Jakovljevic | ff73498 | 2015-08-24 12:58:55 +0000 | [diff] [blame] | 1354 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1355 | DISALLOW_COPY_AND_ASSIGN(MipsAssembler); |
| 1356 | }; |
| 1357 | |
jeffhao | 7fbee07 | 2012-08-24 17:56:54 -0700 | [diff] [blame] | 1358 | } // namespace mips |
| 1359 | } // namespace art |
| 1360 | |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 1361 | #endif // ART_COMPILER_UTILS_MIPS_ASSEMBLER_MIPS_H_ |