Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2014 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #include "assembler_mips64.h" |
| 18 | |
Vladimir Marko | 80afd02 | 2015-05-19 18:08:00 +0100 | [diff] [blame] | 19 | #include "base/bit_utils.h" |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 20 | #include "base/casts.h" |
| 21 | #include "entrypoints/quick/quick_entrypoints.h" |
| 22 | #include "memory_region.h" |
| 23 | #include "thread.h" |
| 24 | |
| 25 | namespace art { |
| 26 | namespace mips64 { |
| 27 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 28 | void Mips64Assembler::Emit(uint32_t value) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 29 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 30 | buffer_.Emit<uint32_t>(value); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 31 | } |
| 32 | |
| 33 | void Mips64Assembler::EmitR(int opcode, GpuRegister rs, GpuRegister rt, GpuRegister rd, |
| 34 | int shamt, int funct) { |
| 35 | CHECK_NE(rs, kNoGpuRegister); |
| 36 | CHECK_NE(rt, kNoGpuRegister); |
| 37 | CHECK_NE(rd, kNoGpuRegister); |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 38 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 39 | static_cast<uint32_t>(rs) << kRsShift | |
| 40 | static_cast<uint32_t>(rt) << kRtShift | |
| 41 | static_cast<uint32_t>(rd) << kRdShift | |
| 42 | shamt << kShamtShift | |
| 43 | funct; |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 44 | Emit(encoding); |
| 45 | } |
| 46 | |
Chris Larsen | 2fadd7b | 2015-08-14 14:56:10 -0700 | [diff] [blame] | 47 | void Mips64Assembler::EmitRsd(int opcode, GpuRegister rs, GpuRegister rd, |
| 48 | int shamt, int funct) { |
| 49 | CHECK_NE(rs, kNoGpuRegister); |
| 50 | CHECK_NE(rd, kNoGpuRegister); |
| 51 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 52 | static_cast<uint32_t>(rs) << kRsShift | |
| 53 | static_cast<uint32_t>(ZERO) << kRtShift | |
| 54 | static_cast<uint32_t>(rd) << kRdShift | |
| 55 | shamt << kShamtShift | |
| 56 | funct; |
| 57 | Emit(encoding); |
| 58 | } |
| 59 | |
| 60 | void Mips64Assembler::EmitRtd(int opcode, GpuRegister rt, GpuRegister rd, |
| 61 | int shamt, int funct) { |
| 62 | CHECK_NE(rt, kNoGpuRegister); |
| 63 | CHECK_NE(rd, kNoGpuRegister); |
| 64 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 65 | static_cast<uint32_t>(ZERO) << kRsShift | |
| 66 | static_cast<uint32_t>(rt) << kRtShift | |
| 67 | static_cast<uint32_t>(rd) << kRdShift | |
| 68 | shamt << kShamtShift | |
| 69 | funct; |
| 70 | Emit(encoding); |
| 71 | } |
| 72 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 73 | void Mips64Assembler::EmitI(int opcode, GpuRegister rs, GpuRegister rt, uint16_t imm) { |
| 74 | CHECK_NE(rs, kNoGpuRegister); |
| 75 | CHECK_NE(rt, kNoGpuRegister); |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 76 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 77 | static_cast<uint32_t>(rs) << kRsShift | |
| 78 | static_cast<uint32_t>(rt) << kRtShift | |
| 79 | imm; |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 80 | Emit(encoding); |
| 81 | } |
| 82 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 83 | void Mips64Assembler::EmitI21(int opcode, GpuRegister rs, uint32_t imm21) { |
| 84 | CHECK_NE(rs, kNoGpuRegister); |
| 85 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 86 | static_cast<uint32_t>(rs) << kRsShift | |
| 87 | (imm21 & 0x1FFFFF); |
| 88 | Emit(encoding); |
| 89 | } |
| 90 | |
| 91 | void Mips64Assembler::EmitJ(int opcode, uint32_t addr26) { |
| 92 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 93 | (addr26 & 0x3FFFFFF); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 94 | Emit(encoding); |
| 95 | } |
| 96 | |
| 97 | void Mips64Assembler::EmitFR(int opcode, int fmt, FpuRegister ft, FpuRegister fs, FpuRegister fd, |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 98 | int funct) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 99 | CHECK_NE(ft, kNoFpuRegister); |
| 100 | CHECK_NE(fs, kNoFpuRegister); |
| 101 | CHECK_NE(fd, kNoFpuRegister); |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 102 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 103 | fmt << kFmtShift | |
| 104 | static_cast<uint32_t>(ft) << kFtShift | |
| 105 | static_cast<uint32_t>(fs) << kFsShift | |
| 106 | static_cast<uint32_t>(fd) << kFdShift | |
| 107 | funct; |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 108 | Emit(encoding); |
| 109 | } |
| 110 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 111 | void Mips64Assembler::EmitFI(int opcode, int fmt, FpuRegister ft, uint16_t imm) { |
| 112 | CHECK_NE(ft, kNoFpuRegister); |
| 113 | uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | |
| 114 | fmt << kFmtShift | |
| 115 | static_cast<uint32_t>(ft) << kFtShift | |
| 116 | imm; |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 117 | Emit(encoding); |
| 118 | } |
| 119 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 120 | void Mips64Assembler::Addu(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 121 | EmitR(0, rs, rt, rd, 0, 0x21); |
| 122 | } |
| 123 | |
| 124 | void Mips64Assembler::Addiu(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 125 | EmitI(0x9, rs, rt, imm16); |
| 126 | } |
| 127 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 128 | void Mips64Assembler::Daddu(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 129 | EmitR(0, rs, rt, rd, 0, 0x2d); |
| 130 | } |
| 131 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 132 | void Mips64Assembler::Daddiu(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 133 | EmitI(0x19, rs, rt, imm16); |
| 134 | } |
| 135 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 136 | void Mips64Assembler::Subu(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 137 | EmitR(0, rs, rt, rd, 0, 0x23); |
| 138 | } |
| 139 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 140 | void Mips64Assembler::Dsubu(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 141 | EmitR(0, rs, rt, rd, 0, 0x2f); |
| 142 | } |
| 143 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 144 | void Mips64Assembler::MulR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 145 | EmitR(0, rs, rt, rd, 2, 0x18); |
| 146 | } |
| 147 | |
Alexey Frunze | c857c74 | 2015-09-23 15:12:39 -0700 | [diff] [blame] | 148 | void Mips64Assembler::MuhR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 149 | EmitR(0, rs, rt, rd, 3, 0x18); |
| 150 | } |
| 151 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 152 | void Mips64Assembler::DivR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 153 | EmitR(0, rs, rt, rd, 2, 0x1a); |
| 154 | } |
| 155 | |
| 156 | void Mips64Assembler::ModR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 157 | EmitR(0, rs, rt, rd, 3, 0x1a); |
| 158 | } |
| 159 | |
| 160 | void Mips64Assembler::DivuR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 161 | EmitR(0, rs, rt, rd, 2, 0x1b); |
| 162 | } |
| 163 | |
| 164 | void Mips64Assembler::ModuR6(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 165 | EmitR(0, rs, rt, rd, 3, 0x1b); |
| 166 | } |
| 167 | |
| 168 | void Mips64Assembler::Dmul(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 169 | EmitR(0, rs, rt, rd, 2, 0x1c); |
| 170 | } |
| 171 | |
Alexey Frunze | c857c74 | 2015-09-23 15:12:39 -0700 | [diff] [blame] | 172 | void Mips64Assembler::Dmuh(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 173 | EmitR(0, rs, rt, rd, 3, 0x1c); |
| 174 | } |
| 175 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 176 | void Mips64Assembler::Ddiv(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 177 | EmitR(0, rs, rt, rd, 2, 0x1e); |
| 178 | } |
| 179 | |
| 180 | void Mips64Assembler::Dmod(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 181 | EmitR(0, rs, rt, rd, 3, 0x1e); |
| 182 | } |
| 183 | |
| 184 | void Mips64Assembler::Ddivu(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 185 | EmitR(0, rs, rt, rd, 2, 0x1f); |
| 186 | } |
| 187 | |
| 188 | void Mips64Assembler::Dmodu(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 189 | EmitR(0, rs, rt, rd, 3, 0x1f); |
| 190 | } |
| 191 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 192 | void Mips64Assembler::And(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 193 | EmitR(0, rs, rt, rd, 0, 0x24); |
| 194 | } |
| 195 | |
| 196 | void Mips64Assembler::Andi(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 197 | EmitI(0xc, rs, rt, imm16); |
| 198 | } |
| 199 | |
| 200 | void Mips64Assembler::Or(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 201 | EmitR(0, rs, rt, rd, 0, 0x25); |
| 202 | } |
| 203 | |
| 204 | void Mips64Assembler::Ori(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 205 | EmitI(0xd, rs, rt, imm16); |
| 206 | } |
| 207 | |
| 208 | void Mips64Assembler::Xor(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 209 | EmitR(0, rs, rt, rd, 0, 0x26); |
| 210 | } |
| 211 | |
| 212 | void Mips64Assembler::Xori(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 213 | EmitI(0xe, rs, rt, imm16); |
| 214 | } |
| 215 | |
| 216 | void Mips64Assembler::Nor(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 217 | EmitR(0, rs, rt, rd, 0, 0x27); |
| 218 | } |
| 219 | |
Chris Larsen | 2fadd7b | 2015-08-14 14:56:10 -0700 | [diff] [blame] | 220 | void Mips64Assembler::Bitswap(GpuRegister rd, GpuRegister rt) { |
| 221 | EmitRtd(0x1f, rt, rd, 0x0, 0x20); |
| 222 | } |
| 223 | |
| 224 | void Mips64Assembler::Dbitswap(GpuRegister rd, GpuRegister rt) { |
| 225 | EmitRtd(0x1f, rt, rd, 0x0, 0x24); |
| 226 | } |
| 227 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 228 | void Mips64Assembler::Seb(GpuRegister rd, GpuRegister rt) { |
| 229 | EmitR(0x1f, static_cast<GpuRegister>(0), rt, rd, 0x10, 0x20); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 230 | } |
| 231 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 232 | void Mips64Assembler::Seh(GpuRegister rd, GpuRegister rt) { |
| 233 | EmitR(0x1f, static_cast<GpuRegister>(0), rt, rd, 0x18, 0x20); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 234 | } |
| 235 | |
Chris Larsen | 2fadd7b | 2015-08-14 14:56:10 -0700 | [diff] [blame] | 236 | void Mips64Assembler::Dsbh(GpuRegister rd, GpuRegister rt) { |
| 237 | EmitRtd(0x1f, rt, rd, 0x2, 0x24); |
| 238 | } |
| 239 | |
| 240 | void Mips64Assembler::Dshd(GpuRegister rd, GpuRegister rt) { |
| 241 | EmitRtd(0x1f, rt, rd, 0x5, 0x24); |
| 242 | } |
| 243 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 244 | void Mips64Assembler::Dext(GpuRegister rt, GpuRegister rs, int pos, int size_less_one) { |
| 245 | DCHECK(0 <= pos && pos < 32) << pos; |
| 246 | DCHECK(0 <= size_less_one && size_less_one < 32) << size_less_one; |
| 247 | EmitR(0x1f, rs, rt, static_cast<GpuRegister>(size_less_one), pos, 3); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 248 | } |
| 249 | |
Chris Larsen | 2fadd7b | 2015-08-14 14:56:10 -0700 | [diff] [blame] | 250 | void Mips64Assembler::Wsbh(GpuRegister rd, GpuRegister rt) { |
| 251 | EmitRtd(0x1f, rt, rd, 2, 0x20); |
| 252 | } |
| 253 | |
| 254 | void Mips64Assembler::Sc(GpuRegister rt, GpuRegister base, int16_t imm9) { |
| 255 | DCHECK((-256 <= imm9) && (imm9 < 256)); |
| 256 | EmitI(0x1f, base, rt, ((imm9 & 0x1FF) << 7) | 0x26); |
| 257 | } |
| 258 | |
| 259 | void Mips64Assembler::Scd(GpuRegister rt, GpuRegister base, int16_t imm9) { |
| 260 | DCHECK((-256 <= imm9) && (imm9 < 256)); |
| 261 | EmitI(0x1f, base, rt, ((imm9 & 0x1FF) << 7) | 0x27); |
| 262 | } |
| 263 | |
| 264 | void Mips64Assembler::Ll(GpuRegister rt, GpuRegister base, int16_t imm9) { |
| 265 | DCHECK((-256 <= imm9) && (imm9 < 256)); |
| 266 | EmitI(0x1f, base, rt, ((imm9 & 0x1FF) << 7) | 0x36); |
| 267 | } |
| 268 | |
| 269 | void Mips64Assembler::Lld(GpuRegister rt, GpuRegister base, int16_t imm9) { |
| 270 | DCHECK((-256 <= imm9) && (imm9 < 256)); |
| 271 | EmitI(0x1f, base, rt, ((imm9 & 0x1FF) << 7) | 0x37); |
| 272 | } |
| 273 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 274 | void Mips64Assembler::Sll(GpuRegister rd, GpuRegister rt, int shamt) { |
| 275 | EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x00); |
| 276 | } |
| 277 | |
| 278 | void Mips64Assembler::Srl(GpuRegister rd, GpuRegister rt, int shamt) { |
| 279 | EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x02); |
| 280 | } |
| 281 | |
Chris Larsen | 2fadd7b | 2015-08-14 14:56:10 -0700 | [diff] [blame] | 282 | void Mips64Assembler::Rotr(GpuRegister rd, GpuRegister rt, int shamt) { |
| 283 | EmitR(0, static_cast<GpuRegister>(1), rt, rd, shamt, 0x02); |
| 284 | } |
| 285 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 286 | void Mips64Assembler::Sra(GpuRegister rd, GpuRegister rt, int shamt) { |
| 287 | EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x03); |
| 288 | } |
| 289 | |
| 290 | void Mips64Assembler::Sllv(GpuRegister rd, GpuRegister rt, GpuRegister rs) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 291 | EmitR(0, rs, rt, rd, 0, 0x04); |
| 292 | } |
| 293 | |
Chris Larsen | 9aebff2 | 2015-09-22 17:54:15 -0700 | [diff] [blame] | 294 | void Mips64Assembler::Rotrv(GpuRegister rd, GpuRegister rt, GpuRegister rs) { |
| 295 | EmitR(0, rs, rt, rd, 1, 0x06); |
| 296 | } |
| 297 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 298 | void Mips64Assembler::Srlv(GpuRegister rd, GpuRegister rt, GpuRegister rs) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 299 | EmitR(0, rs, rt, rd, 0, 0x06); |
| 300 | } |
| 301 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 302 | void Mips64Assembler::Srav(GpuRegister rd, GpuRegister rt, GpuRegister rs) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 303 | EmitR(0, rs, rt, rd, 0, 0x07); |
| 304 | } |
| 305 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 306 | void Mips64Assembler::Dsll(GpuRegister rd, GpuRegister rt, int shamt) { |
| 307 | EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x38); |
| 308 | } |
| 309 | |
| 310 | void Mips64Assembler::Dsrl(GpuRegister rd, GpuRegister rt, int shamt) { |
| 311 | EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3a); |
| 312 | } |
| 313 | |
Chris Larsen | 9aebff2 | 2015-09-22 17:54:15 -0700 | [diff] [blame] | 314 | void Mips64Assembler::Drotr(GpuRegister rd, GpuRegister rt, int shamt) { |
| 315 | EmitR(0, static_cast<GpuRegister>(1), rt, rd, shamt, 0x3a); |
| 316 | } |
| 317 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 318 | void Mips64Assembler::Dsra(GpuRegister rd, GpuRegister rt, int shamt) { |
| 319 | EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3b); |
| 320 | } |
| 321 | |
| 322 | void Mips64Assembler::Dsll32(GpuRegister rd, GpuRegister rt, int shamt) { |
| 323 | EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3c); |
| 324 | } |
| 325 | |
| 326 | void Mips64Assembler::Dsrl32(GpuRegister rd, GpuRegister rt, int shamt) { |
| 327 | EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3e); |
| 328 | } |
| 329 | |
Chris Larsen | 9aebff2 | 2015-09-22 17:54:15 -0700 | [diff] [blame] | 330 | void Mips64Assembler::Drotr32(GpuRegister rd, GpuRegister rt, int shamt) { |
| 331 | EmitR(0, static_cast<GpuRegister>(1), rt, rd, shamt, 0x3e); |
| 332 | } |
| 333 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 334 | void Mips64Assembler::Dsra32(GpuRegister rd, GpuRegister rt, int shamt) { |
| 335 | EmitR(0, static_cast<GpuRegister>(0), rt, rd, shamt, 0x3f); |
| 336 | } |
| 337 | |
| 338 | void Mips64Assembler::Dsllv(GpuRegister rd, GpuRegister rt, GpuRegister rs) { |
| 339 | EmitR(0, rs, rt, rd, 0, 0x14); |
| 340 | } |
| 341 | |
| 342 | void Mips64Assembler::Dsrlv(GpuRegister rd, GpuRegister rt, GpuRegister rs) { |
| 343 | EmitR(0, rs, rt, rd, 0, 0x16); |
| 344 | } |
| 345 | |
Chris Larsen | 9aebff2 | 2015-09-22 17:54:15 -0700 | [diff] [blame] | 346 | void Mips64Assembler::Drotrv(GpuRegister rd, GpuRegister rt, GpuRegister rs) { |
| 347 | EmitR(0, rs, rt, rd, 1, 0x16); |
| 348 | } |
| 349 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 350 | void Mips64Assembler::Dsrav(GpuRegister rd, GpuRegister rt, GpuRegister rs) { |
| 351 | EmitR(0, rs, rt, rd, 0, 0x17); |
| 352 | } |
| 353 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 354 | void Mips64Assembler::Lb(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 355 | EmitI(0x20, rs, rt, imm16); |
| 356 | } |
| 357 | |
| 358 | void Mips64Assembler::Lh(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 359 | EmitI(0x21, rs, rt, imm16); |
| 360 | } |
| 361 | |
| 362 | void Mips64Assembler::Lw(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 363 | EmitI(0x23, rs, rt, imm16); |
| 364 | } |
| 365 | |
| 366 | void Mips64Assembler::Ld(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 367 | EmitI(0x37, rs, rt, imm16); |
| 368 | } |
| 369 | |
| 370 | void Mips64Assembler::Lbu(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 371 | EmitI(0x24, rs, rt, imm16); |
| 372 | } |
| 373 | |
| 374 | void Mips64Assembler::Lhu(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 375 | EmitI(0x25, rs, rt, imm16); |
| 376 | } |
| 377 | |
Douglas Leung | d90957f | 2015-04-30 19:22:49 -0700 | [diff] [blame] | 378 | void Mips64Assembler::Lwu(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 379 | EmitI(0x27, rs, rt, imm16); |
| 380 | } |
| 381 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 382 | void Mips64Assembler::Lui(GpuRegister rt, uint16_t imm16) { |
| 383 | EmitI(0xf, static_cast<GpuRegister>(0), rt, imm16); |
| 384 | } |
| 385 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 386 | void Mips64Assembler::Dahi(GpuRegister rs, uint16_t imm16) { |
| 387 | EmitI(1, rs, static_cast<GpuRegister>(6), imm16); |
| 388 | } |
| 389 | |
| 390 | void Mips64Assembler::Dati(GpuRegister rs, uint16_t imm16) { |
| 391 | EmitI(1, rs, static_cast<GpuRegister>(0x1e), imm16); |
| 392 | } |
| 393 | |
| 394 | void Mips64Assembler::Sync(uint32_t stype) { |
| 395 | EmitR(0, static_cast<GpuRegister>(0), static_cast<GpuRegister>(0), |
| 396 | static_cast<GpuRegister>(0), stype & 0x1f, 0xf); |
| 397 | } |
| 398 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 399 | void Mips64Assembler::Sb(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 400 | EmitI(0x28, rs, rt, imm16); |
| 401 | } |
| 402 | |
| 403 | void Mips64Assembler::Sh(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 404 | EmitI(0x29, rs, rt, imm16); |
| 405 | } |
| 406 | |
| 407 | void Mips64Assembler::Sw(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 408 | EmitI(0x2b, rs, rt, imm16); |
| 409 | } |
| 410 | |
| 411 | void Mips64Assembler::Sd(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 412 | EmitI(0x3f, rs, rt, imm16); |
| 413 | } |
| 414 | |
| 415 | void Mips64Assembler::Slt(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 416 | EmitR(0, rs, rt, rd, 0, 0x2a); |
| 417 | } |
| 418 | |
| 419 | void Mips64Assembler::Sltu(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 420 | EmitR(0, rs, rt, rd, 0, 0x2b); |
| 421 | } |
| 422 | |
| 423 | void Mips64Assembler::Slti(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 424 | EmitI(0xa, rs, rt, imm16); |
| 425 | } |
| 426 | |
| 427 | void Mips64Assembler::Sltiu(GpuRegister rt, GpuRegister rs, uint16_t imm16) { |
| 428 | EmitI(0xb, rs, rt, imm16); |
| 429 | } |
| 430 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 431 | void Mips64Assembler::Beq(GpuRegister rs, GpuRegister rt, uint16_t imm16) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 432 | EmitI(0x4, rs, rt, imm16); |
| 433 | Nop(); |
| 434 | } |
| 435 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 436 | void Mips64Assembler::Bne(GpuRegister rs, GpuRegister rt, uint16_t imm16) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 437 | EmitI(0x5, rs, rt, imm16); |
| 438 | Nop(); |
| 439 | } |
| 440 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 441 | void Mips64Assembler::J(uint32_t addr26) { |
| 442 | EmitJ(0x2, addr26); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 443 | Nop(); |
| 444 | } |
| 445 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 446 | void Mips64Assembler::Jal(uint32_t addr26) { |
| 447 | EmitJ(0x3, addr26); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 448 | Nop(); |
| 449 | } |
| 450 | |
Chris Larsen | 2fadd7b | 2015-08-14 14:56:10 -0700 | [diff] [blame] | 451 | void Mips64Assembler::Seleqz(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 452 | EmitR(0, rs, rt, rd, 0, 0x35); |
| 453 | } |
| 454 | |
| 455 | void Mips64Assembler::Selnez(GpuRegister rd, GpuRegister rs, GpuRegister rt) { |
| 456 | EmitR(0, rs, rt, rd, 0, 0x37); |
| 457 | } |
| 458 | |
| 459 | void Mips64Assembler::Clz(GpuRegister rd, GpuRegister rs) { |
| 460 | EmitRsd(0, rs, rd, 0x01, 0x10); |
| 461 | } |
| 462 | |
| 463 | void Mips64Assembler::Clo(GpuRegister rd, GpuRegister rs) { |
| 464 | EmitRsd(0, rs, rd, 0x01, 0x11); |
| 465 | } |
| 466 | |
| 467 | void Mips64Assembler::Dclz(GpuRegister rd, GpuRegister rs) { |
| 468 | EmitRsd(0, rs, rd, 0x01, 0x12); |
| 469 | } |
| 470 | |
| 471 | void Mips64Assembler::Dclo(GpuRegister rd, GpuRegister rs) { |
| 472 | EmitRsd(0, rs, rd, 0x01, 0x13); |
| 473 | } |
| 474 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 475 | void Mips64Assembler::Jalr(GpuRegister rd, GpuRegister rs) { |
| 476 | EmitR(0, rs, static_cast<GpuRegister>(0), rd, 0, 0x09); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 477 | Nop(); |
| 478 | } |
| 479 | |
| 480 | void Mips64Assembler::Jalr(GpuRegister rs) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 481 | Jalr(RA, rs); |
| 482 | } |
| 483 | |
| 484 | void Mips64Assembler::Jr(GpuRegister rs) { |
| 485 | Jalr(ZERO, rs); |
| 486 | } |
| 487 | |
| 488 | void Mips64Assembler::Auipc(GpuRegister rs, uint16_t imm16) { |
| 489 | EmitI(0x3B, rs, static_cast<GpuRegister>(0x1E), imm16); |
| 490 | } |
| 491 | |
| 492 | void Mips64Assembler::Jic(GpuRegister rt, uint16_t imm16) { |
| 493 | EmitI(0x36, static_cast<GpuRegister>(0), rt, imm16); |
| 494 | } |
| 495 | |
| 496 | void Mips64Assembler::Jialc(GpuRegister rt, uint16_t imm16) { |
| 497 | EmitI(0x3E, static_cast<GpuRegister>(0), rt, imm16); |
| 498 | } |
| 499 | |
| 500 | void Mips64Assembler::Bltc(GpuRegister rs, GpuRegister rt, uint16_t imm16) { |
| 501 | CHECK_NE(rs, ZERO); |
| 502 | CHECK_NE(rt, ZERO); |
| 503 | CHECK_NE(rs, rt); |
| 504 | EmitI(0x17, rs, rt, imm16); |
| 505 | } |
| 506 | |
| 507 | void Mips64Assembler::Bltzc(GpuRegister rt, uint16_t imm16) { |
| 508 | CHECK_NE(rt, ZERO); |
| 509 | EmitI(0x17, rt, rt, imm16); |
| 510 | } |
| 511 | |
| 512 | void Mips64Assembler::Bgtzc(GpuRegister rt, uint16_t imm16) { |
| 513 | CHECK_NE(rt, ZERO); |
| 514 | EmitI(0x17, static_cast<GpuRegister>(0), rt, imm16); |
| 515 | } |
| 516 | |
| 517 | void Mips64Assembler::Bgec(GpuRegister rs, GpuRegister rt, uint16_t imm16) { |
| 518 | CHECK_NE(rs, ZERO); |
| 519 | CHECK_NE(rt, ZERO); |
| 520 | CHECK_NE(rs, rt); |
| 521 | EmitI(0x16, rs, rt, imm16); |
| 522 | } |
| 523 | |
| 524 | void Mips64Assembler::Bgezc(GpuRegister rt, uint16_t imm16) { |
| 525 | CHECK_NE(rt, ZERO); |
| 526 | EmitI(0x16, rt, rt, imm16); |
| 527 | } |
| 528 | |
| 529 | void Mips64Assembler::Blezc(GpuRegister rt, uint16_t imm16) { |
| 530 | CHECK_NE(rt, ZERO); |
| 531 | EmitI(0x16, static_cast<GpuRegister>(0), rt, imm16); |
| 532 | } |
| 533 | |
| 534 | void Mips64Assembler::Bltuc(GpuRegister rs, GpuRegister rt, uint16_t imm16) { |
| 535 | CHECK_NE(rs, ZERO); |
| 536 | CHECK_NE(rt, ZERO); |
| 537 | CHECK_NE(rs, rt); |
| 538 | EmitI(0x7, rs, rt, imm16); |
| 539 | } |
| 540 | |
| 541 | void Mips64Assembler::Bgeuc(GpuRegister rs, GpuRegister rt, uint16_t imm16) { |
| 542 | CHECK_NE(rs, ZERO); |
| 543 | CHECK_NE(rt, ZERO); |
| 544 | CHECK_NE(rs, rt); |
| 545 | EmitI(0x6, rs, rt, imm16); |
| 546 | } |
| 547 | |
| 548 | void Mips64Assembler::Beqc(GpuRegister rs, GpuRegister rt, uint16_t imm16) { |
| 549 | CHECK_NE(rs, ZERO); |
| 550 | CHECK_NE(rt, ZERO); |
| 551 | CHECK_NE(rs, rt); |
| 552 | EmitI(0x8, (rs < rt) ? rs : rt, (rs < rt) ? rt : rs, imm16); |
| 553 | } |
| 554 | |
| 555 | void Mips64Assembler::Bnec(GpuRegister rs, GpuRegister rt, uint16_t imm16) { |
| 556 | CHECK_NE(rs, ZERO); |
| 557 | CHECK_NE(rt, ZERO); |
| 558 | CHECK_NE(rs, rt); |
| 559 | EmitI(0x18, (rs < rt) ? rs : rt, (rs < rt) ? rt : rs, imm16); |
| 560 | } |
| 561 | |
| 562 | void Mips64Assembler::Beqzc(GpuRegister rs, uint32_t imm21) { |
| 563 | CHECK_NE(rs, ZERO); |
| 564 | EmitI21(0x36, rs, imm21); |
| 565 | } |
| 566 | |
| 567 | void Mips64Assembler::Bnezc(GpuRegister rs, uint32_t imm21) { |
| 568 | CHECK_NE(rs, ZERO); |
| 569 | EmitI21(0x3E, rs, imm21); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 570 | } |
| 571 | |
| 572 | void Mips64Assembler::AddS(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
| 573 | EmitFR(0x11, 0x10, ft, fs, fd, 0x0); |
| 574 | } |
| 575 | |
| 576 | void Mips64Assembler::SubS(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
| 577 | EmitFR(0x11, 0x10, ft, fs, fd, 0x1); |
| 578 | } |
| 579 | |
| 580 | void Mips64Assembler::MulS(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
| 581 | EmitFR(0x11, 0x10, ft, fs, fd, 0x2); |
| 582 | } |
| 583 | |
| 584 | void Mips64Assembler::DivS(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
| 585 | EmitFR(0x11, 0x10, ft, fs, fd, 0x3); |
| 586 | } |
| 587 | |
| 588 | void Mips64Assembler::AddD(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 589 | EmitFR(0x11, 0x11, ft, fs, fd, 0x0); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 590 | } |
| 591 | |
| 592 | void Mips64Assembler::SubD(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 593 | EmitFR(0x11, 0x11, ft, fs, fd, 0x1); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 594 | } |
| 595 | |
| 596 | void Mips64Assembler::MulD(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 597 | EmitFR(0x11, 0x11, ft, fs, fd, 0x2); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 598 | } |
| 599 | |
| 600 | void Mips64Assembler::DivD(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 601 | EmitFR(0x11, 0x11, ft, fs, fd, 0x3); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 602 | } |
| 603 | |
Chris Larsen | 2fadd7b | 2015-08-14 14:56:10 -0700 | [diff] [blame] | 604 | void Mips64Assembler::SqrtS(FpuRegister fd, FpuRegister fs) { |
| 605 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x4); |
| 606 | } |
| 607 | |
| 608 | void Mips64Assembler::SqrtD(FpuRegister fd, FpuRegister fs) { |
| 609 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x4); |
| 610 | } |
| 611 | |
| 612 | void Mips64Assembler::AbsS(FpuRegister fd, FpuRegister fs) { |
| 613 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x5); |
| 614 | } |
| 615 | |
| 616 | void Mips64Assembler::AbsD(FpuRegister fd, FpuRegister fs) { |
| 617 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x5); |
| 618 | } |
| 619 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 620 | void Mips64Assembler::MovS(FpuRegister fd, FpuRegister fs) { |
| 621 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x6); |
| 622 | } |
| 623 | |
| 624 | void Mips64Assembler::MovD(FpuRegister fd, FpuRegister fs) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 625 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x6); |
| 626 | } |
| 627 | |
| 628 | void Mips64Assembler::NegS(FpuRegister fd, FpuRegister fs) { |
| 629 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x7); |
| 630 | } |
| 631 | |
| 632 | void Mips64Assembler::NegD(FpuRegister fd, FpuRegister fs) { |
| 633 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x7); |
| 634 | } |
| 635 | |
Chris Larsen | 2fadd7b | 2015-08-14 14:56:10 -0700 | [diff] [blame] | 636 | void Mips64Assembler::RoundLS(FpuRegister fd, FpuRegister fs) { |
| 637 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x8); |
| 638 | } |
| 639 | |
| 640 | void Mips64Assembler::RoundLD(FpuRegister fd, FpuRegister fs) { |
| 641 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x8); |
| 642 | } |
| 643 | |
| 644 | void Mips64Assembler::RoundWS(FpuRegister fd, FpuRegister fs) { |
| 645 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xc); |
| 646 | } |
| 647 | |
| 648 | void Mips64Assembler::RoundWD(FpuRegister fd, FpuRegister fs) { |
| 649 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xc); |
| 650 | } |
| 651 | |
| 652 | void Mips64Assembler::CeilLS(FpuRegister fd, FpuRegister fs) { |
| 653 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xa); |
| 654 | } |
| 655 | |
| 656 | void Mips64Assembler::CeilLD(FpuRegister fd, FpuRegister fs) { |
| 657 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xa); |
| 658 | } |
| 659 | |
| 660 | void Mips64Assembler::CeilWS(FpuRegister fd, FpuRegister fs) { |
| 661 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xe); |
| 662 | } |
| 663 | |
| 664 | void Mips64Assembler::CeilWD(FpuRegister fd, FpuRegister fs) { |
| 665 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xe); |
| 666 | } |
| 667 | |
| 668 | void Mips64Assembler::FloorLS(FpuRegister fd, FpuRegister fs) { |
| 669 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xb); |
| 670 | } |
| 671 | |
| 672 | void Mips64Assembler::FloorLD(FpuRegister fd, FpuRegister fs) { |
| 673 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xb); |
| 674 | } |
| 675 | |
| 676 | void Mips64Assembler::FloorWS(FpuRegister fd, FpuRegister fs) { |
| 677 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0xf); |
| 678 | } |
| 679 | |
| 680 | void Mips64Assembler::FloorWD(FpuRegister fd, FpuRegister fs) { |
| 681 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0xf); |
| 682 | } |
| 683 | |
| 684 | void Mips64Assembler::SelS(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
| 685 | EmitFR(0x11, 0x10, ft, fs, fd, 0x10); |
| 686 | } |
| 687 | |
| 688 | void Mips64Assembler::SelD(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
| 689 | EmitFR(0x11, 0x11, ft, fs, fd, 0x10); |
| 690 | } |
| 691 | |
| 692 | void Mips64Assembler::RintS(FpuRegister fd, FpuRegister fs) { |
| 693 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x1a); |
| 694 | } |
| 695 | |
| 696 | void Mips64Assembler::RintD(FpuRegister fd, FpuRegister fs) { |
| 697 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x1a); |
| 698 | } |
| 699 | |
| 700 | void Mips64Assembler::ClassS(FpuRegister fd, FpuRegister fs) { |
| 701 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x1b); |
| 702 | } |
| 703 | |
| 704 | void Mips64Assembler::ClassD(FpuRegister fd, FpuRegister fs) { |
| 705 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x1b); |
| 706 | } |
| 707 | |
| 708 | void Mips64Assembler::MinS(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
| 709 | EmitFR(0x11, 0x10, ft, fs, fd, 0x1c); |
| 710 | } |
| 711 | |
| 712 | void Mips64Assembler::MinD(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
| 713 | EmitFR(0x11, 0x11, ft, fs, fd, 0x1c); |
| 714 | } |
| 715 | |
| 716 | void Mips64Assembler::MaxS(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
| 717 | EmitFR(0x11, 0x10, ft, fs, fd, 0x1e); |
| 718 | } |
| 719 | |
| 720 | void Mips64Assembler::MaxD(FpuRegister fd, FpuRegister fs, FpuRegister ft) { |
| 721 | EmitFR(0x11, 0x11, ft, fs, fd, 0x1e); |
| 722 | } |
| 723 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 724 | void Mips64Assembler::Cvtsw(FpuRegister fd, FpuRegister fs) { |
| 725 | EmitFR(0x11, 0x14, static_cast<FpuRegister>(0), fs, fd, 0x20); |
| 726 | } |
| 727 | |
| 728 | void Mips64Assembler::Cvtdw(FpuRegister fd, FpuRegister fs) { |
| 729 | EmitFR(0x11, 0x14, static_cast<FpuRegister>(0), fs, fd, 0x21); |
| 730 | } |
| 731 | |
| 732 | void Mips64Assembler::Cvtsd(FpuRegister fd, FpuRegister fs) { |
| 733 | EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x20); |
| 734 | } |
| 735 | |
| 736 | void Mips64Assembler::Cvtds(FpuRegister fd, FpuRegister fs) { |
| 737 | EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x21); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 738 | } |
| 739 | |
Chris Larsen | 5141763 | 2015-10-02 13:24:25 -0700 | [diff] [blame] | 740 | void Mips64Assembler::Cvtsl(FpuRegister fd, FpuRegister fs) { |
| 741 | EmitFR(0x11, 0x15, static_cast<FpuRegister>(0), fs, fd, 0x20); |
| 742 | } |
| 743 | |
Chris Larsen | 2fadd7b | 2015-08-14 14:56:10 -0700 | [diff] [blame] | 744 | void Mips64Assembler::Cvtdl(FpuRegister fd, FpuRegister fs) { |
| 745 | EmitFR(0x11, 0x15, static_cast<FpuRegister>(0), fs, fd, 0x21); |
| 746 | } |
| 747 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 748 | void Mips64Assembler::Mfc1(GpuRegister rt, FpuRegister fs) { |
| 749 | EmitFR(0x11, 0x00, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0); |
| 750 | } |
| 751 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 752 | void Mips64Assembler::Mtc1(GpuRegister rt, FpuRegister fs) { |
| 753 | EmitFR(0x11, 0x04, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0); |
| 754 | } |
| 755 | |
| 756 | void Mips64Assembler::Dmfc1(GpuRegister rt, FpuRegister fs) { |
| 757 | EmitFR(0x11, 0x01, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0); |
| 758 | } |
| 759 | |
| 760 | void Mips64Assembler::Dmtc1(GpuRegister rt, FpuRegister fs) { |
| 761 | EmitFR(0x11, 0x05, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 762 | } |
| 763 | |
| 764 | void Mips64Assembler::Lwc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) { |
| 765 | EmitI(0x31, rs, static_cast<GpuRegister>(ft), imm16); |
| 766 | } |
| 767 | |
| 768 | void Mips64Assembler::Ldc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) { |
| 769 | EmitI(0x35, rs, static_cast<GpuRegister>(ft), imm16); |
| 770 | } |
| 771 | |
| 772 | void Mips64Assembler::Swc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) { |
| 773 | EmitI(0x39, rs, static_cast<GpuRegister>(ft), imm16); |
| 774 | } |
| 775 | |
| 776 | void Mips64Assembler::Sdc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) { |
| 777 | EmitI(0x3d, rs, static_cast<GpuRegister>(ft), imm16); |
| 778 | } |
| 779 | |
| 780 | void Mips64Assembler::Break() { |
| 781 | EmitR(0, static_cast<GpuRegister>(0), static_cast<GpuRegister>(0), |
| 782 | static_cast<GpuRegister>(0), 0, 0xD); |
| 783 | } |
| 784 | |
| 785 | void Mips64Assembler::Nop() { |
| 786 | EmitR(0x0, static_cast<GpuRegister>(0), static_cast<GpuRegister>(0), |
| 787 | static_cast<GpuRegister>(0), 0, 0x0); |
| 788 | } |
| 789 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 790 | void Mips64Assembler::Move(GpuRegister rd, GpuRegister rs) { |
| 791 | Or(rd, rs, ZERO); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 792 | } |
| 793 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 794 | void Mips64Assembler::Clear(GpuRegister rd) { |
| 795 | Move(rd, ZERO); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 796 | } |
| 797 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 798 | void Mips64Assembler::Not(GpuRegister rd, GpuRegister rs) { |
| 799 | Nor(rd, rs, ZERO); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 800 | } |
| 801 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 802 | void Mips64Assembler::LoadConst32(GpuRegister rd, int32_t value) { |
| 803 | if (IsUint<16>(value)) { |
| 804 | // Use OR with (unsigned) immediate to encode 16b unsigned int. |
| 805 | Ori(rd, ZERO, value); |
| 806 | } else if (IsInt<16>(value)) { |
| 807 | // Use ADD with (signed) immediate to encode 16b signed int. |
| 808 | Addiu(rd, ZERO, value); |
| 809 | } else { |
| 810 | Lui(rd, value >> 16); |
| 811 | if (value & 0xFFFF) |
| 812 | Ori(rd, rd, value); |
| 813 | } |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 814 | } |
| 815 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 816 | void Mips64Assembler::LoadConst64(GpuRegister rd, int64_t value) { |
| 817 | int bit31 = (value & UINT64_C(0x80000000)) != 0; |
| 818 | |
| 819 | // Loads with 1 instruction. |
| 820 | if (IsUint<16>(value)) { |
| 821 | Ori(rd, ZERO, value); |
| 822 | } else if (IsInt<16>(value)) { |
| 823 | Daddiu(rd, ZERO, value); |
| 824 | } else if ((value & 0xFFFF) == 0 && IsInt<16>(value >> 16)) { |
| 825 | Lui(rd, value >> 16); |
| 826 | } else if (IsInt<32>(value)) { |
| 827 | // Loads with 2 instructions. |
| 828 | Lui(rd, value >> 16); |
| 829 | Ori(rd, rd, value); |
| 830 | } else if ((value & 0xFFFF0000) == 0 && IsInt<16>(value >> 32)) { |
| 831 | Ori(rd, ZERO, value); |
| 832 | Dahi(rd, value >> 32); |
| 833 | } else if ((value & UINT64_C(0xFFFFFFFF0000)) == 0) { |
| 834 | Ori(rd, ZERO, value); |
| 835 | Dati(rd, value >> 48); |
| 836 | } else if ((value & 0xFFFF) == 0 && |
| 837 | (-32768 - bit31) <= (value >> 32) && (value >> 32) <= (32767 - bit31)) { |
| 838 | Lui(rd, value >> 16); |
| 839 | Dahi(rd, (value >> 32) + bit31); |
| 840 | } else if ((value & 0xFFFF) == 0 && ((value >> 31) & 0x1FFFF) == ((0x20000 - bit31) & 0x1FFFF)) { |
| 841 | Lui(rd, value >> 16); |
| 842 | Dati(rd, (value >> 48) + bit31); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 843 | } else if (IsPowerOfTwo(value + UINT64_C(1))) { |
| 844 | int shift_cnt = 64 - CTZ(value + UINT64_C(1)); |
| 845 | Daddiu(rd, ZERO, -1); |
| 846 | if (shift_cnt < 32) { |
| 847 | Dsrl(rd, rd, shift_cnt); |
| 848 | } else { |
| 849 | Dsrl32(rd, rd, shift_cnt & 31); |
| 850 | } |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 851 | } else { |
| 852 | int shift_cnt = CTZ(value); |
| 853 | int64_t tmp = value >> shift_cnt; |
| 854 | if (IsUint<16>(tmp)) { |
| 855 | Ori(rd, ZERO, tmp); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 856 | if (shift_cnt < 32) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 857 | Dsll(rd, rd, shift_cnt); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 858 | } else { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 859 | Dsll32(rd, rd, shift_cnt & 31); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 860 | } |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 861 | } else if (IsInt<16>(tmp)) { |
| 862 | Daddiu(rd, ZERO, tmp); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 863 | if (shift_cnt < 32) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 864 | Dsll(rd, rd, shift_cnt); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 865 | } else { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 866 | Dsll32(rd, rd, shift_cnt & 31); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 867 | } |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 868 | } else if (IsInt<32>(tmp)) { |
| 869 | // Loads with 3 instructions. |
| 870 | Lui(rd, tmp >> 16); |
| 871 | Ori(rd, rd, tmp); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 872 | if (shift_cnt < 32) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 873 | Dsll(rd, rd, shift_cnt); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 874 | } else { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 875 | Dsll32(rd, rd, shift_cnt & 31); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 876 | } |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 877 | } else { |
| 878 | shift_cnt = 16 + CTZ(value >> 16); |
| 879 | tmp = value >> shift_cnt; |
| 880 | if (IsUint<16>(tmp)) { |
| 881 | Ori(rd, ZERO, tmp); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 882 | if (shift_cnt < 32) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 883 | Dsll(rd, rd, shift_cnt); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 884 | } else { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 885 | Dsll32(rd, rd, shift_cnt & 31); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 886 | } |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 887 | Ori(rd, rd, value); |
| 888 | } else if (IsInt<16>(tmp)) { |
| 889 | Daddiu(rd, ZERO, tmp); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 890 | if (shift_cnt < 32) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 891 | Dsll(rd, rd, shift_cnt); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 892 | } else { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 893 | Dsll32(rd, rd, shift_cnt & 31); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 894 | } |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 895 | Ori(rd, rd, value); |
| 896 | } else { |
| 897 | // Loads with 3-4 instructions. |
| 898 | uint64_t tmp2 = value; |
| 899 | bool used_lui = false; |
| 900 | if (((tmp2 >> 16) & 0xFFFF) != 0 || (tmp2 & 0xFFFFFFFF) == 0) { |
| 901 | Lui(rd, tmp2 >> 16); |
| 902 | used_lui = true; |
| 903 | } |
| 904 | if ((tmp2 & 0xFFFF) != 0) { |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 905 | if (used_lui) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 906 | Ori(rd, rd, tmp2); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 907 | } else { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 908 | Ori(rd, ZERO, tmp2); |
Alexey Frunze | 5c75ffa | 2015-09-24 14:41:59 -0700 | [diff] [blame] | 909 | } |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 910 | } |
| 911 | if (bit31) { |
| 912 | tmp2 += UINT64_C(0x100000000); |
| 913 | } |
| 914 | if (((tmp2 >> 32) & 0xFFFF) != 0) { |
| 915 | Dahi(rd, tmp2 >> 32); |
| 916 | } |
| 917 | if (tmp2 & UINT64_C(0x800000000000)) { |
| 918 | tmp2 += UINT64_C(0x1000000000000); |
| 919 | } |
| 920 | if ((tmp2 >> 48) != 0) { |
| 921 | Dati(rd, tmp2 >> 48); |
| 922 | } |
| 923 | } |
| 924 | } |
| 925 | } |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 926 | } |
| 927 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 928 | void Mips64Assembler::Addiu32(GpuRegister rt, GpuRegister rs, int32_t value, GpuRegister rtmp) { |
| 929 | if (IsInt<16>(value)) { |
| 930 | Addiu(rt, rs, value); |
| 931 | } else { |
| 932 | LoadConst32(rtmp, value); |
| 933 | Addu(rt, rs, rtmp); |
| 934 | } |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 935 | } |
| 936 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 937 | void Mips64Assembler::Daddiu64(GpuRegister rt, GpuRegister rs, int64_t value, GpuRegister rtmp) { |
| 938 | if (IsInt<16>(value)) { |
| 939 | Daddiu(rt, rs, value); |
| 940 | } else { |
| 941 | LoadConst64(rtmp, value); |
| 942 | Daddu(rt, rs, rtmp); |
| 943 | } |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 944 | } |
| 945 | |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 946 | // |
| 947 | // MIPS64R6 branches |
| 948 | // |
| 949 | // |
| 950 | // Unconditional (pc + 32-bit signed offset): |
| 951 | // |
| 952 | // auipc at, ofs_high |
| 953 | // jic at, ofs_low |
| 954 | // // no delay/forbidden slot |
| 955 | // |
| 956 | // |
| 957 | // Conditional (pc + 32-bit signed offset): |
| 958 | // |
| 959 | // b<cond>c reg, +2 // skip next 2 instructions |
| 960 | // auipc at, ofs_high |
| 961 | // jic at, ofs_low |
| 962 | // // no delay/forbidden slot |
| 963 | // |
| 964 | // |
| 965 | // Unconditional (pc + 32-bit signed offset) and link: |
| 966 | // |
| 967 | // auipc reg, ofs_high |
| 968 | // daddiu reg, ofs_low |
| 969 | // jialc reg, 0 |
| 970 | // // no delay/forbidden slot |
| 971 | // |
| 972 | // |
| 973 | // TODO: use shorter instruction sequences whenever possible. |
| 974 | // |
| 975 | |
| 976 | void Mips64Assembler::Bind(Label* label) { |
| 977 | CHECK(!label->IsBound()); |
| 978 | int32_t bound_pc = buffer_.Size(); |
| 979 | |
| 980 | // Walk the list of the branches (auipc + jic pairs) referring to and preceding this label. |
| 981 | // Embed the previously unknown pc-relative addresses in them. |
| 982 | while (label->IsLinked()) { |
| 983 | int32_t position = label->Position(); |
| 984 | // Extract the branch (instruction pair) |
| 985 | uint32_t auipc = buffer_.Load<uint32_t>(position); |
| 986 | uint32_t jic = buffer_.Load<uint32_t>(position + 4); // actually, jic or daddiu |
| 987 | |
| 988 | // Extract the location of the previous pair in the list (walking the list backwards; |
| 989 | // the previous pair location was stored in the immediate operands of the instructions) |
| 990 | int32_t prev = (auipc << 16) | (jic & 0xFFFF); |
| 991 | |
| 992 | // Get the pc-relative address |
| 993 | uint32_t offset = bound_pc - position; |
| 994 | offset += (offset & 0x8000) << 1; // account for sign extension in jic/daddiu |
| 995 | |
| 996 | // Embed it in the two instructions |
| 997 | auipc = (auipc & 0xFFFF0000) | (offset >> 16); |
| 998 | jic = (jic & 0xFFFF0000) | (offset & 0xFFFF); |
| 999 | |
| 1000 | // Save the adjusted instructions |
| 1001 | buffer_.Store<uint32_t>(position, auipc); |
| 1002 | buffer_.Store<uint32_t>(position + 4, jic); |
| 1003 | |
| 1004 | // On to the previous branch in the list... |
| 1005 | label->position_ = prev; |
| 1006 | } |
| 1007 | |
| 1008 | // Now make the label object contain its own location |
| 1009 | // (it will be used by the branches referring to and following this label) |
| 1010 | label->BindTo(bound_pc); |
| 1011 | } |
| 1012 | |
| 1013 | void Mips64Assembler::B(Label* label) { |
| 1014 | if (label->IsBound()) { |
| 1015 | // Branch backwards (to a preceding label), distance is known |
| 1016 | uint32_t offset = label->Position() - buffer_.Size(); |
| 1017 | CHECK_LE(static_cast<int32_t>(offset), 0); |
| 1018 | offset += (offset & 0x8000) << 1; // account for sign extension in jic |
| 1019 | Auipc(AT, offset >> 16); |
| 1020 | Jic(AT, offset); |
| 1021 | } else { |
| 1022 | // Branch forward (to a following label), distance is unknown |
| 1023 | int32_t position = buffer_.Size(); |
| 1024 | // The first branch forward will have 0 in its pc-relative address (copied from label's |
| 1025 | // position). It will be the terminator of the list of forward-reaching branches. |
| 1026 | uint32_t prev = label->position_; |
| 1027 | Auipc(AT, prev >> 16); |
| 1028 | Jic(AT, prev); |
| 1029 | // Now make the link object point to the location of this branch |
| 1030 | // (this forms a linked list of branches preceding this label) |
| 1031 | label->LinkTo(position); |
| 1032 | } |
| 1033 | } |
| 1034 | |
| 1035 | void Mips64Assembler::Jalr(Label* label, GpuRegister indirect_reg) { |
| 1036 | if (label->IsBound()) { |
| 1037 | // Branch backwards (to a preceding label), distance is known |
| 1038 | uint32_t offset = label->Position() - buffer_.Size(); |
| 1039 | CHECK_LE(static_cast<int32_t>(offset), 0); |
| 1040 | offset += (offset & 0x8000) << 1; // account for sign extension in daddiu |
| 1041 | Auipc(indirect_reg, offset >> 16); |
| 1042 | Daddiu(indirect_reg, indirect_reg, offset); |
| 1043 | Jialc(indirect_reg, 0); |
| 1044 | } else { |
| 1045 | // Branch forward (to a following label), distance is unknown |
| 1046 | int32_t position = buffer_.Size(); |
| 1047 | // The first branch forward will have 0 in its pc-relative address (copied from label's |
| 1048 | // position). It will be the terminator of the list of forward-reaching branches. |
| 1049 | uint32_t prev = label->position_; |
| 1050 | Auipc(indirect_reg, prev >> 16); |
| 1051 | Daddiu(indirect_reg, indirect_reg, prev); |
| 1052 | Jialc(indirect_reg, 0); |
| 1053 | // Now make the link object point to the location of this branch |
| 1054 | // (this forms a linked list of branches preceding this label) |
| 1055 | label->LinkTo(position); |
| 1056 | } |
| 1057 | } |
| 1058 | |
| 1059 | void Mips64Assembler::Bltc(GpuRegister rs, GpuRegister rt, Label* label) { |
| 1060 | Bgec(rs, rt, 2); |
| 1061 | B(label); |
| 1062 | } |
| 1063 | |
| 1064 | void Mips64Assembler::Bltzc(GpuRegister rt, Label* label) { |
| 1065 | Bgezc(rt, 2); |
| 1066 | B(label); |
| 1067 | } |
| 1068 | |
| 1069 | void Mips64Assembler::Bgtzc(GpuRegister rt, Label* label) { |
| 1070 | Blezc(rt, 2); |
| 1071 | B(label); |
| 1072 | } |
| 1073 | |
| 1074 | void Mips64Assembler::Bgec(GpuRegister rs, GpuRegister rt, Label* label) { |
| 1075 | Bltc(rs, rt, 2); |
| 1076 | B(label); |
| 1077 | } |
| 1078 | |
| 1079 | void Mips64Assembler::Bgezc(GpuRegister rt, Label* label) { |
| 1080 | Bltzc(rt, 2); |
| 1081 | B(label); |
| 1082 | } |
| 1083 | |
| 1084 | void Mips64Assembler::Blezc(GpuRegister rt, Label* label) { |
| 1085 | Bgtzc(rt, 2); |
| 1086 | B(label); |
| 1087 | } |
| 1088 | |
| 1089 | void Mips64Assembler::Bltuc(GpuRegister rs, GpuRegister rt, Label* label) { |
| 1090 | Bgeuc(rs, rt, 2); |
| 1091 | B(label); |
| 1092 | } |
| 1093 | |
| 1094 | void Mips64Assembler::Bgeuc(GpuRegister rs, GpuRegister rt, Label* label) { |
| 1095 | Bltuc(rs, rt, 2); |
| 1096 | B(label); |
| 1097 | } |
| 1098 | |
| 1099 | void Mips64Assembler::Beqc(GpuRegister rs, GpuRegister rt, Label* label) { |
| 1100 | Bnec(rs, rt, 2); |
| 1101 | B(label); |
| 1102 | } |
| 1103 | |
| 1104 | void Mips64Assembler::Bnec(GpuRegister rs, GpuRegister rt, Label* label) { |
| 1105 | Beqc(rs, rt, 2); |
| 1106 | B(label); |
| 1107 | } |
| 1108 | |
| 1109 | void Mips64Assembler::Beqzc(GpuRegister rs, Label* label) { |
| 1110 | Bnezc(rs, 2); |
| 1111 | B(label); |
| 1112 | } |
| 1113 | |
| 1114 | void Mips64Assembler::Bnezc(GpuRegister rs, Label* label) { |
| 1115 | Beqzc(rs, 2); |
| 1116 | B(label); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1117 | } |
| 1118 | |
| 1119 | void Mips64Assembler::LoadFromOffset(LoadOperandType type, GpuRegister reg, GpuRegister base, |
| 1120 | int32_t offset) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1121 | if (!IsInt<16>(offset)) { |
| 1122 | LoadConst32(AT, offset); |
| 1123 | Daddu(AT, AT, base); |
| 1124 | base = AT; |
| 1125 | offset = 0; |
| 1126 | } |
| 1127 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1128 | switch (type) { |
| 1129 | case kLoadSignedByte: |
| 1130 | Lb(reg, base, offset); |
| 1131 | break; |
| 1132 | case kLoadUnsignedByte: |
| 1133 | Lbu(reg, base, offset); |
| 1134 | break; |
| 1135 | case kLoadSignedHalfword: |
| 1136 | Lh(reg, base, offset); |
| 1137 | break; |
| 1138 | case kLoadUnsignedHalfword: |
| 1139 | Lhu(reg, base, offset); |
| 1140 | break; |
| 1141 | case kLoadWord: |
| 1142 | Lw(reg, base, offset); |
| 1143 | break; |
Douglas Leung | d90957f | 2015-04-30 19:22:49 -0700 | [diff] [blame] | 1144 | case kLoadUnsignedWord: |
| 1145 | Lwu(reg, base, offset); |
| 1146 | break; |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1147 | case kLoadDoubleword: |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1148 | Ld(reg, base, offset); |
| 1149 | break; |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1150 | } |
| 1151 | } |
| 1152 | |
| 1153 | void Mips64Assembler::LoadFpuFromOffset(LoadOperandType type, FpuRegister reg, GpuRegister base, |
| 1154 | int32_t offset) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1155 | if (!IsInt<16>(offset)) { |
| 1156 | LoadConst32(AT, offset); |
| 1157 | Daddu(AT, AT, base); |
| 1158 | base = AT; |
| 1159 | offset = 0; |
| 1160 | } |
| 1161 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1162 | switch (type) { |
| 1163 | case kLoadWord: |
| 1164 | Lwc1(reg, base, offset); |
| 1165 | break; |
| 1166 | case kLoadDoubleword: |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1167 | Ldc1(reg, base, offset); |
| 1168 | break; |
| 1169 | default: |
| 1170 | LOG(FATAL) << "UNREACHABLE"; |
| 1171 | } |
| 1172 | } |
| 1173 | |
| 1174 | void Mips64Assembler::EmitLoad(ManagedRegister m_dst, GpuRegister src_register, int32_t src_offset, |
| 1175 | size_t size) { |
| 1176 | Mips64ManagedRegister dst = m_dst.AsMips64(); |
| 1177 | if (dst.IsNoRegister()) { |
| 1178 | CHECK_EQ(0u, size) << dst; |
| 1179 | } else if (dst.IsGpuRegister()) { |
| 1180 | if (size == 4) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1181 | LoadFromOffset(kLoadWord, dst.AsGpuRegister(), src_register, src_offset); |
| 1182 | } else if (size == 8) { |
| 1183 | CHECK_EQ(8u, size) << dst; |
| 1184 | LoadFromOffset(kLoadDoubleword, dst.AsGpuRegister(), src_register, src_offset); |
| 1185 | } else { |
| 1186 | UNIMPLEMENTED(FATAL) << "We only support Load() of size 4 and 8"; |
| 1187 | } |
| 1188 | } else if (dst.IsFpuRegister()) { |
| 1189 | if (size == 4) { |
| 1190 | CHECK_EQ(4u, size) << dst; |
| 1191 | LoadFpuFromOffset(kLoadWord, dst.AsFpuRegister(), src_register, src_offset); |
| 1192 | } else if (size == 8) { |
| 1193 | CHECK_EQ(8u, size) << dst; |
| 1194 | LoadFpuFromOffset(kLoadDoubleword, dst.AsFpuRegister(), src_register, src_offset); |
| 1195 | } else { |
| 1196 | UNIMPLEMENTED(FATAL) << "We only support Load() of size 4 and 8"; |
| 1197 | } |
| 1198 | } |
| 1199 | } |
| 1200 | |
| 1201 | void Mips64Assembler::StoreToOffset(StoreOperandType type, GpuRegister reg, GpuRegister base, |
| 1202 | int32_t offset) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1203 | if (!IsInt<16>(offset)) { |
| 1204 | LoadConst32(AT, offset); |
| 1205 | Daddu(AT, AT, base); |
| 1206 | base = AT; |
| 1207 | offset = 0; |
| 1208 | } |
| 1209 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1210 | switch (type) { |
| 1211 | case kStoreByte: |
| 1212 | Sb(reg, base, offset); |
| 1213 | break; |
| 1214 | case kStoreHalfword: |
| 1215 | Sh(reg, base, offset); |
| 1216 | break; |
| 1217 | case kStoreWord: |
| 1218 | Sw(reg, base, offset); |
| 1219 | break; |
| 1220 | case kStoreDoubleword: |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1221 | Sd(reg, base, offset); |
| 1222 | break; |
| 1223 | default: |
| 1224 | LOG(FATAL) << "UNREACHABLE"; |
| 1225 | } |
| 1226 | } |
| 1227 | |
| 1228 | void Mips64Assembler::StoreFpuToOffset(StoreOperandType type, FpuRegister reg, GpuRegister base, |
| 1229 | int32_t offset) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1230 | if (!IsInt<16>(offset)) { |
| 1231 | LoadConst32(AT, offset); |
| 1232 | Daddu(AT, AT, base); |
| 1233 | base = AT; |
| 1234 | offset = 0; |
| 1235 | } |
| 1236 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1237 | switch (type) { |
| 1238 | case kStoreWord: |
| 1239 | Swc1(reg, base, offset); |
| 1240 | break; |
| 1241 | case kStoreDoubleword: |
| 1242 | Sdc1(reg, base, offset); |
| 1243 | break; |
| 1244 | default: |
| 1245 | LOG(FATAL) << "UNREACHABLE"; |
| 1246 | } |
| 1247 | } |
| 1248 | |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1249 | static dwarf::Reg DWARFReg(GpuRegister reg) { |
| 1250 | return dwarf::Reg::Mips64Core(static_cast<int>(reg)); |
| 1251 | } |
| 1252 | |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1253 | constexpr size_t kFramePointerSize = 8; |
| 1254 | |
| 1255 | void Mips64Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg, |
| 1256 | const std::vector<ManagedRegister>& callee_save_regs, |
| 1257 | const ManagedRegisterEntrySpills& entry_spills) { |
| 1258 | CHECK_ALIGNED(frame_size, kStackAlignment); |
| 1259 | |
| 1260 | // Increase frame to required size. |
| 1261 | IncreaseFrameSize(frame_size); |
| 1262 | |
| 1263 | // Push callee saves and return address |
| 1264 | int stack_offset = frame_size - kFramePointerSize; |
| 1265 | StoreToOffset(kStoreDoubleword, RA, SP, stack_offset); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1266 | cfi_.RelOffset(DWARFReg(RA), stack_offset); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1267 | for (int i = callee_save_regs.size() - 1; i >= 0; --i) { |
| 1268 | stack_offset -= kFramePointerSize; |
| 1269 | GpuRegister reg = callee_save_regs.at(i).AsMips64().AsGpuRegister(); |
| 1270 | StoreToOffset(kStoreDoubleword, reg, SP, stack_offset); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1271 | cfi_.RelOffset(DWARFReg(reg), stack_offset); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1272 | } |
| 1273 | |
| 1274 | // Write out Method*. |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 1275 | StoreToOffset(kStoreDoubleword, method_reg.AsMips64().AsGpuRegister(), SP, 0); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1276 | |
| 1277 | // Write out entry spills. |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 1278 | int32_t offset = frame_size + kFramePointerSize; |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1279 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
| 1280 | Mips64ManagedRegister reg = entry_spills.at(i).AsMips64(); |
| 1281 | ManagedRegisterSpill spill = entry_spills.at(i); |
| 1282 | int32_t size = spill.getSize(); |
| 1283 | if (reg.IsNoRegister()) { |
| 1284 | // only increment stack offset. |
| 1285 | offset += size; |
| 1286 | } else if (reg.IsFpuRegister()) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1287 | StoreFpuToOffset((size == 4) ? kStoreWord : kStoreDoubleword, |
| 1288 | reg.AsFpuRegister(), SP, offset); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1289 | offset += size; |
| 1290 | } else if (reg.IsGpuRegister()) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1291 | StoreToOffset((size == 4) ? kStoreWord : kStoreDoubleword, |
| 1292 | reg.AsGpuRegister(), SP, offset); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1293 | offset += size; |
| 1294 | } |
| 1295 | } |
| 1296 | } |
| 1297 | |
| 1298 | void Mips64Assembler::RemoveFrame(size_t frame_size, |
| 1299 | const std::vector<ManagedRegister>& callee_save_regs) { |
| 1300 | CHECK_ALIGNED(frame_size, kStackAlignment); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1301 | cfi_.RememberState(); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1302 | |
| 1303 | // Pop callee saves and return address |
| 1304 | int stack_offset = frame_size - (callee_save_regs.size() * kFramePointerSize) - kFramePointerSize; |
| 1305 | for (size_t i = 0; i < callee_save_regs.size(); ++i) { |
| 1306 | GpuRegister reg = callee_save_regs.at(i).AsMips64().AsGpuRegister(); |
| 1307 | LoadFromOffset(kLoadDoubleword, reg, SP, stack_offset); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1308 | cfi_.Restore(DWARFReg(reg)); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1309 | stack_offset += kFramePointerSize; |
| 1310 | } |
| 1311 | LoadFromOffset(kLoadDoubleword, RA, SP, stack_offset); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1312 | cfi_.Restore(DWARFReg(RA)); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1313 | |
| 1314 | // Decrease frame to required size. |
| 1315 | DecreaseFrameSize(frame_size); |
| 1316 | |
| 1317 | // Then jump to the return address. |
| 1318 | Jr(RA); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1319 | |
| 1320 | // The CFI should be restored for any code that follows the exit block. |
| 1321 | cfi_.RestoreState(); |
| 1322 | cfi_.DefCFAOffset(frame_size); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1323 | } |
| 1324 | |
| 1325 | void Mips64Assembler::IncreaseFrameSize(size_t adjust) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1326 | CHECK_ALIGNED(adjust, kFramePointerSize); |
| 1327 | Daddiu64(SP, SP, static_cast<int32_t>(-adjust)); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1328 | cfi_.AdjustCFAOffset(adjust); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1329 | } |
| 1330 | |
| 1331 | void Mips64Assembler::DecreaseFrameSize(size_t adjust) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1332 | CHECK_ALIGNED(adjust, kFramePointerSize); |
| 1333 | Daddiu64(SP, SP, static_cast<int32_t>(adjust)); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1334 | cfi_.AdjustCFAOffset(-adjust); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1335 | } |
| 1336 | |
| 1337 | void Mips64Assembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) { |
| 1338 | Mips64ManagedRegister src = msrc.AsMips64(); |
| 1339 | if (src.IsNoRegister()) { |
| 1340 | CHECK_EQ(0u, size); |
| 1341 | } else if (src.IsGpuRegister()) { |
| 1342 | CHECK(size == 4 || size == 8) << size; |
| 1343 | if (size == 8) { |
| 1344 | StoreToOffset(kStoreDoubleword, src.AsGpuRegister(), SP, dest.Int32Value()); |
| 1345 | } else if (size == 4) { |
| 1346 | StoreToOffset(kStoreWord, src.AsGpuRegister(), SP, dest.Int32Value()); |
| 1347 | } else { |
| 1348 | UNIMPLEMENTED(FATAL) << "We only support Store() of size 4 and 8"; |
| 1349 | } |
| 1350 | } else if (src.IsFpuRegister()) { |
| 1351 | CHECK(size == 4 || size == 8) << size; |
| 1352 | if (size == 8) { |
| 1353 | StoreFpuToOffset(kStoreDoubleword, src.AsFpuRegister(), SP, dest.Int32Value()); |
| 1354 | } else if (size == 4) { |
| 1355 | StoreFpuToOffset(kStoreWord, src.AsFpuRegister(), SP, dest.Int32Value()); |
| 1356 | } else { |
| 1357 | UNIMPLEMENTED(FATAL) << "We only support Store() of size 4 and 8"; |
| 1358 | } |
| 1359 | } |
| 1360 | } |
| 1361 | |
| 1362 | void Mips64Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 1363 | Mips64ManagedRegister src = msrc.AsMips64(); |
| 1364 | CHECK(src.IsGpuRegister()); |
| 1365 | StoreToOffset(kStoreWord, src.AsGpuRegister(), SP, dest.Int32Value()); |
| 1366 | } |
| 1367 | |
| 1368 | void Mips64Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 1369 | Mips64ManagedRegister src = msrc.AsMips64(); |
| 1370 | CHECK(src.IsGpuRegister()); |
| 1371 | StoreToOffset(kStoreDoubleword, src.AsGpuRegister(), SP, dest.Int32Value()); |
| 1372 | } |
| 1373 | |
| 1374 | void Mips64Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 1375 | ManagedRegister mscratch) { |
| 1376 | Mips64ManagedRegister scratch = mscratch.AsMips64(); |
| 1377 | CHECK(scratch.IsGpuRegister()) << scratch; |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1378 | LoadConst32(scratch.AsGpuRegister(), imm); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1379 | StoreToOffset(kStoreWord, scratch.AsGpuRegister(), SP, dest.Int32Value()); |
| 1380 | } |
| 1381 | |
| 1382 | void Mips64Assembler::StoreImmediateToThread64(ThreadOffset<8> dest, uint32_t imm, |
| 1383 | ManagedRegister mscratch) { |
| 1384 | Mips64ManagedRegister scratch = mscratch.AsMips64(); |
| 1385 | CHECK(scratch.IsGpuRegister()) << scratch; |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1386 | // TODO: it's unclear wether 32 or 64 bits need to be stored (Arm64 and x86/x64 disagree?). |
| 1387 | // Is this function even referenced anywhere else in the code? |
| 1388 | LoadConst32(scratch.AsGpuRegister(), imm); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1389 | StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), S1, dest.Int32Value()); |
| 1390 | } |
| 1391 | |
| 1392 | void Mips64Assembler::StoreStackOffsetToThread64(ThreadOffset<8> thr_offs, |
| 1393 | FrameOffset fr_offs, |
| 1394 | ManagedRegister mscratch) { |
| 1395 | Mips64ManagedRegister scratch = mscratch.AsMips64(); |
| 1396 | CHECK(scratch.IsGpuRegister()) << scratch; |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1397 | Daddiu64(scratch.AsGpuRegister(), SP, fr_offs.Int32Value()); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1398 | StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), S1, thr_offs.Int32Value()); |
| 1399 | } |
| 1400 | |
| 1401 | void Mips64Assembler::StoreStackPointerToThread64(ThreadOffset<8> thr_offs) { |
| 1402 | StoreToOffset(kStoreDoubleword, SP, S1, thr_offs.Int32Value()); |
| 1403 | } |
| 1404 | |
| 1405 | void Mips64Assembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc, |
| 1406 | FrameOffset in_off, ManagedRegister mscratch) { |
| 1407 | Mips64ManagedRegister src = msrc.AsMips64(); |
| 1408 | Mips64ManagedRegister scratch = mscratch.AsMips64(); |
| 1409 | StoreToOffset(kStoreDoubleword, src.AsGpuRegister(), SP, dest.Int32Value()); |
| 1410 | LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), SP, in_off.Int32Value()); |
| 1411 | StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, dest.Int32Value() + 8); |
| 1412 | } |
| 1413 | |
| 1414 | void Mips64Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) { |
| 1415 | return EmitLoad(mdest, SP, src.Int32Value(), size); |
| 1416 | } |
| 1417 | |
| 1418 | void Mips64Assembler::LoadFromThread64(ManagedRegister mdest, ThreadOffset<8> src, size_t size) { |
| 1419 | return EmitLoad(mdest, S1, src.Int32Value(), size); |
| 1420 | } |
| 1421 | |
| 1422 | void Mips64Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
| 1423 | Mips64ManagedRegister dest = mdest.AsMips64(); |
| 1424 | CHECK(dest.IsGpuRegister()); |
Douglas Leung | d90957f | 2015-04-30 19:22:49 -0700 | [diff] [blame] | 1425 | LoadFromOffset(kLoadUnsignedWord, dest.AsGpuRegister(), SP, src.Int32Value()); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1426 | } |
| 1427 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 1428 | void Mips64Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs, |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 1429 | bool unpoison_reference) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1430 | Mips64ManagedRegister dest = mdest.AsMips64(); |
Douglas Leung | d90957f | 2015-04-30 19:22:49 -0700 | [diff] [blame] | 1431 | CHECK(dest.IsGpuRegister() && base.AsMips64().IsGpuRegister()); |
| 1432 | LoadFromOffset(kLoadUnsignedWord, dest.AsGpuRegister(), |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1433 | base.AsMips64().AsGpuRegister(), offs.Int32Value()); |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 1434 | if (kPoisonHeapReferences && unpoison_reference) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1435 | // TODO: review |
| 1436 | // Negate the 32-bit ref |
| 1437 | Dsubu(dest.AsGpuRegister(), ZERO, dest.AsGpuRegister()); |
| 1438 | // And constrain it to 32 bits (zero-extend into bits 32 through 63) as on Arm64 and x86/64 |
| 1439 | Dext(dest.AsGpuRegister(), dest.AsGpuRegister(), 0, 31); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1440 | } |
| 1441 | } |
| 1442 | |
| 1443 | void Mips64Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1444 | Offset offs) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1445 | Mips64ManagedRegister dest = mdest.AsMips64(); |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1446 | CHECK(dest.IsGpuRegister() && base.AsMips64().IsGpuRegister()); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1447 | LoadFromOffset(kLoadDoubleword, dest.AsGpuRegister(), |
| 1448 | base.AsMips64().AsGpuRegister(), offs.Int32Value()); |
| 1449 | } |
| 1450 | |
| 1451 | void Mips64Assembler::LoadRawPtrFromThread64(ManagedRegister mdest, |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1452 | ThreadOffset<8> offs) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1453 | Mips64ManagedRegister dest = mdest.AsMips64(); |
| 1454 | CHECK(dest.IsGpuRegister()); |
| 1455 | LoadFromOffset(kLoadDoubleword, dest.AsGpuRegister(), S1, offs.Int32Value()); |
| 1456 | } |
| 1457 | |
| 1458 | void Mips64Assembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) { |
| 1459 | UNIMPLEMENTED(FATAL) << "no sign extension necessary for mips"; |
| 1460 | } |
| 1461 | |
| 1462 | void Mips64Assembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) { |
| 1463 | UNIMPLEMENTED(FATAL) << "no zero extension necessary for mips"; |
| 1464 | } |
| 1465 | |
| 1466 | void Mips64Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) { |
| 1467 | Mips64ManagedRegister dest = mdest.AsMips64(); |
| 1468 | Mips64ManagedRegister src = msrc.AsMips64(); |
| 1469 | if (!dest.Equals(src)) { |
| 1470 | if (dest.IsGpuRegister()) { |
| 1471 | CHECK(src.IsGpuRegister()) << src; |
| 1472 | Move(dest.AsGpuRegister(), src.AsGpuRegister()); |
| 1473 | } else if (dest.IsFpuRegister()) { |
| 1474 | CHECK(src.IsFpuRegister()) << src; |
| 1475 | if (size == 4) { |
| 1476 | MovS(dest.AsFpuRegister(), src.AsFpuRegister()); |
| 1477 | } else if (size == 8) { |
| 1478 | MovD(dest.AsFpuRegister(), src.AsFpuRegister()); |
| 1479 | } else { |
| 1480 | UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8"; |
| 1481 | } |
| 1482 | } |
| 1483 | } |
| 1484 | } |
| 1485 | |
| 1486 | void Mips64Assembler::CopyRef(FrameOffset dest, FrameOffset src, |
| 1487 | ManagedRegister mscratch) { |
| 1488 | Mips64ManagedRegister scratch = mscratch.AsMips64(); |
| 1489 | CHECK(scratch.IsGpuRegister()) << scratch; |
| 1490 | LoadFromOffset(kLoadWord, scratch.AsGpuRegister(), SP, src.Int32Value()); |
| 1491 | StoreToOffset(kStoreWord, scratch.AsGpuRegister(), SP, dest.Int32Value()); |
| 1492 | } |
| 1493 | |
| 1494 | void Mips64Assembler::CopyRawPtrFromThread64(FrameOffset fr_offs, |
| 1495 | ThreadOffset<8> thr_offs, |
| 1496 | ManagedRegister mscratch) { |
| 1497 | Mips64ManagedRegister scratch = mscratch.AsMips64(); |
| 1498 | CHECK(scratch.IsGpuRegister()) << scratch; |
| 1499 | LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), S1, thr_offs.Int32Value()); |
| 1500 | StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, fr_offs.Int32Value()); |
| 1501 | } |
| 1502 | |
| 1503 | void Mips64Assembler::CopyRawPtrToThread64(ThreadOffset<8> thr_offs, |
| 1504 | FrameOffset fr_offs, |
| 1505 | ManagedRegister mscratch) { |
| 1506 | Mips64ManagedRegister scratch = mscratch.AsMips64(); |
| 1507 | CHECK(scratch.IsGpuRegister()) << scratch; |
| 1508 | LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), |
| 1509 | SP, fr_offs.Int32Value()); |
| 1510 | StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), |
| 1511 | S1, thr_offs.Int32Value()); |
| 1512 | } |
| 1513 | |
| 1514 | void Mips64Assembler::Copy(FrameOffset dest, FrameOffset src, |
| 1515 | ManagedRegister mscratch, size_t size) { |
| 1516 | Mips64ManagedRegister scratch = mscratch.AsMips64(); |
| 1517 | CHECK(scratch.IsGpuRegister()) << scratch; |
| 1518 | CHECK(size == 4 || size == 8) << size; |
| 1519 | if (size == 4) { |
| 1520 | LoadFromOffset(kLoadWord, scratch.AsGpuRegister(), SP, src.Int32Value()); |
Lazar Trsic | f652d60 | 2015-06-24 16:30:21 +0200 | [diff] [blame] | 1521 | StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, dest.Int32Value()); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1522 | } else if (size == 8) { |
| 1523 | LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), SP, src.Int32Value()); |
| 1524 | StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, dest.Int32Value()); |
| 1525 | } else { |
| 1526 | UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8"; |
| 1527 | } |
| 1528 | } |
| 1529 | |
| 1530 | void Mips64Assembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1531 | ManagedRegister mscratch, size_t size) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1532 | GpuRegister scratch = mscratch.AsMips64().AsGpuRegister(); |
| 1533 | CHECK(size == 4 || size == 8) << size; |
| 1534 | if (size == 4) { |
| 1535 | LoadFromOffset(kLoadWord, scratch, src_base.AsMips64().AsGpuRegister(), |
| 1536 | src_offset.Int32Value()); |
Lazar Trsic | f652d60 | 2015-06-24 16:30:21 +0200 | [diff] [blame] | 1537 | StoreToOffset(kStoreDoubleword, scratch, SP, dest.Int32Value()); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1538 | } else if (size == 8) { |
| 1539 | LoadFromOffset(kLoadDoubleword, scratch, src_base.AsMips64().AsGpuRegister(), |
| 1540 | src_offset.Int32Value()); |
| 1541 | StoreToOffset(kStoreDoubleword, scratch, SP, dest.Int32Value()); |
| 1542 | } else { |
| 1543 | UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8"; |
| 1544 | } |
| 1545 | } |
| 1546 | |
| 1547 | void Mips64Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1548 | ManagedRegister mscratch, size_t size) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1549 | GpuRegister scratch = mscratch.AsMips64().AsGpuRegister(); |
| 1550 | CHECK(size == 4 || size == 8) << size; |
| 1551 | if (size == 4) { |
| 1552 | LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value()); |
Lazar Trsic | f652d60 | 2015-06-24 16:30:21 +0200 | [diff] [blame] | 1553 | StoreToOffset(kStoreDoubleword, scratch, dest_base.AsMips64().AsGpuRegister(), |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1554 | dest_offset.Int32Value()); |
| 1555 | } else if (size == 8) { |
| 1556 | LoadFromOffset(kLoadDoubleword, scratch, SP, src.Int32Value()); |
| 1557 | StoreToOffset(kStoreDoubleword, scratch, dest_base.AsMips64().AsGpuRegister(), |
| 1558 | dest_offset.Int32Value()); |
| 1559 | } else { |
| 1560 | UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8"; |
| 1561 | } |
| 1562 | } |
| 1563 | |
| 1564 | void Mips64Assembler::Copy(FrameOffset /*dest*/, FrameOffset /*src_base*/, Offset /*src_offset*/, |
| 1565 | ManagedRegister /*mscratch*/, size_t /*size*/) { |
| 1566 | UNIMPLEMENTED(FATAL) << "no mips64 implementation"; |
| 1567 | } |
| 1568 | |
| 1569 | void Mips64Assembler::Copy(ManagedRegister dest, Offset dest_offset, |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1570 | ManagedRegister src, Offset src_offset, |
| 1571 | ManagedRegister mscratch, size_t size) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1572 | GpuRegister scratch = mscratch.AsMips64().AsGpuRegister(); |
| 1573 | CHECK(size == 4 || size == 8) << size; |
| 1574 | if (size == 4) { |
| 1575 | LoadFromOffset(kLoadWord, scratch, src.AsMips64().AsGpuRegister(), src_offset.Int32Value()); |
Lazar Trsic | f652d60 | 2015-06-24 16:30:21 +0200 | [diff] [blame] | 1576 | StoreToOffset(kStoreDoubleword, scratch, dest.AsMips64().AsGpuRegister(), dest_offset.Int32Value()); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1577 | } else if (size == 8) { |
| 1578 | LoadFromOffset(kLoadDoubleword, scratch, src.AsMips64().AsGpuRegister(), |
| 1579 | src_offset.Int32Value()); |
| 1580 | StoreToOffset(kStoreDoubleword, scratch, dest.AsMips64().AsGpuRegister(), |
| 1581 | dest_offset.Int32Value()); |
| 1582 | } else { |
| 1583 | UNIMPLEMENTED(FATAL) << "We only support Copy() of size 4 and 8"; |
| 1584 | } |
| 1585 | } |
| 1586 | |
| 1587 | void Mips64Assembler::Copy(FrameOffset /*dest*/, Offset /*dest_offset*/, FrameOffset /*src*/, Offset |
| 1588 | /*src_offset*/, |
| 1589 | ManagedRegister /*mscratch*/, size_t /*size*/) { |
| 1590 | UNIMPLEMENTED(FATAL) << "no mips64 implementation"; |
| 1591 | } |
| 1592 | |
| 1593 | void Mips64Assembler::MemoryBarrier(ManagedRegister) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1594 | // TODO: sync? |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1595 | UNIMPLEMENTED(FATAL) << "no mips64 implementation"; |
| 1596 | } |
| 1597 | |
| 1598 | void Mips64Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg, |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1599 | FrameOffset handle_scope_offset, |
| 1600 | ManagedRegister min_reg, |
| 1601 | bool null_allowed) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1602 | Mips64ManagedRegister out_reg = mout_reg.AsMips64(); |
| 1603 | Mips64ManagedRegister in_reg = min_reg.AsMips64(); |
| 1604 | CHECK(in_reg.IsNoRegister() || in_reg.IsGpuRegister()) << in_reg; |
| 1605 | CHECK(out_reg.IsGpuRegister()) << out_reg; |
| 1606 | if (null_allowed) { |
| 1607 | Label null_arg; |
| 1608 | // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is |
| 1609 | // the address in the handle scope holding the reference. |
| 1610 | // e.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset) |
| 1611 | if (in_reg.IsNoRegister()) { |
Douglas Leung | d90957f | 2015-04-30 19:22:49 -0700 | [diff] [blame] | 1612 | LoadFromOffset(kLoadUnsignedWord, out_reg.AsGpuRegister(), |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1613 | SP, handle_scope_offset.Int32Value()); |
| 1614 | in_reg = out_reg; |
| 1615 | } |
| 1616 | if (!out_reg.Equals(in_reg)) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1617 | LoadConst32(out_reg.AsGpuRegister(), 0); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1618 | } |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1619 | Beqzc(in_reg.AsGpuRegister(), &null_arg); |
| 1620 | Daddiu64(out_reg.AsGpuRegister(), SP, handle_scope_offset.Int32Value()); |
| 1621 | Bind(&null_arg); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1622 | } else { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1623 | Daddiu64(out_reg.AsGpuRegister(), SP, handle_scope_offset.Int32Value()); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1624 | } |
| 1625 | } |
| 1626 | |
| 1627 | void Mips64Assembler::CreateHandleScopeEntry(FrameOffset out_off, |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1628 | FrameOffset handle_scope_offset, |
| 1629 | ManagedRegister mscratch, |
| 1630 | bool null_allowed) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1631 | Mips64ManagedRegister scratch = mscratch.AsMips64(); |
| 1632 | CHECK(scratch.IsGpuRegister()) << scratch; |
| 1633 | if (null_allowed) { |
| 1634 | Label null_arg; |
Douglas Leung | d90957f | 2015-04-30 19:22:49 -0700 | [diff] [blame] | 1635 | LoadFromOffset(kLoadUnsignedWord, scratch.AsGpuRegister(), SP, |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1636 | handle_scope_offset.Int32Value()); |
| 1637 | // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is |
| 1638 | // the address in the handle scope holding the reference. |
| 1639 | // e.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset) |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1640 | Beqzc(scratch.AsGpuRegister(), &null_arg); |
| 1641 | Daddiu64(scratch.AsGpuRegister(), SP, handle_scope_offset.Int32Value()); |
| 1642 | Bind(&null_arg); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1643 | } else { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1644 | Daddiu64(scratch.AsGpuRegister(), SP, handle_scope_offset.Int32Value()); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1645 | } |
| 1646 | StoreToOffset(kStoreDoubleword, scratch.AsGpuRegister(), SP, out_off.Int32Value()); |
| 1647 | } |
| 1648 | |
| 1649 | // Given a handle scope entry, load the associated reference. |
| 1650 | void Mips64Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg, |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1651 | ManagedRegister min_reg) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1652 | Mips64ManagedRegister out_reg = mout_reg.AsMips64(); |
| 1653 | Mips64ManagedRegister in_reg = min_reg.AsMips64(); |
| 1654 | CHECK(out_reg.IsGpuRegister()) << out_reg; |
| 1655 | CHECK(in_reg.IsGpuRegister()) << in_reg; |
| 1656 | Label null_arg; |
| 1657 | if (!out_reg.Equals(in_reg)) { |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1658 | LoadConst32(out_reg.AsGpuRegister(), 0); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1659 | } |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1660 | Beqzc(in_reg.AsGpuRegister(), &null_arg); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1661 | LoadFromOffset(kLoadDoubleword, out_reg.AsGpuRegister(), |
| 1662 | in_reg.AsGpuRegister(), 0); |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1663 | Bind(&null_arg); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1664 | } |
| 1665 | |
| 1666 | void Mips64Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) { |
| 1667 | // TODO: not validating references |
| 1668 | } |
| 1669 | |
| 1670 | void Mips64Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) { |
| 1671 | // TODO: not validating references |
| 1672 | } |
| 1673 | |
| 1674 | void Mips64Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister mscratch) { |
| 1675 | Mips64ManagedRegister base = mbase.AsMips64(); |
| 1676 | Mips64ManagedRegister scratch = mscratch.AsMips64(); |
| 1677 | CHECK(base.IsGpuRegister()) << base; |
| 1678 | CHECK(scratch.IsGpuRegister()) << scratch; |
| 1679 | LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), |
| 1680 | base.AsGpuRegister(), offset.Int32Value()); |
| 1681 | Jalr(scratch.AsGpuRegister()); |
| 1682 | // TODO: place reference map on call |
| 1683 | } |
| 1684 | |
| 1685 | void Mips64Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) { |
| 1686 | Mips64ManagedRegister scratch = mscratch.AsMips64(); |
| 1687 | CHECK(scratch.IsGpuRegister()) << scratch; |
| 1688 | // Call *(*(SP + base) + offset) |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 1689 | LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1690 | SP, base.Int32Value()); |
| 1691 | LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), |
| 1692 | scratch.AsGpuRegister(), offset.Int32Value()); |
| 1693 | Jalr(scratch.AsGpuRegister()); |
| 1694 | // TODO: place reference map on call |
| 1695 | } |
| 1696 | |
| 1697 | void Mips64Assembler::CallFromThread64(ThreadOffset<8> /*offset*/, ManagedRegister /*mscratch*/) { |
| 1698 | UNIMPLEMENTED(FATAL) << "no mips64 implementation"; |
| 1699 | } |
| 1700 | |
| 1701 | void Mips64Assembler::GetCurrentThread(ManagedRegister tr) { |
| 1702 | Move(tr.AsMips64().AsGpuRegister(), S1); |
| 1703 | } |
| 1704 | |
| 1705 | void Mips64Assembler::GetCurrentThread(FrameOffset offset, |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1706 | ManagedRegister /*mscratch*/) { |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1707 | StoreToOffset(kStoreDoubleword, S1, SP, offset.Int32Value()); |
| 1708 | } |
| 1709 | |
| 1710 | void Mips64Assembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) { |
| 1711 | Mips64ManagedRegister scratch = mscratch.AsMips64(); |
| 1712 | Mips64ExceptionSlowPath* slow = new Mips64ExceptionSlowPath(scratch, stack_adjust); |
| 1713 | buffer_.EnqueueSlowPath(slow); |
| 1714 | LoadFromOffset(kLoadDoubleword, scratch.AsGpuRegister(), |
| 1715 | S1, Thread::ExceptionOffset<8>().Int32Value()); |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1716 | Bnezc(scratch.AsGpuRegister(), slow->Entry()); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1717 | } |
| 1718 | |
| 1719 | void Mips64ExceptionSlowPath::Emit(Assembler* sasm) { |
| 1720 | Mips64Assembler* sp_asm = down_cast<Mips64Assembler*>(sasm); |
| 1721 | #define __ sp_asm-> |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1722 | __ Bind(&entry_); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1723 | if (stack_adjust_ != 0) { // Fix up the frame. |
| 1724 | __ DecreaseFrameSize(stack_adjust_); |
| 1725 | } |
| 1726 | // Pass exception object as argument |
| 1727 | // Don't care about preserving A0 as this call won't return |
| 1728 | __ Move(A0, scratch_.AsGpuRegister()); |
| 1729 | // Set up call to Thread::Current()->pDeliverException |
| 1730 | __ LoadFromOffset(kLoadDoubleword, T9, S1, |
Goran Jakovljevic | 75c40d4 | 2015-04-03 15:45:21 +0200 | [diff] [blame] | 1731 | QUICK_ENTRYPOINT_OFFSET(8, pDeliverException).Int32Value()); |
Alexey Frunze | 4dda337 | 2015-06-01 18:31:49 -0700 | [diff] [blame] | 1732 | // TODO: check T9 usage |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 1733 | __ Jr(T9); |
| 1734 | // Call never returns |
| 1735 | __ Break(); |
| 1736 | #undef __ |
| 1737 | } |
| 1738 | |
| 1739 | } // namespace mips64 |
| 1740 | } // namespace art |