blob: ba3d12c9e5cd5406b92f271fab2e49744aa15112 [file] [log] [blame]
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001/*
2 * Copyright (C) 2015 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "code_generator_mips.h"
18
19#include "arch/mips/entrypoints_direct_mips.h"
20#include "arch/mips/instruction_set_features_mips.h"
21#include "art_method.h"
Chris Larsen701566a2015-10-27 15:29:13 -070022#include "code_generator_utils.h"
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020023#include "entrypoints/quick/quick_entrypoints.h"
24#include "entrypoints/quick/quick_entrypoints_enum.h"
25#include "gc/accounting/card_table.h"
26#include "intrinsics.h"
Chris Larsen701566a2015-10-27 15:29:13 -070027#include "intrinsics_mips.h"
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020028#include "mirror/array-inl.h"
29#include "mirror/class-inl.h"
30#include "offsets.h"
31#include "thread.h"
32#include "utils/assembler.h"
33#include "utils/mips/assembler_mips.h"
34#include "utils/stack_checks.h"
35
36namespace art {
37namespace mips {
38
39static constexpr int kCurrentMethodStackOffset = 0;
40static constexpr Register kMethodRegisterArgument = A0;
41
42// We need extra temporary/scratch registers (in addition to AT) in some cases.
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020043static constexpr FRegister FTMP = F8;
44
Goran Jakovljevicf652cec2015-08-25 16:11:42 +020045Location MipsReturnLocation(Primitive::Type return_type) {
46 switch (return_type) {
47 case Primitive::kPrimBoolean:
48 case Primitive::kPrimByte:
49 case Primitive::kPrimChar:
50 case Primitive::kPrimShort:
51 case Primitive::kPrimInt:
52 case Primitive::kPrimNot:
53 return Location::RegisterLocation(V0);
54
55 case Primitive::kPrimLong:
56 return Location::RegisterPairLocation(V0, V1);
57
58 case Primitive::kPrimFloat:
59 case Primitive::kPrimDouble:
60 return Location::FpuRegisterLocation(F0);
61
62 case Primitive::kPrimVoid:
63 return Location();
64 }
65 UNREACHABLE();
66}
67
68Location InvokeDexCallingConventionVisitorMIPS::GetReturnLocation(Primitive::Type type) const {
69 return MipsReturnLocation(type);
70}
71
72Location InvokeDexCallingConventionVisitorMIPS::GetMethodLocation() const {
73 return Location::RegisterLocation(kMethodRegisterArgument);
74}
75
76Location InvokeDexCallingConventionVisitorMIPS::GetNextLocation(Primitive::Type type) {
77 Location next_location;
78
79 switch (type) {
80 case Primitive::kPrimBoolean:
81 case Primitive::kPrimByte:
82 case Primitive::kPrimChar:
83 case Primitive::kPrimShort:
84 case Primitive::kPrimInt:
85 case Primitive::kPrimNot: {
86 uint32_t gp_index = gp_index_++;
87 if (gp_index < calling_convention.GetNumberOfRegisters()) {
88 next_location = Location::RegisterLocation(calling_convention.GetRegisterAt(gp_index));
89 } else {
90 size_t stack_offset = calling_convention.GetStackOffsetOf(stack_index_);
91 next_location = Location::StackSlot(stack_offset);
92 }
93 break;
94 }
95
96 case Primitive::kPrimLong: {
97 uint32_t gp_index = gp_index_;
98 gp_index_ += 2;
99 if (gp_index + 1 < calling_convention.GetNumberOfRegisters()) {
100 if (calling_convention.GetRegisterAt(gp_index) == A1) {
101 gp_index_++; // Skip A1, and use A2_A3 instead.
102 gp_index++;
103 }
104 Register low_even = calling_convention.GetRegisterAt(gp_index);
105 Register high_odd = calling_convention.GetRegisterAt(gp_index + 1);
106 DCHECK_EQ(low_even + 1, high_odd);
107 next_location = Location::RegisterPairLocation(low_even, high_odd);
108 } else {
109 size_t stack_offset = calling_convention.GetStackOffsetOf(stack_index_);
110 next_location = Location::DoubleStackSlot(stack_offset);
111 }
112 break;
113 }
114
115 // Note: both float and double types are stored in even FPU registers. On 32 bit FPU, double
116 // will take up the even/odd pair, while floats are stored in even regs only.
117 // On 64 bit FPU, both double and float are stored in even registers only.
118 case Primitive::kPrimFloat:
119 case Primitive::kPrimDouble: {
120 uint32_t float_index = float_index_++;
121 if (float_index < calling_convention.GetNumberOfFpuRegisters()) {
122 next_location = Location::FpuRegisterLocation(
123 calling_convention.GetFpuRegisterAt(float_index));
124 } else {
125 size_t stack_offset = calling_convention.GetStackOffsetOf(stack_index_);
126 next_location = Primitive::Is64BitType(type) ? Location::DoubleStackSlot(stack_offset)
127 : Location::StackSlot(stack_offset);
128 }
129 break;
130 }
131
132 case Primitive::kPrimVoid:
133 LOG(FATAL) << "Unexpected parameter type " << type;
134 break;
135 }
136
137 // Space on the stack is reserved for all arguments.
138 stack_index_ += Primitive::Is64BitType(type) ? 2 : 1;
139
140 return next_location;
141}
142
143Location InvokeRuntimeCallingConvention::GetReturnLocation(Primitive::Type type) {
144 return MipsReturnLocation(type);
145}
146
147#define __ down_cast<CodeGeneratorMIPS*>(codegen)->GetAssembler()->
148#define QUICK_ENTRY_POINT(x) QUICK_ENTRYPOINT_OFFSET(kMipsWordSize, x).Int32Value()
149
150class BoundsCheckSlowPathMIPS : public SlowPathCodeMIPS {
151 public:
152 explicit BoundsCheckSlowPathMIPS(HBoundsCheck* instruction) : instruction_(instruction) {}
153
154 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
155 LocationSummary* locations = instruction_->GetLocations();
156 CodeGeneratorMIPS* mips_codegen = down_cast<CodeGeneratorMIPS*>(codegen);
157 __ Bind(GetEntryLabel());
158 if (instruction_->CanThrowIntoCatchBlock()) {
159 // Live registers will be restored in the catch block if caught.
160 SaveLiveRegisters(codegen, instruction_->GetLocations());
161 }
162 // We're moving two locations to locations that could overlap, so we need a parallel
163 // move resolver.
164 InvokeRuntimeCallingConvention calling_convention;
165 codegen->EmitParallelMoves(locations->InAt(0),
166 Location::RegisterLocation(calling_convention.GetRegisterAt(0)),
167 Primitive::kPrimInt,
168 locations->InAt(1),
169 Location::RegisterLocation(calling_convention.GetRegisterAt(1)),
170 Primitive::kPrimInt);
171 mips_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pThrowArrayBounds),
172 instruction_,
173 instruction_->GetDexPc(),
174 this,
175 IsDirectEntrypoint(kQuickThrowArrayBounds));
176 CheckEntrypointTypes<kQuickThrowArrayBounds, void, int32_t, int32_t>();
177 }
178
179 bool IsFatal() const OVERRIDE { return true; }
180
181 const char* GetDescription() const OVERRIDE { return "BoundsCheckSlowPathMIPS"; }
182
183 private:
184 HBoundsCheck* const instruction_;
185
186 DISALLOW_COPY_AND_ASSIGN(BoundsCheckSlowPathMIPS);
187};
188
189class DivZeroCheckSlowPathMIPS : public SlowPathCodeMIPS {
190 public:
191 explicit DivZeroCheckSlowPathMIPS(HDivZeroCheck* instruction) : instruction_(instruction) {}
192
193 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
194 CodeGeneratorMIPS* mips_codegen = down_cast<CodeGeneratorMIPS*>(codegen);
195 __ Bind(GetEntryLabel());
196 if (instruction_->CanThrowIntoCatchBlock()) {
197 // Live registers will be restored in the catch block if caught.
198 SaveLiveRegisters(codegen, instruction_->GetLocations());
199 }
200 mips_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pThrowDivZero),
201 instruction_,
202 instruction_->GetDexPc(),
203 this,
204 IsDirectEntrypoint(kQuickThrowDivZero));
205 CheckEntrypointTypes<kQuickThrowDivZero, void, void>();
206 }
207
208 bool IsFatal() const OVERRIDE { return true; }
209
210 const char* GetDescription() const OVERRIDE { return "DivZeroCheckSlowPathMIPS"; }
211
212 private:
213 HDivZeroCheck* const instruction_;
214 DISALLOW_COPY_AND_ASSIGN(DivZeroCheckSlowPathMIPS);
215};
216
217class LoadClassSlowPathMIPS : public SlowPathCodeMIPS {
218 public:
219 LoadClassSlowPathMIPS(HLoadClass* cls,
220 HInstruction* at,
221 uint32_t dex_pc,
222 bool do_clinit)
223 : cls_(cls), at_(at), dex_pc_(dex_pc), do_clinit_(do_clinit) {
224 DCHECK(at->IsLoadClass() || at->IsClinitCheck());
225 }
226
227 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
228 LocationSummary* locations = at_->GetLocations();
229 CodeGeneratorMIPS* mips_codegen = down_cast<CodeGeneratorMIPS*>(codegen);
230
231 __ Bind(GetEntryLabel());
232 SaveLiveRegisters(codegen, locations);
233
234 InvokeRuntimeCallingConvention calling_convention;
235 __ LoadConst32(calling_convention.GetRegisterAt(0), cls_->GetTypeIndex());
236
237 int32_t entry_point_offset = do_clinit_ ? QUICK_ENTRY_POINT(pInitializeStaticStorage)
238 : QUICK_ENTRY_POINT(pInitializeType);
239 bool direct = do_clinit_ ? IsDirectEntrypoint(kQuickInitializeStaticStorage)
240 : IsDirectEntrypoint(kQuickInitializeType);
241
242 mips_codegen->InvokeRuntime(entry_point_offset, at_, dex_pc_, this, direct);
243 if (do_clinit_) {
244 CheckEntrypointTypes<kQuickInitializeStaticStorage, void*, uint32_t>();
245 } else {
246 CheckEntrypointTypes<kQuickInitializeType, void*, uint32_t>();
247 }
248
249 // Move the class to the desired location.
250 Location out = locations->Out();
251 if (out.IsValid()) {
252 DCHECK(out.IsRegister() && !locations->GetLiveRegisters()->ContainsCoreRegister(out.reg()));
253 Primitive::Type type = at_->GetType();
254 mips_codegen->MoveLocation(out, calling_convention.GetReturnLocation(type), type);
255 }
256
257 RestoreLiveRegisters(codegen, locations);
258 __ B(GetExitLabel());
259 }
260
261 const char* GetDescription() const OVERRIDE { return "LoadClassSlowPathMIPS"; }
262
263 private:
264 // The class this slow path will load.
265 HLoadClass* const cls_;
266
267 // The instruction where this slow path is happening.
268 // (Might be the load class or an initialization check).
269 HInstruction* const at_;
270
271 // The dex PC of `at_`.
272 const uint32_t dex_pc_;
273
274 // Whether to initialize the class.
275 const bool do_clinit_;
276
277 DISALLOW_COPY_AND_ASSIGN(LoadClassSlowPathMIPS);
278};
279
280class LoadStringSlowPathMIPS : public SlowPathCodeMIPS {
281 public:
282 explicit LoadStringSlowPathMIPS(HLoadString* instruction) : instruction_(instruction) {}
283
284 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
285 LocationSummary* locations = instruction_->GetLocations();
286 DCHECK(!locations->GetLiveRegisters()->ContainsCoreRegister(locations->Out().reg()));
287 CodeGeneratorMIPS* mips_codegen = down_cast<CodeGeneratorMIPS*>(codegen);
288
289 __ Bind(GetEntryLabel());
290 SaveLiveRegisters(codegen, locations);
291
292 InvokeRuntimeCallingConvention calling_convention;
293 __ LoadConst32(calling_convention.GetRegisterAt(0), instruction_->GetStringIndex());
294 mips_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pResolveString),
295 instruction_,
296 instruction_->GetDexPc(),
297 this,
298 IsDirectEntrypoint(kQuickResolveString));
299 CheckEntrypointTypes<kQuickResolveString, void*, uint32_t>();
300 Primitive::Type type = instruction_->GetType();
301 mips_codegen->MoveLocation(locations->Out(),
302 calling_convention.GetReturnLocation(type),
303 type);
304
305 RestoreLiveRegisters(codegen, locations);
306 __ B(GetExitLabel());
307 }
308
309 const char* GetDescription() const OVERRIDE { return "LoadStringSlowPathMIPS"; }
310
311 private:
312 HLoadString* const instruction_;
313
314 DISALLOW_COPY_AND_ASSIGN(LoadStringSlowPathMIPS);
315};
316
317class NullCheckSlowPathMIPS : public SlowPathCodeMIPS {
318 public:
319 explicit NullCheckSlowPathMIPS(HNullCheck* instr) : instruction_(instr) {}
320
321 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
322 CodeGeneratorMIPS* mips_codegen = down_cast<CodeGeneratorMIPS*>(codegen);
323 __ Bind(GetEntryLabel());
324 if (instruction_->CanThrowIntoCatchBlock()) {
325 // Live registers will be restored in the catch block if caught.
326 SaveLiveRegisters(codegen, instruction_->GetLocations());
327 }
328 mips_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pThrowNullPointer),
329 instruction_,
330 instruction_->GetDexPc(),
331 this,
332 IsDirectEntrypoint(kQuickThrowNullPointer));
333 CheckEntrypointTypes<kQuickThrowNullPointer, void, void>();
334 }
335
336 bool IsFatal() const OVERRIDE { return true; }
337
338 const char* GetDescription() const OVERRIDE { return "NullCheckSlowPathMIPS"; }
339
340 private:
341 HNullCheck* const instruction_;
342
343 DISALLOW_COPY_AND_ASSIGN(NullCheckSlowPathMIPS);
344};
345
346class SuspendCheckSlowPathMIPS : public SlowPathCodeMIPS {
347 public:
348 SuspendCheckSlowPathMIPS(HSuspendCheck* instruction, HBasicBlock* successor)
349 : instruction_(instruction), successor_(successor) {}
350
351 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
352 CodeGeneratorMIPS* mips_codegen = down_cast<CodeGeneratorMIPS*>(codegen);
353 __ Bind(GetEntryLabel());
354 SaveLiveRegisters(codegen, instruction_->GetLocations());
355 mips_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pTestSuspend),
356 instruction_,
357 instruction_->GetDexPc(),
358 this,
359 IsDirectEntrypoint(kQuickTestSuspend));
360 CheckEntrypointTypes<kQuickTestSuspend, void, void>();
361 RestoreLiveRegisters(codegen, instruction_->GetLocations());
362 if (successor_ == nullptr) {
363 __ B(GetReturnLabel());
364 } else {
365 __ B(mips_codegen->GetLabelOf(successor_));
366 }
367 }
368
369 MipsLabel* GetReturnLabel() {
370 DCHECK(successor_ == nullptr);
371 return &return_label_;
372 }
373
374 const char* GetDescription() const OVERRIDE { return "SuspendCheckSlowPathMIPS"; }
375
376 private:
377 HSuspendCheck* const instruction_;
378 // If not null, the block to branch to after the suspend check.
379 HBasicBlock* const successor_;
380
381 // If `successor_` is null, the label to branch to after the suspend check.
382 MipsLabel return_label_;
383
384 DISALLOW_COPY_AND_ASSIGN(SuspendCheckSlowPathMIPS);
385};
386
387class TypeCheckSlowPathMIPS : public SlowPathCodeMIPS {
388 public:
389 explicit TypeCheckSlowPathMIPS(HInstruction* instruction) : instruction_(instruction) {}
390
391 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
392 LocationSummary* locations = instruction_->GetLocations();
393 Location object_class = instruction_->IsCheckCast() ? locations->GetTemp(0) : locations->Out();
394 uint32_t dex_pc = instruction_->GetDexPc();
395 DCHECK(instruction_->IsCheckCast()
396 || !locations->GetLiveRegisters()->ContainsCoreRegister(locations->Out().reg()));
397 CodeGeneratorMIPS* mips_codegen = down_cast<CodeGeneratorMIPS*>(codegen);
398
399 __ Bind(GetEntryLabel());
400 SaveLiveRegisters(codegen, locations);
401
402 // We're moving two locations to locations that could overlap, so we need a parallel
403 // move resolver.
404 InvokeRuntimeCallingConvention calling_convention;
405 codegen->EmitParallelMoves(locations->InAt(1),
406 Location::RegisterLocation(calling_convention.GetRegisterAt(0)),
407 Primitive::kPrimNot,
408 object_class,
409 Location::RegisterLocation(calling_convention.GetRegisterAt(1)),
410 Primitive::kPrimNot);
411
412 if (instruction_->IsInstanceOf()) {
413 mips_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pInstanceofNonTrivial),
414 instruction_,
415 dex_pc,
416 this,
417 IsDirectEntrypoint(kQuickInstanceofNonTrivial));
Roland Levillain888d0672015-11-23 18:53:50 +0000418 CheckEntrypointTypes<
419 kQuickInstanceofNonTrivial, uint32_t, const mirror::Class*, const mirror::Class*>();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200420 Primitive::Type ret_type = instruction_->GetType();
421 Location ret_loc = calling_convention.GetReturnLocation(ret_type);
422 mips_codegen->MoveLocation(locations->Out(), ret_loc, ret_type);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200423 } else {
424 DCHECK(instruction_->IsCheckCast());
425 mips_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pCheckCast),
426 instruction_,
427 dex_pc,
428 this,
429 IsDirectEntrypoint(kQuickCheckCast));
430 CheckEntrypointTypes<kQuickCheckCast, void, const mirror::Class*, const mirror::Class*>();
431 }
432
433 RestoreLiveRegisters(codegen, locations);
434 __ B(GetExitLabel());
435 }
436
437 const char* GetDescription() const OVERRIDE { return "TypeCheckSlowPathMIPS"; }
438
439 private:
440 HInstruction* const instruction_;
441
442 DISALLOW_COPY_AND_ASSIGN(TypeCheckSlowPathMIPS);
443};
444
445class DeoptimizationSlowPathMIPS : public SlowPathCodeMIPS {
446 public:
447 explicit DeoptimizationSlowPathMIPS(HInstruction* instruction)
448 : instruction_(instruction) {}
449
450 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
451 __ Bind(GetEntryLabel());
452 SaveLiveRegisters(codegen, instruction_->GetLocations());
453 DCHECK(instruction_->IsDeoptimize());
454 HDeoptimize* deoptimize = instruction_->AsDeoptimize();
455 uint32_t dex_pc = deoptimize->GetDexPc();
456 CodeGeneratorMIPS* mips_codegen = down_cast<CodeGeneratorMIPS*>(codegen);
457 mips_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pDeoptimize),
458 instruction_,
459 dex_pc,
460 this,
461 IsDirectEntrypoint(kQuickDeoptimize));
Roland Levillain888d0672015-11-23 18:53:50 +0000462 CheckEntrypointTypes<kQuickDeoptimize, void, void>();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200463 }
464
465 const char* GetDescription() const OVERRIDE { return "DeoptimizationSlowPathMIPS"; }
466
467 private:
468 HInstruction* const instruction_;
469 DISALLOW_COPY_AND_ASSIGN(DeoptimizationSlowPathMIPS);
470};
471
472CodeGeneratorMIPS::CodeGeneratorMIPS(HGraph* graph,
473 const MipsInstructionSetFeatures& isa_features,
474 const CompilerOptions& compiler_options,
475 OptimizingCompilerStats* stats)
476 : CodeGenerator(graph,
477 kNumberOfCoreRegisters,
478 kNumberOfFRegisters,
479 kNumberOfRegisterPairs,
480 ComputeRegisterMask(reinterpret_cast<const int*>(kCoreCalleeSaves),
481 arraysize(kCoreCalleeSaves)),
482 ComputeRegisterMask(reinterpret_cast<const int*>(kFpuCalleeSaves),
483 arraysize(kFpuCalleeSaves)),
484 compiler_options,
485 stats),
486 block_labels_(nullptr),
487 location_builder_(graph, this),
488 instruction_visitor_(graph, this),
489 move_resolver_(graph->GetArena(), this),
490 assembler_(&isa_features),
491 isa_features_(isa_features) {
492 // Save RA (containing the return address) to mimic Quick.
493 AddAllocatedRegister(Location::RegisterLocation(RA));
494}
495
496#undef __
497#define __ down_cast<MipsAssembler*>(GetAssembler())->
498#define QUICK_ENTRY_POINT(x) QUICK_ENTRYPOINT_OFFSET(kMipsWordSize, x).Int32Value()
499
500void CodeGeneratorMIPS::Finalize(CodeAllocator* allocator) {
501 // Ensure that we fix up branches.
502 __ FinalizeCode();
503
504 // Adjust native pc offsets in stack maps.
505 for (size_t i = 0, num = stack_map_stream_.GetNumberOfStackMaps(); i != num; ++i) {
506 uint32_t old_position = stack_map_stream_.GetStackMap(i).native_pc_offset;
507 uint32_t new_position = __ GetAdjustedPosition(old_position);
508 DCHECK_GE(new_position, old_position);
509 stack_map_stream_.SetStackMapNativePcOffset(i, new_position);
510 }
511
512 // Adjust pc offsets for the disassembly information.
513 if (disasm_info_ != nullptr) {
514 GeneratedCodeInterval* frame_entry_interval = disasm_info_->GetFrameEntryInterval();
515 frame_entry_interval->start = __ GetAdjustedPosition(frame_entry_interval->start);
516 frame_entry_interval->end = __ GetAdjustedPosition(frame_entry_interval->end);
517 for (auto& it : *disasm_info_->GetInstructionIntervals()) {
518 it.second.start = __ GetAdjustedPosition(it.second.start);
519 it.second.end = __ GetAdjustedPosition(it.second.end);
520 }
521 for (auto& it : *disasm_info_->GetSlowPathIntervals()) {
522 it.code_interval.start = __ GetAdjustedPosition(it.code_interval.start);
523 it.code_interval.end = __ GetAdjustedPosition(it.code_interval.end);
524 }
525 }
526
527 CodeGenerator::Finalize(allocator);
528}
529
530MipsAssembler* ParallelMoveResolverMIPS::GetAssembler() const {
531 return codegen_->GetAssembler();
532}
533
534void ParallelMoveResolverMIPS::EmitMove(size_t index) {
535 DCHECK_LT(index, moves_.size());
536 MoveOperands* move = moves_[index];
537 codegen_->MoveLocation(move->GetDestination(), move->GetSource(), move->GetType());
538}
539
540void ParallelMoveResolverMIPS::EmitSwap(size_t index) {
541 DCHECK_LT(index, moves_.size());
542 MoveOperands* move = moves_[index];
543 Primitive::Type type = move->GetType();
544 Location loc1 = move->GetDestination();
545 Location loc2 = move->GetSource();
546
547 DCHECK(!loc1.IsConstant());
548 DCHECK(!loc2.IsConstant());
549
550 if (loc1.Equals(loc2)) {
551 return;
552 }
553
554 if (loc1.IsRegister() && loc2.IsRegister()) {
555 // Swap 2 GPRs.
556 Register r1 = loc1.AsRegister<Register>();
557 Register r2 = loc2.AsRegister<Register>();
558 __ Move(TMP, r2);
559 __ Move(r2, r1);
560 __ Move(r1, TMP);
561 } else if (loc1.IsFpuRegister() && loc2.IsFpuRegister()) {
562 FRegister f1 = loc1.AsFpuRegister<FRegister>();
563 FRegister f2 = loc2.AsFpuRegister<FRegister>();
564 if (type == Primitive::kPrimFloat) {
565 __ MovS(FTMP, f2);
566 __ MovS(f2, f1);
567 __ MovS(f1, FTMP);
568 } else {
569 DCHECK_EQ(type, Primitive::kPrimDouble);
570 __ MovD(FTMP, f2);
571 __ MovD(f2, f1);
572 __ MovD(f1, FTMP);
573 }
574 } else if ((loc1.IsRegister() && loc2.IsFpuRegister()) ||
575 (loc1.IsFpuRegister() && loc2.IsRegister())) {
576 // Swap FPR and GPR.
577 DCHECK_EQ(type, Primitive::kPrimFloat); // Can only swap a float.
578 FRegister f1 = loc1.IsFpuRegister() ? loc1.AsFpuRegister<FRegister>()
579 : loc2.AsFpuRegister<FRegister>();
580 Register r2 = loc1.IsRegister() ? loc1.AsRegister<Register>()
581 : loc2.AsRegister<Register>();
582 __ Move(TMP, r2);
583 __ Mfc1(r2, f1);
584 __ Mtc1(TMP, f1);
585 } else if (loc1.IsRegisterPair() && loc2.IsRegisterPair()) {
586 // Swap 2 GPR register pairs.
587 Register r1 = loc1.AsRegisterPairLow<Register>();
588 Register r2 = loc2.AsRegisterPairLow<Register>();
589 __ Move(TMP, r2);
590 __ Move(r2, r1);
591 __ Move(r1, TMP);
592 r1 = loc1.AsRegisterPairHigh<Register>();
593 r2 = loc2.AsRegisterPairHigh<Register>();
594 __ Move(TMP, r2);
595 __ Move(r2, r1);
596 __ Move(r1, TMP);
597 } else if ((loc1.IsRegisterPair() && loc2.IsFpuRegister()) ||
598 (loc1.IsFpuRegister() && loc2.IsRegisterPair())) {
599 // Swap FPR and GPR register pair.
600 DCHECK_EQ(type, Primitive::kPrimDouble);
601 FRegister f1 = loc1.IsFpuRegister() ? loc1.AsFpuRegister<FRegister>()
602 : loc2.AsFpuRegister<FRegister>();
603 Register r2_l = loc1.IsRegisterPair() ? loc1.AsRegisterPairLow<Register>()
604 : loc2.AsRegisterPairLow<Register>();
605 Register r2_h = loc1.IsRegisterPair() ? loc1.AsRegisterPairHigh<Register>()
606 : loc2.AsRegisterPairHigh<Register>();
607 // Use 2 temporary registers because we can't first swap the low 32 bits of an FPR and
608 // then swap the high 32 bits of the same FPR. mtc1 makes the high 32 bits of an FPR
609 // unpredictable and the following mfch1 will fail.
610 __ Mfc1(TMP, f1);
611 __ Mfhc1(AT, f1);
612 __ Mtc1(r2_l, f1);
613 __ Mthc1(r2_h, f1);
614 __ Move(r2_l, TMP);
615 __ Move(r2_h, AT);
616 } else if (loc1.IsStackSlot() && loc2.IsStackSlot()) {
617 Exchange(loc1.GetStackIndex(), loc2.GetStackIndex(), /* double_slot */ false);
618 } else if (loc1.IsDoubleStackSlot() && loc2.IsDoubleStackSlot()) {
619 Exchange(loc1.GetStackIndex(), loc2.GetStackIndex(), /* double_slot */ true);
620 } else {
621 LOG(FATAL) << "Swap between " << loc1 << " and " << loc2 << " is unsupported";
622 }
623}
624
625void ParallelMoveResolverMIPS::RestoreScratch(int reg) {
626 __ Pop(static_cast<Register>(reg));
627}
628
629void ParallelMoveResolverMIPS::SpillScratch(int reg) {
630 __ Push(static_cast<Register>(reg));
631}
632
633void ParallelMoveResolverMIPS::Exchange(int index1, int index2, bool double_slot) {
634 // Allocate a scratch register other than TMP, if available.
635 // Else, spill V0 (arbitrary choice) and use it as a scratch register (it will be
636 // automatically unspilled when the scratch scope object is destroyed).
637 ScratchRegisterScope ensure_scratch(this, TMP, V0, codegen_->GetNumberOfCoreRegisters());
638 // If V0 spills onto the stack, SP-relative offsets need to be adjusted.
639 int stack_offset = ensure_scratch.IsSpilled() ? kMipsWordSize : 0;
640 for (int i = 0; i <= (double_slot ? 1 : 0); i++, stack_offset += kMipsWordSize) {
641 __ LoadFromOffset(kLoadWord,
642 Register(ensure_scratch.GetRegister()),
643 SP,
644 index1 + stack_offset);
645 __ LoadFromOffset(kLoadWord,
646 TMP,
647 SP,
648 index2 + stack_offset);
649 __ StoreToOffset(kStoreWord,
650 Register(ensure_scratch.GetRegister()),
651 SP,
652 index2 + stack_offset);
653 __ StoreToOffset(kStoreWord, TMP, SP, index1 + stack_offset);
654 }
655}
656
657static dwarf::Reg DWARFReg(Register reg) {
658 return dwarf::Reg::MipsCore(static_cast<int>(reg));
659}
660
661// TODO: mapping of floating-point registers to DWARF.
662
663void CodeGeneratorMIPS::GenerateFrameEntry() {
664 __ Bind(&frame_entry_label_);
665
666 bool do_overflow_check = FrameNeedsStackCheck(GetFrameSize(), kMips) || !IsLeafMethod();
667
668 if (do_overflow_check) {
669 __ LoadFromOffset(kLoadWord,
670 ZERO,
671 SP,
672 -static_cast<int32_t>(GetStackOverflowReservedBytes(kMips)));
673 RecordPcInfo(nullptr, 0);
674 }
675
676 if (HasEmptyFrame()) {
677 return;
678 }
679
680 // Make sure the frame size isn't unreasonably large.
681 if (GetFrameSize() > GetStackOverflowReservedBytes(kMips)) {
682 LOG(FATAL) << "Stack frame larger than " << GetStackOverflowReservedBytes(kMips) << " bytes";
683 }
684
685 // Spill callee-saved registers.
686 // Note that their cumulative size is small and they can be indexed using
687 // 16-bit offsets.
688
689 // TODO: increment/decrement SP in one step instead of two or remove this comment.
690
691 uint32_t ofs = FrameEntrySpillSize();
692 bool unaligned_float = ofs & 0x7;
693 bool fpu_32bit = isa_features_.Is32BitFloatingPoint();
694 __ IncreaseFrameSize(ofs);
695
696 for (int i = arraysize(kCoreCalleeSaves) - 1; i >= 0; --i) {
697 Register reg = kCoreCalleeSaves[i];
698 if (allocated_registers_.ContainsCoreRegister(reg)) {
699 ofs -= kMipsWordSize;
700 __ Sw(reg, SP, ofs);
701 __ cfi().RelOffset(DWARFReg(reg), ofs);
702 }
703 }
704
705 for (int i = arraysize(kFpuCalleeSaves) - 1; i >= 0; --i) {
706 FRegister reg = kFpuCalleeSaves[i];
707 if (allocated_registers_.ContainsFloatingPointRegister(reg)) {
708 ofs -= kMipsDoublewordSize;
709 // TODO: Change the frame to avoid unaligned accesses for fpu registers.
710 if (unaligned_float) {
711 if (fpu_32bit) {
712 __ Swc1(reg, SP, ofs);
713 __ Swc1(static_cast<FRegister>(reg + 1), SP, ofs + 4);
714 } else {
715 __ Mfhc1(TMP, reg);
716 __ Swc1(reg, SP, ofs);
717 __ Sw(TMP, SP, ofs + 4);
718 }
719 } else {
720 __ Sdc1(reg, SP, ofs);
721 }
722 // TODO: __ cfi().RelOffset(DWARFReg(reg), ofs);
723 }
724 }
725
726 // Allocate the rest of the frame and store the current method pointer
727 // at its end.
728
729 __ IncreaseFrameSize(GetFrameSize() - FrameEntrySpillSize());
730
731 static_assert(IsInt<16>(kCurrentMethodStackOffset),
732 "kCurrentMethodStackOffset must fit into int16_t");
733 __ Sw(kMethodRegisterArgument, SP, kCurrentMethodStackOffset);
734}
735
736void CodeGeneratorMIPS::GenerateFrameExit() {
737 __ cfi().RememberState();
738
739 if (!HasEmptyFrame()) {
740 // Deallocate the rest of the frame.
741
742 __ DecreaseFrameSize(GetFrameSize() - FrameEntrySpillSize());
743
744 // Restore callee-saved registers.
745 // Note that their cumulative size is small and they can be indexed using
746 // 16-bit offsets.
747
748 // TODO: increment/decrement SP in one step instead of two or remove this comment.
749
750 uint32_t ofs = 0;
751 bool unaligned_float = FrameEntrySpillSize() & 0x7;
752 bool fpu_32bit = isa_features_.Is32BitFloatingPoint();
753
754 for (size_t i = 0; i < arraysize(kFpuCalleeSaves); ++i) {
755 FRegister reg = kFpuCalleeSaves[i];
756 if (allocated_registers_.ContainsFloatingPointRegister(reg)) {
757 if (unaligned_float) {
758 if (fpu_32bit) {
759 __ Lwc1(reg, SP, ofs);
760 __ Lwc1(static_cast<FRegister>(reg + 1), SP, ofs + 4);
761 } else {
762 __ Lwc1(reg, SP, ofs);
763 __ Lw(TMP, SP, ofs + 4);
764 __ Mthc1(TMP, reg);
765 }
766 } else {
767 __ Ldc1(reg, SP, ofs);
768 }
769 ofs += kMipsDoublewordSize;
770 // TODO: __ cfi().Restore(DWARFReg(reg));
771 }
772 }
773
774 for (size_t i = 0; i < arraysize(kCoreCalleeSaves); ++i) {
775 Register reg = kCoreCalleeSaves[i];
776 if (allocated_registers_.ContainsCoreRegister(reg)) {
777 __ Lw(reg, SP, ofs);
778 ofs += kMipsWordSize;
779 __ cfi().Restore(DWARFReg(reg));
780 }
781 }
782
783 DCHECK_EQ(ofs, FrameEntrySpillSize());
784 __ DecreaseFrameSize(ofs);
785 }
786
787 __ Jr(RA);
788 __ Nop();
789
790 __ cfi().RestoreState();
791 __ cfi().DefCFAOffset(GetFrameSize());
792}
793
794void CodeGeneratorMIPS::Bind(HBasicBlock* block) {
795 __ Bind(GetLabelOf(block));
796}
797
798void CodeGeneratorMIPS::MoveLocation(Location dst, Location src, Primitive::Type dst_type) {
799 if (src.Equals(dst)) {
800 return;
801 }
802
803 if (src.IsConstant()) {
804 MoveConstant(dst, src.GetConstant());
805 } else {
806 if (Primitive::Is64BitType(dst_type)) {
807 Move64(dst, src);
808 } else {
809 Move32(dst, src);
810 }
811 }
812}
813
814void CodeGeneratorMIPS::Move32(Location destination, Location source) {
815 if (source.Equals(destination)) {
816 return;
817 }
818
819 if (destination.IsRegister()) {
820 if (source.IsRegister()) {
821 __ Move(destination.AsRegister<Register>(), source.AsRegister<Register>());
822 } else if (source.IsFpuRegister()) {
823 __ Mfc1(destination.AsRegister<Register>(), source.AsFpuRegister<FRegister>());
824 } else {
825 DCHECK(source.IsStackSlot()) << "Cannot move from " << source << " to " << destination;
826 __ LoadFromOffset(kLoadWord, destination.AsRegister<Register>(), SP, source.GetStackIndex());
827 }
828 } else if (destination.IsFpuRegister()) {
829 if (source.IsRegister()) {
830 __ Mtc1(source.AsRegister<Register>(), destination.AsFpuRegister<FRegister>());
831 } else if (source.IsFpuRegister()) {
832 __ MovS(destination.AsFpuRegister<FRegister>(), source.AsFpuRegister<FRegister>());
833 } else {
834 DCHECK(source.IsStackSlot()) << "Cannot move from " << source << " to " << destination;
835 __ LoadSFromOffset(destination.AsFpuRegister<FRegister>(), SP, source.GetStackIndex());
836 }
837 } else {
838 DCHECK(destination.IsStackSlot()) << destination;
839 if (source.IsRegister()) {
840 __ StoreToOffset(kStoreWord, source.AsRegister<Register>(), SP, destination.GetStackIndex());
841 } else if (source.IsFpuRegister()) {
842 __ StoreSToOffset(source.AsFpuRegister<FRegister>(), SP, destination.GetStackIndex());
843 } else {
844 DCHECK(source.IsStackSlot()) << "Cannot move from " << source << " to " << destination;
845 __ LoadFromOffset(kLoadWord, TMP, SP, source.GetStackIndex());
846 __ StoreToOffset(kStoreWord, TMP, SP, destination.GetStackIndex());
847 }
848 }
849}
850
851void CodeGeneratorMIPS::Move64(Location destination, Location source) {
852 if (source.Equals(destination)) {
853 return;
854 }
855
856 if (destination.IsRegisterPair()) {
857 if (source.IsRegisterPair()) {
858 __ Move(destination.AsRegisterPairHigh<Register>(), source.AsRegisterPairHigh<Register>());
859 __ Move(destination.AsRegisterPairLow<Register>(), source.AsRegisterPairLow<Register>());
860 } else if (source.IsFpuRegister()) {
861 Register dst_high = destination.AsRegisterPairHigh<Register>();
862 Register dst_low = destination.AsRegisterPairLow<Register>();
863 FRegister src = source.AsFpuRegister<FRegister>();
864 __ Mfc1(dst_low, src);
865 __ Mfhc1(dst_high, src);
866 } else {
867 DCHECK(source.IsDoubleStackSlot()) << "Cannot move from " << source << " to " << destination;
868 int32_t off = source.GetStackIndex();
869 Register r = destination.AsRegisterPairLow<Register>();
870 __ LoadFromOffset(kLoadDoubleword, r, SP, off);
871 }
872 } else if (destination.IsFpuRegister()) {
873 if (source.IsRegisterPair()) {
874 FRegister dst = destination.AsFpuRegister<FRegister>();
875 Register src_high = source.AsRegisterPairHigh<Register>();
876 Register src_low = source.AsRegisterPairLow<Register>();
877 __ Mtc1(src_low, dst);
878 __ Mthc1(src_high, dst);
879 } else if (source.IsFpuRegister()) {
880 __ MovD(destination.AsFpuRegister<FRegister>(), source.AsFpuRegister<FRegister>());
881 } else {
882 DCHECK(source.IsDoubleStackSlot()) << "Cannot move from " << source << " to " << destination;
883 __ LoadDFromOffset(destination.AsFpuRegister<FRegister>(), SP, source.GetStackIndex());
884 }
885 } else {
886 DCHECK(destination.IsDoubleStackSlot()) << destination;
887 int32_t off = destination.GetStackIndex();
888 if (source.IsRegisterPair()) {
889 __ StoreToOffset(kStoreDoubleword, source.AsRegisterPairLow<Register>(), SP, off);
890 } else if (source.IsFpuRegister()) {
891 __ StoreDToOffset(source.AsFpuRegister<FRegister>(), SP, off);
892 } else {
893 DCHECK(source.IsDoubleStackSlot()) << "Cannot move from " << source << " to " << destination;
894 __ LoadFromOffset(kLoadWord, TMP, SP, source.GetStackIndex());
895 __ StoreToOffset(kStoreWord, TMP, SP, off);
896 __ LoadFromOffset(kLoadWord, TMP, SP, source.GetStackIndex() + 4);
897 __ StoreToOffset(kStoreWord, TMP, SP, off + 4);
898 }
899 }
900}
901
902void CodeGeneratorMIPS::MoveConstant(Location destination, HConstant* c) {
903 if (c->IsIntConstant() || c->IsNullConstant()) {
904 // Move 32 bit constant.
905 int32_t value = GetInt32ValueOf(c);
906 if (destination.IsRegister()) {
907 Register dst = destination.AsRegister<Register>();
908 __ LoadConst32(dst, value);
909 } else {
910 DCHECK(destination.IsStackSlot())
911 << "Cannot move " << c->DebugName() << " to " << destination;
912 __ StoreConst32ToOffset(value, SP, destination.GetStackIndex(), TMP);
913 }
914 } else if (c->IsLongConstant()) {
915 // Move 64 bit constant.
916 int64_t value = GetInt64ValueOf(c);
917 if (destination.IsRegisterPair()) {
918 Register r_h = destination.AsRegisterPairHigh<Register>();
919 Register r_l = destination.AsRegisterPairLow<Register>();
920 __ LoadConst64(r_h, r_l, value);
921 } else {
922 DCHECK(destination.IsDoubleStackSlot())
923 << "Cannot move " << c->DebugName() << " to " << destination;
924 __ StoreConst64ToOffset(value, SP, destination.GetStackIndex(), TMP);
925 }
926 } else if (c->IsFloatConstant()) {
927 // Move 32 bit float constant.
928 int32_t value = GetInt32ValueOf(c);
929 if (destination.IsFpuRegister()) {
930 __ LoadSConst32(destination.AsFpuRegister<FRegister>(), value, TMP);
931 } else {
932 DCHECK(destination.IsStackSlot())
933 << "Cannot move " << c->DebugName() << " to " << destination;
934 __ StoreConst32ToOffset(value, SP, destination.GetStackIndex(), TMP);
935 }
936 } else {
937 // Move 64 bit double constant.
938 DCHECK(c->IsDoubleConstant()) << c->DebugName();
939 int64_t value = GetInt64ValueOf(c);
940 if (destination.IsFpuRegister()) {
941 FRegister fd = destination.AsFpuRegister<FRegister>();
942 __ LoadDConst64(fd, value, TMP);
943 } else {
944 DCHECK(destination.IsDoubleStackSlot())
945 << "Cannot move " << c->DebugName() << " to " << destination;
946 __ StoreConst64ToOffset(value, SP, destination.GetStackIndex(), TMP);
947 }
948 }
949}
950
951void CodeGeneratorMIPS::MoveConstant(Location destination, int32_t value) {
952 DCHECK(destination.IsRegister());
953 Register dst = destination.AsRegister<Register>();
954 __ LoadConst32(dst, value);
955}
956
957void CodeGeneratorMIPS::Move(HInstruction* instruction,
958 Location location,
959 HInstruction* move_for) {
960 LocationSummary* locations = instruction->GetLocations();
961 Primitive::Type type = instruction->GetType();
962 DCHECK_NE(type, Primitive::kPrimVoid);
963
964 if (instruction->IsCurrentMethod()) {
965 Move32(location, Location::StackSlot(kCurrentMethodStackOffset));
966 } else if (locations != nullptr && locations->Out().Equals(location)) {
967 return;
968 } else if (instruction->IsIntConstant()
969 || instruction->IsLongConstant()
970 || instruction->IsNullConstant()) {
971 MoveConstant(location, instruction->AsConstant());
972 } else if (instruction->IsTemporary()) {
973 Location temp_location = GetTemporaryLocation(instruction->AsTemporary());
974 if (temp_location.IsStackSlot()) {
975 Move32(location, temp_location);
976 } else {
977 DCHECK(temp_location.IsDoubleStackSlot());
978 Move64(location, temp_location);
979 }
980 } else if (instruction->IsLoadLocal()) {
981 uint32_t stack_slot = GetStackSlot(instruction->AsLoadLocal()->GetLocal());
982 if (Primitive::Is64BitType(type)) {
983 Move64(location, Location::DoubleStackSlot(stack_slot));
984 } else {
985 Move32(location, Location::StackSlot(stack_slot));
986 }
987 } else {
988 DCHECK((instruction->GetNext() == move_for) || instruction->GetNext()->IsTemporary());
989 if (Primitive::Is64BitType(type)) {
990 Move64(location, locations->Out());
991 } else {
992 Move32(location, locations->Out());
993 }
994 }
995}
996
997void CodeGeneratorMIPS::AddLocationAsTemp(Location location, LocationSummary* locations) {
998 if (location.IsRegister()) {
999 locations->AddTemp(location);
Alexey Frunzec9e94f32015-10-26 16:11:39 -07001000 } else if (location.IsRegisterPair()) {
1001 locations->AddTemp(Location::RegisterLocation(location.AsRegisterPairLow<Register>()));
1002 locations->AddTemp(Location::RegisterLocation(location.AsRegisterPairHigh<Register>()));
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001003 } else {
1004 UNIMPLEMENTED(FATAL) << "AddLocationAsTemp not implemented for location " << location;
1005 }
1006}
1007
1008Location CodeGeneratorMIPS::GetStackLocation(HLoadLocal* load) const {
1009 Primitive::Type type = load->GetType();
1010
1011 switch (type) {
1012 case Primitive::kPrimNot:
1013 case Primitive::kPrimInt:
1014 case Primitive::kPrimFloat:
1015 return Location::StackSlot(GetStackSlot(load->GetLocal()));
1016
1017 case Primitive::kPrimLong:
1018 case Primitive::kPrimDouble:
1019 return Location::DoubleStackSlot(GetStackSlot(load->GetLocal()));
1020
1021 case Primitive::kPrimBoolean:
1022 case Primitive::kPrimByte:
1023 case Primitive::kPrimChar:
1024 case Primitive::kPrimShort:
1025 case Primitive::kPrimVoid:
1026 LOG(FATAL) << "Unexpected type " << type;
1027 }
1028
1029 LOG(FATAL) << "Unreachable";
1030 return Location::NoLocation();
1031}
1032
1033void CodeGeneratorMIPS::MarkGCCard(Register object, Register value) {
1034 MipsLabel done;
1035 Register card = AT;
1036 Register temp = TMP;
1037 __ Beqz(value, &done);
1038 __ LoadFromOffset(kLoadWord,
1039 card,
1040 TR,
1041 Thread::CardTableOffset<kMipsWordSize>().Int32Value());
1042 __ Srl(temp, object, gc::accounting::CardTable::kCardShift);
1043 __ Addu(temp, card, temp);
1044 __ Sb(card, temp, 0);
1045 __ Bind(&done);
1046}
1047
1048void CodeGeneratorMIPS::SetupBlockedRegisters(bool is_baseline) const {
1049 // Don't allocate the dalvik style register pair passing.
1050 blocked_register_pairs_[A1_A2] = true;
1051
1052 // ZERO, K0, K1, GP, SP, RA are always reserved and can't be allocated.
1053 blocked_core_registers_[ZERO] = true;
1054 blocked_core_registers_[K0] = true;
1055 blocked_core_registers_[K1] = true;
1056 blocked_core_registers_[GP] = true;
1057 blocked_core_registers_[SP] = true;
1058 blocked_core_registers_[RA] = true;
1059
1060 // AT and TMP(T8) are used as temporary/scratch registers
1061 // (similar to how AT is used by MIPS assemblers).
1062 blocked_core_registers_[AT] = true;
1063 blocked_core_registers_[TMP] = true;
1064 blocked_fpu_registers_[FTMP] = true;
1065
1066 // Reserve suspend and thread registers.
1067 blocked_core_registers_[S0] = true;
1068 blocked_core_registers_[TR] = true;
1069
1070 // Reserve T9 for function calls
1071 blocked_core_registers_[T9] = true;
1072
1073 // Reserve odd-numbered FPU registers.
1074 for (size_t i = 1; i < kNumberOfFRegisters; i += 2) {
1075 blocked_fpu_registers_[i] = true;
1076 }
1077
1078 if (is_baseline) {
1079 for (size_t i = 0; i < arraysize(kCoreCalleeSaves); ++i) {
1080 blocked_core_registers_[kCoreCalleeSaves[i]] = true;
1081 }
1082
1083 for (size_t i = 0; i < arraysize(kFpuCalleeSaves); ++i) {
1084 blocked_fpu_registers_[kFpuCalleeSaves[i]] = true;
1085 }
1086 }
1087
1088 UpdateBlockedPairRegisters();
1089}
1090
1091void CodeGeneratorMIPS::UpdateBlockedPairRegisters() const {
1092 for (int i = 0; i < kNumberOfRegisterPairs; i++) {
1093 MipsManagedRegister current =
1094 MipsManagedRegister::FromRegisterPair(static_cast<RegisterPair>(i));
1095 if (blocked_core_registers_[current.AsRegisterPairLow()]
1096 || blocked_core_registers_[current.AsRegisterPairHigh()]) {
1097 blocked_register_pairs_[i] = true;
1098 }
1099 }
1100}
1101
1102Location CodeGeneratorMIPS::AllocateFreeRegister(Primitive::Type type) const {
1103 switch (type) {
1104 case Primitive::kPrimLong: {
1105 size_t reg = FindFreeEntry(blocked_register_pairs_, kNumberOfRegisterPairs);
1106 MipsManagedRegister pair =
1107 MipsManagedRegister::FromRegisterPair(static_cast<RegisterPair>(reg));
1108 DCHECK(!blocked_core_registers_[pair.AsRegisterPairLow()]);
1109 DCHECK(!blocked_core_registers_[pair.AsRegisterPairHigh()]);
1110
1111 blocked_core_registers_[pair.AsRegisterPairLow()] = true;
1112 blocked_core_registers_[pair.AsRegisterPairHigh()] = true;
1113 UpdateBlockedPairRegisters();
1114 return Location::RegisterPairLocation(pair.AsRegisterPairLow(), pair.AsRegisterPairHigh());
1115 }
1116
1117 case Primitive::kPrimByte:
1118 case Primitive::kPrimBoolean:
1119 case Primitive::kPrimChar:
1120 case Primitive::kPrimShort:
1121 case Primitive::kPrimInt:
1122 case Primitive::kPrimNot: {
1123 int reg = FindFreeEntry(blocked_core_registers_, kNumberOfCoreRegisters);
1124 // Block all register pairs that contain `reg`.
1125 for (int i = 0; i < kNumberOfRegisterPairs; i++) {
1126 MipsManagedRegister current =
1127 MipsManagedRegister::FromRegisterPair(static_cast<RegisterPair>(i));
1128 if (current.AsRegisterPairLow() == reg || current.AsRegisterPairHigh() == reg) {
1129 blocked_register_pairs_[i] = true;
1130 }
1131 }
1132 return Location::RegisterLocation(reg);
1133 }
1134
1135 case Primitive::kPrimFloat:
1136 case Primitive::kPrimDouble: {
1137 int reg = FindFreeEntry(blocked_fpu_registers_, kNumberOfFRegisters);
1138 return Location::FpuRegisterLocation(reg);
1139 }
1140
1141 case Primitive::kPrimVoid:
1142 LOG(FATAL) << "Unreachable type " << type;
1143 }
1144
1145 UNREACHABLE();
1146}
1147
1148size_t CodeGeneratorMIPS::SaveCoreRegister(size_t stack_index, uint32_t reg_id) {
1149 __ StoreToOffset(kStoreWord, Register(reg_id), SP, stack_index);
1150 return kMipsWordSize;
1151}
1152
1153size_t CodeGeneratorMIPS::RestoreCoreRegister(size_t stack_index, uint32_t reg_id) {
1154 __ LoadFromOffset(kLoadWord, Register(reg_id), SP, stack_index);
1155 return kMipsWordSize;
1156}
1157
1158size_t CodeGeneratorMIPS::SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) {
1159 __ StoreDToOffset(FRegister(reg_id), SP, stack_index);
1160 return kMipsDoublewordSize;
1161}
1162
1163size_t CodeGeneratorMIPS::RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) {
1164 __ LoadDFromOffset(FRegister(reg_id), SP, stack_index);
1165 return kMipsDoublewordSize;
1166}
1167
1168void CodeGeneratorMIPS::DumpCoreRegister(std::ostream& stream, int reg) const {
1169 stream << MipsManagedRegister::FromCoreRegister(Register(reg));
1170}
1171
1172void CodeGeneratorMIPS::DumpFloatingPointRegister(std::ostream& stream, int reg) const {
1173 stream << MipsManagedRegister::FromFRegister(FRegister(reg));
1174}
1175
1176void CodeGeneratorMIPS::InvokeRuntime(QuickEntrypointEnum entrypoint,
1177 HInstruction* instruction,
1178 uint32_t dex_pc,
1179 SlowPathCode* slow_path) {
1180 InvokeRuntime(GetThreadOffset<kMipsWordSize>(entrypoint).Int32Value(),
1181 instruction,
1182 dex_pc,
1183 slow_path,
1184 IsDirectEntrypoint(entrypoint));
1185}
1186
1187constexpr size_t kMipsDirectEntrypointRuntimeOffset = 16;
1188
1189void CodeGeneratorMIPS::InvokeRuntime(int32_t entry_point_offset,
1190 HInstruction* instruction,
1191 uint32_t dex_pc,
1192 SlowPathCode* slow_path,
1193 bool is_direct_entrypoint) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001194 __ LoadFromOffset(kLoadWord, T9, TR, entry_point_offset);
1195 __ Jalr(T9);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001196 if (is_direct_entrypoint) {
1197 // Reserve argument space on stack (for $a0-$a3) for
1198 // entrypoints that directly reference native implementations.
1199 // Called function may use this space to store $a0-$a3 regs.
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001200 __ IncreaseFrameSize(kMipsDirectEntrypointRuntimeOffset); // Single instruction in delay slot.
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001201 __ DecreaseFrameSize(kMipsDirectEntrypointRuntimeOffset);
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001202 } else {
1203 __ Nop(); // In delay slot.
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001204 }
1205 RecordPcInfo(instruction, dex_pc, slow_path);
1206}
1207
1208void InstructionCodeGeneratorMIPS::GenerateClassInitializationCheck(SlowPathCodeMIPS* slow_path,
1209 Register class_reg) {
1210 __ LoadFromOffset(kLoadWord, TMP, class_reg, mirror::Class::StatusOffset().Int32Value());
1211 __ LoadConst32(AT, mirror::Class::kStatusInitialized);
1212 __ Blt(TMP, AT, slow_path->GetEntryLabel());
1213 // Even if the initialized flag is set, we need to ensure consistent memory ordering.
1214 __ Sync(0);
1215 __ Bind(slow_path->GetExitLabel());
1216}
1217
1218void InstructionCodeGeneratorMIPS::GenerateMemoryBarrier(MemBarrierKind kind ATTRIBUTE_UNUSED) {
1219 __ Sync(0); // Only stype 0 is supported.
1220}
1221
1222void InstructionCodeGeneratorMIPS::GenerateSuspendCheck(HSuspendCheck* instruction,
1223 HBasicBlock* successor) {
1224 SuspendCheckSlowPathMIPS* slow_path =
1225 new (GetGraph()->GetArena()) SuspendCheckSlowPathMIPS(instruction, successor);
1226 codegen_->AddSlowPath(slow_path);
1227
1228 __ LoadFromOffset(kLoadUnsignedHalfword,
1229 TMP,
1230 TR,
1231 Thread::ThreadFlagsOffset<kMipsWordSize>().Int32Value());
1232 if (successor == nullptr) {
1233 __ Bnez(TMP, slow_path->GetEntryLabel());
1234 __ Bind(slow_path->GetReturnLabel());
1235 } else {
1236 __ Beqz(TMP, codegen_->GetLabelOf(successor));
1237 __ B(slow_path->GetEntryLabel());
1238 // slow_path will return to GetLabelOf(successor).
1239 }
1240}
1241
1242InstructionCodeGeneratorMIPS::InstructionCodeGeneratorMIPS(HGraph* graph,
1243 CodeGeneratorMIPS* codegen)
1244 : HGraphVisitor(graph),
1245 assembler_(codegen->GetAssembler()),
1246 codegen_(codegen) {}
1247
1248void LocationsBuilderMIPS::HandleBinaryOp(HBinaryOperation* instruction) {
1249 DCHECK_EQ(instruction->InputCount(), 2U);
1250 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
1251 Primitive::Type type = instruction->GetResultType();
1252 switch (type) {
1253 case Primitive::kPrimInt: {
1254 locations->SetInAt(0, Location::RequiresRegister());
1255 HInstruction* right = instruction->InputAt(1);
1256 bool can_use_imm = false;
1257 if (right->IsConstant()) {
1258 int32_t imm = CodeGenerator::GetInt32ValueOf(right->AsConstant());
1259 if (instruction->IsAnd() || instruction->IsOr() || instruction->IsXor()) {
1260 can_use_imm = IsUint<16>(imm);
1261 } else if (instruction->IsAdd()) {
1262 can_use_imm = IsInt<16>(imm);
1263 } else {
1264 DCHECK(instruction->IsSub());
1265 can_use_imm = IsInt<16>(-imm);
1266 }
1267 }
1268 if (can_use_imm)
1269 locations->SetInAt(1, Location::ConstantLocation(right->AsConstant()));
1270 else
1271 locations->SetInAt(1, Location::RequiresRegister());
1272 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1273 break;
1274 }
1275
1276 case Primitive::kPrimLong: {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001277 locations->SetInAt(0, Location::RequiresRegister());
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001278 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
1279 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001280 break;
1281 }
1282
1283 case Primitive::kPrimFloat:
1284 case Primitive::kPrimDouble:
1285 DCHECK(instruction->IsAdd() || instruction->IsSub());
1286 locations->SetInAt(0, Location::RequiresFpuRegister());
1287 locations->SetInAt(1, Location::RequiresFpuRegister());
1288 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
1289 break;
1290
1291 default:
1292 LOG(FATAL) << "Unexpected " << instruction->DebugName() << " type " << type;
1293 }
1294}
1295
1296void InstructionCodeGeneratorMIPS::HandleBinaryOp(HBinaryOperation* instruction) {
1297 Primitive::Type type = instruction->GetType();
1298 LocationSummary* locations = instruction->GetLocations();
1299
1300 switch (type) {
1301 case Primitive::kPrimInt: {
1302 Register dst = locations->Out().AsRegister<Register>();
1303 Register lhs = locations->InAt(0).AsRegister<Register>();
1304 Location rhs_location = locations->InAt(1);
1305
1306 Register rhs_reg = ZERO;
1307 int32_t rhs_imm = 0;
1308 bool use_imm = rhs_location.IsConstant();
1309 if (use_imm) {
1310 rhs_imm = CodeGenerator::GetInt32ValueOf(rhs_location.GetConstant());
1311 } else {
1312 rhs_reg = rhs_location.AsRegister<Register>();
1313 }
1314
1315 if (instruction->IsAnd()) {
1316 if (use_imm)
1317 __ Andi(dst, lhs, rhs_imm);
1318 else
1319 __ And(dst, lhs, rhs_reg);
1320 } else if (instruction->IsOr()) {
1321 if (use_imm)
1322 __ Ori(dst, lhs, rhs_imm);
1323 else
1324 __ Or(dst, lhs, rhs_reg);
1325 } else if (instruction->IsXor()) {
1326 if (use_imm)
1327 __ Xori(dst, lhs, rhs_imm);
1328 else
1329 __ Xor(dst, lhs, rhs_reg);
1330 } else if (instruction->IsAdd()) {
1331 if (use_imm)
1332 __ Addiu(dst, lhs, rhs_imm);
1333 else
1334 __ Addu(dst, lhs, rhs_reg);
1335 } else {
1336 DCHECK(instruction->IsSub());
1337 if (use_imm)
1338 __ Addiu(dst, lhs, -rhs_imm);
1339 else
1340 __ Subu(dst, lhs, rhs_reg);
1341 }
1342 break;
1343 }
1344
1345 case Primitive::kPrimLong: {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001346 Register dst_high = locations->Out().AsRegisterPairHigh<Register>();
1347 Register dst_low = locations->Out().AsRegisterPairLow<Register>();
1348 Register lhs_high = locations->InAt(0).AsRegisterPairHigh<Register>();
1349 Register lhs_low = locations->InAt(0).AsRegisterPairLow<Register>();
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001350 Location rhs_location = locations->InAt(1);
1351 bool use_imm = rhs_location.IsConstant();
1352 if (!use_imm) {
1353 Register rhs_high = rhs_location.AsRegisterPairHigh<Register>();
1354 Register rhs_low = rhs_location.AsRegisterPairLow<Register>();
1355 if (instruction->IsAnd()) {
1356 __ And(dst_low, lhs_low, rhs_low);
1357 __ And(dst_high, lhs_high, rhs_high);
1358 } else if (instruction->IsOr()) {
1359 __ Or(dst_low, lhs_low, rhs_low);
1360 __ Or(dst_high, lhs_high, rhs_high);
1361 } else if (instruction->IsXor()) {
1362 __ Xor(dst_low, lhs_low, rhs_low);
1363 __ Xor(dst_high, lhs_high, rhs_high);
1364 } else if (instruction->IsAdd()) {
1365 if (lhs_low == rhs_low) {
1366 // Special case for lhs = rhs and the sum potentially overwriting both lhs and rhs.
1367 __ Slt(TMP, lhs_low, ZERO);
1368 __ Addu(dst_low, lhs_low, rhs_low);
1369 } else {
1370 __ Addu(dst_low, lhs_low, rhs_low);
1371 // If the sum overwrites rhs, lhs remains unchanged, otherwise rhs remains unchanged.
1372 __ Sltu(TMP, dst_low, (dst_low == rhs_low) ? lhs_low : rhs_low);
1373 }
1374 __ Addu(dst_high, lhs_high, rhs_high);
1375 __ Addu(dst_high, dst_high, TMP);
1376 } else {
1377 DCHECK(instruction->IsSub());
1378 __ Sltu(TMP, lhs_low, rhs_low);
1379 __ Subu(dst_low, lhs_low, rhs_low);
1380 __ Subu(dst_high, lhs_high, rhs_high);
1381 __ Subu(dst_high, dst_high, TMP);
1382 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001383 } else {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001384 int64_t value = CodeGenerator::GetInt64ValueOf(rhs_location.GetConstant()->AsConstant());
1385 if (instruction->IsOr()) {
1386 uint32_t low = Low32Bits(value);
1387 uint32_t high = High32Bits(value);
1388 if (IsUint<16>(low)) {
1389 if (dst_low != lhs_low || low != 0) {
1390 __ Ori(dst_low, lhs_low, low);
1391 }
1392 } else {
1393 __ LoadConst32(TMP, low);
1394 __ Or(dst_low, lhs_low, TMP);
1395 }
1396 if (IsUint<16>(high)) {
1397 if (dst_high != lhs_high || high != 0) {
1398 __ Ori(dst_high, lhs_high, high);
1399 }
1400 } else {
1401 if (high != low) {
1402 __ LoadConst32(TMP, high);
1403 }
1404 __ Or(dst_high, lhs_high, TMP);
1405 }
1406 } else if (instruction->IsXor()) {
1407 uint32_t low = Low32Bits(value);
1408 uint32_t high = High32Bits(value);
1409 if (IsUint<16>(low)) {
1410 if (dst_low != lhs_low || low != 0) {
1411 __ Xori(dst_low, lhs_low, low);
1412 }
1413 } else {
1414 __ LoadConst32(TMP, low);
1415 __ Xor(dst_low, lhs_low, TMP);
1416 }
1417 if (IsUint<16>(high)) {
1418 if (dst_high != lhs_high || high != 0) {
1419 __ Xori(dst_high, lhs_high, high);
1420 }
1421 } else {
1422 if (high != low) {
1423 __ LoadConst32(TMP, high);
1424 }
1425 __ Xor(dst_high, lhs_high, TMP);
1426 }
1427 } else if (instruction->IsAnd()) {
1428 uint32_t low = Low32Bits(value);
1429 uint32_t high = High32Bits(value);
1430 if (IsUint<16>(low)) {
1431 __ Andi(dst_low, lhs_low, low);
1432 } else if (low != 0xFFFFFFFF) {
1433 __ LoadConst32(TMP, low);
1434 __ And(dst_low, lhs_low, TMP);
1435 } else if (dst_low != lhs_low) {
1436 __ Move(dst_low, lhs_low);
1437 }
1438 if (IsUint<16>(high)) {
1439 __ Andi(dst_high, lhs_high, high);
1440 } else if (high != 0xFFFFFFFF) {
1441 if (high != low) {
1442 __ LoadConst32(TMP, high);
1443 }
1444 __ And(dst_high, lhs_high, TMP);
1445 } else if (dst_high != lhs_high) {
1446 __ Move(dst_high, lhs_high);
1447 }
1448 } else {
1449 if (instruction->IsSub()) {
1450 value = -value;
1451 } else {
1452 DCHECK(instruction->IsAdd());
1453 }
1454 int32_t low = Low32Bits(value);
1455 int32_t high = High32Bits(value);
1456 if (IsInt<16>(low)) {
1457 if (dst_low != lhs_low || low != 0) {
1458 __ Addiu(dst_low, lhs_low, low);
1459 }
1460 if (low != 0) {
1461 __ Sltiu(AT, dst_low, low);
1462 }
1463 } else {
1464 __ LoadConst32(TMP, low);
1465 __ Addu(dst_low, lhs_low, TMP);
1466 __ Sltu(AT, dst_low, TMP);
1467 }
1468 if (IsInt<16>(high)) {
1469 if (dst_high != lhs_high || high != 0) {
1470 __ Addiu(dst_high, lhs_high, high);
1471 }
1472 } else {
1473 if (high != low) {
1474 __ LoadConst32(TMP, high);
1475 }
1476 __ Addu(dst_high, lhs_high, TMP);
1477 }
1478 if (low != 0) {
1479 __ Addu(dst_high, dst_high, AT);
1480 }
1481 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001482 }
1483 break;
1484 }
1485
1486 case Primitive::kPrimFloat:
1487 case Primitive::kPrimDouble: {
1488 FRegister dst = locations->Out().AsFpuRegister<FRegister>();
1489 FRegister lhs = locations->InAt(0).AsFpuRegister<FRegister>();
1490 FRegister rhs = locations->InAt(1).AsFpuRegister<FRegister>();
1491 if (instruction->IsAdd()) {
1492 if (type == Primitive::kPrimFloat) {
1493 __ AddS(dst, lhs, rhs);
1494 } else {
1495 __ AddD(dst, lhs, rhs);
1496 }
1497 } else {
1498 DCHECK(instruction->IsSub());
1499 if (type == Primitive::kPrimFloat) {
1500 __ SubS(dst, lhs, rhs);
1501 } else {
1502 __ SubD(dst, lhs, rhs);
1503 }
1504 }
1505 break;
1506 }
1507
1508 default:
1509 LOG(FATAL) << "Unexpected binary operation type " << type;
1510 }
1511}
1512
1513void LocationsBuilderMIPS::HandleShift(HBinaryOperation* instr) {
Alexey Frunze92d90602015-12-18 18:16:36 -08001514 DCHECK(instr->IsShl() || instr->IsShr() || instr->IsUShr() || instr->IsRor());
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001515
1516 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instr);
1517 Primitive::Type type = instr->GetResultType();
1518 switch (type) {
1519 case Primitive::kPrimInt:
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001520 locations->SetInAt(0, Location::RequiresRegister());
1521 locations->SetInAt(1, Location::RegisterOrConstant(instr->InputAt(1)));
1522 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1523 break;
1524 case Primitive::kPrimLong:
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001525 locations->SetInAt(0, Location::RequiresRegister());
1526 locations->SetInAt(1, Location::RegisterOrConstant(instr->InputAt(1)));
1527 locations->SetOut(Location::RequiresRegister());
1528 break;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001529 default:
1530 LOG(FATAL) << "Unexpected shift type " << type;
1531 }
1532}
1533
1534static constexpr size_t kMipsBitsPerWord = kMipsWordSize * kBitsPerByte;
1535
1536void InstructionCodeGeneratorMIPS::HandleShift(HBinaryOperation* instr) {
Alexey Frunze92d90602015-12-18 18:16:36 -08001537 DCHECK(instr->IsShl() || instr->IsShr() || instr->IsUShr() || instr->IsRor());
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001538 LocationSummary* locations = instr->GetLocations();
1539 Primitive::Type type = instr->GetType();
1540
1541 Location rhs_location = locations->InAt(1);
1542 bool use_imm = rhs_location.IsConstant();
1543 Register rhs_reg = use_imm ? ZERO : rhs_location.AsRegister<Register>();
1544 int64_t rhs_imm = use_imm ? CodeGenerator::GetInt64ValueOf(rhs_location.GetConstant()) : 0;
1545 uint32_t shift_mask = (type == Primitive::kPrimInt) ? kMaxIntShiftValue : kMaxLongShiftValue;
1546 uint32_t shift_value = rhs_imm & shift_mask;
Alexey Frunze92d90602015-12-18 18:16:36 -08001547 // Are the INS (Insert Bit Field) and ROTR instructions supported?
1548 bool has_ins_rotr = codegen_->GetInstructionSetFeatures().IsMipsIsaRevGreaterThanEqual2();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001549
1550 switch (type) {
1551 case Primitive::kPrimInt: {
1552 Register dst = locations->Out().AsRegister<Register>();
1553 Register lhs = locations->InAt(0).AsRegister<Register>();
1554 if (use_imm) {
Alexey Frunze92d90602015-12-18 18:16:36 -08001555 if (shift_value == 0) {
1556 if (dst != lhs) {
1557 __ Move(dst, lhs);
1558 }
1559 } else if (instr->IsShl()) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001560 __ Sll(dst, lhs, shift_value);
1561 } else if (instr->IsShr()) {
1562 __ Sra(dst, lhs, shift_value);
Alexey Frunze92d90602015-12-18 18:16:36 -08001563 } else if (instr->IsUShr()) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001564 __ Srl(dst, lhs, shift_value);
Alexey Frunze92d90602015-12-18 18:16:36 -08001565 } else {
1566 if (has_ins_rotr) {
1567 __ Rotr(dst, lhs, shift_value);
1568 } else {
1569 __ Sll(TMP, lhs, (kMipsBitsPerWord - shift_value) & shift_mask);
1570 __ Srl(dst, lhs, shift_value);
1571 __ Or(dst, dst, TMP);
1572 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001573 }
1574 } else {
1575 if (instr->IsShl()) {
1576 __ Sllv(dst, lhs, rhs_reg);
1577 } else if (instr->IsShr()) {
1578 __ Srav(dst, lhs, rhs_reg);
Alexey Frunze92d90602015-12-18 18:16:36 -08001579 } else if (instr->IsUShr()) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001580 __ Srlv(dst, lhs, rhs_reg);
Alexey Frunze92d90602015-12-18 18:16:36 -08001581 } else {
1582 if (has_ins_rotr) {
1583 __ Rotrv(dst, lhs, rhs_reg);
1584 } else {
1585 __ Subu(TMP, ZERO, rhs_reg);
1586 __ Sllv(TMP, lhs, TMP);
1587 __ Srlv(dst, lhs, rhs_reg);
1588 __ Or(dst, dst, TMP);
1589 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001590 }
1591 }
1592 break;
1593 }
1594
1595 case Primitive::kPrimLong: {
1596 Register dst_high = locations->Out().AsRegisterPairHigh<Register>();
1597 Register dst_low = locations->Out().AsRegisterPairLow<Register>();
1598 Register lhs_high = locations->InAt(0).AsRegisterPairHigh<Register>();
1599 Register lhs_low = locations->InAt(0).AsRegisterPairLow<Register>();
1600 if (use_imm) {
1601 if (shift_value == 0) {
1602 codegen_->Move64(locations->Out(), locations->InAt(0));
1603 } else if (shift_value < kMipsBitsPerWord) {
Alexey Frunze92d90602015-12-18 18:16:36 -08001604 if (has_ins_rotr) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001605 if (instr->IsShl()) {
1606 __ Srl(dst_high, lhs_low, kMipsBitsPerWord - shift_value);
1607 __ Ins(dst_high, lhs_high, shift_value, kMipsBitsPerWord - shift_value);
1608 __ Sll(dst_low, lhs_low, shift_value);
1609 } else if (instr->IsShr()) {
1610 __ Srl(dst_low, lhs_low, shift_value);
1611 __ Ins(dst_low, lhs_high, kMipsBitsPerWord - shift_value, shift_value);
1612 __ Sra(dst_high, lhs_high, shift_value);
Alexey Frunze92d90602015-12-18 18:16:36 -08001613 } else if (instr->IsUShr()) {
1614 __ Srl(dst_low, lhs_low, shift_value);
1615 __ Ins(dst_low, lhs_high, kMipsBitsPerWord - shift_value, shift_value);
1616 __ Srl(dst_high, lhs_high, shift_value);
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001617 } else {
1618 __ Srl(dst_low, lhs_low, shift_value);
1619 __ Ins(dst_low, lhs_high, kMipsBitsPerWord - shift_value, shift_value);
1620 __ Srl(dst_high, lhs_high, shift_value);
Alexey Frunze92d90602015-12-18 18:16:36 -08001621 __ Ins(dst_high, lhs_low, kMipsBitsPerWord - shift_value, shift_value);
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001622 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001623 } else {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001624 if (instr->IsShl()) {
1625 __ Sll(dst_low, lhs_low, shift_value);
1626 __ Srl(TMP, lhs_low, kMipsBitsPerWord - shift_value);
1627 __ Sll(dst_high, lhs_high, shift_value);
1628 __ Or(dst_high, dst_high, TMP);
1629 } else if (instr->IsShr()) {
1630 __ Sra(dst_high, lhs_high, shift_value);
1631 __ Sll(TMP, lhs_high, kMipsBitsPerWord - shift_value);
1632 __ Srl(dst_low, lhs_low, shift_value);
1633 __ Or(dst_low, dst_low, TMP);
Alexey Frunze92d90602015-12-18 18:16:36 -08001634 } else if (instr->IsUShr()) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001635 __ Srl(dst_high, lhs_high, shift_value);
1636 __ Sll(TMP, lhs_high, kMipsBitsPerWord - shift_value);
1637 __ Srl(dst_low, lhs_low, shift_value);
1638 __ Or(dst_low, dst_low, TMP);
Alexey Frunze92d90602015-12-18 18:16:36 -08001639 } else {
1640 __ Srl(TMP, lhs_low, shift_value);
1641 __ Sll(dst_low, lhs_high, kMipsBitsPerWord - shift_value);
1642 __ Or(dst_low, dst_low, TMP);
1643 __ Srl(TMP, lhs_high, shift_value);
1644 __ Sll(dst_high, lhs_low, kMipsBitsPerWord - shift_value);
1645 __ Or(dst_high, dst_high, TMP);
Alexey Frunze5c7aed32015-11-25 19:41:54 -08001646 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001647 }
1648 } else {
1649 shift_value -= kMipsBitsPerWord;
1650 if (instr->IsShl()) {
1651 __ Sll(dst_high, lhs_low, shift_value);
1652 __ Move(dst_low, ZERO);
1653 } else if (instr->IsShr()) {
1654 __ Sra(dst_low, lhs_high, shift_value);
1655 __ Sra(dst_high, dst_low, kMipsBitsPerWord - 1);
Alexey Frunze92d90602015-12-18 18:16:36 -08001656 } else if (instr->IsUShr()) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001657 __ Srl(dst_low, lhs_high, shift_value);
1658 __ Move(dst_high, ZERO);
Alexey Frunze92d90602015-12-18 18:16:36 -08001659 } else {
1660 if (shift_value == 0) {
1661 // 64-bit rotation by 32 is just a swap.
1662 __ Move(dst_low, lhs_high);
1663 __ Move(dst_high, lhs_low);
1664 } else {
1665 if (has_ins_rotr) {
1666 __ Srl(dst_low, lhs_high, shift_value);
1667 __ Ins(dst_low, lhs_low, kMipsBitsPerWord - shift_value, shift_value);
1668 __ Srl(dst_high, lhs_low, shift_value);
1669 __ Ins(dst_high, lhs_high, kMipsBitsPerWord - shift_value, shift_value);
1670 } else {
1671 __ Sll(TMP, lhs_low, kMipsBitsPerWord - shift_value);
1672 __ Srl(dst_low, lhs_high, shift_value);
1673 __ Or(dst_low, dst_low, TMP);
1674 __ Sll(TMP, lhs_high, kMipsBitsPerWord - shift_value);
1675 __ Srl(dst_high, lhs_low, shift_value);
1676 __ Or(dst_high, dst_high, TMP);
1677 }
1678 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001679 }
1680 }
1681 } else {
1682 MipsLabel done;
1683 if (instr->IsShl()) {
1684 __ Sllv(dst_low, lhs_low, rhs_reg);
1685 __ Nor(AT, ZERO, rhs_reg);
1686 __ Srl(TMP, lhs_low, 1);
1687 __ Srlv(TMP, TMP, AT);
1688 __ Sllv(dst_high, lhs_high, rhs_reg);
1689 __ Or(dst_high, dst_high, TMP);
1690 __ Andi(TMP, rhs_reg, kMipsBitsPerWord);
1691 __ Beqz(TMP, &done);
1692 __ Move(dst_high, dst_low);
1693 __ Move(dst_low, ZERO);
1694 } else if (instr->IsShr()) {
1695 __ Srav(dst_high, lhs_high, rhs_reg);
1696 __ Nor(AT, ZERO, rhs_reg);
1697 __ Sll(TMP, lhs_high, 1);
1698 __ Sllv(TMP, TMP, AT);
1699 __ Srlv(dst_low, lhs_low, rhs_reg);
1700 __ Or(dst_low, dst_low, TMP);
1701 __ Andi(TMP, rhs_reg, kMipsBitsPerWord);
1702 __ Beqz(TMP, &done);
1703 __ Move(dst_low, dst_high);
1704 __ Sra(dst_high, dst_high, 31);
Alexey Frunze92d90602015-12-18 18:16:36 -08001705 } else if (instr->IsUShr()) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001706 __ Srlv(dst_high, lhs_high, rhs_reg);
1707 __ Nor(AT, ZERO, rhs_reg);
1708 __ Sll(TMP, lhs_high, 1);
1709 __ Sllv(TMP, TMP, AT);
1710 __ Srlv(dst_low, lhs_low, rhs_reg);
1711 __ Or(dst_low, dst_low, TMP);
1712 __ Andi(TMP, rhs_reg, kMipsBitsPerWord);
1713 __ Beqz(TMP, &done);
1714 __ Move(dst_low, dst_high);
1715 __ Move(dst_high, ZERO);
Alexey Frunze92d90602015-12-18 18:16:36 -08001716 } else {
1717 __ Nor(AT, ZERO, rhs_reg);
1718 __ Srlv(TMP, lhs_low, rhs_reg);
1719 __ Sll(dst_low, lhs_high, 1);
1720 __ Sllv(dst_low, dst_low, AT);
1721 __ Or(dst_low, dst_low, TMP);
1722 __ Srlv(TMP, lhs_high, rhs_reg);
1723 __ Sll(dst_high, lhs_low, 1);
1724 __ Sllv(dst_high, dst_high, AT);
1725 __ Or(dst_high, dst_high, TMP);
1726 __ Andi(TMP, rhs_reg, kMipsBitsPerWord);
1727 __ Beqz(TMP, &done);
1728 __ Move(TMP, dst_high);
1729 __ Move(dst_high, dst_low);
1730 __ Move(dst_low, TMP);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001731 }
1732 __ Bind(&done);
1733 }
1734 break;
1735 }
1736
1737 default:
1738 LOG(FATAL) << "Unexpected shift operation type " << type;
1739 }
1740}
1741
1742void LocationsBuilderMIPS::VisitAdd(HAdd* instruction) {
1743 HandleBinaryOp(instruction);
1744}
1745
1746void InstructionCodeGeneratorMIPS::VisitAdd(HAdd* instruction) {
1747 HandleBinaryOp(instruction);
1748}
1749
1750void LocationsBuilderMIPS::VisitAnd(HAnd* instruction) {
1751 HandleBinaryOp(instruction);
1752}
1753
1754void InstructionCodeGeneratorMIPS::VisitAnd(HAnd* instruction) {
1755 HandleBinaryOp(instruction);
1756}
1757
1758void LocationsBuilderMIPS::VisitArrayGet(HArrayGet* instruction) {
1759 LocationSummary* locations =
1760 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
1761 locations->SetInAt(0, Location::RequiresRegister());
1762 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
1763 if (Primitive::IsFloatingPointType(instruction->GetType())) {
1764 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
1765 } else {
1766 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1767 }
1768}
1769
1770void InstructionCodeGeneratorMIPS::VisitArrayGet(HArrayGet* instruction) {
1771 LocationSummary* locations = instruction->GetLocations();
1772 Register obj = locations->InAt(0).AsRegister<Register>();
1773 Location index = locations->InAt(1);
1774 Primitive::Type type = instruction->GetType();
1775
1776 switch (type) {
1777 case Primitive::kPrimBoolean: {
1778 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint8_t)).Uint32Value();
1779 Register out = locations->Out().AsRegister<Register>();
1780 if (index.IsConstant()) {
1781 size_t offset =
1782 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_1) + data_offset;
1783 __ LoadFromOffset(kLoadUnsignedByte, out, obj, offset);
1784 } else {
1785 __ Addu(TMP, obj, index.AsRegister<Register>());
1786 __ LoadFromOffset(kLoadUnsignedByte, out, TMP, data_offset);
1787 }
1788 break;
1789 }
1790
1791 case Primitive::kPrimByte: {
1792 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int8_t)).Uint32Value();
1793 Register out = locations->Out().AsRegister<Register>();
1794 if (index.IsConstant()) {
1795 size_t offset =
1796 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_1) + data_offset;
1797 __ LoadFromOffset(kLoadSignedByte, out, obj, offset);
1798 } else {
1799 __ Addu(TMP, obj, index.AsRegister<Register>());
1800 __ LoadFromOffset(kLoadSignedByte, out, TMP, data_offset);
1801 }
1802 break;
1803 }
1804
1805 case Primitive::kPrimShort: {
1806 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int16_t)).Uint32Value();
1807 Register out = locations->Out().AsRegister<Register>();
1808 if (index.IsConstant()) {
1809 size_t offset =
1810 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_2) + data_offset;
1811 __ LoadFromOffset(kLoadSignedHalfword, out, obj, offset);
1812 } else {
1813 __ Sll(TMP, index.AsRegister<Register>(), TIMES_2);
1814 __ Addu(TMP, obj, TMP);
1815 __ LoadFromOffset(kLoadSignedHalfword, out, TMP, data_offset);
1816 }
1817 break;
1818 }
1819
1820 case Primitive::kPrimChar: {
1821 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Uint32Value();
1822 Register out = locations->Out().AsRegister<Register>();
1823 if (index.IsConstant()) {
1824 size_t offset =
1825 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_2) + data_offset;
1826 __ LoadFromOffset(kLoadUnsignedHalfword, out, obj, offset);
1827 } else {
1828 __ Sll(TMP, index.AsRegister<Register>(), TIMES_2);
1829 __ Addu(TMP, obj, TMP);
1830 __ LoadFromOffset(kLoadUnsignedHalfword, out, TMP, data_offset);
1831 }
1832 break;
1833 }
1834
1835 case Primitive::kPrimInt:
1836 case Primitive::kPrimNot: {
1837 DCHECK_EQ(sizeof(mirror::HeapReference<mirror::Object>), sizeof(int32_t));
1838 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Uint32Value();
1839 Register out = locations->Out().AsRegister<Register>();
1840 if (index.IsConstant()) {
1841 size_t offset =
1842 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
1843 __ LoadFromOffset(kLoadWord, out, obj, offset);
1844 } else {
1845 __ Sll(TMP, index.AsRegister<Register>(), TIMES_4);
1846 __ Addu(TMP, obj, TMP);
1847 __ LoadFromOffset(kLoadWord, out, TMP, data_offset);
1848 }
1849 break;
1850 }
1851
1852 case Primitive::kPrimLong: {
1853 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Uint32Value();
1854 Register out = locations->Out().AsRegisterPairLow<Register>();
1855 if (index.IsConstant()) {
1856 size_t offset =
1857 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
1858 __ LoadFromOffset(kLoadDoubleword, out, obj, offset);
1859 } else {
1860 __ Sll(TMP, index.AsRegister<Register>(), TIMES_8);
1861 __ Addu(TMP, obj, TMP);
1862 __ LoadFromOffset(kLoadDoubleword, out, TMP, data_offset);
1863 }
1864 break;
1865 }
1866
1867 case Primitive::kPrimFloat: {
1868 uint32_t data_offset = mirror::Array::DataOffset(sizeof(float)).Uint32Value();
1869 FRegister out = locations->Out().AsFpuRegister<FRegister>();
1870 if (index.IsConstant()) {
1871 size_t offset =
1872 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
1873 __ LoadSFromOffset(out, obj, offset);
1874 } else {
1875 __ Sll(TMP, index.AsRegister<Register>(), TIMES_4);
1876 __ Addu(TMP, obj, TMP);
1877 __ LoadSFromOffset(out, TMP, data_offset);
1878 }
1879 break;
1880 }
1881
1882 case Primitive::kPrimDouble: {
1883 uint32_t data_offset = mirror::Array::DataOffset(sizeof(double)).Uint32Value();
1884 FRegister out = locations->Out().AsFpuRegister<FRegister>();
1885 if (index.IsConstant()) {
1886 size_t offset =
1887 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
1888 __ LoadDFromOffset(out, obj, offset);
1889 } else {
1890 __ Sll(TMP, index.AsRegister<Register>(), TIMES_8);
1891 __ Addu(TMP, obj, TMP);
1892 __ LoadDFromOffset(out, TMP, data_offset);
1893 }
1894 break;
1895 }
1896
1897 case Primitive::kPrimVoid:
1898 LOG(FATAL) << "Unreachable type " << instruction->GetType();
1899 UNREACHABLE();
1900 }
1901 codegen_->MaybeRecordImplicitNullCheck(instruction);
1902}
1903
1904void LocationsBuilderMIPS::VisitArrayLength(HArrayLength* instruction) {
1905 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
1906 locations->SetInAt(0, Location::RequiresRegister());
1907 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1908}
1909
1910void InstructionCodeGeneratorMIPS::VisitArrayLength(HArrayLength* instruction) {
1911 LocationSummary* locations = instruction->GetLocations();
1912 uint32_t offset = mirror::Array::LengthOffset().Uint32Value();
1913 Register obj = locations->InAt(0).AsRegister<Register>();
1914 Register out = locations->Out().AsRegister<Register>();
1915 __ LoadFromOffset(kLoadWord, out, obj, offset);
1916 codegen_->MaybeRecordImplicitNullCheck(instruction);
1917}
1918
1919void LocationsBuilderMIPS::VisitArraySet(HArraySet* instruction) {
Pavle Batuta934808f2015-11-03 13:23:54 +01001920 bool needs_runtime_call = instruction->NeedsTypeCheck();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001921 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(
1922 instruction,
Pavle Batuta934808f2015-11-03 13:23:54 +01001923 needs_runtime_call ? LocationSummary::kCall : LocationSummary::kNoCall);
1924 if (needs_runtime_call) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02001925 InvokeRuntimeCallingConvention calling_convention;
1926 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
1927 locations->SetInAt(1, Location::RegisterLocation(calling_convention.GetRegisterAt(1)));
1928 locations->SetInAt(2, Location::RegisterLocation(calling_convention.GetRegisterAt(2)));
1929 } else {
1930 locations->SetInAt(0, Location::RequiresRegister());
1931 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
1932 if (Primitive::IsFloatingPointType(instruction->InputAt(2)->GetType())) {
1933 locations->SetInAt(2, Location::RequiresFpuRegister());
1934 } else {
1935 locations->SetInAt(2, Location::RequiresRegister());
1936 }
1937 }
1938}
1939
1940void InstructionCodeGeneratorMIPS::VisitArraySet(HArraySet* instruction) {
1941 LocationSummary* locations = instruction->GetLocations();
1942 Register obj = locations->InAt(0).AsRegister<Register>();
1943 Location index = locations->InAt(1);
1944 Primitive::Type value_type = instruction->GetComponentType();
1945 bool needs_runtime_call = locations->WillCall();
1946 bool needs_write_barrier =
1947 CodeGenerator::StoreNeedsWriteBarrier(value_type, instruction->GetValue());
1948
1949 switch (value_type) {
1950 case Primitive::kPrimBoolean:
1951 case Primitive::kPrimByte: {
1952 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint8_t)).Uint32Value();
1953 Register value = locations->InAt(2).AsRegister<Register>();
1954 if (index.IsConstant()) {
1955 size_t offset =
1956 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_1) + data_offset;
1957 __ StoreToOffset(kStoreByte, value, obj, offset);
1958 } else {
1959 __ Addu(TMP, obj, index.AsRegister<Register>());
1960 __ StoreToOffset(kStoreByte, value, TMP, data_offset);
1961 }
1962 break;
1963 }
1964
1965 case Primitive::kPrimShort:
1966 case Primitive::kPrimChar: {
1967 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Uint32Value();
1968 Register value = locations->InAt(2).AsRegister<Register>();
1969 if (index.IsConstant()) {
1970 size_t offset =
1971 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_2) + data_offset;
1972 __ StoreToOffset(kStoreHalfword, value, obj, offset);
1973 } else {
1974 __ Sll(TMP, index.AsRegister<Register>(), TIMES_2);
1975 __ Addu(TMP, obj, TMP);
1976 __ StoreToOffset(kStoreHalfword, value, TMP, data_offset);
1977 }
1978 break;
1979 }
1980
1981 case Primitive::kPrimInt:
1982 case Primitive::kPrimNot: {
1983 if (!needs_runtime_call) {
1984 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Uint32Value();
1985 Register value = locations->InAt(2).AsRegister<Register>();
1986 if (index.IsConstant()) {
1987 size_t offset =
1988 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
1989 __ StoreToOffset(kStoreWord, value, obj, offset);
1990 } else {
1991 DCHECK(index.IsRegister()) << index;
1992 __ Sll(TMP, index.AsRegister<Register>(), TIMES_4);
1993 __ Addu(TMP, obj, TMP);
1994 __ StoreToOffset(kStoreWord, value, TMP, data_offset);
1995 }
1996 codegen_->MaybeRecordImplicitNullCheck(instruction);
1997 if (needs_write_barrier) {
1998 DCHECK_EQ(value_type, Primitive::kPrimNot);
1999 codegen_->MarkGCCard(obj, value);
2000 }
2001 } else {
2002 DCHECK_EQ(value_type, Primitive::kPrimNot);
2003 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pAputObject),
2004 instruction,
2005 instruction->GetDexPc(),
2006 nullptr,
2007 IsDirectEntrypoint(kQuickAputObject));
2008 CheckEntrypointTypes<kQuickAputObject, void, mirror::Array*, int32_t, mirror::Object*>();
2009 }
2010 break;
2011 }
2012
2013 case Primitive::kPrimLong: {
2014 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Uint32Value();
2015 Register value = locations->InAt(2).AsRegisterPairLow<Register>();
2016 if (index.IsConstant()) {
2017 size_t offset =
2018 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
2019 __ StoreToOffset(kStoreDoubleword, value, obj, offset);
2020 } else {
2021 __ Sll(TMP, index.AsRegister<Register>(), TIMES_8);
2022 __ Addu(TMP, obj, TMP);
2023 __ StoreToOffset(kStoreDoubleword, value, TMP, data_offset);
2024 }
2025 break;
2026 }
2027
2028 case Primitive::kPrimFloat: {
2029 uint32_t data_offset = mirror::Array::DataOffset(sizeof(float)).Uint32Value();
2030 FRegister value = locations->InAt(2).AsFpuRegister<FRegister>();
2031 DCHECK(locations->InAt(2).IsFpuRegister());
2032 if (index.IsConstant()) {
2033 size_t offset =
2034 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
2035 __ StoreSToOffset(value, obj, offset);
2036 } else {
2037 __ Sll(TMP, index.AsRegister<Register>(), TIMES_4);
2038 __ Addu(TMP, obj, TMP);
2039 __ StoreSToOffset(value, TMP, data_offset);
2040 }
2041 break;
2042 }
2043
2044 case Primitive::kPrimDouble: {
2045 uint32_t data_offset = mirror::Array::DataOffset(sizeof(double)).Uint32Value();
2046 FRegister value = locations->InAt(2).AsFpuRegister<FRegister>();
2047 DCHECK(locations->InAt(2).IsFpuRegister());
2048 if (index.IsConstant()) {
2049 size_t offset =
2050 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
2051 __ StoreDToOffset(value, obj, offset);
2052 } else {
2053 __ Sll(TMP, index.AsRegister<Register>(), TIMES_8);
2054 __ Addu(TMP, obj, TMP);
2055 __ StoreDToOffset(value, TMP, data_offset);
2056 }
2057 break;
2058 }
2059
2060 case Primitive::kPrimVoid:
2061 LOG(FATAL) << "Unreachable type " << instruction->GetType();
2062 UNREACHABLE();
2063 }
2064
2065 // Ints and objects are handled in the switch.
2066 if (value_type != Primitive::kPrimInt && value_type != Primitive::kPrimNot) {
2067 codegen_->MaybeRecordImplicitNullCheck(instruction);
2068 }
2069}
2070
2071void LocationsBuilderMIPS::VisitBoundsCheck(HBoundsCheck* instruction) {
2072 LocationSummary::CallKind call_kind = instruction->CanThrowIntoCatchBlock()
2073 ? LocationSummary::kCallOnSlowPath
2074 : LocationSummary::kNoCall;
2075 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
2076 locations->SetInAt(0, Location::RequiresRegister());
2077 locations->SetInAt(1, Location::RequiresRegister());
2078 if (instruction->HasUses()) {
2079 locations->SetOut(Location::SameAsFirstInput());
2080 }
2081}
2082
2083void InstructionCodeGeneratorMIPS::VisitBoundsCheck(HBoundsCheck* instruction) {
2084 LocationSummary* locations = instruction->GetLocations();
2085 BoundsCheckSlowPathMIPS* slow_path =
2086 new (GetGraph()->GetArena()) BoundsCheckSlowPathMIPS(instruction);
2087 codegen_->AddSlowPath(slow_path);
2088
2089 Register index = locations->InAt(0).AsRegister<Register>();
2090 Register length = locations->InAt(1).AsRegister<Register>();
2091
2092 // length is limited by the maximum positive signed 32-bit integer.
2093 // Unsigned comparison of length and index checks for index < 0
2094 // and for length <= index simultaneously.
2095 __ Bgeu(index, length, slow_path->GetEntryLabel());
2096}
2097
2098void LocationsBuilderMIPS::VisitCheckCast(HCheckCast* instruction) {
2099 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(
2100 instruction,
2101 LocationSummary::kCallOnSlowPath);
2102 locations->SetInAt(0, Location::RequiresRegister());
2103 locations->SetInAt(1, Location::RequiresRegister());
2104 // Note that TypeCheckSlowPathMIPS uses this register too.
2105 locations->AddTemp(Location::RequiresRegister());
2106}
2107
2108void InstructionCodeGeneratorMIPS::VisitCheckCast(HCheckCast* instruction) {
2109 LocationSummary* locations = instruction->GetLocations();
2110 Register obj = locations->InAt(0).AsRegister<Register>();
2111 Register cls = locations->InAt(1).AsRegister<Register>();
2112 Register obj_cls = locations->GetTemp(0).AsRegister<Register>();
2113
2114 SlowPathCodeMIPS* slow_path = new (GetGraph()->GetArena()) TypeCheckSlowPathMIPS(instruction);
2115 codegen_->AddSlowPath(slow_path);
2116
2117 // TODO: avoid this check if we know obj is not null.
2118 __ Beqz(obj, slow_path->GetExitLabel());
2119 // Compare the class of `obj` with `cls`.
2120 __ LoadFromOffset(kLoadWord, obj_cls, obj, mirror::Object::ClassOffset().Int32Value());
2121 __ Bne(obj_cls, cls, slow_path->GetEntryLabel());
2122 __ Bind(slow_path->GetExitLabel());
2123}
2124
2125void LocationsBuilderMIPS::VisitClinitCheck(HClinitCheck* check) {
2126 LocationSummary* locations =
2127 new (GetGraph()->GetArena()) LocationSummary(check, LocationSummary::kCallOnSlowPath);
2128 locations->SetInAt(0, Location::RequiresRegister());
2129 if (check->HasUses()) {
2130 locations->SetOut(Location::SameAsFirstInput());
2131 }
2132}
2133
2134void InstructionCodeGeneratorMIPS::VisitClinitCheck(HClinitCheck* check) {
2135 // We assume the class is not null.
2136 SlowPathCodeMIPS* slow_path = new (GetGraph()->GetArena()) LoadClassSlowPathMIPS(
2137 check->GetLoadClass(),
2138 check,
2139 check->GetDexPc(),
2140 true);
2141 codegen_->AddSlowPath(slow_path);
2142 GenerateClassInitializationCheck(slow_path,
2143 check->GetLocations()->InAt(0).AsRegister<Register>());
2144}
2145
2146void LocationsBuilderMIPS::VisitCompare(HCompare* compare) {
2147 Primitive::Type in_type = compare->InputAt(0)->GetType();
2148
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002149 LocationSummary* locations =
2150 new (GetGraph()->GetArena()) LocationSummary(compare, LocationSummary::kNoCall);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002151
2152 switch (in_type) {
2153 case Primitive::kPrimLong:
2154 locations->SetInAt(0, Location::RequiresRegister());
2155 locations->SetInAt(1, Location::RequiresRegister());
2156 // Output overlaps because it is written before doing the low comparison.
2157 locations->SetOut(Location::RequiresRegister(), Location::kOutputOverlap);
2158 break;
2159
2160 case Primitive::kPrimFloat:
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002161 case Primitive::kPrimDouble:
2162 locations->SetInAt(0, Location::RequiresFpuRegister());
2163 locations->SetInAt(1, Location::RequiresFpuRegister());
2164 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002165 break;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002166
2167 default:
2168 LOG(FATAL) << "Unexpected type for compare operation " << in_type;
2169 }
2170}
2171
2172void InstructionCodeGeneratorMIPS::VisitCompare(HCompare* instruction) {
2173 LocationSummary* locations = instruction->GetLocations();
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002174 Register res = locations->Out().AsRegister<Register>();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002175 Primitive::Type in_type = instruction->InputAt(0)->GetType();
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002176 bool gt_bias = instruction->IsGtBias();
2177 bool isR6 = codegen_->GetInstructionSetFeatures().IsR6();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002178
2179 // 0 if: left == right
2180 // 1 if: left > right
2181 // -1 if: left < right
2182 switch (in_type) {
2183 case Primitive::kPrimLong: {
2184 MipsLabel done;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002185 Register lhs_high = locations->InAt(0).AsRegisterPairHigh<Register>();
2186 Register lhs_low = locations->InAt(0).AsRegisterPairLow<Register>();
2187 Register rhs_high = locations->InAt(1).AsRegisterPairHigh<Register>();
2188 Register rhs_low = locations->InAt(1).AsRegisterPairLow<Register>();
2189 // TODO: more efficient (direct) comparison with a constant.
2190 __ Slt(TMP, lhs_high, rhs_high);
2191 __ Slt(AT, rhs_high, lhs_high); // Inverted: is actually gt.
2192 __ Subu(res, AT, TMP); // Result -1:1:0 for [ <, >, == ].
2193 __ Bnez(res, &done); // If we compared ==, check if lower bits are also equal.
2194 __ Sltu(TMP, lhs_low, rhs_low);
2195 __ Sltu(AT, rhs_low, lhs_low); // Inverted: is actually gt.
2196 __ Subu(res, AT, TMP); // Result -1:1:0 for [ <, >, == ].
2197 __ Bind(&done);
2198 break;
2199 }
2200
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002201 case Primitive::kPrimFloat: {
2202 FRegister lhs = locations->InAt(0).AsFpuRegister<FRegister>();
2203 FRegister rhs = locations->InAt(1).AsFpuRegister<FRegister>();
2204 MipsLabel done;
2205 if (isR6) {
2206 __ CmpEqS(FTMP, lhs, rhs);
2207 __ LoadConst32(res, 0);
2208 __ Bc1nez(FTMP, &done);
2209 if (gt_bias) {
2210 __ CmpLtS(FTMP, lhs, rhs);
2211 __ LoadConst32(res, -1);
2212 __ Bc1nez(FTMP, &done);
2213 __ LoadConst32(res, 1);
2214 } else {
2215 __ CmpLtS(FTMP, rhs, lhs);
2216 __ LoadConst32(res, 1);
2217 __ Bc1nez(FTMP, &done);
2218 __ LoadConst32(res, -1);
2219 }
2220 } else {
2221 if (gt_bias) {
2222 __ ColtS(0, lhs, rhs);
2223 __ LoadConst32(res, -1);
2224 __ Bc1t(0, &done);
2225 __ CeqS(0, lhs, rhs);
2226 __ LoadConst32(res, 1);
2227 __ Movt(res, ZERO, 0);
2228 } else {
2229 __ ColtS(0, rhs, lhs);
2230 __ LoadConst32(res, 1);
2231 __ Bc1t(0, &done);
2232 __ CeqS(0, lhs, rhs);
2233 __ LoadConst32(res, -1);
2234 __ Movt(res, ZERO, 0);
2235 }
2236 }
2237 __ Bind(&done);
2238 break;
2239 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002240 case Primitive::kPrimDouble: {
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002241 FRegister lhs = locations->InAt(0).AsFpuRegister<FRegister>();
2242 FRegister rhs = locations->InAt(1).AsFpuRegister<FRegister>();
2243 MipsLabel done;
2244 if (isR6) {
2245 __ CmpEqD(FTMP, lhs, rhs);
2246 __ LoadConst32(res, 0);
2247 __ Bc1nez(FTMP, &done);
2248 if (gt_bias) {
2249 __ CmpLtD(FTMP, lhs, rhs);
2250 __ LoadConst32(res, -1);
2251 __ Bc1nez(FTMP, &done);
2252 __ LoadConst32(res, 1);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002253 } else {
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002254 __ CmpLtD(FTMP, rhs, lhs);
2255 __ LoadConst32(res, 1);
2256 __ Bc1nez(FTMP, &done);
2257 __ LoadConst32(res, -1);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002258 }
2259 } else {
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002260 if (gt_bias) {
2261 __ ColtD(0, lhs, rhs);
2262 __ LoadConst32(res, -1);
2263 __ Bc1t(0, &done);
2264 __ CeqD(0, lhs, rhs);
2265 __ LoadConst32(res, 1);
2266 __ Movt(res, ZERO, 0);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002267 } else {
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002268 __ ColtD(0, rhs, lhs);
2269 __ LoadConst32(res, 1);
2270 __ Bc1t(0, &done);
2271 __ CeqD(0, lhs, rhs);
2272 __ LoadConst32(res, -1);
2273 __ Movt(res, ZERO, 0);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002274 }
2275 }
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002276 __ Bind(&done);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002277 break;
2278 }
2279
2280 default:
2281 LOG(FATAL) << "Unimplemented compare type " << in_type;
2282 }
2283}
2284
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00002285void LocationsBuilderMIPS::HandleCondition(HCondition* instruction) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002286 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002287 switch (instruction->InputAt(0)->GetType()) {
2288 default:
2289 case Primitive::kPrimLong:
2290 locations->SetInAt(0, Location::RequiresRegister());
2291 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
2292 break;
2293
2294 case Primitive::kPrimFloat:
2295 case Primitive::kPrimDouble:
2296 locations->SetInAt(0, Location::RequiresFpuRegister());
2297 locations->SetInAt(1, Location::RequiresFpuRegister());
2298 break;
2299 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002300 if (instruction->NeedsMaterialization()) {
2301 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2302 }
2303}
2304
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00002305void InstructionCodeGeneratorMIPS::HandleCondition(HCondition* instruction) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002306 if (!instruction->NeedsMaterialization()) {
2307 return;
2308 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002309
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002310 Primitive::Type type = instruction->InputAt(0)->GetType();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002311 LocationSummary* locations = instruction->GetLocations();
2312 Register dst = locations->Out().AsRegister<Register>();
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002313 MipsLabel true_label;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002314
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002315 switch (type) {
2316 default:
2317 // Integer case.
2318 GenerateIntCompare(instruction->GetCondition(), locations);
2319 return;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002320
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002321 case Primitive::kPrimLong:
2322 // TODO: don't use branches.
2323 GenerateLongCompareAndBranch(instruction->GetCondition(), locations, &true_label);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002324 break;
2325
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002326 case Primitive::kPrimFloat:
2327 case Primitive::kPrimDouble:
2328 // TODO: don't use branches.
2329 GenerateFpCompareAndBranch(instruction->GetCondition(),
2330 instruction->IsGtBias(),
2331 type,
2332 locations,
2333 &true_label);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002334 break;
2335 }
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002336
2337 // Convert the branches into the result.
2338 MipsLabel done;
2339
2340 // False case: result = 0.
2341 __ LoadConst32(dst, 0);
2342 __ B(&done);
2343
2344 // True case: result = 1.
2345 __ Bind(&true_label);
2346 __ LoadConst32(dst, 1);
2347 __ Bind(&done);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002348}
2349
Alexey Frunze7e99e052015-11-24 19:28:01 -08002350void InstructionCodeGeneratorMIPS::DivRemOneOrMinusOne(HBinaryOperation* instruction) {
2351 DCHECK(instruction->IsDiv() || instruction->IsRem());
2352 DCHECK_EQ(instruction->GetResultType(), Primitive::kPrimInt);
2353
2354 LocationSummary* locations = instruction->GetLocations();
2355 Location second = locations->InAt(1);
2356 DCHECK(second.IsConstant());
2357
2358 Register out = locations->Out().AsRegister<Register>();
2359 Register dividend = locations->InAt(0).AsRegister<Register>();
2360 int32_t imm = second.GetConstant()->AsIntConstant()->GetValue();
2361 DCHECK(imm == 1 || imm == -1);
2362
2363 if (instruction->IsRem()) {
2364 __ Move(out, ZERO);
2365 } else {
2366 if (imm == -1) {
2367 __ Subu(out, ZERO, dividend);
2368 } else if (out != dividend) {
2369 __ Move(out, dividend);
2370 }
2371 }
2372}
2373
2374void InstructionCodeGeneratorMIPS::DivRemByPowerOfTwo(HBinaryOperation* instruction) {
2375 DCHECK(instruction->IsDiv() || instruction->IsRem());
2376 DCHECK_EQ(instruction->GetResultType(), Primitive::kPrimInt);
2377
2378 LocationSummary* locations = instruction->GetLocations();
2379 Location second = locations->InAt(1);
2380 DCHECK(second.IsConstant());
2381
2382 Register out = locations->Out().AsRegister<Register>();
2383 Register dividend = locations->InAt(0).AsRegister<Register>();
2384 int32_t imm = second.GetConstant()->AsIntConstant()->GetValue();
2385 uint32_t abs_imm = static_cast<uint32_t>(std::abs(imm));
2386 DCHECK(IsPowerOfTwo(abs_imm));
2387 int ctz_imm = CTZ(abs_imm);
2388
2389 if (instruction->IsDiv()) {
2390 if (ctz_imm == 1) {
2391 // Fast path for division by +/-2, which is very common.
2392 __ Srl(TMP, dividend, 31);
2393 } else {
2394 __ Sra(TMP, dividend, 31);
2395 __ Srl(TMP, TMP, 32 - ctz_imm);
2396 }
2397 __ Addu(out, dividend, TMP);
2398 __ Sra(out, out, ctz_imm);
2399 if (imm < 0) {
2400 __ Subu(out, ZERO, out);
2401 }
2402 } else {
2403 if (ctz_imm == 1) {
2404 // Fast path for modulo +/-2, which is very common.
2405 __ Sra(TMP, dividend, 31);
2406 __ Subu(out, dividend, TMP);
2407 __ Andi(out, out, 1);
2408 __ Addu(out, out, TMP);
2409 } else {
2410 __ Sra(TMP, dividend, 31);
2411 __ Srl(TMP, TMP, 32 - ctz_imm);
2412 __ Addu(out, dividend, TMP);
2413 if (IsUint<16>(abs_imm - 1)) {
2414 __ Andi(out, out, abs_imm - 1);
2415 } else {
2416 __ Sll(out, out, 32 - ctz_imm);
2417 __ Srl(out, out, 32 - ctz_imm);
2418 }
2419 __ Subu(out, out, TMP);
2420 }
2421 }
2422}
2423
2424void InstructionCodeGeneratorMIPS::GenerateDivRemWithAnyConstant(HBinaryOperation* instruction) {
2425 DCHECK(instruction->IsDiv() || instruction->IsRem());
2426 DCHECK_EQ(instruction->GetResultType(), Primitive::kPrimInt);
2427
2428 LocationSummary* locations = instruction->GetLocations();
2429 Location second = locations->InAt(1);
2430 DCHECK(second.IsConstant());
2431
2432 Register out = locations->Out().AsRegister<Register>();
2433 Register dividend = locations->InAt(0).AsRegister<Register>();
2434 int32_t imm = second.GetConstant()->AsIntConstant()->GetValue();
2435
2436 int64_t magic;
2437 int shift;
2438 CalculateMagicAndShiftForDivRem(imm, false /* is_long */, &magic, &shift);
2439
2440 bool isR6 = codegen_->GetInstructionSetFeatures().IsR6();
2441
2442 __ LoadConst32(TMP, magic);
2443 if (isR6) {
2444 __ MuhR6(TMP, dividend, TMP);
2445 } else {
2446 __ MultR2(dividend, TMP);
2447 __ Mfhi(TMP);
2448 }
2449 if (imm > 0 && magic < 0) {
2450 __ Addu(TMP, TMP, dividend);
2451 } else if (imm < 0 && magic > 0) {
2452 __ Subu(TMP, TMP, dividend);
2453 }
2454
2455 if (shift != 0) {
2456 __ Sra(TMP, TMP, shift);
2457 }
2458
2459 if (instruction->IsDiv()) {
2460 __ Sra(out, TMP, 31);
2461 __ Subu(out, TMP, out);
2462 } else {
2463 __ Sra(AT, TMP, 31);
2464 __ Subu(AT, TMP, AT);
2465 __ LoadConst32(TMP, imm);
2466 if (isR6) {
2467 __ MulR6(TMP, AT, TMP);
2468 } else {
2469 __ MulR2(TMP, AT, TMP);
2470 }
2471 __ Subu(out, dividend, TMP);
2472 }
2473}
2474
2475void InstructionCodeGeneratorMIPS::GenerateDivRemIntegral(HBinaryOperation* instruction) {
2476 DCHECK(instruction->IsDiv() || instruction->IsRem());
2477 DCHECK_EQ(instruction->GetResultType(), Primitive::kPrimInt);
2478
2479 LocationSummary* locations = instruction->GetLocations();
2480 Register out = locations->Out().AsRegister<Register>();
2481 Location second = locations->InAt(1);
2482
2483 if (second.IsConstant()) {
2484 int32_t imm = second.GetConstant()->AsIntConstant()->GetValue();
2485 if (imm == 0) {
2486 // Do not generate anything. DivZeroCheck would prevent any code to be executed.
2487 } else if (imm == 1 || imm == -1) {
2488 DivRemOneOrMinusOne(instruction);
2489 } else if (IsPowerOfTwo(std::abs(imm))) {
2490 DivRemByPowerOfTwo(instruction);
2491 } else {
2492 DCHECK(imm <= -2 || imm >= 2);
2493 GenerateDivRemWithAnyConstant(instruction);
2494 }
2495 } else {
2496 Register dividend = locations->InAt(0).AsRegister<Register>();
2497 Register divisor = second.AsRegister<Register>();
2498 bool isR6 = codegen_->GetInstructionSetFeatures().IsR6();
2499 if (instruction->IsDiv()) {
2500 if (isR6) {
2501 __ DivR6(out, dividend, divisor);
2502 } else {
2503 __ DivR2(out, dividend, divisor);
2504 }
2505 } else {
2506 if (isR6) {
2507 __ ModR6(out, dividend, divisor);
2508 } else {
2509 __ ModR2(out, dividend, divisor);
2510 }
2511 }
2512 }
2513}
2514
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002515void LocationsBuilderMIPS::VisitDiv(HDiv* div) {
2516 Primitive::Type type = div->GetResultType();
2517 LocationSummary::CallKind call_kind = (type == Primitive::kPrimLong)
2518 ? LocationSummary::kCall
2519 : LocationSummary::kNoCall;
2520
2521 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(div, call_kind);
2522
2523 switch (type) {
2524 case Primitive::kPrimInt:
2525 locations->SetInAt(0, Location::RequiresRegister());
Alexey Frunze7e99e052015-11-24 19:28:01 -08002526 locations->SetInAt(1, Location::RegisterOrConstant(div->InputAt(1)));
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002527 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2528 break;
2529
2530 case Primitive::kPrimLong: {
2531 InvokeRuntimeCallingConvention calling_convention;
2532 locations->SetInAt(0, Location::RegisterPairLocation(
2533 calling_convention.GetRegisterAt(0), calling_convention.GetRegisterAt(1)));
2534 locations->SetInAt(1, Location::RegisterPairLocation(
2535 calling_convention.GetRegisterAt(2), calling_convention.GetRegisterAt(3)));
2536 locations->SetOut(calling_convention.GetReturnLocation(type));
2537 break;
2538 }
2539
2540 case Primitive::kPrimFloat:
2541 case Primitive::kPrimDouble:
2542 locations->SetInAt(0, Location::RequiresFpuRegister());
2543 locations->SetInAt(1, Location::RequiresFpuRegister());
2544 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
2545 break;
2546
2547 default:
2548 LOG(FATAL) << "Unexpected div type " << type;
2549 }
2550}
2551
2552void InstructionCodeGeneratorMIPS::VisitDiv(HDiv* instruction) {
2553 Primitive::Type type = instruction->GetType();
2554 LocationSummary* locations = instruction->GetLocations();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002555
2556 switch (type) {
Alexey Frunze7e99e052015-11-24 19:28:01 -08002557 case Primitive::kPrimInt:
2558 GenerateDivRemIntegral(instruction);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002559 break;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02002560 case Primitive::kPrimLong: {
2561 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pLdiv),
2562 instruction,
2563 instruction->GetDexPc(),
2564 nullptr,
2565 IsDirectEntrypoint(kQuickLdiv));
2566 CheckEntrypointTypes<kQuickLdiv, int64_t, int64_t, int64_t>();
2567 break;
2568 }
2569 case Primitive::kPrimFloat:
2570 case Primitive::kPrimDouble: {
2571 FRegister dst = locations->Out().AsFpuRegister<FRegister>();
2572 FRegister lhs = locations->InAt(0).AsFpuRegister<FRegister>();
2573 FRegister rhs = locations->InAt(1).AsFpuRegister<FRegister>();
2574 if (type == Primitive::kPrimFloat) {
2575 __ DivS(dst, lhs, rhs);
2576 } else {
2577 __ DivD(dst, lhs, rhs);
2578 }
2579 break;
2580 }
2581 default:
2582 LOG(FATAL) << "Unexpected div type " << type;
2583 }
2584}
2585
2586void LocationsBuilderMIPS::VisitDivZeroCheck(HDivZeroCheck* instruction) {
2587 LocationSummary::CallKind call_kind = instruction->CanThrowIntoCatchBlock()
2588 ? LocationSummary::kCallOnSlowPath
2589 : LocationSummary::kNoCall;
2590 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
2591 locations->SetInAt(0, Location::RegisterOrConstant(instruction->InputAt(0)));
2592 if (instruction->HasUses()) {
2593 locations->SetOut(Location::SameAsFirstInput());
2594 }
2595}
2596
2597void InstructionCodeGeneratorMIPS::VisitDivZeroCheck(HDivZeroCheck* instruction) {
2598 SlowPathCodeMIPS* slow_path = new (GetGraph()->GetArena()) DivZeroCheckSlowPathMIPS(instruction);
2599 codegen_->AddSlowPath(slow_path);
2600 Location value = instruction->GetLocations()->InAt(0);
2601 Primitive::Type type = instruction->GetType();
2602
2603 switch (type) {
2604 case Primitive::kPrimByte:
2605 case Primitive::kPrimChar:
2606 case Primitive::kPrimShort:
2607 case Primitive::kPrimInt: {
2608 if (value.IsConstant()) {
2609 if (value.GetConstant()->AsIntConstant()->GetValue() == 0) {
2610 __ B(slow_path->GetEntryLabel());
2611 } else {
2612 // A division by a non-null constant is valid. We don't need to perform
2613 // any check, so simply fall through.
2614 }
2615 } else {
2616 DCHECK(value.IsRegister()) << value;
2617 __ Beqz(value.AsRegister<Register>(), slow_path->GetEntryLabel());
2618 }
2619 break;
2620 }
2621 case Primitive::kPrimLong: {
2622 if (value.IsConstant()) {
2623 if (value.GetConstant()->AsLongConstant()->GetValue() == 0) {
2624 __ B(slow_path->GetEntryLabel());
2625 } else {
2626 // A division by a non-null constant is valid. We don't need to perform
2627 // any check, so simply fall through.
2628 }
2629 } else {
2630 DCHECK(value.IsRegisterPair()) << value;
2631 __ Or(TMP, value.AsRegisterPairHigh<Register>(), value.AsRegisterPairLow<Register>());
2632 __ Beqz(TMP, slow_path->GetEntryLabel());
2633 }
2634 break;
2635 }
2636 default:
2637 LOG(FATAL) << "Unexpected type " << type << " for DivZeroCheck.";
2638 }
2639}
2640
2641void LocationsBuilderMIPS::VisitDoubleConstant(HDoubleConstant* constant) {
2642 LocationSummary* locations =
2643 new (GetGraph()->GetArena()) LocationSummary(constant, LocationSummary::kNoCall);
2644 locations->SetOut(Location::ConstantLocation(constant));
2645}
2646
2647void InstructionCodeGeneratorMIPS::VisitDoubleConstant(HDoubleConstant* cst ATTRIBUTE_UNUSED) {
2648 // Will be generated at use site.
2649}
2650
2651void LocationsBuilderMIPS::VisitExit(HExit* exit) {
2652 exit->SetLocations(nullptr);
2653}
2654
2655void InstructionCodeGeneratorMIPS::VisitExit(HExit* exit ATTRIBUTE_UNUSED) {
2656}
2657
2658void LocationsBuilderMIPS::VisitFloatConstant(HFloatConstant* constant) {
2659 LocationSummary* locations =
2660 new (GetGraph()->GetArena()) LocationSummary(constant, LocationSummary::kNoCall);
2661 locations->SetOut(Location::ConstantLocation(constant));
2662}
2663
2664void InstructionCodeGeneratorMIPS::VisitFloatConstant(HFloatConstant* constant ATTRIBUTE_UNUSED) {
2665 // Will be generated at use site.
2666}
2667
2668void LocationsBuilderMIPS::VisitGoto(HGoto* got) {
2669 got->SetLocations(nullptr);
2670}
2671
2672void InstructionCodeGeneratorMIPS::HandleGoto(HInstruction* got, HBasicBlock* successor) {
2673 DCHECK(!successor->IsExitBlock());
2674 HBasicBlock* block = got->GetBlock();
2675 HInstruction* previous = got->GetPrevious();
2676 HLoopInformation* info = block->GetLoopInformation();
2677
2678 if (info != nullptr && info->IsBackEdge(*block) && info->HasSuspendCheck()) {
2679 codegen_->ClearSpillSlotsFromLoopPhisInStackMap(info->GetSuspendCheck());
2680 GenerateSuspendCheck(info->GetSuspendCheck(), successor);
2681 return;
2682 }
2683 if (block->IsEntryBlock() && (previous != nullptr) && previous->IsSuspendCheck()) {
2684 GenerateSuspendCheck(previous->AsSuspendCheck(), nullptr);
2685 }
2686 if (!codegen_->GoesToNextBlock(block, successor)) {
2687 __ B(codegen_->GetLabelOf(successor));
2688 }
2689}
2690
2691void InstructionCodeGeneratorMIPS::VisitGoto(HGoto* got) {
2692 HandleGoto(got, got->GetSuccessor());
2693}
2694
2695void LocationsBuilderMIPS::VisitTryBoundary(HTryBoundary* try_boundary) {
2696 try_boundary->SetLocations(nullptr);
2697}
2698
2699void InstructionCodeGeneratorMIPS::VisitTryBoundary(HTryBoundary* try_boundary) {
2700 HBasicBlock* successor = try_boundary->GetNormalFlowSuccessor();
2701 if (!successor->IsExitBlock()) {
2702 HandleGoto(try_boundary, successor);
2703 }
2704}
2705
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08002706void InstructionCodeGeneratorMIPS::GenerateIntCompare(IfCondition cond,
2707 LocationSummary* locations) {
2708 Register dst = locations->Out().AsRegister<Register>();
2709 Register lhs = locations->InAt(0).AsRegister<Register>();
2710 Location rhs_location = locations->InAt(1);
2711 Register rhs_reg = ZERO;
2712 int64_t rhs_imm = 0;
2713 bool use_imm = rhs_location.IsConstant();
2714 if (use_imm) {
2715 rhs_imm = CodeGenerator::GetInt32ValueOf(rhs_location.GetConstant());
2716 } else {
2717 rhs_reg = rhs_location.AsRegister<Register>();
2718 }
2719
2720 switch (cond) {
2721 case kCondEQ:
2722 case kCondNE:
2723 if (use_imm && IsUint<16>(rhs_imm)) {
2724 __ Xori(dst, lhs, rhs_imm);
2725 } else {
2726 if (use_imm) {
2727 rhs_reg = TMP;
2728 __ LoadConst32(rhs_reg, rhs_imm);
2729 }
2730 __ Xor(dst, lhs, rhs_reg);
2731 }
2732 if (cond == kCondEQ) {
2733 __ Sltiu(dst, dst, 1);
2734 } else {
2735 __ Sltu(dst, ZERO, dst);
2736 }
2737 break;
2738
2739 case kCondLT:
2740 case kCondGE:
2741 if (use_imm && IsInt<16>(rhs_imm)) {
2742 __ Slti(dst, lhs, rhs_imm);
2743 } else {
2744 if (use_imm) {
2745 rhs_reg = TMP;
2746 __ LoadConst32(rhs_reg, rhs_imm);
2747 }
2748 __ Slt(dst, lhs, rhs_reg);
2749 }
2750 if (cond == kCondGE) {
2751 // Simulate lhs >= rhs via !(lhs < rhs) since there's
2752 // only the slt instruction but no sge.
2753 __ Xori(dst, dst, 1);
2754 }
2755 break;
2756
2757 case kCondLE:
2758 case kCondGT:
2759 if (use_imm && IsInt<16>(rhs_imm + 1)) {
2760 // Simulate lhs <= rhs via lhs < rhs + 1.
2761 __ Slti(dst, lhs, rhs_imm + 1);
2762 if (cond == kCondGT) {
2763 // Simulate lhs > rhs via !(lhs <= rhs) since there's
2764 // only the slti instruction but no sgti.
2765 __ Xori(dst, dst, 1);
2766 }
2767 } else {
2768 if (use_imm) {
2769 rhs_reg = TMP;
2770 __ LoadConst32(rhs_reg, rhs_imm);
2771 }
2772 __ Slt(dst, rhs_reg, lhs);
2773 if (cond == kCondLE) {
2774 // Simulate lhs <= rhs via !(rhs < lhs) since there's
2775 // only the slt instruction but no sle.
2776 __ Xori(dst, dst, 1);
2777 }
2778 }
2779 break;
2780
2781 case kCondB:
2782 case kCondAE:
2783 if (use_imm && IsInt<16>(rhs_imm)) {
2784 // Sltiu sign-extends its 16-bit immediate operand before
2785 // the comparison and thus lets us compare directly with
2786 // unsigned values in the ranges [0, 0x7fff] and
2787 // [0xffff8000, 0xffffffff].
2788 __ Sltiu(dst, lhs, rhs_imm);
2789 } else {
2790 if (use_imm) {
2791 rhs_reg = TMP;
2792 __ LoadConst32(rhs_reg, rhs_imm);
2793 }
2794 __ Sltu(dst, lhs, rhs_reg);
2795 }
2796 if (cond == kCondAE) {
2797 // Simulate lhs >= rhs via !(lhs < rhs) since there's
2798 // only the sltu instruction but no sgeu.
2799 __ Xori(dst, dst, 1);
2800 }
2801 break;
2802
2803 case kCondBE:
2804 case kCondA:
2805 if (use_imm && (rhs_imm != -1) && IsInt<16>(rhs_imm + 1)) {
2806 // Simulate lhs <= rhs via lhs < rhs + 1.
2807 // Note that this only works if rhs + 1 does not overflow
2808 // to 0, hence the check above.
2809 // Sltiu sign-extends its 16-bit immediate operand before
2810 // the comparison and thus lets us compare directly with
2811 // unsigned values in the ranges [0, 0x7fff] and
2812 // [0xffff8000, 0xffffffff].
2813 __ Sltiu(dst, lhs, rhs_imm + 1);
2814 if (cond == kCondA) {
2815 // Simulate lhs > rhs via !(lhs <= rhs) since there's
2816 // only the sltiu instruction but no sgtiu.
2817 __ Xori(dst, dst, 1);
2818 }
2819 } else {
2820 if (use_imm) {
2821 rhs_reg = TMP;
2822 __ LoadConst32(rhs_reg, rhs_imm);
2823 }
2824 __ Sltu(dst, rhs_reg, lhs);
2825 if (cond == kCondBE) {
2826 // Simulate lhs <= rhs via !(rhs < lhs) since there's
2827 // only the sltu instruction but no sleu.
2828 __ Xori(dst, dst, 1);
2829 }
2830 }
2831 break;
2832 }
2833}
2834
2835void InstructionCodeGeneratorMIPS::GenerateIntCompareAndBranch(IfCondition cond,
2836 LocationSummary* locations,
2837 MipsLabel* label) {
2838 Register lhs = locations->InAt(0).AsRegister<Register>();
2839 Location rhs_location = locations->InAt(1);
2840 Register rhs_reg = ZERO;
2841 int32_t rhs_imm = 0;
2842 bool use_imm = rhs_location.IsConstant();
2843 if (use_imm) {
2844 rhs_imm = CodeGenerator::GetInt32ValueOf(rhs_location.GetConstant());
2845 } else {
2846 rhs_reg = rhs_location.AsRegister<Register>();
2847 }
2848
2849 if (use_imm && rhs_imm == 0) {
2850 switch (cond) {
2851 case kCondEQ:
2852 case kCondBE: // <= 0 if zero
2853 __ Beqz(lhs, label);
2854 break;
2855 case kCondNE:
2856 case kCondA: // > 0 if non-zero
2857 __ Bnez(lhs, label);
2858 break;
2859 case kCondLT:
2860 __ Bltz(lhs, label);
2861 break;
2862 case kCondGE:
2863 __ Bgez(lhs, label);
2864 break;
2865 case kCondLE:
2866 __ Blez(lhs, label);
2867 break;
2868 case kCondGT:
2869 __ Bgtz(lhs, label);
2870 break;
2871 case kCondB: // always false
2872 break;
2873 case kCondAE: // always true
2874 __ B(label);
2875 break;
2876 }
2877 } else {
2878 if (use_imm) {
2879 // TODO: more efficient comparison with 16-bit constants without loading them into TMP.
2880 rhs_reg = TMP;
2881 __ LoadConst32(rhs_reg, rhs_imm);
2882 }
2883 switch (cond) {
2884 case kCondEQ:
2885 __ Beq(lhs, rhs_reg, label);
2886 break;
2887 case kCondNE:
2888 __ Bne(lhs, rhs_reg, label);
2889 break;
2890 case kCondLT:
2891 __ Blt(lhs, rhs_reg, label);
2892 break;
2893 case kCondGE:
2894 __ Bge(lhs, rhs_reg, label);
2895 break;
2896 case kCondLE:
2897 __ Bge(rhs_reg, lhs, label);
2898 break;
2899 case kCondGT:
2900 __ Blt(rhs_reg, lhs, label);
2901 break;
2902 case kCondB:
2903 __ Bltu(lhs, rhs_reg, label);
2904 break;
2905 case kCondAE:
2906 __ Bgeu(lhs, rhs_reg, label);
2907 break;
2908 case kCondBE:
2909 __ Bgeu(rhs_reg, lhs, label);
2910 break;
2911 case kCondA:
2912 __ Bltu(rhs_reg, lhs, label);
2913 break;
2914 }
2915 }
2916}
2917
2918void InstructionCodeGeneratorMIPS::GenerateLongCompareAndBranch(IfCondition cond,
2919 LocationSummary* locations,
2920 MipsLabel* label) {
2921 Register lhs_high = locations->InAt(0).AsRegisterPairHigh<Register>();
2922 Register lhs_low = locations->InAt(0).AsRegisterPairLow<Register>();
2923 Location rhs_location = locations->InAt(1);
2924 Register rhs_high = ZERO;
2925 Register rhs_low = ZERO;
2926 int64_t imm = 0;
2927 uint32_t imm_high = 0;
2928 uint32_t imm_low = 0;
2929 bool use_imm = rhs_location.IsConstant();
2930 if (use_imm) {
2931 imm = rhs_location.GetConstant()->AsLongConstant()->GetValue();
2932 imm_high = High32Bits(imm);
2933 imm_low = Low32Bits(imm);
2934 } else {
2935 rhs_high = rhs_location.AsRegisterPairHigh<Register>();
2936 rhs_low = rhs_location.AsRegisterPairLow<Register>();
2937 }
2938
2939 if (use_imm && imm == 0) {
2940 switch (cond) {
2941 case kCondEQ:
2942 case kCondBE: // <= 0 if zero
2943 __ Or(TMP, lhs_high, lhs_low);
2944 __ Beqz(TMP, label);
2945 break;
2946 case kCondNE:
2947 case kCondA: // > 0 if non-zero
2948 __ Or(TMP, lhs_high, lhs_low);
2949 __ Bnez(TMP, label);
2950 break;
2951 case kCondLT:
2952 __ Bltz(lhs_high, label);
2953 break;
2954 case kCondGE:
2955 __ Bgez(lhs_high, label);
2956 break;
2957 case kCondLE:
2958 __ Or(TMP, lhs_high, lhs_low);
2959 __ Sra(AT, lhs_high, 31);
2960 __ Bgeu(AT, TMP, label);
2961 break;
2962 case kCondGT:
2963 __ Or(TMP, lhs_high, lhs_low);
2964 __ Sra(AT, lhs_high, 31);
2965 __ Bltu(AT, TMP, label);
2966 break;
2967 case kCondB: // always false
2968 break;
2969 case kCondAE: // always true
2970 __ B(label);
2971 break;
2972 }
2973 } else if (use_imm) {
2974 // TODO: more efficient comparison with constants without loading them into TMP/AT.
2975 switch (cond) {
2976 case kCondEQ:
2977 __ LoadConst32(TMP, imm_high);
2978 __ Xor(TMP, TMP, lhs_high);
2979 __ LoadConst32(AT, imm_low);
2980 __ Xor(AT, AT, lhs_low);
2981 __ Or(TMP, TMP, AT);
2982 __ Beqz(TMP, label);
2983 break;
2984 case kCondNE:
2985 __ LoadConst32(TMP, imm_high);
2986 __ Xor(TMP, TMP, lhs_high);
2987 __ LoadConst32(AT, imm_low);
2988 __ Xor(AT, AT, lhs_low);
2989 __ Or(TMP, TMP, AT);
2990 __ Bnez(TMP, label);
2991 break;
2992 case kCondLT:
2993 __ LoadConst32(TMP, imm_high);
2994 __ Blt(lhs_high, TMP, label);
2995 __ Slt(TMP, TMP, lhs_high);
2996 __ LoadConst32(AT, imm_low);
2997 __ Sltu(AT, lhs_low, AT);
2998 __ Blt(TMP, AT, label);
2999 break;
3000 case kCondGE:
3001 __ LoadConst32(TMP, imm_high);
3002 __ Blt(TMP, lhs_high, label);
3003 __ Slt(TMP, lhs_high, TMP);
3004 __ LoadConst32(AT, imm_low);
3005 __ Sltu(AT, lhs_low, AT);
3006 __ Or(TMP, TMP, AT);
3007 __ Beqz(TMP, label);
3008 break;
3009 case kCondLE:
3010 __ LoadConst32(TMP, imm_high);
3011 __ Blt(lhs_high, TMP, label);
3012 __ Slt(TMP, TMP, lhs_high);
3013 __ LoadConst32(AT, imm_low);
3014 __ Sltu(AT, AT, lhs_low);
3015 __ Or(TMP, TMP, AT);
3016 __ Beqz(TMP, label);
3017 break;
3018 case kCondGT:
3019 __ LoadConst32(TMP, imm_high);
3020 __ Blt(TMP, lhs_high, label);
3021 __ Slt(TMP, lhs_high, TMP);
3022 __ LoadConst32(AT, imm_low);
3023 __ Sltu(AT, AT, lhs_low);
3024 __ Blt(TMP, AT, label);
3025 break;
3026 case kCondB:
3027 __ LoadConst32(TMP, imm_high);
3028 __ Bltu(lhs_high, TMP, label);
3029 __ Sltu(TMP, TMP, lhs_high);
3030 __ LoadConst32(AT, imm_low);
3031 __ Sltu(AT, lhs_low, AT);
3032 __ Blt(TMP, AT, label);
3033 break;
3034 case kCondAE:
3035 __ LoadConst32(TMP, imm_high);
3036 __ Bltu(TMP, lhs_high, label);
3037 __ Sltu(TMP, lhs_high, TMP);
3038 __ LoadConst32(AT, imm_low);
3039 __ Sltu(AT, lhs_low, AT);
3040 __ Or(TMP, TMP, AT);
3041 __ Beqz(TMP, label);
3042 break;
3043 case kCondBE:
3044 __ LoadConst32(TMP, imm_high);
3045 __ Bltu(lhs_high, TMP, label);
3046 __ Sltu(TMP, TMP, lhs_high);
3047 __ LoadConst32(AT, imm_low);
3048 __ Sltu(AT, AT, lhs_low);
3049 __ Or(TMP, TMP, AT);
3050 __ Beqz(TMP, label);
3051 break;
3052 case kCondA:
3053 __ LoadConst32(TMP, imm_high);
3054 __ Bltu(TMP, lhs_high, label);
3055 __ Sltu(TMP, lhs_high, TMP);
3056 __ LoadConst32(AT, imm_low);
3057 __ Sltu(AT, AT, lhs_low);
3058 __ Blt(TMP, AT, label);
3059 break;
3060 }
3061 } else {
3062 switch (cond) {
3063 case kCondEQ:
3064 __ Xor(TMP, lhs_high, rhs_high);
3065 __ Xor(AT, lhs_low, rhs_low);
3066 __ Or(TMP, TMP, AT);
3067 __ Beqz(TMP, label);
3068 break;
3069 case kCondNE:
3070 __ Xor(TMP, lhs_high, rhs_high);
3071 __ Xor(AT, lhs_low, rhs_low);
3072 __ Or(TMP, TMP, AT);
3073 __ Bnez(TMP, label);
3074 break;
3075 case kCondLT:
3076 __ Blt(lhs_high, rhs_high, label);
3077 __ Slt(TMP, rhs_high, lhs_high);
3078 __ Sltu(AT, lhs_low, rhs_low);
3079 __ Blt(TMP, AT, label);
3080 break;
3081 case kCondGE:
3082 __ Blt(rhs_high, lhs_high, label);
3083 __ Slt(TMP, lhs_high, rhs_high);
3084 __ Sltu(AT, lhs_low, rhs_low);
3085 __ Or(TMP, TMP, AT);
3086 __ Beqz(TMP, label);
3087 break;
3088 case kCondLE:
3089 __ Blt(lhs_high, rhs_high, label);
3090 __ Slt(TMP, rhs_high, lhs_high);
3091 __ Sltu(AT, rhs_low, lhs_low);
3092 __ Or(TMP, TMP, AT);
3093 __ Beqz(TMP, label);
3094 break;
3095 case kCondGT:
3096 __ Blt(rhs_high, lhs_high, label);
3097 __ Slt(TMP, lhs_high, rhs_high);
3098 __ Sltu(AT, rhs_low, lhs_low);
3099 __ Blt(TMP, AT, label);
3100 break;
3101 case kCondB:
3102 __ Bltu(lhs_high, rhs_high, label);
3103 __ Sltu(TMP, rhs_high, lhs_high);
3104 __ Sltu(AT, lhs_low, rhs_low);
3105 __ Blt(TMP, AT, label);
3106 break;
3107 case kCondAE:
3108 __ Bltu(rhs_high, lhs_high, label);
3109 __ Sltu(TMP, lhs_high, rhs_high);
3110 __ Sltu(AT, lhs_low, rhs_low);
3111 __ Or(TMP, TMP, AT);
3112 __ Beqz(TMP, label);
3113 break;
3114 case kCondBE:
3115 __ Bltu(lhs_high, rhs_high, label);
3116 __ Sltu(TMP, rhs_high, lhs_high);
3117 __ Sltu(AT, rhs_low, lhs_low);
3118 __ Or(TMP, TMP, AT);
3119 __ Beqz(TMP, label);
3120 break;
3121 case kCondA:
3122 __ Bltu(rhs_high, lhs_high, label);
3123 __ Sltu(TMP, lhs_high, rhs_high);
3124 __ Sltu(AT, rhs_low, lhs_low);
3125 __ Blt(TMP, AT, label);
3126 break;
3127 }
3128 }
3129}
3130
3131void InstructionCodeGeneratorMIPS::GenerateFpCompareAndBranch(IfCondition cond,
3132 bool gt_bias,
3133 Primitive::Type type,
3134 LocationSummary* locations,
3135 MipsLabel* label) {
3136 FRegister lhs = locations->InAt(0).AsFpuRegister<FRegister>();
3137 FRegister rhs = locations->InAt(1).AsFpuRegister<FRegister>();
3138 bool isR6 = codegen_->GetInstructionSetFeatures().IsR6();
3139 if (type == Primitive::kPrimFloat) {
3140 if (isR6) {
3141 switch (cond) {
3142 case kCondEQ:
3143 __ CmpEqS(FTMP, lhs, rhs);
3144 __ Bc1nez(FTMP, label);
3145 break;
3146 case kCondNE:
3147 __ CmpEqS(FTMP, lhs, rhs);
3148 __ Bc1eqz(FTMP, label);
3149 break;
3150 case kCondLT:
3151 if (gt_bias) {
3152 __ CmpLtS(FTMP, lhs, rhs);
3153 } else {
3154 __ CmpUltS(FTMP, lhs, rhs);
3155 }
3156 __ Bc1nez(FTMP, label);
3157 break;
3158 case kCondLE:
3159 if (gt_bias) {
3160 __ CmpLeS(FTMP, lhs, rhs);
3161 } else {
3162 __ CmpUleS(FTMP, lhs, rhs);
3163 }
3164 __ Bc1nez(FTMP, label);
3165 break;
3166 case kCondGT:
3167 if (gt_bias) {
3168 __ CmpUltS(FTMP, rhs, lhs);
3169 } else {
3170 __ CmpLtS(FTMP, rhs, lhs);
3171 }
3172 __ Bc1nez(FTMP, label);
3173 break;
3174 case kCondGE:
3175 if (gt_bias) {
3176 __ CmpUleS(FTMP, rhs, lhs);
3177 } else {
3178 __ CmpLeS(FTMP, rhs, lhs);
3179 }
3180 __ Bc1nez(FTMP, label);
3181 break;
3182 default:
3183 LOG(FATAL) << "Unexpected non-floating-point condition";
3184 }
3185 } else {
3186 switch (cond) {
3187 case kCondEQ:
3188 __ CeqS(0, lhs, rhs);
3189 __ Bc1t(0, label);
3190 break;
3191 case kCondNE:
3192 __ CeqS(0, lhs, rhs);
3193 __ Bc1f(0, label);
3194 break;
3195 case kCondLT:
3196 if (gt_bias) {
3197 __ ColtS(0, lhs, rhs);
3198 } else {
3199 __ CultS(0, lhs, rhs);
3200 }
3201 __ Bc1t(0, label);
3202 break;
3203 case kCondLE:
3204 if (gt_bias) {
3205 __ ColeS(0, lhs, rhs);
3206 } else {
3207 __ CuleS(0, lhs, rhs);
3208 }
3209 __ Bc1t(0, label);
3210 break;
3211 case kCondGT:
3212 if (gt_bias) {
3213 __ CultS(0, rhs, lhs);
3214 } else {
3215 __ ColtS(0, rhs, lhs);
3216 }
3217 __ Bc1t(0, label);
3218 break;
3219 case kCondGE:
3220 if (gt_bias) {
3221 __ CuleS(0, rhs, lhs);
3222 } else {
3223 __ ColeS(0, rhs, lhs);
3224 }
3225 __ Bc1t(0, label);
3226 break;
3227 default:
3228 LOG(FATAL) << "Unexpected non-floating-point condition";
3229 }
3230 }
3231 } else {
3232 DCHECK_EQ(type, Primitive::kPrimDouble);
3233 if (isR6) {
3234 switch (cond) {
3235 case kCondEQ:
3236 __ CmpEqD(FTMP, lhs, rhs);
3237 __ Bc1nez(FTMP, label);
3238 break;
3239 case kCondNE:
3240 __ CmpEqD(FTMP, lhs, rhs);
3241 __ Bc1eqz(FTMP, label);
3242 break;
3243 case kCondLT:
3244 if (gt_bias) {
3245 __ CmpLtD(FTMP, lhs, rhs);
3246 } else {
3247 __ CmpUltD(FTMP, lhs, rhs);
3248 }
3249 __ Bc1nez(FTMP, label);
3250 break;
3251 case kCondLE:
3252 if (gt_bias) {
3253 __ CmpLeD(FTMP, lhs, rhs);
3254 } else {
3255 __ CmpUleD(FTMP, lhs, rhs);
3256 }
3257 __ Bc1nez(FTMP, label);
3258 break;
3259 case kCondGT:
3260 if (gt_bias) {
3261 __ CmpUltD(FTMP, rhs, lhs);
3262 } else {
3263 __ CmpLtD(FTMP, rhs, lhs);
3264 }
3265 __ Bc1nez(FTMP, label);
3266 break;
3267 case kCondGE:
3268 if (gt_bias) {
3269 __ CmpUleD(FTMP, rhs, lhs);
3270 } else {
3271 __ CmpLeD(FTMP, rhs, lhs);
3272 }
3273 __ Bc1nez(FTMP, label);
3274 break;
3275 default:
3276 LOG(FATAL) << "Unexpected non-floating-point condition";
3277 }
3278 } else {
3279 switch (cond) {
3280 case kCondEQ:
3281 __ CeqD(0, lhs, rhs);
3282 __ Bc1t(0, label);
3283 break;
3284 case kCondNE:
3285 __ CeqD(0, lhs, rhs);
3286 __ Bc1f(0, label);
3287 break;
3288 case kCondLT:
3289 if (gt_bias) {
3290 __ ColtD(0, lhs, rhs);
3291 } else {
3292 __ CultD(0, lhs, rhs);
3293 }
3294 __ Bc1t(0, label);
3295 break;
3296 case kCondLE:
3297 if (gt_bias) {
3298 __ ColeD(0, lhs, rhs);
3299 } else {
3300 __ CuleD(0, lhs, rhs);
3301 }
3302 __ Bc1t(0, label);
3303 break;
3304 case kCondGT:
3305 if (gt_bias) {
3306 __ CultD(0, rhs, lhs);
3307 } else {
3308 __ ColtD(0, rhs, lhs);
3309 }
3310 __ Bc1t(0, label);
3311 break;
3312 case kCondGE:
3313 if (gt_bias) {
3314 __ CuleD(0, rhs, lhs);
3315 } else {
3316 __ ColeD(0, rhs, lhs);
3317 }
3318 __ Bc1t(0, label);
3319 break;
3320 default:
3321 LOG(FATAL) << "Unexpected non-floating-point condition";
3322 }
3323 }
3324 }
3325}
3326
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003327void InstructionCodeGeneratorMIPS::GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +00003328 size_t condition_input_index,
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003329 MipsLabel* true_target,
David Brazdil0debae72015-11-12 18:37:00 +00003330 MipsLabel* false_target) {
3331 HInstruction* cond = instruction->InputAt(condition_input_index);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003332
David Brazdil0debae72015-11-12 18:37:00 +00003333 if (true_target == nullptr && false_target == nullptr) {
3334 // Nothing to do. The code always falls through.
3335 return;
3336 } else if (cond->IsIntConstant()) {
3337 // Constant condition, statically compared against 1.
3338 if (cond->AsIntConstant()->IsOne()) {
3339 if (true_target != nullptr) {
3340 __ B(true_target);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003341 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003342 } else {
David Brazdil0debae72015-11-12 18:37:00 +00003343 DCHECK(cond->AsIntConstant()->IsZero());
3344 if (false_target != nullptr) {
3345 __ B(false_target);
3346 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003347 }
David Brazdil0debae72015-11-12 18:37:00 +00003348 return;
3349 }
3350
3351 // The following code generates these patterns:
3352 // (1) true_target == nullptr && false_target != nullptr
3353 // - opposite condition true => branch to false_target
3354 // (2) true_target != nullptr && false_target == nullptr
3355 // - condition true => branch to true_target
3356 // (3) true_target != nullptr && false_target != nullptr
3357 // - condition true => branch to true_target
3358 // - branch to false_target
3359 if (IsBooleanValueOrMaterializedCondition(cond)) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003360 // The condition instruction has been materialized, compare the output to 0.
David Brazdil0debae72015-11-12 18:37:00 +00003361 Location cond_val = instruction->GetLocations()->InAt(condition_input_index);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003362 DCHECK(cond_val.IsRegister());
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08003363 if (true_target == nullptr) {
David Brazdil0debae72015-11-12 18:37:00 +00003364 __ Beqz(cond_val.AsRegister<Register>(), false_target);
3365 } else {
3366 __ Bnez(cond_val.AsRegister<Register>(), true_target);
3367 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003368 } else {
3369 // The condition instruction has not been materialized, use its inputs as
3370 // the comparison and its condition as the branch condition.
David Brazdil0debae72015-11-12 18:37:00 +00003371 HCondition* condition = cond->AsCondition();
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08003372 Primitive::Type type = condition->InputAt(0)->GetType();
3373 LocationSummary* locations = cond->GetLocations();
3374 IfCondition if_cond = condition->GetCondition();
3375 MipsLabel* branch_target = true_target;
David Brazdil0debae72015-11-12 18:37:00 +00003376
David Brazdil0debae72015-11-12 18:37:00 +00003377 if (true_target == nullptr) {
3378 if_cond = condition->GetOppositeCondition();
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08003379 branch_target = false_target;
David Brazdil0debae72015-11-12 18:37:00 +00003380 }
3381
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08003382 switch (type) {
3383 default:
3384 GenerateIntCompareAndBranch(if_cond, locations, branch_target);
3385 break;
3386 case Primitive::kPrimLong:
3387 GenerateLongCompareAndBranch(if_cond, locations, branch_target);
3388 break;
3389 case Primitive::kPrimFloat:
3390 case Primitive::kPrimDouble:
3391 GenerateFpCompareAndBranch(if_cond, condition->IsGtBias(), type, locations, branch_target);
3392 break;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003393 }
3394 }
David Brazdil0debae72015-11-12 18:37:00 +00003395
3396 // If neither branch falls through (case 3), the conditional branch to `true_target`
3397 // was already emitted (case 2) and we need to emit a jump to `false_target`.
3398 if (true_target != nullptr && false_target != nullptr) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003399 __ B(false_target);
3400 }
3401}
3402
3403void LocationsBuilderMIPS::VisitIf(HIf* if_instr) {
3404 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(if_instr);
David Brazdil0debae72015-11-12 18:37:00 +00003405 if (IsBooleanValueOrMaterializedCondition(if_instr->InputAt(0))) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003406 locations->SetInAt(0, Location::RequiresRegister());
3407 }
3408}
3409
3410void InstructionCodeGeneratorMIPS::VisitIf(HIf* if_instr) {
David Brazdil0debae72015-11-12 18:37:00 +00003411 HBasicBlock* true_successor = if_instr->IfTrueSuccessor();
3412 HBasicBlock* false_successor = if_instr->IfFalseSuccessor();
3413 MipsLabel* true_target = codegen_->GoesToNextBlock(if_instr->GetBlock(), true_successor) ?
3414 nullptr : codegen_->GetLabelOf(true_successor);
3415 MipsLabel* false_target = codegen_->GoesToNextBlock(if_instr->GetBlock(), false_successor) ?
3416 nullptr : codegen_->GetLabelOf(false_successor);
3417 GenerateTestAndBranch(if_instr, /* condition_input_index */ 0, true_target, false_target);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003418}
3419
3420void LocationsBuilderMIPS::VisitDeoptimize(HDeoptimize* deoptimize) {
3421 LocationSummary* locations = new (GetGraph()->GetArena())
3422 LocationSummary(deoptimize, LocationSummary::kCallOnSlowPath);
David Brazdil0debae72015-11-12 18:37:00 +00003423 if (IsBooleanValueOrMaterializedCondition(deoptimize->InputAt(0))) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003424 locations->SetInAt(0, Location::RequiresRegister());
3425 }
3426}
3427
3428void InstructionCodeGeneratorMIPS::VisitDeoptimize(HDeoptimize* deoptimize) {
David Brazdil0debae72015-11-12 18:37:00 +00003429 SlowPathCodeMIPS* slow_path = new (GetGraph()->GetArena()) DeoptimizationSlowPathMIPS(deoptimize);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003430 codegen_->AddSlowPath(slow_path);
David Brazdil0debae72015-11-12 18:37:00 +00003431 GenerateTestAndBranch(deoptimize,
3432 /* condition_input_index */ 0,
3433 slow_path->GetEntryLabel(),
3434 /* false_target */ nullptr);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003435}
3436
David Srbecky0cf44932015-12-09 14:09:59 +00003437void LocationsBuilderMIPS::VisitNativeDebugInfo(HNativeDebugInfo* info) {
3438 new (GetGraph()->GetArena()) LocationSummary(info);
3439}
3440
3441void InstructionCodeGeneratorMIPS::VisitNativeDebugInfo(HNativeDebugInfo* info) {
3442 codegen_->RecordPcInfo(info, info->GetDexPc());
3443}
3444
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003445void LocationsBuilderMIPS::HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info) {
3446 Primitive::Type field_type = field_info.GetFieldType();
3447 bool is_wide = (field_type == Primitive::kPrimLong) || (field_type == Primitive::kPrimDouble);
3448 bool generate_volatile = field_info.IsVolatile() && is_wide;
3449 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(
3450 instruction, generate_volatile ? LocationSummary::kCall : LocationSummary::kNoCall);
3451
3452 locations->SetInAt(0, Location::RequiresRegister());
3453 if (generate_volatile) {
3454 InvokeRuntimeCallingConvention calling_convention;
3455 // need A0 to hold base + offset
3456 locations->AddTemp(Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3457 if (field_type == Primitive::kPrimLong) {
3458 locations->SetOut(calling_convention.GetReturnLocation(Primitive::kPrimLong));
3459 } else {
3460 locations->SetOut(Location::RequiresFpuRegister());
3461 // Need some temp core regs since FP results are returned in core registers
3462 Location reg = calling_convention.GetReturnLocation(Primitive::kPrimLong);
3463 locations->AddTemp(Location::RegisterLocation(reg.AsRegisterPairLow<Register>()));
3464 locations->AddTemp(Location::RegisterLocation(reg.AsRegisterPairHigh<Register>()));
3465 }
3466 } else {
3467 if (Primitive::IsFloatingPointType(instruction->GetType())) {
3468 locations->SetOut(Location::RequiresFpuRegister());
3469 } else {
3470 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3471 }
3472 }
3473}
3474
3475void InstructionCodeGeneratorMIPS::HandleFieldGet(HInstruction* instruction,
3476 const FieldInfo& field_info,
3477 uint32_t dex_pc) {
3478 Primitive::Type type = field_info.GetFieldType();
3479 LocationSummary* locations = instruction->GetLocations();
3480 Register obj = locations->InAt(0).AsRegister<Register>();
3481 LoadOperandType load_type = kLoadUnsignedByte;
3482 bool is_volatile = field_info.IsVolatile();
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003483 uint32_t offset = field_info.GetFieldOffset().Uint32Value();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003484
3485 switch (type) {
3486 case Primitive::kPrimBoolean:
3487 load_type = kLoadUnsignedByte;
3488 break;
3489 case Primitive::kPrimByte:
3490 load_type = kLoadSignedByte;
3491 break;
3492 case Primitive::kPrimShort:
3493 load_type = kLoadSignedHalfword;
3494 break;
3495 case Primitive::kPrimChar:
3496 load_type = kLoadUnsignedHalfword;
3497 break;
3498 case Primitive::kPrimInt:
3499 case Primitive::kPrimFloat:
3500 case Primitive::kPrimNot:
3501 load_type = kLoadWord;
3502 break;
3503 case Primitive::kPrimLong:
3504 case Primitive::kPrimDouble:
3505 load_type = kLoadDoubleword;
3506 break;
3507 case Primitive::kPrimVoid:
3508 LOG(FATAL) << "Unreachable type " << type;
3509 UNREACHABLE();
3510 }
3511
3512 if (is_volatile && load_type == kLoadDoubleword) {
3513 InvokeRuntimeCallingConvention calling_convention;
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003514 __ Addiu32(locations->GetTemp(0).AsRegister<Register>(), obj, offset);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003515 // Do implicit Null check
3516 __ Lw(ZERO, locations->GetTemp(0).AsRegister<Register>(), 0);
3517 codegen_->RecordPcInfo(instruction, instruction->GetDexPc());
3518 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pA64Load),
3519 instruction,
3520 dex_pc,
3521 nullptr,
3522 IsDirectEntrypoint(kQuickA64Load));
3523 CheckEntrypointTypes<kQuickA64Load, int64_t, volatile const int64_t*>();
3524 if (type == Primitive::kPrimDouble) {
3525 // Need to move to FP regs since FP results are returned in core registers.
3526 __ Mtc1(locations->GetTemp(1).AsRegister<Register>(),
3527 locations->Out().AsFpuRegister<FRegister>());
3528 __ Mthc1(locations->GetTemp(2).AsRegister<Register>(),
3529 locations->Out().AsFpuRegister<FRegister>());
3530 }
3531 } else {
3532 if (!Primitive::IsFloatingPointType(type)) {
3533 Register dst;
3534 if (type == Primitive::kPrimLong) {
3535 DCHECK(locations->Out().IsRegisterPair());
3536 dst = locations->Out().AsRegisterPairLow<Register>();
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003537 Register dst_high = locations->Out().AsRegisterPairHigh<Register>();
3538 if (obj == dst) {
3539 __ LoadFromOffset(kLoadWord, dst_high, obj, offset + kMipsWordSize);
3540 codegen_->MaybeRecordImplicitNullCheck(instruction);
3541 __ LoadFromOffset(kLoadWord, dst, obj, offset);
3542 } else {
3543 __ LoadFromOffset(kLoadWord, dst, obj, offset);
3544 codegen_->MaybeRecordImplicitNullCheck(instruction);
3545 __ LoadFromOffset(kLoadWord, dst_high, obj, offset + kMipsWordSize);
3546 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003547 } else {
3548 DCHECK(locations->Out().IsRegister());
3549 dst = locations->Out().AsRegister<Register>();
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003550 __ LoadFromOffset(load_type, dst, obj, offset);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003551 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003552 } else {
3553 DCHECK(locations->Out().IsFpuRegister());
3554 FRegister dst = locations->Out().AsFpuRegister<FRegister>();
3555 if (type == Primitive::kPrimFloat) {
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003556 __ LoadSFromOffset(dst, obj, offset);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003557 } else {
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003558 __ LoadDFromOffset(dst, obj, offset);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003559 }
3560 }
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003561 // Longs are handled earlier.
3562 if (type != Primitive::kPrimLong) {
3563 codegen_->MaybeRecordImplicitNullCheck(instruction);
3564 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003565 }
3566
3567 if (is_volatile) {
3568 GenerateMemoryBarrier(MemBarrierKind::kLoadAny);
3569 }
3570}
3571
3572void LocationsBuilderMIPS::HandleFieldSet(HInstruction* instruction, const FieldInfo& field_info) {
3573 Primitive::Type field_type = field_info.GetFieldType();
3574 bool is_wide = (field_type == Primitive::kPrimLong) || (field_type == Primitive::kPrimDouble);
3575 bool generate_volatile = field_info.IsVolatile() && is_wide;
3576 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(
3577 instruction, generate_volatile ? LocationSummary::kCall : LocationSummary::kNoCall);
3578
3579 locations->SetInAt(0, Location::RequiresRegister());
3580 if (generate_volatile) {
3581 InvokeRuntimeCallingConvention calling_convention;
3582 // need A0 to hold base + offset
3583 locations->AddTemp(Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3584 if (field_type == Primitive::kPrimLong) {
3585 locations->SetInAt(1, Location::RegisterPairLocation(
3586 calling_convention.GetRegisterAt(2), calling_convention.GetRegisterAt(3)));
3587 } else {
3588 locations->SetInAt(1, Location::RequiresFpuRegister());
3589 // Pass FP parameters in core registers.
3590 locations->AddTemp(Location::RegisterLocation(calling_convention.GetRegisterAt(2)));
3591 locations->AddTemp(Location::RegisterLocation(calling_convention.GetRegisterAt(3)));
3592 }
3593 } else {
3594 if (Primitive::IsFloatingPointType(field_type)) {
3595 locations->SetInAt(1, Location::RequiresFpuRegister());
3596 } else {
3597 locations->SetInAt(1, Location::RequiresRegister());
3598 }
3599 }
3600}
3601
3602void InstructionCodeGeneratorMIPS::HandleFieldSet(HInstruction* instruction,
3603 const FieldInfo& field_info,
3604 uint32_t dex_pc) {
3605 Primitive::Type type = field_info.GetFieldType();
3606 LocationSummary* locations = instruction->GetLocations();
3607 Register obj = locations->InAt(0).AsRegister<Register>();
3608 StoreOperandType store_type = kStoreByte;
3609 bool is_volatile = field_info.IsVolatile();
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003610 uint32_t offset = field_info.GetFieldOffset().Uint32Value();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003611
3612 switch (type) {
3613 case Primitive::kPrimBoolean:
3614 case Primitive::kPrimByte:
3615 store_type = kStoreByte;
3616 break;
3617 case Primitive::kPrimShort:
3618 case Primitive::kPrimChar:
3619 store_type = kStoreHalfword;
3620 break;
3621 case Primitive::kPrimInt:
3622 case Primitive::kPrimFloat:
3623 case Primitive::kPrimNot:
3624 store_type = kStoreWord;
3625 break;
3626 case Primitive::kPrimLong:
3627 case Primitive::kPrimDouble:
3628 store_type = kStoreDoubleword;
3629 break;
3630 case Primitive::kPrimVoid:
3631 LOG(FATAL) << "Unreachable type " << type;
3632 UNREACHABLE();
3633 }
3634
3635 if (is_volatile) {
3636 GenerateMemoryBarrier(MemBarrierKind::kAnyStore);
3637 }
3638
3639 if (is_volatile && store_type == kStoreDoubleword) {
3640 InvokeRuntimeCallingConvention calling_convention;
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003641 __ Addiu32(locations->GetTemp(0).AsRegister<Register>(), obj, offset);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003642 // Do implicit Null check.
3643 __ Lw(ZERO, locations->GetTemp(0).AsRegister<Register>(), 0);
3644 codegen_->RecordPcInfo(instruction, instruction->GetDexPc());
3645 if (type == Primitive::kPrimDouble) {
3646 // Pass FP parameters in core registers.
3647 __ Mfc1(locations->GetTemp(1).AsRegister<Register>(),
3648 locations->InAt(1).AsFpuRegister<FRegister>());
3649 __ Mfhc1(locations->GetTemp(2).AsRegister<Register>(),
3650 locations->InAt(1).AsFpuRegister<FRegister>());
3651 }
3652 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pA64Store),
3653 instruction,
3654 dex_pc,
3655 nullptr,
3656 IsDirectEntrypoint(kQuickA64Store));
3657 CheckEntrypointTypes<kQuickA64Store, void, volatile int64_t *, int64_t>();
3658 } else {
3659 if (!Primitive::IsFloatingPointType(type)) {
3660 Register src;
3661 if (type == Primitive::kPrimLong) {
3662 DCHECK(locations->InAt(1).IsRegisterPair());
3663 src = locations->InAt(1).AsRegisterPairLow<Register>();
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003664 Register src_high = locations->InAt(1).AsRegisterPairHigh<Register>();
3665 __ StoreToOffset(kStoreWord, src, obj, offset);
3666 codegen_->MaybeRecordImplicitNullCheck(instruction);
3667 __ StoreToOffset(kStoreWord, src_high, obj, offset + kMipsWordSize);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003668 } else {
3669 DCHECK(locations->InAt(1).IsRegister());
3670 src = locations->InAt(1).AsRegister<Register>();
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003671 __ StoreToOffset(store_type, src, obj, offset);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003672 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003673 } else {
3674 DCHECK(locations->InAt(1).IsFpuRegister());
3675 FRegister src = locations->InAt(1).AsFpuRegister<FRegister>();
3676 if (type == Primitive::kPrimFloat) {
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003677 __ StoreSToOffset(src, obj, offset);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003678 } else {
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003679 __ StoreDToOffset(src, obj, offset);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003680 }
3681 }
Goran Jakovljevic73a42652015-11-20 17:22:57 +01003682 // Longs are handled earlier.
3683 if (type != Primitive::kPrimLong) {
3684 codegen_->MaybeRecordImplicitNullCheck(instruction);
3685 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003686 }
3687
3688 // TODO: memory barriers?
3689 if (CodeGenerator::StoreNeedsWriteBarrier(type, instruction->InputAt(1))) {
3690 DCHECK(locations->InAt(1).IsRegister());
3691 Register src = locations->InAt(1).AsRegister<Register>();
3692 codegen_->MarkGCCard(obj, src);
3693 }
3694
3695 if (is_volatile) {
3696 GenerateMemoryBarrier(MemBarrierKind::kAnyAny);
3697 }
3698}
3699
3700void LocationsBuilderMIPS::VisitInstanceFieldGet(HInstanceFieldGet* instruction) {
3701 HandleFieldGet(instruction, instruction->GetFieldInfo());
3702}
3703
3704void InstructionCodeGeneratorMIPS::VisitInstanceFieldGet(HInstanceFieldGet* instruction) {
3705 HandleFieldGet(instruction, instruction->GetFieldInfo(), instruction->GetDexPc());
3706}
3707
3708void LocationsBuilderMIPS::VisitInstanceFieldSet(HInstanceFieldSet* instruction) {
3709 HandleFieldSet(instruction, instruction->GetFieldInfo());
3710}
3711
3712void InstructionCodeGeneratorMIPS::VisitInstanceFieldSet(HInstanceFieldSet* instruction) {
3713 HandleFieldSet(instruction, instruction->GetFieldInfo(), instruction->GetDexPc());
3714}
3715
3716void LocationsBuilderMIPS::VisitInstanceOf(HInstanceOf* instruction) {
3717 LocationSummary::CallKind call_kind =
3718 instruction->IsExactCheck() ? LocationSummary::kNoCall : LocationSummary::kCallOnSlowPath;
3719 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
3720 locations->SetInAt(0, Location::RequiresRegister());
3721 locations->SetInAt(1, Location::RequiresRegister());
3722 // The output does overlap inputs.
3723 // Note that TypeCheckSlowPathMIPS uses this register too.
3724 locations->SetOut(Location::RequiresRegister(), Location::kOutputOverlap);
3725}
3726
3727void InstructionCodeGeneratorMIPS::VisitInstanceOf(HInstanceOf* instruction) {
3728 LocationSummary* locations = instruction->GetLocations();
3729 Register obj = locations->InAt(0).AsRegister<Register>();
3730 Register cls = locations->InAt(1).AsRegister<Register>();
3731 Register out = locations->Out().AsRegister<Register>();
3732
3733 MipsLabel done;
3734
3735 // Return 0 if `obj` is null.
3736 // TODO: Avoid this check if we know `obj` is not null.
3737 __ Move(out, ZERO);
3738 __ Beqz(obj, &done);
3739
3740 // Compare the class of `obj` with `cls`.
3741 __ LoadFromOffset(kLoadWord, out, obj, mirror::Object::ClassOffset().Int32Value());
3742 if (instruction->IsExactCheck()) {
3743 // Classes must be equal for the instanceof to succeed.
3744 __ Xor(out, out, cls);
3745 __ Sltiu(out, out, 1);
3746 } else {
3747 // If the classes are not equal, we go into a slow path.
3748 DCHECK(locations->OnlyCallsOnSlowPath());
3749 SlowPathCodeMIPS* slow_path = new (GetGraph()->GetArena()) TypeCheckSlowPathMIPS(instruction);
3750 codegen_->AddSlowPath(slow_path);
3751 __ Bne(out, cls, slow_path->GetEntryLabel());
3752 __ LoadConst32(out, 1);
3753 __ Bind(slow_path->GetExitLabel());
3754 }
3755
3756 __ Bind(&done);
3757}
3758
3759void LocationsBuilderMIPS::VisitIntConstant(HIntConstant* constant) {
3760 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(constant);
3761 locations->SetOut(Location::ConstantLocation(constant));
3762}
3763
3764void InstructionCodeGeneratorMIPS::VisitIntConstant(HIntConstant* constant ATTRIBUTE_UNUSED) {
3765 // Will be generated at use site.
3766}
3767
3768void LocationsBuilderMIPS::VisitNullConstant(HNullConstant* constant) {
3769 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(constant);
3770 locations->SetOut(Location::ConstantLocation(constant));
3771}
3772
3773void InstructionCodeGeneratorMIPS::VisitNullConstant(HNullConstant* constant ATTRIBUTE_UNUSED) {
3774 // Will be generated at use site.
3775}
3776
3777void LocationsBuilderMIPS::HandleInvoke(HInvoke* invoke) {
3778 InvokeDexCallingConventionVisitorMIPS calling_convention_visitor;
3779 CodeGenerator::CreateCommonInvokeLocationSummary(invoke, &calling_convention_visitor);
3780}
3781
3782void LocationsBuilderMIPS::VisitInvokeInterface(HInvokeInterface* invoke) {
3783 HandleInvoke(invoke);
3784 // The register T0 is required to be used for the hidden argument in
3785 // art_quick_imt_conflict_trampoline, so add the hidden argument.
3786 invoke->GetLocations()->AddTemp(Location::RegisterLocation(T0));
3787}
3788
3789void InstructionCodeGeneratorMIPS::VisitInvokeInterface(HInvokeInterface* invoke) {
3790 // TODO: b/18116999, our IMTs can miss an IncompatibleClassChangeError.
3791 Register temp = invoke->GetLocations()->GetTemp(0).AsRegister<Register>();
3792 uint32_t method_offset = mirror::Class::EmbeddedImTableEntryOffset(
3793 invoke->GetImtIndex() % mirror::Class::kImtSize, kMipsPointerSize).Uint32Value();
3794 Location receiver = invoke->GetLocations()->InAt(0);
3795 uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
3796 Offset entry_point = ArtMethod::EntryPointFromQuickCompiledCodeOffset(kMipsWordSize);
3797
3798 // Set the hidden argument.
3799 __ LoadConst32(invoke->GetLocations()->GetTemp(1).AsRegister<Register>(),
3800 invoke->GetDexMethodIndex());
3801
3802 // temp = object->GetClass();
3803 if (receiver.IsStackSlot()) {
3804 __ LoadFromOffset(kLoadWord, temp, SP, receiver.GetStackIndex());
3805 __ LoadFromOffset(kLoadWord, temp, temp, class_offset);
3806 } else {
3807 __ LoadFromOffset(kLoadWord, temp, receiver.AsRegister<Register>(), class_offset);
3808 }
3809 codegen_->MaybeRecordImplicitNullCheck(invoke);
3810 // temp = temp->GetImtEntryAt(method_offset);
3811 __ LoadFromOffset(kLoadWord, temp, temp, method_offset);
3812 // T9 = temp->GetEntryPoint();
3813 __ LoadFromOffset(kLoadWord, T9, temp, entry_point.Int32Value());
3814 // T9();
3815 __ Jalr(T9);
3816 __ Nop();
3817 DCHECK(!codegen_->IsLeafMethod());
3818 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
3819}
3820
3821void LocationsBuilderMIPS::VisitInvokeVirtual(HInvokeVirtual* invoke) {
Chris Larsen701566a2015-10-27 15:29:13 -07003822 IntrinsicLocationsBuilderMIPS intrinsic(codegen_);
3823 if (intrinsic.TryDispatch(invoke)) {
3824 return;
3825 }
3826
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003827 HandleInvoke(invoke);
3828}
3829
3830void LocationsBuilderMIPS::VisitInvokeStaticOrDirect(HInvokeStaticOrDirect* invoke) {
3831 // When we do not run baseline, explicit clinit checks triggered by static
3832 // invokes must have been pruned by art::PrepareForRegisterAllocation.
3833 DCHECK(codegen_->IsBaseline() || !invoke->IsStaticWithExplicitClinitCheck());
3834
Chris Larsen701566a2015-10-27 15:29:13 -07003835 IntrinsicLocationsBuilderMIPS intrinsic(codegen_);
3836 if (intrinsic.TryDispatch(invoke)) {
3837 return;
3838 }
3839
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003840 HandleInvoke(invoke);
3841}
3842
Chris Larsen701566a2015-10-27 15:29:13 -07003843static bool TryGenerateIntrinsicCode(HInvoke* invoke, CodeGeneratorMIPS* codegen) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003844 if (invoke->GetLocations()->Intrinsified()) {
Chris Larsen701566a2015-10-27 15:29:13 -07003845 IntrinsicCodeGeneratorMIPS intrinsic(codegen);
3846 intrinsic.Dispatch(invoke);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003847 return true;
3848 }
3849 return false;
3850}
3851
Vladimir Markodc151b22015-10-15 18:02:30 +01003852HInvokeStaticOrDirect::DispatchInfo CodeGeneratorMIPS::GetSupportedInvokeStaticOrDirectDispatch(
3853 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
3854 MethodReference target_method ATTRIBUTE_UNUSED) {
3855 switch (desired_dispatch_info.method_load_kind) {
3856 case HInvokeStaticOrDirect::MethodLoadKind::kDirectAddressWithFixup:
3857 case HInvokeStaticOrDirect::MethodLoadKind::kDexCachePcRelative:
3858 // TODO: Implement these types. For the moment, we fall back to kDexCacheViaMethod.
3859 return HInvokeStaticOrDirect::DispatchInfo {
3860 HInvokeStaticOrDirect::MethodLoadKind::kDexCacheViaMethod,
3861 HInvokeStaticOrDirect::CodePtrLocation::kCallArtMethod,
3862 0u,
3863 0u
3864 };
3865 default:
3866 break;
3867 }
3868 switch (desired_dispatch_info.code_ptr_location) {
3869 case HInvokeStaticOrDirect::CodePtrLocation::kCallDirectWithFixup:
3870 case HInvokeStaticOrDirect::CodePtrLocation::kCallPCRelative:
3871 // TODO: Implement these types. For the moment, we fall back to kCallArtMethod.
3872 return HInvokeStaticOrDirect::DispatchInfo {
3873 desired_dispatch_info.method_load_kind,
3874 HInvokeStaticOrDirect::CodePtrLocation::kCallArtMethod,
3875 desired_dispatch_info.method_load_data,
3876 0u
3877 };
3878 default:
3879 return desired_dispatch_info;
3880 }
3881}
3882
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003883void CodeGeneratorMIPS::GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, Location temp) {
3884 // All registers are assumed to be correctly set up per the calling convention.
3885
3886 Location callee_method = temp; // For all kinds except kRecursive, callee will be in temp.
3887 switch (invoke->GetMethodLoadKind()) {
3888 case HInvokeStaticOrDirect::MethodLoadKind::kStringInit:
3889 // temp = thread->string_init_entrypoint
3890 __ LoadFromOffset(kLoadWord,
3891 temp.AsRegister<Register>(),
3892 TR,
3893 invoke->GetStringInitOffset());
3894 break;
3895 case HInvokeStaticOrDirect::MethodLoadKind::kRecursive:
Vladimir Markoc53c0792015-11-19 15:48:33 +00003896 callee_method = invoke->GetLocations()->InAt(invoke->GetSpecialInputIndex());
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003897 break;
3898 case HInvokeStaticOrDirect::MethodLoadKind::kDirectAddress:
3899 __ LoadConst32(temp.AsRegister<Register>(), invoke->GetMethodAddress());
3900 break;
3901 case HInvokeStaticOrDirect::MethodLoadKind::kDirectAddressWithFixup:
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003902 case HInvokeStaticOrDirect::MethodLoadKind::kDexCachePcRelative:
Vladimir Markodc151b22015-10-15 18:02:30 +01003903 // TODO: Implement these types.
3904 // Currently filtered out by GetSupportedInvokeStaticOrDirectDispatch().
3905 LOG(FATAL) << "Unsupported";
3906 UNREACHABLE();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003907 case HInvokeStaticOrDirect::MethodLoadKind::kDexCacheViaMethod: {
Vladimir Markoc53c0792015-11-19 15:48:33 +00003908 Location current_method = invoke->GetLocations()->InAt(invoke->GetSpecialInputIndex());
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003909 Register reg = temp.AsRegister<Register>();
3910 Register method_reg;
3911 if (current_method.IsRegister()) {
3912 method_reg = current_method.AsRegister<Register>();
3913 } else {
3914 // TODO: use the appropriate DCHECK() here if possible.
3915 // DCHECK(invoke->GetLocations()->Intrinsified());
3916 DCHECK(!current_method.IsValid());
3917 method_reg = reg;
3918 __ Lw(reg, SP, kCurrentMethodStackOffset);
3919 }
3920
3921 // temp = temp->dex_cache_resolved_methods_;
3922 __ LoadFromOffset(kLoadWord,
3923 reg,
3924 method_reg,
3925 ArtMethod::DexCacheResolvedMethodsOffset(kMipsPointerSize).Int32Value());
3926 // temp = temp[index_in_cache]
3927 uint32_t index_in_cache = invoke->GetTargetMethod().dex_method_index;
3928 __ LoadFromOffset(kLoadWord,
3929 reg,
3930 reg,
3931 CodeGenerator::GetCachePointerOffset(index_in_cache));
3932 break;
3933 }
3934 }
3935
3936 switch (invoke->GetCodePtrLocation()) {
3937 case HInvokeStaticOrDirect::CodePtrLocation::kCallSelf:
3938 __ Jalr(&frame_entry_label_, T9);
3939 break;
3940 case HInvokeStaticOrDirect::CodePtrLocation::kCallDirect:
3941 // LR = invoke->GetDirectCodePtr();
3942 __ LoadConst32(T9, invoke->GetDirectCodePtr());
3943 // LR()
3944 __ Jalr(T9);
3945 __ Nop();
3946 break;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003947 case HInvokeStaticOrDirect::CodePtrLocation::kCallDirectWithFixup:
Vladimir Markodc151b22015-10-15 18:02:30 +01003948 case HInvokeStaticOrDirect::CodePtrLocation::kCallPCRelative:
3949 // TODO: Implement these types.
3950 // Currently filtered out by GetSupportedInvokeStaticOrDirectDispatch().
3951 LOG(FATAL) << "Unsupported";
3952 UNREACHABLE();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003953 case HInvokeStaticOrDirect::CodePtrLocation::kCallArtMethod:
3954 // T9 = callee_method->entry_point_from_quick_compiled_code_;
Goran Jakovljevic1a878372015-10-26 14:28:52 +01003955 __ LoadFromOffset(kLoadWord,
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003956 T9,
3957 callee_method.AsRegister<Register>(),
3958 ArtMethod::EntryPointFromQuickCompiledCodeOffset(
3959 kMipsWordSize).Int32Value());
3960 // T9()
3961 __ Jalr(T9);
3962 __ Nop();
3963 break;
3964 }
3965 DCHECK(!IsLeafMethod());
3966}
3967
3968void InstructionCodeGeneratorMIPS::VisitInvokeStaticOrDirect(HInvokeStaticOrDirect* invoke) {
3969 // When we do not run baseline, explicit clinit checks triggered by static
3970 // invokes must have been pruned by art::PrepareForRegisterAllocation.
3971 DCHECK(codegen_->IsBaseline() || !invoke->IsStaticWithExplicitClinitCheck());
3972
3973 if (TryGenerateIntrinsicCode(invoke, codegen_)) {
3974 return;
3975 }
3976
3977 LocationSummary* locations = invoke->GetLocations();
3978 codegen_->GenerateStaticOrDirectCall(invoke,
3979 locations->HasTemps()
3980 ? locations->GetTemp(0)
3981 : Location::NoLocation());
3982 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
3983}
3984
3985void InstructionCodeGeneratorMIPS::VisitInvokeVirtual(HInvokeVirtual* invoke) {
Chris Larsen701566a2015-10-27 15:29:13 -07003986 if (TryGenerateIntrinsicCode(invoke, codegen_)) {
3987 return;
3988 }
3989
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02003990 LocationSummary* locations = invoke->GetLocations();
3991 Location receiver = locations->InAt(0);
3992 Register temp = invoke->GetLocations()->GetTemp(0).AsRegister<Register>();
3993 size_t method_offset = mirror::Class::EmbeddedVTableEntryOffset(
3994 invoke->GetVTableIndex(), kMipsPointerSize).SizeValue();
3995 uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
3996 Offset entry_point = ArtMethod::EntryPointFromQuickCompiledCodeOffset(kMipsWordSize);
3997
3998 // temp = object->GetClass();
3999 if (receiver.IsStackSlot()) {
4000 __ LoadFromOffset(kLoadWord, temp, SP, receiver.GetStackIndex());
4001 __ LoadFromOffset(kLoadWord, temp, temp, class_offset);
4002 } else {
4003 DCHECK(receiver.IsRegister());
4004 __ LoadFromOffset(kLoadWord, temp, receiver.AsRegister<Register>(), class_offset);
4005 }
4006 codegen_->MaybeRecordImplicitNullCheck(invoke);
4007 // temp = temp->GetMethodAt(method_offset);
4008 __ LoadFromOffset(kLoadWord, temp, temp, method_offset);
4009 // T9 = temp->GetEntryPoint();
4010 __ LoadFromOffset(kLoadWord, T9, temp, entry_point.Int32Value());
4011 // T9();
4012 __ Jalr(T9);
4013 __ Nop();
4014 DCHECK(!codegen_->IsLeafMethod());
4015 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
4016}
4017
4018void LocationsBuilderMIPS::VisitLoadClass(HLoadClass* cls) {
Pavle Batutae87a7182015-10-28 13:10:42 +01004019 InvokeRuntimeCallingConvention calling_convention;
4020 CodeGenerator::CreateLoadClassLocationSummary(
4021 cls,
4022 Location::RegisterLocation(calling_convention.GetRegisterAt(0)),
4023 Location::RegisterLocation(V0));
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004024}
4025
4026void InstructionCodeGeneratorMIPS::VisitLoadClass(HLoadClass* cls) {
4027 LocationSummary* locations = cls->GetLocations();
Pavle Batutae87a7182015-10-28 13:10:42 +01004028 if (cls->NeedsAccessCheck()) {
4029 codegen_->MoveConstant(locations->GetTemp(0), cls->GetTypeIndex());
4030 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pInitializeTypeAndVerifyAccess),
4031 cls,
4032 cls->GetDexPc(),
4033 nullptr,
4034 IsDirectEntrypoint(kQuickInitializeTypeAndVerifyAccess));
Roland Levillain888d0672015-11-23 18:53:50 +00004035 CheckEntrypointTypes<kQuickInitializeTypeAndVerifyAccess, void*, uint32_t>();
Pavle Batutae87a7182015-10-28 13:10:42 +01004036 return;
4037 }
4038
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004039 Register out = locations->Out().AsRegister<Register>();
4040 Register current_method = locations->InAt(0).AsRegister<Register>();
4041 if (cls->IsReferrersClass()) {
4042 DCHECK(!cls->CanCallRuntime());
4043 DCHECK(!cls->MustGenerateClinitCheck());
4044 __ LoadFromOffset(kLoadWord, out, current_method,
4045 ArtMethod::DeclaringClassOffset().Int32Value());
4046 } else {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004047 __ LoadFromOffset(kLoadWord, out, current_method,
4048 ArtMethod::DexCacheResolvedTypesOffset(kMipsPointerSize).Int32Value());
4049 __ LoadFromOffset(kLoadWord, out, out, CodeGenerator::GetCacheOffset(cls->GetTypeIndex()));
Nicolas Geoffray42e372e2015-11-24 15:48:56 +00004050
4051 if (!cls->IsInDexCache() || cls->MustGenerateClinitCheck()) {
4052 DCHECK(cls->CanCallRuntime());
4053 SlowPathCodeMIPS* slow_path = new (GetGraph()->GetArena()) LoadClassSlowPathMIPS(
4054 cls,
4055 cls,
4056 cls->GetDexPc(),
4057 cls->MustGenerateClinitCheck());
4058 codegen_->AddSlowPath(slow_path);
4059 if (!cls->IsInDexCache()) {
4060 __ Beqz(out, slow_path->GetEntryLabel());
4061 }
4062 if (cls->MustGenerateClinitCheck()) {
4063 GenerateClassInitializationCheck(slow_path, out);
4064 } else {
4065 __ Bind(slow_path->GetExitLabel());
4066 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004067 }
4068 }
4069}
4070
4071static int32_t GetExceptionTlsOffset() {
4072 return Thread::ExceptionOffset<kMipsWordSize>().Int32Value();
4073}
4074
4075void LocationsBuilderMIPS::VisitLoadException(HLoadException* load) {
4076 LocationSummary* locations =
4077 new (GetGraph()->GetArena()) LocationSummary(load, LocationSummary::kNoCall);
4078 locations->SetOut(Location::RequiresRegister());
4079}
4080
4081void InstructionCodeGeneratorMIPS::VisitLoadException(HLoadException* load) {
4082 Register out = load->GetLocations()->Out().AsRegister<Register>();
4083 __ LoadFromOffset(kLoadWord, out, TR, GetExceptionTlsOffset());
4084}
4085
4086void LocationsBuilderMIPS::VisitClearException(HClearException* clear) {
4087 new (GetGraph()->GetArena()) LocationSummary(clear, LocationSummary::kNoCall);
4088}
4089
4090void InstructionCodeGeneratorMIPS::VisitClearException(HClearException* clear ATTRIBUTE_UNUSED) {
4091 __ StoreToOffset(kStoreWord, ZERO, TR, GetExceptionTlsOffset());
4092}
4093
4094void LocationsBuilderMIPS::VisitLoadLocal(HLoadLocal* load) {
4095 load->SetLocations(nullptr);
4096}
4097
4098void InstructionCodeGeneratorMIPS::VisitLoadLocal(HLoadLocal* load ATTRIBUTE_UNUSED) {
4099 // Nothing to do, this is driven by the code generator.
4100}
4101
4102void LocationsBuilderMIPS::VisitLoadString(HLoadString* load) {
Roland Levillain698fa972015-12-16 17:06:47 +00004103 LocationSummary::CallKind call_kind = load->IsInDexCache()
4104 ? LocationSummary::kNoCall
4105 : LocationSummary::kCallOnSlowPath;
Nicolas Geoffray917d0162015-11-24 18:25:35 +00004106 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(load, call_kind);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004107 locations->SetInAt(0, Location::RequiresRegister());
4108 locations->SetOut(Location::RequiresRegister());
4109}
4110
4111void InstructionCodeGeneratorMIPS::VisitLoadString(HLoadString* load) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004112 LocationSummary* locations = load->GetLocations();
4113 Register out = locations->Out().AsRegister<Register>();
4114 Register current_method = locations->InAt(0).AsRegister<Register>();
4115 __ LoadFromOffset(kLoadWord, out, current_method, ArtMethod::DeclaringClassOffset().Int32Value());
4116 __ LoadFromOffset(kLoadWord, out, out, mirror::Class::DexCacheStringsOffset().Int32Value());
4117 __ LoadFromOffset(kLoadWord, out, out, CodeGenerator::GetCacheOffset(load->GetStringIndex()));
Nicolas Geoffray917d0162015-11-24 18:25:35 +00004118
4119 if (!load->IsInDexCache()) {
4120 SlowPathCodeMIPS* slow_path = new (GetGraph()->GetArena()) LoadStringSlowPathMIPS(load);
4121 codegen_->AddSlowPath(slow_path);
4122 __ Beqz(out, slow_path->GetEntryLabel());
4123 __ Bind(slow_path->GetExitLabel());
4124 }
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004125}
4126
4127void LocationsBuilderMIPS::VisitLocal(HLocal* local) {
4128 local->SetLocations(nullptr);
4129}
4130
4131void InstructionCodeGeneratorMIPS::VisitLocal(HLocal* local) {
4132 DCHECK_EQ(local->GetBlock(), GetGraph()->GetEntryBlock());
4133}
4134
4135void LocationsBuilderMIPS::VisitLongConstant(HLongConstant* constant) {
4136 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(constant);
4137 locations->SetOut(Location::ConstantLocation(constant));
4138}
4139
4140void InstructionCodeGeneratorMIPS::VisitLongConstant(HLongConstant* constant ATTRIBUTE_UNUSED) {
4141 // Will be generated at use site.
4142}
4143
4144void LocationsBuilderMIPS::VisitMonitorOperation(HMonitorOperation* instruction) {
4145 LocationSummary* locations =
4146 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
4147 InvokeRuntimeCallingConvention calling_convention;
4148 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
4149}
4150
4151void InstructionCodeGeneratorMIPS::VisitMonitorOperation(HMonitorOperation* instruction) {
4152 if (instruction->IsEnter()) {
4153 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pLockObject),
4154 instruction,
4155 instruction->GetDexPc(),
4156 nullptr,
4157 IsDirectEntrypoint(kQuickLockObject));
4158 CheckEntrypointTypes<kQuickLockObject, void, mirror::Object*>();
4159 } else {
4160 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pUnlockObject),
4161 instruction,
4162 instruction->GetDexPc(),
4163 nullptr,
4164 IsDirectEntrypoint(kQuickUnlockObject));
4165 }
4166 CheckEntrypointTypes<kQuickUnlockObject, void, mirror::Object*>();
4167}
4168
4169void LocationsBuilderMIPS::VisitMul(HMul* mul) {
4170 LocationSummary* locations =
4171 new (GetGraph()->GetArena()) LocationSummary(mul, LocationSummary::kNoCall);
4172 switch (mul->GetResultType()) {
4173 case Primitive::kPrimInt:
4174 case Primitive::kPrimLong:
4175 locations->SetInAt(0, Location::RequiresRegister());
4176 locations->SetInAt(1, Location::RequiresRegister());
4177 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
4178 break;
4179
4180 case Primitive::kPrimFloat:
4181 case Primitive::kPrimDouble:
4182 locations->SetInAt(0, Location::RequiresFpuRegister());
4183 locations->SetInAt(1, Location::RequiresFpuRegister());
4184 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
4185 break;
4186
4187 default:
4188 LOG(FATAL) << "Unexpected mul type " << mul->GetResultType();
4189 }
4190}
4191
4192void InstructionCodeGeneratorMIPS::VisitMul(HMul* instruction) {
4193 Primitive::Type type = instruction->GetType();
4194 LocationSummary* locations = instruction->GetLocations();
4195 bool isR6 = codegen_->GetInstructionSetFeatures().IsR6();
4196
4197 switch (type) {
4198 case Primitive::kPrimInt: {
4199 Register dst = locations->Out().AsRegister<Register>();
4200 Register lhs = locations->InAt(0).AsRegister<Register>();
4201 Register rhs = locations->InAt(1).AsRegister<Register>();
4202
4203 if (isR6) {
4204 __ MulR6(dst, lhs, rhs);
4205 } else {
4206 __ MulR2(dst, lhs, rhs);
4207 }
4208 break;
4209 }
4210 case Primitive::kPrimLong: {
4211 Register dst_high = locations->Out().AsRegisterPairHigh<Register>();
4212 Register dst_low = locations->Out().AsRegisterPairLow<Register>();
4213 Register lhs_high = locations->InAt(0).AsRegisterPairHigh<Register>();
4214 Register lhs_low = locations->InAt(0).AsRegisterPairLow<Register>();
4215 Register rhs_high = locations->InAt(1).AsRegisterPairHigh<Register>();
4216 Register rhs_low = locations->InAt(1).AsRegisterPairLow<Register>();
4217
4218 // Extra checks to protect caused by the existance of A1_A2.
4219 // The algorithm is wrong if dst_high is either lhs_lo or rhs_lo:
4220 // (e.g. lhs=a0_a1, rhs=a2_a3 and dst=a1_a2).
4221 DCHECK_NE(dst_high, lhs_low);
4222 DCHECK_NE(dst_high, rhs_low);
4223
4224 // A_B * C_D
4225 // dst_hi: [ low(A*D) + low(B*C) + hi(B*D) ]
4226 // dst_lo: [ low(B*D) ]
4227 // Note: R2 and R6 MUL produce the low 32 bit of the multiplication result.
4228
4229 if (isR6) {
4230 __ MulR6(TMP, lhs_high, rhs_low);
4231 __ MulR6(dst_high, lhs_low, rhs_high);
4232 __ Addu(dst_high, dst_high, TMP);
4233 __ MuhuR6(TMP, lhs_low, rhs_low);
4234 __ Addu(dst_high, dst_high, TMP);
4235 __ MulR6(dst_low, lhs_low, rhs_low);
4236 } else {
4237 __ MulR2(TMP, lhs_high, rhs_low);
4238 __ MulR2(dst_high, lhs_low, rhs_high);
4239 __ Addu(dst_high, dst_high, TMP);
4240 __ MultuR2(lhs_low, rhs_low);
4241 __ Mfhi(TMP);
4242 __ Addu(dst_high, dst_high, TMP);
4243 __ Mflo(dst_low);
4244 }
4245 break;
4246 }
4247 case Primitive::kPrimFloat:
4248 case Primitive::kPrimDouble: {
4249 FRegister dst = locations->Out().AsFpuRegister<FRegister>();
4250 FRegister lhs = locations->InAt(0).AsFpuRegister<FRegister>();
4251 FRegister rhs = locations->InAt(1).AsFpuRegister<FRegister>();
4252 if (type == Primitive::kPrimFloat) {
4253 __ MulS(dst, lhs, rhs);
4254 } else {
4255 __ MulD(dst, lhs, rhs);
4256 }
4257 break;
4258 }
4259 default:
4260 LOG(FATAL) << "Unexpected mul type " << type;
4261 }
4262}
4263
4264void LocationsBuilderMIPS::VisitNeg(HNeg* neg) {
4265 LocationSummary* locations =
4266 new (GetGraph()->GetArena()) LocationSummary(neg, LocationSummary::kNoCall);
4267 switch (neg->GetResultType()) {
4268 case Primitive::kPrimInt:
4269 case Primitive::kPrimLong:
4270 locations->SetInAt(0, Location::RequiresRegister());
4271 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
4272 break;
4273
4274 case Primitive::kPrimFloat:
4275 case Primitive::kPrimDouble:
4276 locations->SetInAt(0, Location::RequiresFpuRegister());
4277 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
4278 break;
4279
4280 default:
4281 LOG(FATAL) << "Unexpected neg type " << neg->GetResultType();
4282 }
4283}
4284
4285void InstructionCodeGeneratorMIPS::VisitNeg(HNeg* instruction) {
4286 Primitive::Type type = instruction->GetType();
4287 LocationSummary* locations = instruction->GetLocations();
4288
4289 switch (type) {
4290 case Primitive::kPrimInt: {
4291 Register dst = locations->Out().AsRegister<Register>();
4292 Register src = locations->InAt(0).AsRegister<Register>();
4293 __ Subu(dst, ZERO, src);
4294 break;
4295 }
4296 case Primitive::kPrimLong: {
4297 Register dst_high = locations->Out().AsRegisterPairHigh<Register>();
4298 Register dst_low = locations->Out().AsRegisterPairLow<Register>();
4299 Register src_high = locations->InAt(0).AsRegisterPairHigh<Register>();
4300 Register src_low = locations->InAt(0).AsRegisterPairLow<Register>();
4301 __ Subu(dst_low, ZERO, src_low);
4302 __ Sltu(TMP, ZERO, dst_low);
4303 __ Subu(dst_high, ZERO, src_high);
4304 __ Subu(dst_high, dst_high, TMP);
4305 break;
4306 }
4307 case Primitive::kPrimFloat:
4308 case Primitive::kPrimDouble: {
4309 FRegister dst = locations->Out().AsFpuRegister<FRegister>();
4310 FRegister src = locations->InAt(0).AsFpuRegister<FRegister>();
4311 if (type == Primitive::kPrimFloat) {
4312 __ NegS(dst, src);
4313 } else {
4314 __ NegD(dst, src);
4315 }
4316 break;
4317 }
4318 default:
4319 LOG(FATAL) << "Unexpected neg type " << type;
4320 }
4321}
4322
4323void LocationsBuilderMIPS::VisitNewArray(HNewArray* instruction) {
4324 LocationSummary* locations =
4325 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
4326 InvokeRuntimeCallingConvention calling_convention;
4327 locations->AddTemp(Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
4328 locations->AddTemp(Location::RegisterLocation(calling_convention.GetRegisterAt(2)));
4329 locations->SetOut(calling_convention.GetReturnLocation(Primitive::kPrimNot));
4330 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(1)));
4331}
4332
4333void InstructionCodeGeneratorMIPS::VisitNewArray(HNewArray* instruction) {
4334 InvokeRuntimeCallingConvention calling_convention;
4335 Register current_method_register = calling_convention.GetRegisterAt(2);
4336 __ Lw(current_method_register, SP, kCurrentMethodStackOffset);
4337 // Move an uint16_t value to a register.
4338 __ LoadConst32(calling_convention.GetRegisterAt(0), instruction->GetTypeIndex());
4339 codegen_->InvokeRuntime(
4340 GetThreadOffset<kMipsWordSize>(instruction->GetEntrypoint()).Int32Value(),
4341 instruction,
4342 instruction->GetDexPc(),
4343 nullptr,
4344 IsDirectEntrypoint(kQuickAllocArrayWithAccessCheck));
4345 CheckEntrypointTypes<kQuickAllocArrayWithAccessCheck,
4346 void*, uint32_t, int32_t, ArtMethod*>();
4347}
4348
4349void LocationsBuilderMIPS::VisitNewInstance(HNewInstance* instruction) {
4350 LocationSummary* locations =
4351 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
4352 InvokeRuntimeCallingConvention calling_convention;
Nicolas Geoffray729645a2015-11-19 13:29:02 +00004353 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
4354 locations->SetInAt(1, Location::RegisterLocation(calling_convention.GetRegisterAt(1)));
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004355 locations->SetOut(calling_convention.GetReturnLocation(Primitive::kPrimNot));
4356}
4357
4358void InstructionCodeGeneratorMIPS::VisitNewInstance(HNewInstance* instruction) {
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004359 codegen_->InvokeRuntime(
4360 GetThreadOffset<kMipsWordSize>(instruction->GetEntrypoint()).Int32Value(),
4361 instruction,
4362 instruction->GetDexPc(),
4363 nullptr,
4364 IsDirectEntrypoint(kQuickAllocObjectWithAccessCheck));
4365 CheckEntrypointTypes<kQuickAllocObjectWithAccessCheck, void*, uint32_t, ArtMethod*>();
4366}
4367
4368void LocationsBuilderMIPS::VisitNot(HNot* instruction) {
4369 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
4370 locations->SetInAt(0, Location::RequiresRegister());
4371 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
4372}
4373
4374void InstructionCodeGeneratorMIPS::VisitNot(HNot* instruction) {
4375 Primitive::Type type = instruction->GetType();
4376 LocationSummary* locations = instruction->GetLocations();
4377
4378 switch (type) {
4379 case Primitive::kPrimInt: {
4380 Register dst = locations->Out().AsRegister<Register>();
4381 Register src = locations->InAt(0).AsRegister<Register>();
4382 __ Nor(dst, src, ZERO);
4383 break;
4384 }
4385
4386 case Primitive::kPrimLong: {
4387 Register dst_high = locations->Out().AsRegisterPairHigh<Register>();
4388 Register dst_low = locations->Out().AsRegisterPairLow<Register>();
4389 Register src_high = locations->InAt(0).AsRegisterPairHigh<Register>();
4390 Register src_low = locations->InAt(0).AsRegisterPairLow<Register>();
4391 __ Nor(dst_high, src_high, ZERO);
4392 __ Nor(dst_low, src_low, ZERO);
4393 break;
4394 }
4395
4396 default:
4397 LOG(FATAL) << "Unexpected type for not operation " << instruction->GetResultType();
4398 }
4399}
4400
4401void LocationsBuilderMIPS::VisitBooleanNot(HBooleanNot* instruction) {
4402 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
4403 locations->SetInAt(0, Location::RequiresRegister());
4404 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
4405}
4406
4407void InstructionCodeGeneratorMIPS::VisitBooleanNot(HBooleanNot* instruction) {
4408 LocationSummary* locations = instruction->GetLocations();
4409 __ Xori(locations->Out().AsRegister<Register>(),
4410 locations->InAt(0).AsRegister<Register>(),
4411 1);
4412}
4413
4414void LocationsBuilderMIPS::VisitNullCheck(HNullCheck* instruction) {
4415 LocationSummary::CallKind call_kind = instruction->CanThrowIntoCatchBlock()
4416 ? LocationSummary::kCallOnSlowPath
4417 : LocationSummary::kNoCall;
4418 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
4419 locations->SetInAt(0, Location::RequiresRegister());
4420 if (instruction->HasUses()) {
4421 locations->SetOut(Location::SameAsFirstInput());
4422 }
4423}
4424
4425void InstructionCodeGeneratorMIPS::GenerateImplicitNullCheck(HNullCheck* instruction) {
4426 if (codegen_->CanMoveNullCheckToUser(instruction)) {
4427 return;
4428 }
4429 Location obj = instruction->GetLocations()->InAt(0);
4430
4431 __ Lw(ZERO, obj.AsRegister<Register>(), 0);
4432 codegen_->RecordPcInfo(instruction, instruction->GetDexPc());
4433}
4434
4435void InstructionCodeGeneratorMIPS::GenerateExplicitNullCheck(HNullCheck* instruction) {
4436 SlowPathCodeMIPS* slow_path = new (GetGraph()->GetArena()) NullCheckSlowPathMIPS(instruction);
4437 codegen_->AddSlowPath(slow_path);
4438
4439 Location obj = instruction->GetLocations()->InAt(0);
4440
4441 __ Beqz(obj.AsRegister<Register>(), slow_path->GetEntryLabel());
4442}
4443
4444void InstructionCodeGeneratorMIPS::VisitNullCheck(HNullCheck* instruction) {
4445 if (codegen_->IsImplicitNullCheckAllowed(instruction)) {
4446 GenerateImplicitNullCheck(instruction);
4447 } else {
4448 GenerateExplicitNullCheck(instruction);
4449 }
4450}
4451
4452void LocationsBuilderMIPS::VisitOr(HOr* instruction) {
4453 HandleBinaryOp(instruction);
4454}
4455
4456void InstructionCodeGeneratorMIPS::VisitOr(HOr* instruction) {
4457 HandleBinaryOp(instruction);
4458}
4459
4460void LocationsBuilderMIPS::VisitParallelMove(HParallelMove* instruction ATTRIBUTE_UNUSED) {
4461 LOG(FATAL) << "Unreachable";
4462}
4463
4464void InstructionCodeGeneratorMIPS::VisitParallelMove(HParallelMove* instruction) {
4465 codegen_->GetMoveResolver()->EmitNativeCode(instruction);
4466}
4467
4468void LocationsBuilderMIPS::VisitParameterValue(HParameterValue* instruction) {
4469 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
4470 Location location = parameter_visitor_.GetNextLocation(instruction->GetType());
4471 if (location.IsStackSlot()) {
4472 location = Location::StackSlot(location.GetStackIndex() + codegen_->GetFrameSize());
4473 } else if (location.IsDoubleStackSlot()) {
4474 location = Location::DoubleStackSlot(location.GetStackIndex() + codegen_->GetFrameSize());
4475 }
4476 locations->SetOut(location);
4477}
4478
4479void InstructionCodeGeneratorMIPS::VisitParameterValue(HParameterValue* instruction
4480 ATTRIBUTE_UNUSED) {
4481 // Nothing to do, the parameter is already at its location.
4482}
4483
4484void LocationsBuilderMIPS::VisitCurrentMethod(HCurrentMethod* instruction) {
4485 LocationSummary* locations =
4486 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
4487 locations->SetOut(Location::RegisterLocation(kMethodRegisterArgument));
4488}
4489
4490void InstructionCodeGeneratorMIPS::VisitCurrentMethod(HCurrentMethod* instruction
4491 ATTRIBUTE_UNUSED) {
4492 // Nothing to do, the method is already at its location.
4493}
4494
4495void LocationsBuilderMIPS::VisitPhi(HPhi* instruction) {
4496 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
4497 for (size_t i = 0, e = instruction->InputCount(); i < e; ++i) {
4498 locations->SetInAt(i, Location::Any());
4499 }
4500 locations->SetOut(Location::Any());
4501}
4502
4503void InstructionCodeGeneratorMIPS::VisitPhi(HPhi* instruction ATTRIBUTE_UNUSED) {
4504 LOG(FATAL) << "Unreachable";
4505}
4506
4507void LocationsBuilderMIPS::VisitRem(HRem* rem) {
4508 Primitive::Type type = rem->GetResultType();
4509 LocationSummary::CallKind call_kind =
4510 (type == Primitive::kPrimInt) ? LocationSummary::kNoCall : LocationSummary::kCall;
4511 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(rem, call_kind);
4512
4513 switch (type) {
4514 case Primitive::kPrimInt:
4515 locations->SetInAt(0, Location::RequiresRegister());
Alexey Frunze7e99e052015-11-24 19:28:01 -08004516 locations->SetInAt(1, Location::RegisterOrConstant(rem->InputAt(1)));
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004517 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
4518 break;
4519
4520 case Primitive::kPrimLong: {
4521 InvokeRuntimeCallingConvention calling_convention;
4522 locations->SetInAt(0, Location::RegisterPairLocation(
4523 calling_convention.GetRegisterAt(0), calling_convention.GetRegisterAt(1)));
4524 locations->SetInAt(1, Location::RegisterPairLocation(
4525 calling_convention.GetRegisterAt(2), calling_convention.GetRegisterAt(3)));
4526 locations->SetOut(calling_convention.GetReturnLocation(type));
4527 break;
4528 }
4529
4530 case Primitive::kPrimFloat:
4531 case Primitive::kPrimDouble: {
4532 InvokeRuntimeCallingConvention calling_convention;
4533 locations->SetInAt(0, Location::FpuRegisterLocation(calling_convention.GetFpuRegisterAt(0)));
4534 locations->SetInAt(1, Location::FpuRegisterLocation(calling_convention.GetFpuRegisterAt(1)));
4535 locations->SetOut(calling_convention.GetReturnLocation(type));
4536 break;
4537 }
4538
4539 default:
4540 LOG(FATAL) << "Unexpected rem type " << type;
4541 }
4542}
4543
4544void InstructionCodeGeneratorMIPS::VisitRem(HRem* instruction) {
4545 Primitive::Type type = instruction->GetType();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004546
4547 switch (type) {
Alexey Frunze7e99e052015-11-24 19:28:01 -08004548 case Primitive::kPrimInt:
4549 GenerateDivRemIntegral(instruction);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004550 break;
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004551 case Primitive::kPrimLong: {
4552 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pLmod),
4553 instruction,
4554 instruction->GetDexPc(),
4555 nullptr,
4556 IsDirectEntrypoint(kQuickLmod));
4557 CheckEntrypointTypes<kQuickLmod, int64_t, int64_t, int64_t>();
4558 break;
4559 }
4560 case Primitive::kPrimFloat: {
4561 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pFmodf),
4562 instruction, instruction->GetDexPc(),
4563 nullptr,
4564 IsDirectEntrypoint(kQuickFmodf));
Roland Levillain888d0672015-11-23 18:53:50 +00004565 CheckEntrypointTypes<kQuickFmodf, float, float, float>();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004566 break;
4567 }
4568 case Primitive::kPrimDouble: {
4569 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pFmod),
4570 instruction, instruction->GetDexPc(),
4571 nullptr,
4572 IsDirectEntrypoint(kQuickFmod));
Roland Levillain888d0672015-11-23 18:53:50 +00004573 CheckEntrypointTypes<kQuickFmod, double, double, double>();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004574 break;
4575 }
4576 default:
4577 LOG(FATAL) << "Unexpected rem type " << type;
4578 }
4579}
4580
4581void LocationsBuilderMIPS::VisitMemoryBarrier(HMemoryBarrier* memory_barrier) {
4582 memory_barrier->SetLocations(nullptr);
4583}
4584
4585void InstructionCodeGeneratorMIPS::VisitMemoryBarrier(HMemoryBarrier* memory_barrier) {
4586 GenerateMemoryBarrier(memory_barrier->GetBarrierKind());
4587}
4588
4589void LocationsBuilderMIPS::VisitReturn(HReturn* ret) {
4590 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(ret);
4591 Primitive::Type return_type = ret->InputAt(0)->GetType();
4592 locations->SetInAt(0, MipsReturnLocation(return_type));
4593}
4594
4595void InstructionCodeGeneratorMIPS::VisitReturn(HReturn* ret ATTRIBUTE_UNUSED) {
4596 codegen_->GenerateFrameExit();
4597}
4598
4599void LocationsBuilderMIPS::VisitReturnVoid(HReturnVoid* ret) {
4600 ret->SetLocations(nullptr);
4601}
4602
4603void InstructionCodeGeneratorMIPS::VisitReturnVoid(HReturnVoid* ret ATTRIBUTE_UNUSED) {
4604 codegen_->GenerateFrameExit();
4605}
4606
Alexey Frunze92d90602015-12-18 18:16:36 -08004607void LocationsBuilderMIPS::VisitRor(HRor* ror) {
4608 HandleShift(ror);
Scott Wakeling40a04bf2015-12-11 09:50:36 +00004609}
4610
Alexey Frunze92d90602015-12-18 18:16:36 -08004611void InstructionCodeGeneratorMIPS::VisitRor(HRor* ror) {
4612 HandleShift(ror);
Scott Wakeling40a04bf2015-12-11 09:50:36 +00004613}
4614
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004615void LocationsBuilderMIPS::VisitShl(HShl* shl) {
4616 HandleShift(shl);
4617}
4618
4619void InstructionCodeGeneratorMIPS::VisitShl(HShl* shl) {
4620 HandleShift(shl);
4621}
4622
4623void LocationsBuilderMIPS::VisitShr(HShr* shr) {
4624 HandleShift(shr);
4625}
4626
4627void InstructionCodeGeneratorMIPS::VisitShr(HShr* shr) {
4628 HandleShift(shr);
4629}
4630
4631void LocationsBuilderMIPS::VisitStoreLocal(HStoreLocal* store) {
4632 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(store);
4633 Primitive::Type field_type = store->InputAt(1)->GetType();
4634 switch (field_type) {
4635 case Primitive::kPrimNot:
4636 case Primitive::kPrimBoolean:
4637 case Primitive::kPrimByte:
4638 case Primitive::kPrimChar:
4639 case Primitive::kPrimShort:
4640 case Primitive::kPrimInt:
4641 case Primitive::kPrimFloat:
4642 locations->SetInAt(1, Location::StackSlot(codegen_->GetStackSlot(store->GetLocal())));
4643 break;
4644
4645 case Primitive::kPrimLong:
4646 case Primitive::kPrimDouble:
4647 locations->SetInAt(1, Location::DoubleStackSlot(codegen_->GetStackSlot(store->GetLocal())));
4648 break;
4649
4650 default:
4651 LOG(FATAL) << "Unimplemented local type " << field_type;
4652 }
4653}
4654
4655void InstructionCodeGeneratorMIPS::VisitStoreLocal(HStoreLocal* store ATTRIBUTE_UNUSED) {
4656}
4657
4658void LocationsBuilderMIPS::VisitSub(HSub* instruction) {
4659 HandleBinaryOp(instruction);
4660}
4661
4662void InstructionCodeGeneratorMIPS::VisitSub(HSub* instruction) {
4663 HandleBinaryOp(instruction);
4664}
4665
4666void LocationsBuilderMIPS::VisitStaticFieldGet(HStaticFieldGet* instruction) {
4667 HandleFieldGet(instruction, instruction->GetFieldInfo());
4668}
4669
4670void InstructionCodeGeneratorMIPS::VisitStaticFieldGet(HStaticFieldGet* instruction) {
4671 HandleFieldGet(instruction, instruction->GetFieldInfo(), instruction->GetDexPc());
4672}
4673
4674void LocationsBuilderMIPS::VisitStaticFieldSet(HStaticFieldSet* instruction) {
4675 HandleFieldSet(instruction, instruction->GetFieldInfo());
4676}
4677
4678void InstructionCodeGeneratorMIPS::VisitStaticFieldSet(HStaticFieldSet* instruction) {
4679 HandleFieldSet(instruction, instruction->GetFieldInfo(), instruction->GetDexPc());
4680}
4681
4682void LocationsBuilderMIPS::VisitUnresolvedInstanceFieldGet(
4683 HUnresolvedInstanceFieldGet* instruction) {
4684 FieldAccessCallingConventionMIPS calling_convention;
4685 codegen_->CreateUnresolvedFieldLocationSummary(instruction,
4686 instruction->GetFieldType(),
4687 calling_convention);
4688}
4689
4690void InstructionCodeGeneratorMIPS::VisitUnresolvedInstanceFieldGet(
4691 HUnresolvedInstanceFieldGet* instruction) {
4692 FieldAccessCallingConventionMIPS calling_convention;
4693 codegen_->GenerateUnresolvedFieldAccess(instruction,
4694 instruction->GetFieldType(),
4695 instruction->GetFieldIndex(),
4696 instruction->GetDexPc(),
4697 calling_convention);
4698}
4699
4700void LocationsBuilderMIPS::VisitUnresolvedInstanceFieldSet(
4701 HUnresolvedInstanceFieldSet* instruction) {
4702 FieldAccessCallingConventionMIPS calling_convention;
4703 codegen_->CreateUnresolvedFieldLocationSummary(instruction,
4704 instruction->GetFieldType(),
4705 calling_convention);
4706}
4707
4708void InstructionCodeGeneratorMIPS::VisitUnresolvedInstanceFieldSet(
4709 HUnresolvedInstanceFieldSet* instruction) {
4710 FieldAccessCallingConventionMIPS calling_convention;
4711 codegen_->GenerateUnresolvedFieldAccess(instruction,
4712 instruction->GetFieldType(),
4713 instruction->GetFieldIndex(),
4714 instruction->GetDexPc(),
4715 calling_convention);
4716}
4717
4718void LocationsBuilderMIPS::VisitUnresolvedStaticFieldGet(
4719 HUnresolvedStaticFieldGet* instruction) {
4720 FieldAccessCallingConventionMIPS calling_convention;
4721 codegen_->CreateUnresolvedFieldLocationSummary(instruction,
4722 instruction->GetFieldType(),
4723 calling_convention);
4724}
4725
4726void InstructionCodeGeneratorMIPS::VisitUnresolvedStaticFieldGet(
4727 HUnresolvedStaticFieldGet* instruction) {
4728 FieldAccessCallingConventionMIPS calling_convention;
4729 codegen_->GenerateUnresolvedFieldAccess(instruction,
4730 instruction->GetFieldType(),
4731 instruction->GetFieldIndex(),
4732 instruction->GetDexPc(),
4733 calling_convention);
4734}
4735
4736void LocationsBuilderMIPS::VisitUnresolvedStaticFieldSet(
4737 HUnresolvedStaticFieldSet* instruction) {
4738 FieldAccessCallingConventionMIPS calling_convention;
4739 codegen_->CreateUnresolvedFieldLocationSummary(instruction,
4740 instruction->GetFieldType(),
4741 calling_convention);
4742}
4743
4744void InstructionCodeGeneratorMIPS::VisitUnresolvedStaticFieldSet(
4745 HUnresolvedStaticFieldSet* instruction) {
4746 FieldAccessCallingConventionMIPS calling_convention;
4747 codegen_->GenerateUnresolvedFieldAccess(instruction,
4748 instruction->GetFieldType(),
4749 instruction->GetFieldIndex(),
4750 instruction->GetDexPc(),
4751 calling_convention);
4752}
4753
4754void LocationsBuilderMIPS::VisitSuspendCheck(HSuspendCheck* instruction) {
4755 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCallOnSlowPath);
4756}
4757
4758void InstructionCodeGeneratorMIPS::VisitSuspendCheck(HSuspendCheck* instruction) {
4759 HBasicBlock* block = instruction->GetBlock();
4760 if (block->GetLoopInformation() != nullptr) {
4761 DCHECK(block->GetLoopInformation()->GetSuspendCheck() == instruction);
4762 // The back edge will generate the suspend check.
4763 return;
4764 }
4765 if (block->IsEntryBlock() && instruction->GetNext()->IsGoto()) {
4766 // The goto will generate the suspend check.
4767 return;
4768 }
4769 GenerateSuspendCheck(instruction, nullptr);
4770}
4771
4772void LocationsBuilderMIPS::VisitTemporary(HTemporary* temp) {
4773 temp->SetLocations(nullptr);
4774}
4775
4776void InstructionCodeGeneratorMIPS::VisitTemporary(HTemporary* temp ATTRIBUTE_UNUSED) {
4777 // Nothing to do, this is driven by the code generator.
4778}
4779
4780void LocationsBuilderMIPS::VisitThrow(HThrow* instruction) {
4781 LocationSummary* locations =
4782 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
4783 InvokeRuntimeCallingConvention calling_convention;
4784 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
4785}
4786
4787void InstructionCodeGeneratorMIPS::VisitThrow(HThrow* instruction) {
4788 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pDeliverException),
4789 instruction,
4790 instruction->GetDexPc(),
4791 nullptr,
4792 IsDirectEntrypoint(kQuickDeliverException));
4793 CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>();
4794}
4795
4796void LocationsBuilderMIPS::VisitTypeConversion(HTypeConversion* conversion) {
4797 Primitive::Type input_type = conversion->GetInputType();
4798 Primitive::Type result_type = conversion->GetResultType();
4799 DCHECK_NE(input_type, result_type);
4800
4801 if ((input_type == Primitive::kPrimNot) || (input_type == Primitive::kPrimVoid) ||
4802 (result_type == Primitive::kPrimNot) || (result_type == Primitive::kPrimVoid)) {
4803 LOG(FATAL) << "Unexpected type conversion from " << input_type << " to " << result_type;
4804 }
4805
4806 LocationSummary::CallKind call_kind = LocationSummary::kNoCall;
4807 if ((Primitive::IsFloatingPointType(result_type) && input_type == Primitive::kPrimLong) ||
4808 (Primitive::IsIntegralType(result_type) && Primitive::IsFloatingPointType(input_type))) {
4809 call_kind = LocationSummary::kCall;
4810 }
4811
4812 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(conversion, call_kind);
4813
4814 if (call_kind == LocationSummary::kNoCall) {
4815 if (Primitive::IsFloatingPointType(input_type)) {
4816 locations->SetInAt(0, Location::RequiresFpuRegister());
4817 } else {
4818 locations->SetInAt(0, Location::RequiresRegister());
4819 }
4820
4821 if (Primitive::IsFloatingPointType(result_type)) {
4822 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
4823 } else {
4824 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
4825 }
4826 } else {
4827 InvokeRuntimeCallingConvention calling_convention;
4828
4829 if (Primitive::IsFloatingPointType(input_type)) {
4830 locations->SetInAt(0, Location::FpuRegisterLocation(calling_convention.GetFpuRegisterAt(0)));
4831 } else {
4832 DCHECK_EQ(input_type, Primitive::kPrimLong);
4833 locations->SetInAt(0, Location::RegisterPairLocation(
4834 calling_convention.GetRegisterAt(0), calling_convention.GetRegisterAt(1)));
4835 }
4836
4837 locations->SetOut(calling_convention.GetReturnLocation(result_type));
4838 }
4839}
4840
4841void InstructionCodeGeneratorMIPS::VisitTypeConversion(HTypeConversion* conversion) {
4842 LocationSummary* locations = conversion->GetLocations();
4843 Primitive::Type result_type = conversion->GetResultType();
4844 Primitive::Type input_type = conversion->GetInputType();
4845 bool has_sign_extension = codegen_->GetInstructionSetFeatures().IsMipsIsaRevGreaterThanEqual2();
4846
4847 DCHECK_NE(input_type, result_type);
4848
4849 if (result_type == Primitive::kPrimLong && Primitive::IsIntegralType(input_type)) {
4850 Register dst_high = locations->Out().AsRegisterPairHigh<Register>();
4851 Register dst_low = locations->Out().AsRegisterPairLow<Register>();
4852 Register src = locations->InAt(0).AsRegister<Register>();
4853
4854 __ Move(dst_low, src);
4855 __ Sra(dst_high, src, 31);
4856 } else if (Primitive::IsIntegralType(result_type) && Primitive::IsIntegralType(input_type)) {
4857 Register dst = locations->Out().AsRegister<Register>();
4858 Register src = (input_type == Primitive::kPrimLong)
4859 ? locations->InAt(0).AsRegisterPairLow<Register>()
4860 : locations->InAt(0).AsRegister<Register>();
4861
4862 switch (result_type) {
4863 case Primitive::kPrimChar:
4864 __ Andi(dst, src, 0xFFFF);
4865 break;
4866 case Primitive::kPrimByte:
4867 if (has_sign_extension) {
4868 __ Seb(dst, src);
4869 } else {
4870 __ Sll(dst, src, 24);
4871 __ Sra(dst, dst, 24);
4872 }
4873 break;
4874 case Primitive::kPrimShort:
4875 if (has_sign_extension) {
4876 __ Seh(dst, src);
4877 } else {
4878 __ Sll(dst, src, 16);
4879 __ Sra(dst, dst, 16);
4880 }
4881 break;
4882 case Primitive::kPrimInt:
4883 __ Move(dst, src);
4884 break;
4885
4886 default:
4887 LOG(FATAL) << "Unexpected type conversion from " << input_type
4888 << " to " << result_type;
4889 }
4890 } else if (Primitive::IsFloatingPointType(result_type) && Primitive::IsIntegralType(input_type)) {
4891 if (input_type != Primitive::kPrimLong) {
4892 Register src = locations->InAt(0).AsRegister<Register>();
4893 FRegister dst = locations->Out().AsFpuRegister<FRegister>();
4894 __ Mtc1(src, FTMP);
4895 if (result_type == Primitive::kPrimFloat) {
4896 __ Cvtsw(dst, FTMP);
4897 } else {
4898 __ Cvtdw(dst, FTMP);
4899 }
4900 } else {
4901 int32_t entry_offset = (result_type == Primitive::kPrimFloat) ? QUICK_ENTRY_POINT(pL2f)
4902 : QUICK_ENTRY_POINT(pL2d);
4903 bool direct = (result_type == Primitive::kPrimFloat) ? IsDirectEntrypoint(kQuickL2f)
4904 : IsDirectEntrypoint(kQuickL2d);
4905 codegen_->InvokeRuntime(entry_offset,
4906 conversion,
4907 conversion->GetDexPc(),
4908 nullptr,
4909 direct);
4910 if (result_type == Primitive::kPrimFloat) {
4911 CheckEntrypointTypes<kQuickL2f, float, int64_t>();
4912 } else {
4913 CheckEntrypointTypes<kQuickL2d, double, int64_t>();
4914 }
4915 }
4916 } else if (Primitive::IsIntegralType(result_type) && Primitive::IsFloatingPointType(input_type)) {
4917 CHECK(result_type == Primitive::kPrimInt || result_type == Primitive::kPrimLong);
4918 int32_t entry_offset;
4919 bool direct;
4920 if (result_type != Primitive::kPrimLong) {
4921 entry_offset = (input_type == Primitive::kPrimFloat) ? QUICK_ENTRY_POINT(pF2iz)
4922 : QUICK_ENTRY_POINT(pD2iz);
4923 direct = (result_type == Primitive::kPrimFloat) ? IsDirectEntrypoint(kQuickF2iz)
4924 : IsDirectEntrypoint(kQuickD2iz);
4925 } else {
4926 entry_offset = (input_type == Primitive::kPrimFloat) ? QUICK_ENTRY_POINT(pF2l)
4927 : QUICK_ENTRY_POINT(pD2l);
4928 direct = (result_type == Primitive::kPrimFloat) ? IsDirectEntrypoint(kQuickF2l)
4929 : IsDirectEntrypoint(kQuickD2l);
4930 }
4931 codegen_->InvokeRuntime(entry_offset,
4932 conversion,
4933 conversion->GetDexPc(),
4934 nullptr,
4935 direct);
4936 if (result_type != Primitive::kPrimLong) {
4937 if (input_type == Primitive::kPrimFloat) {
4938 CheckEntrypointTypes<kQuickF2iz, int32_t, float>();
4939 } else {
4940 CheckEntrypointTypes<kQuickD2iz, int32_t, double>();
4941 }
4942 } else {
4943 if (input_type == Primitive::kPrimFloat) {
4944 CheckEntrypointTypes<kQuickF2l, int64_t, float>();
4945 } else {
4946 CheckEntrypointTypes<kQuickD2l, int64_t, double>();
4947 }
4948 }
4949 } else if (Primitive::IsFloatingPointType(result_type) &&
4950 Primitive::IsFloatingPointType(input_type)) {
4951 FRegister dst = locations->Out().AsFpuRegister<FRegister>();
4952 FRegister src = locations->InAt(0).AsFpuRegister<FRegister>();
4953 if (result_type == Primitive::kPrimFloat) {
4954 __ Cvtsd(dst, src);
4955 } else {
4956 __ Cvtds(dst, src);
4957 }
4958 } else {
4959 LOG(FATAL) << "Unexpected or unimplemented type conversion from " << input_type
4960 << " to " << result_type;
4961 }
4962}
4963
4964void LocationsBuilderMIPS::VisitUShr(HUShr* ushr) {
4965 HandleShift(ushr);
4966}
4967
4968void InstructionCodeGeneratorMIPS::VisitUShr(HUShr* ushr) {
4969 HandleShift(ushr);
4970}
4971
4972void LocationsBuilderMIPS::VisitXor(HXor* instruction) {
4973 HandleBinaryOp(instruction);
4974}
4975
4976void InstructionCodeGeneratorMIPS::VisitXor(HXor* instruction) {
4977 HandleBinaryOp(instruction);
4978}
4979
4980void LocationsBuilderMIPS::VisitBoundType(HBoundType* instruction ATTRIBUTE_UNUSED) {
4981 // Nothing to do, this should be removed during prepare for register allocator.
4982 LOG(FATAL) << "Unreachable";
4983}
4984
4985void InstructionCodeGeneratorMIPS::VisitBoundType(HBoundType* instruction ATTRIBUTE_UNUSED) {
4986 // Nothing to do, this should be removed during prepare for register allocator.
4987 LOG(FATAL) << "Unreachable";
4988}
4989
4990void LocationsBuilderMIPS::VisitEqual(HEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004991 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004992}
4993
4994void InstructionCodeGeneratorMIPS::VisitEqual(HEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004995 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02004996}
4997
4998void LocationsBuilderMIPS::VisitNotEqual(HNotEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004999 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005000}
5001
5002void InstructionCodeGeneratorMIPS::VisitNotEqual(HNotEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005003 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005004}
5005
5006void LocationsBuilderMIPS::VisitLessThan(HLessThan* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005007 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005008}
5009
5010void InstructionCodeGeneratorMIPS::VisitLessThan(HLessThan* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005011 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005012}
5013
5014void LocationsBuilderMIPS::VisitLessThanOrEqual(HLessThanOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005015 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005016}
5017
5018void InstructionCodeGeneratorMIPS::VisitLessThanOrEqual(HLessThanOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005019 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005020}
5021
5022void LocationsBuilderMIPS::VisitGreaterThan(HGreaterThan* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005023 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005024}
5025
5026void InstructionCodeGeneratorMIPS::VisitGreaterThan(HGreaterThan* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005027 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005028}
5029
5030void LocationsBuilderMIPS::VisitGreaterThanOrEqual(HGreaterThanOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005031 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005032}
5033
5034void InstructionCodeGeneratorMIPS::VisitGreaterThanOrEqual(HGreaterThanOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005035 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005036}
5037
5038void LocationsBuilderMIPS::VisitBelow(HBelow* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005039 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005040}
5041
5042void InstructionCodeGeneratorMIPS::VisitBelow(HBelow* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005043 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005044}
5045
5046void LocationsBuilderMIPS::VisitBelowOrEqual(HBelowOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005047 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005048}
5049
5050void InstructionCodeGeneratorMIPS::VisitBelowOrEqual(HBelowOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005051 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005052}
5053
5054void LocationsBuilderMIPS::VisitAbove(HAbove* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005055 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005056}
5057
5058void InstructionCodeGeneratorMIPS::VisitAbove(HAbove* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005059 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005060}
5061
5062void LocationsBuilderMIPS::VisitAboveOrEqual(HAboveOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005063 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005064}
5065
5066void InstructionCodeGeneratorMIPS::VisitAboveOrEqual(HAboveOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00005067 HandleCondition(comp);
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005068}
5069
5070void LocationsBuilderMIPS::VisitFakeString(HFakeString* instruction) {
5071 DCHECK(codegen_->IsBaseline());
5072 LocationSummary* locations =
5073 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
5074 locations->SetOut(Location::ConstantLocation(GetGraph()->GetNullConstant()));
5075}
5076
5077void InstructionCodeGeneratorMIPS::VisitFakeString(HFakeString* instruction ATTRIBUTE_UNUSED) {
5078 DCHECK(codegen_->IsBaseline());
5079 // Will be generated at use site.
5080}
5081
5082void LocationsBuilderMIPS::VisitPackedSwitch(HPackedSwitch* switch_instr) {
5083 LocationSummary* locations =
5084 new (GetGraph()->GetArena()) LocationSummary(switch_instr, LocationSummary::kNoCall);
5085 locations->SetInAt(0, Location::RequiresRegister());
5086}
5087
5088void InstructionCodeGeneratorMIPS::VisitPackedSwitch(HPackedSwitch* switch_instr) {
5089 int32_t lower_bound = switch_instr->GetStartValue();
5090 int32_t num_entries = switch_instr->GetNumEntries();
5091 LocationSummary* locations = switch_instr->GetLocations();
5092 Register value_reg = locations->InAt(0).AsRegister<Register>();
5093 HBasicBlock* default_block = switch_instr->GetDefaultBlock();
5094
5095 // Create a set of compare/jumps.
Vladimir Markof3e0ee22015-12-17 15:23:13 +00005096 Register temp_reg = TMP;
5097 __ Addiu32(temp_reg, value_reg, -lower_bound);
5098 // Jump to default if index is negative
5099 // Note: We don't check the case that index is positive while value < lower_bound, because in
5100 // this case, index >= num_entries must be true. So that we can save one branch instruction.
5101 __ Bltz(temp_reg, codegen_->GetLabelOf(default_block));
5102
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005103 const ArenaVector<HBasicBlock*>& successors = switch_instr->GetBlock()->GetSuccessors();
Vladimir Markof3e0ee22015-12-17 15:23:13 +00005104 // Jump to successors[0] if value == lower_bound.
5105 __ Beqz(temp_reg, codegen_->GetLabelOf(successors[0]));
5106 int32_t last_index = 0;
5107 for (; num_entries - last_index > 2; last_index += 2) {
5108 __ Addiu(temp_reg, temp_reg, -2);
5109 // Jump to successors[last_index + 1] if value < case_value[last_index + 2].
5110 __ Bltz(temp_reg, codegen_->GetLabelOf(successors[last_index + 1]));
5111 // Jump to successors[last_index + 2] if value == case_value[last_index + 2].
5112 __ Beqz(temp_reg, codegen_->GetLabelOf(successors[last_index + 2]));
5113 }
5114 if (num_entries - last_index == 2) {
5115 // The last missing case_value.
5116 __ Addiu(temp_reg, temp_reg, -1);
5117 __ Beqz(temp_reg, codegen_->GetLabelOf(successors[last_index + 1]));
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005118 }
5119
Vladimir Markof3e0ee22015-12-17 15:23:13 +00005120 // And the default for any other value.
Goran Jakovljevicf652cec2015-08-25 16:11:42 +02005121 if (!codegen_->GoesToNextBlock(switch_instr->GetBlock(), default_block)) {
5122 __ B(codegen_->GetLabelOf(default_block));
5123 }
5124}
5125
5126void LocationsBuilderMIPS::VisitInvokeUnresolved(HInvokeUnresolved* invoke) {
5127 // The trampoline uses the same calling convention as dex calling conventions,
5128 // except instead of loading arg0/r0 with the target Method*, arg0/r0 will contain
5129 // the method_idx.
5130 HandleInvoke(invoke);
5131}
5132
5133void InstructionCodeGeneratorMIPS::VisitInvokeUnresolved(HInvokeUnresolved* invoke) {
5134 codegen_->GenerateInvokeUnresolvedRuntimeCall(invoke);
5135}
5136
5137#undef __
5138#undef QUICK_ENTRY_POINT
5139
5140} // namespace mips
5141} // namespace art