blob: b8da17f27c889fba4bb9934f99bc17488b792ca7 [file] [log] [blame]
Alexey Frunze4dda3372015-06-01 18:31:49 -07001/*
2 * Copyright (C) 2015 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "code_generator_mips64.h"
18
Alexey Frunzec857c742015-09-23 15:12:39 -070019#include "art_method.h"
20#include "code_generator_utils.h"
Alexey Frunze4dda3372015-06-01 18:31:49 -070021#include "entrypoints/quick/quick_entrypoints.h"
22#include "entrypoints/quick/quick_entrypoints_enum.h"
23#include "gc/accounting/card_table.h"
24#include "intrinsics.h"
Chris Larsen3039e382015-08-26 07:54:08 -070025#include "intrinsics_mips64.h"
Alexey Frunze4dda3372015-06-01 18:31:49 -070026#include "mirror/array-inl.h"
27#include "mirror/class-inl.h"
28#include "offsets.h"
29#include "thread.h"
Alexey Frunze4dda3372015-06-01 18:31:49 -070030#include "utils/assembler.h"
Alexey Frunzea0e87b02015-09-24 22:57:20 -070031#include "utils/mips64/assembler_mips64.h"
Alexey Frunze4dda3372015-06-01 18:31:49 -070032#include "utils/stack_checks.h"
33
34namespace art {
35namespace mips64 {
36
37static constexpr int kCurrentMethodStackOffset = 0;
38static constexpr GpuRegister kMethodRegisterArgument = A0;
39
40// We need extra temporary/scratch registers (in addition to AT) in some cases.
Alexey Frunze4dda3372015-06-01 18:31:49 -070041static constexpr FpuRegister FTMP = F8;
42
Alexey Frunze4dda3372015-06-01 18:31:49 -070043Location Mips64ReturnLocation(Primitive::Type return_type) {
44 switch (return_type) {
45 case Primitive::kPrimBoolean:
46 case Primitive::kPrimByte:
47 case Primitive::kPrimChar:
48 case Primitive::kPrimShort:
49 case Primitive::kPrimInt:
50 case Primitive::kPrimNot:
51 case Primitive::kPrimLong:
52 return Location::RegisterLocation(V0);
53
54 case Primitive::kPrimFloat:
55 case Primitive::kPrimDouble:
56 return Location::FpuRegisterLocation(F0);
57
58 case Primitive::kPrimVoid:
59 return Location();
60 }
61 UNREACHABLE();
62}
63
64Location InvokeDexCallingConventionVisitorMIPS64::GetReturnLocation(Primitive::Type type) const {
65 return Mips64ReturnLocation(type);
66}
67
68Location InvokeDexCallingConventionVisitorMIPS64::GetMethodLocation() const {
69 return Location::RegisterLocation(kMethodRegisterArgument);
70}
71
72Location InvokeDexCallingConventionVisitorMIPS64::GetNextLocation(Primitive::Type type) {
73 Location next_location;
74 if (type == Primitive::kPrimVoid) {
75 LOG(FATAL) << "Unexpected parameter type " << type;
76 }
77
78 if (Primitive::IsFloatingPointType(type) &&
79 (float_index_ < calling_convention.GetNumberOfFpuRegisters())) {
80 next_location = Location::FpuRegisterLocation(
81 calling_convention.GetFpuRegisterAt(float_index_++));
82 gp_index_++;
83 } else if (!Primitive::IsFloatingPointType(type) &&
84 (gp_index_ < calling_convention.GetNumberOfRegisters())) {
85 next_location = Location::RegisterLocation(calling_convention.GetRegisterAt(gp_index_++));
86 float_index_++;
87 } else {
88 size_t stack_offset = calling_convention.GetStackOffsetOf(stack_index_);
89 next_location = Primitive::Is64BitType(type) ? Location::DoubleStackSlot(stack_offset)
90 : Location::StackSlot(stack_offset);
91 }
92
93 // Space on the stack is reserved for all arguments.
94 stack_index_ += Primitive::Is64BitType(type) ? 2 : 1;
95
96 // TODO: review
97
98 // TODO: shouldn't we use a whole machine word per argument on the stack?
99 // Implicit 4-byte method pointer (and such) will cause misalignment.
100
101 return next_location;
102}
103
104Location InvokeRuntimeCallingConvention::GetReturnLocation(Primitive::Type type) {
105 return Mips64ReturnLocation(type);
106}
107
108#define __ down_cast<CodeGeneratorMIPS64*>(codegen)->GetAssembler()->
109#define QUICK_ENTRY_POINT(x) QUICK_ENTRYPOINT_OFFSET(kMips64WordSize, x).Int32Value()
110
111class BoundsCheckSlowPathMIPS64 : public SlowPathCodeMIPS64 {
112 public:
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100113 explicit BoundsCheckSlowPathMIPS64(HBoundsCheck* instruction) : instruction_(instruction) {}
Alexey Frunze4dda3372015-06-01 18:31:49 -0700114
115 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100116 LocationSummary* locations = instruction_->GetLocations();
Alexey Frunze4dda3372015-06-01 18:31:49 -0700117 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
118 __ Bind(GetEntryLabel());
David Brazdil77a48ae2015-09-15 12:34:04 +0000119 if (instruction_->CanThrowIntoCatchBlock()) {
120 // Live registers will be restored in the catch block if caught.
121 SaveLiveRegisters(codegen, instruction_->GetLocations());
122 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700123 // We're moving two locations to locations that could overlap, so we need a parallel
124 // move resolver.
125 InvokeRuntimeCallingConvention calling_convention;
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100126 codegen->EmitParallelMoves(locations->InAt(0),
Alexey Frunze4dda3372015-06-01 18:31:49 -0700127 Location::RegisterLocation(calling_convention.GetRegisterAt(0)),
128 Primitive::kPrimInt,
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100129 locations->InAt(1),
Alexey Frunze4dda3372015-06-01 18:31:49 -0700130 Location::RegisterLocation(calling_convention.GetRegisterAt(1)),
131 Primitive::kPrimInt);
132 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pThrowArrayBounds),
133 instruction_,
134 instruction_->GetDexPc(),
135 this);
136 CheckEntrypointTypes<kQuickThrowArrayBounds, void, int32_t, int32_t>();
137 }
138
Alexandre Rames8158f282015-08-07 10:26:17 +0100139 bool IsFatal() const OVERRIDE { return true; }
140
Roland Levillain46648892015-06-19 16:07:18 +0100141 const char* GetDescription() const OVERRIDE { return "BoundsCheckSlowPathMIPS64"; }
142
Alexey Frunze4dda3372015-06-01 18:31:49 -0700143 private:
144 HBoundsCheck* const instruction_;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700145
146 DISALLOW_COPY_AND_ASSIGN(BoundsCheckSlowPathMIPS64);
147};
148
149class DivZeroCheckSlowPathMIPS64 : public SlowPathCodeMIPS64 {
150 public:
151 explicit DivZeroCheckSlowPathMIPS64(HDivZeroCheck* instruction) : instruction_(instruction) {}
152
153 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
154 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
155 __ Bind(GetEntryLabel());
David Brazdil77a48ae2015-09-15 12:34:04 +0000156 if (instruction_->CanThrowIntoCatchBlock()) {
157 // Live registers will be restored in the catch block if caught.
158 SaveLiveRegisters(codegen, instruction_->GetLocations());
159 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700160 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pThrowDivZero),
161 instruction_,
162 instruction_->GetDexPc(),
163 this);
164 CheckEntrypointTypes<kQuickThrowDivZero, void, void>();
165 }
166
Alexandre Rames8158f282015-08-07 10:26:17 +0100167 bool IsFatal() const OVERRIDE { return true; }
168
Roland Levillain46648892015-06-19 16:07:18 +0100169 const char* GetDescription() const OVERRIDE { return "DivZeroCheckSlowPathMIPS64"; }
170
Alexey Frunze4dda3372015-06-01 18:31:49 -0700171 private:
172 HDivZeroCheck* const instruction_;
173 DISALLOW_COPY_AND_ASSIGN(DivZeroCheckSlowPathMIPS64);
174};
175
176class LoadClassSlowPathMIPS64 : public SlowPathCodeMIPS64 {
177 public:
178 LoadClassSlowPathMIPS64(HLoadClass* cls,
179 HInstruction* at,
180 uint32_t dex_pc,
181 bool do_clinit)
182 : cls_(cls), at_(at), dex_pc_(dex_pc), do_clinit_(do_clinit) {
183 DCHECK(at->IsLoadClass() || at->IsClinitCheck());
184 }
185
186 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
187 LocationSummary* locations = at_->GetLocations();
188 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
189
190 __ Bind(GetEntryLabel());
191 SaveLiveRegisters(codegen, locations);
192
193 InvokeRuntimeCallingConvention calling_convention;
194 __ LoadConst32(calling_convention.GetRegisterAt(0), cls_->GetTypeIndex());
195 int32_t entry_point_offset = do_clinit_ ? QUICK_ENTRY_POINT(pInitializeStaticStorage)
196 : QUICK_ENTRY_POINT(pInitializeType);
197 mips64_codegen->InvokeRuntime(entry_point_offset, at_, dex_pc_, this);
198 if (do_clinit_) {
199 CheckEntrypointTypes<kQuickInitializeStaticStorage, void*, uint32_t>();
200 } else {
201 CheckEntrypointTypes<kQuickInitializeType, void*, uint32_t>();
202 }
203
204 // Move the class to the desired location.
205 Location out = locations->Out();
206 if (out.IsValid()) {
207 DCHECK(out.IsRegister() && !locations->GetLiveRegisters()->ContainsCoreRegister(out.reg()));
208 Primitive::Type type = at_->GetType();
209 mips64_codegen->MoveLocation(out, calling_convention.GetReturnLocation(type), type);
210 }
211
212 RestoreLiveRegisters(codegen, locations);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700213 __ Bc(GetExitLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700214 }
215
Roland Levillain46648892015-06-19 16:07:18 +0100216 const char* GetDescription() const OVERRIDE { return "LoadClassSlowPathMIPS64"; }
217
Alexey Frunze4dda3372015-06-01 18:31:49 -0700218 private:
219 // The class this slow path will load.
220 HLoadClass* const cls_;
221
222 // The instruction where this slow path is happening.
223 // (Might be the load class or an initialization check).
224 HInstruction* const at_;
225
226 // The dex PC of `at_`.
227 const uint32_t dex_pc_;
228
229 // Whether to initialize the class.
230 const bool do_clinit_;
231
232 DISALLOW_COPY_AND_ASSIGN(LoadClassSlowPathMIPS64);
233};
234
235class LoadStringSlowPathMIPS64 : public SlowPathCodeMIPS64 {
236 public:
237 explicit LoadStringSlowPathMIPS64(HLoadString* instruction) : instruction_(instruction) {}
238
239 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
240 LocationSummary* locations = instruction_->GetLocations();
241 DCHECK(!locations->GetLiveRegisters()->ContainsCoreRegister(locations->Out().reg()));
242 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
243
244 __ Bind(GetEntryLabel());
245 SaveLiveRegisters(codegen, locations);
246
247 InvokeRuntimeCallingConvention calling_convention;
248 __ LoadConst32(calling_convention.GetRegisterAt(0), instruction_->GetStringIndex());
249 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pResolveString),
250 instruction_,
251 instruction_->GetDexPc(),
252 this);
253 CheckEntrypointTypes<kQuickResolveString, void*, uint32_t>();
254 Primitive::Type type = instruction_->GetType();
255 mips64_codegen->MoveLocation(locations->Out(),
256 calling_convention.GetReturnLocation(type),
257 type);
258
259 RestoreLiveRegisters(codegen, locations);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700260 __ Bc(GetExitLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700261 }
262
Roland Levillain46648892015-06-19 16:07:18 +0100263 const char* GetDescription() const OVERRIDE { return "LoadStringSlowPathMIPS64"; }
264
Alexey Frunze4dda3372015-06-01 18:31:49 -0700265 private:
266 HLoadString* const instruction_;
267
268 DISALLOW_COPY_AND_ASSIGN(LoadStringSlowPathMIPS64);
269};
270
271class NullCheckSlowPathMIPS64 : public SlowPathCodeMIPS64 {
272 public:
273 explicit NullCheckSlowPathMIPS64(HNullCheck* instr) : instruction_(instr) {}
274
275 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
276 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
277 __ Bind(GetEntryLabel());
David Brazdil77a48ae2015-09-15 12:34:04 +0000278 if (instruction_->CanThrowIntoCatchBlock()) {
279 // Live registers will be restored in the catch block if caught.
280 SaveLiveRegisters(codegen, instruction_->GetLocations());
281 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700282 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pThrowNullPointer),
283 instruction_,
284 instruction_->GetDexPc(),
285 this);
286 CheckEntrypointTypes<kQuickThrowNullPointer, void, void>();
287 }
288
Alexandre Rames8158f282015-08-07 10:26:17 +0100289 bool IsFatal() const OVERRIDE { return true; }
290
Roland Levillain46648892015-06-19 16:07:18 +0100291 const char* GetDescription() const OVERRIDE { return "NullCheckSlowPathMIPS64"; }
292
Alexey Frunze4dda3372015-06-01 18:31:49 -0700293 private:
294 HNullCheck* const instruction_;
295
296 DISALLOW_COPY_AND_ASSIGN(NullCheckSlowPathMIPS64);
297};
298
299class SuspendCheckSlowPathMIPS64 : public SlowPathCodeMIPS64 {
300 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100301 SuspendCheckSlowPathMIPS64(HSuspendCheck* instruction, HBasicBlock* successor)
Alexey Frunze4dda3372015-06-01 18:31:49 -0700302 : instruction_(instruction), successor_(successor) {}
303
304 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
305 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
306 __ Bind(GetEntryLabel());
307 SaveLiveRegisters(codegen, instruction_->GetLocations());
308 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pTestSuspend),
309 instruction_,
310 instruction_->GetDexPc(),
311 this);
312 CheckEntrypointTypes<kQuickTestSuspend, void, void>();
313 RestoreLiveRegisters(codegen, instruction_->GetLocations());
314 if (successor_ == nullptr) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700315 __ Bc(GetReturnLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700316 } else {
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700317 __ Bc(mips64_codegen->GetLabelOf(successor_));
Alexey Frunze4dda3372015-06-01 18:31:49 -0700318 }
319 }
320
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700321 Mips64Label* GetReturnLabel() {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700322 DCHECK(successor_ == nullptr);
323 return &return_label_;
324 }
325
Roland Levillain46648892015-06-19 16:07:18 +0100326 const char* GetDescription() const OVERRIDE { return "SuspendCheckSlowPathMIPS64"; }
327
Alexey Frunze4dda3372015-06-01 18:31:49 -0700328 private:
329 HSuspendCheck* const instruction_;
330 // If not null, the block to branch to after the suspend check.
331 HBasicBlock* const successor_;
332
333 // If `successor_` is null, the label to branch to after the suspend check.
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700334 Mips64Label return_label_;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700335
336 DISALLOW_COPY_AND_ASSIGN(SuspendCheckSlowPathMIPS64);
337};
338
339class TypeCheckSlowPathMIPS64 : public SlowPathCodeMIPS64 {
340 public:
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100341 explicit TypeCheckSlowPathMIPS64(HInstruction* instruction) : instruction_(instruction) {}
Alexey Frunze4dda3372015-06-01 18:31:49 -0700342
343 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
344 LocationSummary* locations = instruction_->GetLocations();
Goran Jakovljevicf652cec2015-08-25 16:11:42 +0200345 Location object_class = instruction_->IsCheckCast() ? locations->GetTemp(0) : locations->Out();
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100346 uint32_t dex_pc = instruction_->GetDexPc();
Alexey Frunze4dda3372015-06-01 18:31:49 -0700347 DCHECK(instruction_->IsCheckCast()
348 || !locations->GetLiveRegisters()->ContainsCoreRegister(locations->Out().reg()));
349 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
350
351 __ Bind(GetEntryLabel());
352 SaveLiveRegisters(codegen, locations);
353
354 // We're moving two locations to locations that could overlap, so we need a parallel
355 // move resolver.
356 InvokeRuntimeCallingConvention calling_convention;
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100357 codegen->EmitParallelMoves(locations->InAt(1),
Alexey Frunze4dda3372015-06-01 18:31:49 -0700358 Location::RegisterLocation(calling_convention.GetRegisterAt(0)),
359 Primitive::kPrimNot,
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100360 object_class,
Alexey Frunze4dda3372015-06-01 18:31:49 -0700361 Location::RegisterLocation(calling_convention.GetRegisterAt(1)),
362 Primitive::kPrimNot);
363
364 if (instruction_->IsInstanceOf()) {
365 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pInstanceofNonTrivial),
366 instruction_,
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100367 dex_pc,
Alexey Frunze4dda3372015-06-01 18:31:49 -0700368 this);
Roland Levillain888d0672015-11-23 18:53:50 +0000369 CheckEntrypointTypes<
370 kQuickInstanceofNonTrivial, uint32_t, const mirror::Class*, const mirror::Class*>();
Alexey Frunze4dda3372015-06-01 18:31:49 -0700371 Primitive::Type ret_type = instruction_->GetType();
372 Location ret_loc = calling_convention.GetReturnLocation(ret_type);
373 mips64_codegen->MoveLocation(locations->Out(), ret_loc, ret_type);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700374 } else {
375 DCHECK(instruction_->IsCheckCast());
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100376 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pCheckCast), instruction_, dex_pc, this);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700377 CheckEntrypointTypes<kQuickCheckCast, void, const mirror::Class*, const mirror::Class*>();
378 }
379
380 RestoreLiveRegisters(codegen, locations);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700381 __ Bc(GetExitLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700382 }
383
Roland Levillain46648892015-06-19 16:07:18 +0100384 const char* GetDescription() const OVERRIDE { return "TypeCheckSlowPathMIPS64"; }
385
Alexey Frunze4dda3372015-06-01 18:31:49 -0700386 private:
387 HInstruction* const instruction_;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700388
389 DISALLOW_COPY_AND_ASSIGN(TypeCheckSlowPathMIPS64);
390};
391
392class DeoptimizationSlowPathMIPS64 : public SlowPathCodeMIPS64 {
393 public:
394 explicit DeoptimizationSlowPathMIPS64(HInstruction* instruction)
395 : instruction_(instruction) {}
396
397 void EmitNativeCode(CodeGenerator* codegen) OVERRIDE {
398 __ Bind(GetEntryLabel());
399 SaveLiveRegisters(codegen, instruction_->GetLocations());
400 DCHECK(instruction_->IsDeoptimize());
401 HDeoptimize* deoptimize = instruction_->AsDeoptimize();
402 uint32_t dex_pc = deoptimize->GetDexPc();
403 CodeGeneratorMIPS64* mips64_codegen = down_cast<CodeGeneratorMIPS64*>(codegen);
404 mips64_codegen->InvokeRuntime(QUICK_ENTRY_POINT(pDeoptimize), instruction_, dex_pc, this);
Roland Levillain888d0672015-11-23 18:53:50 +0000405 CheckEntrypointTypes<kQuickDeoptimize, void, void>();
Alexey Frunze4dda3372015-06-01 18:31:49 -0700406 }
407
Roland Levillain46648892015-06-19 16:07:18 +0100408 const char* GetDescription() const OVERRIDE { return "DeoptimizationSlowPathMIPS64"; }
409
Alexey Frunze4dda3372015-06-01 18:31:49 -0700410 private:
411 HInstruction* const instruction_;
412 DISALLOW_COPY_AND_ASSIGN(DeoptimizationSlowPathMIPS64);
413};
414
415CodeGeneratorMIPS64::CodeGeneratorMIPS64(HGraph* graph,
416 const Mips64InstructionSetFeatures& isa_features,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100417 const CompilerOptions& compiler_options,
418 OptimizingCompilerStats* stats)
Alexey Frunze4dda3372015-06-01 18:31:49 -0700419 : CodeGenerator(graph,
420 kNumberOfGpuRegisters,
421 kNumberOfFpuRegisters,
Roland Levillain0d5a2812015-11-13 10:07:31 +0000422 /* number_of_register_pairs */ 0,
Alexey Frunze4dda3372015-06-01 18:31:49 -0700423 ComputeRegisterMask(reinterpret_cast<const int*>(kCoreCalleeSaves),
424 arraysize(kCoreCalleeSaves)),
425 ComputeRegisterMask(reinterpret_cast<const int*>(kFpuCalleeSaves),
426 arraysize(kFpuCalleeSaves)),
Serban Constantinescuecc43662015-08-13 13:33:12 +0100427 compiler_options,
428 stats),
Vladimir Marko225b6462015-09-28 12:17:40 +0100429 block_labels_(nullptr),
Alexey Frunze4dda3372015-06-01 18:31:49 -0700430 location_builder_(graph, this),
431 instruction_visitor_(graph, this),
432 move_resolver_(graph->GetArena(), this),
433 isa_features_(isa_features) {
434 // Save RA (containing the return address) to mimic Quick.
435 AddAllocatedRegister(Location::RegisterLocation(RA));
436}
437
438#undef __
439#define __ down_cast<Mips64Assembler*>(GetAssembler())->
440#define QUICK_ENTRY_POINT(x) QUICK_ENTRYPOINT_OFFSET(kMips64WordSize, x).Int32Value()
441
442void CodeGeneratorMIPS64::Finalize(CodeAllocator* allocator) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700443 // Ensure that we fix up branches.
444 __ FinalizeCode();
445
446 // Adjust native pc offsets in stack maps.
447 for (size_t i = 0, num = stack_map_stream_.GetNumberOfStackMaps(); i != num; ++i) {
448 uint32_t old_position = stack_map_stream_.GetStackMap(i).native_pc_offset;
449 uint32_t new_position = __ GetAdjustedPosition(old_position);
450 DCHECK_GE(new_position, old_position);
451 stack_map_stream_.SetStackMapNativePcOffset(i, new_position);
452 }
453
454 // Adjust pc offsets for the disassembly information.
455 if (disasm_info_ != nullptr) {
456 GeneratedCodeInterval* frame_entry_interval = disasm_info_->GetFrameEntryInterval();
457 frame_entry_interval->start = __ GetAdjustedPosition(frame_entry_interval->start);
458 frame_entry_interval->end = __ GetAdjustedPosition(frame_entry_interval->end);
459 for (auto& it : *disasm_info_->GetInstructionIntervals()) {
460 it.second.start = __ GetAdjustedPosition(it.second.start);
461 it.second.end = __ GetAdjustedPosition(it.second.end);
462 }
463 for (auto& it : *disasm_info_->GetSlowPathIntervals()) {
464 it.code_interval.start = __ GetAdjustedPosition(it.code_interval.start);
465 it.code_interval.end = __ GetAdjustedPosition(it.code_interval.end);
466 }
467 }
468
Alexey Frunze4dda3372015-06-01 18:31:49 -0700469 CodeGenerator::Finalize(allocator);
470}
471
472Mips64Assembler* ParallelMoveResolverMIPS64::GetAssembler() const {
473 return codegen_->GetAssembler();
474}
475
476void ParallelMoveResolverMIPS64::EmitMove(size_t index) {
Vladimir Marko225b6462015-09-28 12:17:40 +0100477 MoveOperands* move = moves_[index];
Alexey Frunze4dda3372015-06-01 18:31:49 -0700478 codegen_->MoveLocation(move->GetDestination(), move->GetSource(), move->GetType());
479}
480
481void ParallelMoveResolverMIPS64::EmitSwap(size_t index) {
Vladimir Marko225b6462015-09-28 12:17:40 +0100482 MoveOperands* move = moves_[index];
Alexey Frunze4dda3372015-06-01 18:31:49 -0700483 codegen_->SwapLocations(move->GetDestination(), move->GetSource(), move->GetType());
484}
485
486void ParallelMoveResolverMIPS64::RestoreScratch(int reg) {
487 // Pop reg
488 __ Ld(GpuRegister(reg), SP, 0);
489 __ DecreaseFrameSize(kMips64WordSize);
490}
491
492void ParallelMoveResolverMIPS64::SpillScratch(int reg) {
493 // Push reg
494 __ IncreaseFrameSize(kMips64WordSize);
495 __ Sd(GpuRegister(reg), SP, 0);
496}
497
498void ParallelMoveResolverMIPS64::Exchange(int index1, int index2, bool double_slot) {
499 LoadOperandType load_type = double_slot ? kLoadDoubleword : kLoadWord;
500 StoreOperandType store_type = double_slot ? kStoreDoubleword : kStoreWord;
501 // Allocate a scratch register other than TMP, if available.
502 // Else, spill V0 (arbitrary choice) and use it as a scratch register (it will be
503 // automatically unspilled when the scratch scope object is destroyed).
504 ScratchRegisterScope ensure_scratch(this, TMP, V0, codegen_->GetNumberOfCoreRegisters());
505 // If V0 spills onto the stack, SP-relative offsets need to be adjusted.
506 int stack_offset = ensure_scratch.IsSpilled() ? kMips64WordSize : 0;
507 __ LoadFromOffset(load_type,
508 GpuRegister(ensure_scratch.GetRegister()),
509 SP,
510 index1 + stack_offset);
511 __ LoadFromOffset(load_type,
512 TMP,
513 SP,
514 index2 + stack_offset);
515 __ StoreToOffset(store_type,
516 GpuRegister(ensure_scratch.GetRegister()),
517 SP,
518 index2 + stack_offset);
519 __ StoreToOffset(store_type, TMP, SP, index1 + stack_offset);
520}
521
522static dwarf::Reg DWARFReg(GpuRegister reg) {
523 return dwarf::Reg::Mips64Core(static_cast<int>(reg));
524}
525
526// TODO: mapping of floating-point registers to DWARF
527
528void CodeGeneratorMIPS64::GenerateFrameEntry() {
529 __ Bind(&frame_entry_label_);
530
531 bool do_overflow_check = FrameNeedsStackCheck(GetFrameSize(), kMips64) || !IsLeafMethod();
532
533 if (do_overflow_check) {
534 __ LoadFromOffset(kLoadWord,
535 ZERO,
536 SP,
537 -static_cast<int32_t>(GetStackOverflowReservedBytes(kMips64)));
538 RecordPcInfo(nullptr, 0);
539 }
540
541 // TODO: anything related to T9/GP/GOT/PIC/.so's?
542
543 if (HasEmptyFrame()) {
544 return;
545 }
546
547 // Make sure the frame size isn't unreasonably large. Per the various APIs
548 // it looks like it should always be less than 2GB in size, which allows
549 // us using 32-bit signed offsets from the stack pointer.
550 if (GetFrameSize() > 0x7FFFFFFF)
551 LOG(FATAL) << "Stack frame larger than 2GB";
552
553 // Spill callee-saved registers.
554 // Note that their cumulative size is small and they can be indexed using
555 // 16-bit offsets.
556
557 // TODO: increment/decrement SP in one step instead of two or remove this comment.
558
559 uint32_t ofs = FrameEntrySpillSize();
560 __ IncreaseFrameSize(ofs);
561
562 for (int i = arraysize(kCoreCalleeSaves) - 1; i >= 0; --i) {
563 GpuRegister reg = kCoreCalleeSaves[i];
564 if (allocated_registers_.ContainsCoreRegister(reg)) {
565 ofs -= kMips64WordSize;
566 __ Sd(reg, SP, ofs);
567 __ cfi().RelOffset(DWARFReg(reg), ofs);
568 }
569 }
570
571 for (int i = arraysize(kFpuCalleeSaves) - 1; i >= 0; --i) {
572 FpuRegister reg = kFpuCalleeSaves[i];
573 if (allocated_registers_.ContainsFloatingPointRegister(reg)) {
574 ofs -= kMips64WordSize;
575 __ Sdc1(reg, SP, ofs);
576 // TODO: __ cfi().RelOffset(DWARFReg(reg), ofs);
577 }
578 }
579
580 // Allocate the rest of the frame and store the current method pointer
581 // at its end.
582
583 __ IncreaseFrameSize(GetFrameSize() - FrameEntrySpillSize());
584
585 static_assert(IsInt<16>(kCurrentMethodStackOffset),
586 "kCurrentMethodStackOffset must fit into int16_t");
587 __ Sd(kMethodRegisterArgument, SP, kCurrentMethodStackOffset);
588}
589
590void CodeGeneratorMIPS64::GenerateFrameExit() {
591 __ cfi().RememberState();
592
593 // TODO: anything related to T9/GP/GOT/PIC/.so's?
594
595 if (!HasEmptyFrame()) {
596 // Deallocate the rest of the frame.
597
598 __ DecreaseFrameSize(GetFrameSize() - FrameEntrySpillSize());
599
600 // Restore callee-saved registers.
601 // Note that their cumulative size is small and they can be indexed using
602 // 16-bit offsets.
603
604 // TODO: increment/decrement SP in one step instead of two or remove this comment.
605
606 uint32_t ofs = 0;
607
608 for (size_t i = 0; i < arraysize(kFpuCalleeSaves); ++i) {
609 FpuRegister reg = kFpuCalleeSaves[i];
610 if (allocated_registers_.ContainsFloatingPointRegister(reg)) {
611 __ Ldc1(reg, SP, ofs);
612 ofs += kMips64WordSize;
613 // TODO: __ cfi().Restore(DWARFReg(reg));
614 }
615 }
616
617 for (size_t i = 0; i < arraysize(kCoreCalleeSaves); ++i) {
618 GpuRegister reg = kCoreCalleeSaves[i];
619 if (allocated_registers_.ContainsCoreRegister(reg)) {
620 __ Ld(reg, SP, ofs);
621 ofs += kMips64WordSize;
622 __ cfi().Restore(DWARFReg(reg));
623 }
624 }
625
626 DCHECK_EQ(ofs, FrameEntrySpillSize());
627 __ DecreaseFrameSize(ofs);
628 }
629
630 __ Jr(RA);
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700631 __ Nop();
Alexey Frunze4dda3372015-06-01 18:31:49 -0700632
633 __ cfi().RestoreState();
634 __ cfi().DefCFAOffset(GetFrameSize());
635}
636
637void CodeGeneratorMIPS64::Bind(HBasicBlock* block) {
638 __ Bind(GetLabelOf(block));
639}
640
641void CodeGeneratorMIPS64::MoveLocation(Location destination,
642 Location source,
Calin Juravlee460d1d2015-09-29 04:52:17 +0100643 Primitive::Type dst_type) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700644 if (source.Equals(destination)) {
645 return;
646 }
647
648 // A valid move can always be inferred from the destination and source
649 // locations. When moving from and to a register, the argument type can be
650 // used to generate 32bit instead of 64bit moves.
Calin Juravlee460d1d2015-09-29 04:52:17 +0100651 bool unspecified_type = (dst_type == Primitive::kPrimVoid);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700652 DCHECK_EQ(unspecified_type, false);
653
654 if (destination.IsRegister() || destination.IsFpuRegister()) {
655 if (unspecified_type) {
656 HConstant* src_cst = source.IsConstant() ? source.GetConstant() : nullptr;
657 if (source.IsStackSlot() ||
658 (src_cst != nullptr && (src_cst->IsIntConstant()
659 || src_cst->IsFloatConstant()
660 || src_cst->IsNullConstant()))) {
661 // For stack slots and 32bit constants, a 64bit type is appropriate.
Calin Juravlee460d1d2015-09-29 04:52:17 +0100662 dst_type = destination.IsRegister() ? Primitive::kPrimInt : Primitive::kPrimFloat;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700663 } else {
664 // If the source is a double stack slot or a 64bit constant, a 64bit
665 // type is appropriate. Else the source is a register, and since the
666 // type has not been specified, we chose a 64bit type to force a 64bit
667 // move.
Calin Juravlee460d1d2015-09-29 04:52:17 +0100668 dst_type = destination.IsRegister() ? Primitive::kPrimLong : Primitive::kPrimDouble;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700669 }
670 }
Calin Juravlee460d1d2015-09-29 04:52:17 +0100671 DCHECK((destination.IsFpuRegister() && Primitive::IsFloatingPointType(dst_type)) ||
672 (destination.IsRegister() && !Primitive::IsFloatingPointType(dst_type)));
Alexey Frunze4dda3372015-06-01 18:31:49 -0700673 if (source.IsStackSlot() || source.IsDoubleStackSlot()) {
674 // Move to GPR/FPR from stack
675 LoadOperandType load_type = source.IsStackSlot() ? kLoadWord : kLoadDoubleword;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100676 if (Primitive::IsFloatingPointType(dst_type)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700677 __ LoadFpuFromOffset(load_type,
678 destination.AsFpuRegister<FpuRegister>(),
679 SP,
680 source.GetStackIndex());
681 } else {
682 // TODO: use load_type = kLoadUnsignedWord when type == Primitive::kPrimNot.
683 __ LoadFromOffset(load_type,
684 destination.AsRegister<GpuRegister>(),
685 SP,
686 source.GetStackIndex());
687 }
688 } else if (source.IsConstant()) {
689 // Move to GPR/FPR from constant
690 GpuRegister gpr = AT;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100691 if (!Primitive::IsFloatingPointType(dst_type)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700692 gpr = destination.AsRegister<GpuRegister>();
693 }
Calin Juravlee460d1d2015-09-29 04:52:17 +0100694 if (dst_type == Primitive::kPrimInt || dst_type == Primitive::kPrimFloat) {
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700695 int32_t value = GetInt32ValueOf(source.GetConstant()->AsConstant());
696 if (Primitive::IsFloatingPointType(dst_type) && value == 0) {
697 gpr = ZERO;
698 } else {
699 __ LoadConst32(gpr, value);
700 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700701 } else {
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700702 int64_t value = GetInt64ValueOf(source.GetConstant()->AsConstant());
703 if (Primitive::IsFloatingPointType(dst_type) && value == 0) {
704 gpr = ZERO;
705 } else {
706 __ LoadConst64(gpr, value);
707 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700708 }
Calin Juravlee460d1d2015-09-29 04:52:17 +0100709 if (dst_type == Primitive::kPrimFloat) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700710 __ Mtc1(gpr, destination.AsFpuRegister<FpuRegister>());
Calin Juravlee460d1d2015-09-29 04:52:17 +0100711 } else if (dst_type == Primitive::kPrimDouble) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700712 __ Dmtc1(gpr, destination.AsFpuRegister<FpuRegister>());
713 }
Calin Juravlee460d1d2015-09-29 04:52:17 +0100714 } else if (source.IsRegister()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700715 if (destination.IsRegister()) {
716 // Move to GPR from GPR
717 __ Move(destination.AsRegister<GpuRegister>(), source.AsRegister<GpuRegister>());
718 } else {
Calin Juravlee460d1d2015-09-29 04:52:17 +0100719 DCHECK(destination.IsFpuRegister());
720 if (Primitive::Is64BitType(dst_type)) {
721 __ Dmtc1(source.AsRegister<GpuRegister>(), destination.AsFpuRegister<FpuRegister>());
722 } else {
723 __ Mtc1(source.AsRegister<GpuRegister>(), destination.AsFpuRegister<FpuRegister>());
724 }
725 }
726 } else if (source.IsFpuRegister()) {
727 if (destination.IsFpuRegister()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700728 // Move to FPR from FPR
Calin Juravlee460d1d2015-09-29 04:52:17 +0100729 if (dst_type == Primitive::kPrimFloat) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700730 __ MovS(destination.AsFpuRegister<FpuRegister>(), source.AsFpuRegister<FpuRegister>());
731 } else {
Calin Juravlee460d1d2015-09-29 04:52:17 +0100732 DCHECK_EQ(dst_type, Primitive::kPrimDouble);
Alexey Frunze4dda3372015-06-01 18:31:49 -0700733 __ MovD(destination.AsFpuRegister<FpuRegister>(), source.AsFpuRegister<FpuRegister>());
734 }
Calin Juravlee460d1d2015-09-29 04:52:17 +0100735 } else {
736 DCHECK(destination.IsRegister());
737 if (Primitive::Is64BitType(dst_type)) {
738 __ Dmfc1(destination.AsRegister<GpuRegister>(), source.AsFpuRegister<FpuRegister>());
739 } else {
740 __ Mfc1(destination.AsRegister<GpuRegister>(), source.AsFpuRegister<FpuRegister>());
741 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700742 }
743 }
744 } else { // The destination is not a register. It must be a stack slot.
745 DCHECK(destination.IsStackSlot() || destination.IsDoubleStackSlot());
746 if (source.IsRegister() || source.IsFpuRegister()) {
747 if (unspecified_type) {
748 if (source.IsRegister()) {
Calin Juravlee460d1d2015-09-29 04:52:17 +0100749 dst_type = destination.IsStackSlot() ? Primitive::kPrimInt : Primitive::kPrimLong;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700750 } else {
Calin Juravlee460d1d2015-09-29 04:52:17 +0100751 dst_type = destination.IsStackSlot() ? Primitive::kPrimFloat : Primitive::kPrimDouble;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700752 }
753 }
Calin Juravlee460d1d2015-09-29 04:52:17 +0100754 DCHECK((destination.IsDoubleStackSlot() == Primitive::Is64BitType(dst_type)) &&
755 (source.IsFpuRegister() == Primitive::IsFloatingPointType(dst_type)));
Alexey Frunze4dda3372015-06-01 18:31:49 -0700756 // Move to stack from GPR/FPR
757 StoreOperandType store_type = destination.IsStackSlot() ? kStoreWord : kStoreDoubleword;
758 if (source.IsRegister()) {
759 __ StoreToOffset(store_type,
760 source.AsRegister<GpuRegister>(),
761 SP,
762 destination.GetStackIndex());
763 } else {
764 __ StoreFpuToOffset(store_type,
765 source.AsFpuRegister<FpuRegister>(),
766 SP,
767 destination.GetStackIndex());
768 }
769 } else if (source.IsConstant()) {
770 // Move to stack from constant
771 HConstant* src_cst = source.GetConstant();
772 StoreOperandType store_type = destination.IsStackSlot() ? kStoreWord : kStoreDoubleword;
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700773 GpuRegister gpr = ZERO;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700774 if (destination.IsStackSlot()) {
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700775 int32_t value = GetInt32ValueOf(src_cst->AsConstant());
776 if (value != 0) {
777 gpr = TMP;
778 __ LoadConst32(gpr, value);
779 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700780 } else {
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700781 DCHECK(destination.IsDoubleStackSlot());
782 int64_t value = GetInt64ValueOf(src_cst->AsConstant());
783 if (value != 0) {
784 gpr = TMP;
785 __ LoadConst64(gpr, value);
786 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700787 }
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700788 __ StoreToOffset(store_type, gpr, SP, destination.GetStackIndex());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700789 } else {
790 DCHECK(source.IsStackSlot() || source.IsDoubleStackSlot());
791 DCHECK_EQ(source.IsDoubleStackSlot(), destination.IsDoubleStackSlot());
792 // Move to stack from stack
793 if (destination.IsStackSlot()) {
794 __ LoadFromOffset(kLoadWord, TMP, SP, source.GetStackIndex());
795 __ StoreToOffset(kStoreWord, TMP, SP, destination.GetStackIndex());
796 } else {
797 __ LoadFromOffset(kLoadDoubleword, TMP, SP, source.GetStackIndex());
798 __ StoreToOffset(kStoreDoubleword, TMP, SP, destination.GetStackIndex());
799 }
800 }
801 }
802}
803
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700804void CodeGeneratorMIPS64::SwapLocations(Location loc1, Location loc2, Primitive::Type type) {
Alexey Frunze4dda3372015-06-01 18:31:49 -0700805 DCHECK(!loc1.IsConstant());
806 DCHECK(!loc2.IsConstant());
807
808 if (loc1.Equals(loc2)) {
809 return;
810 }
811
812 bool is_slot1 = loc1.IsStackSlot() || loc1.IsDoubleStackSlot();
813 bool is_slot2 = loc2.IsStackSlot() || loc2.IsDoubleStackSlot();
814 bool is_fp_reg1 = loc1.IsFpuRegister();
815 bool is_fp_reg2 = loc2.IsFpuRegister();
816
817 if (loc2.IsRegister() && loc1.IsRegister()) {
818 // Swap 2 GPRs
819 GpuRegister r1 = loc1.AsRegister<GpuRegister>();
820 GpuRegister r2 = loc2.AsRegister<GpuRegister>();
821 __ Move(TMP, r2);
822 __ Move(r2, r1);
823 __ Move(r1, TMP);
824 } else if (is_fp_reg2 && is_fp_reg1) {
825 // Swap 2 FPRs
826 FpuRegister r1 = loc1.AsFpuRegister<FpuRegister>();
827 FpuRegister r2 = loc2.AsFpuRegister<FpuRegister>();
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700828 if (type == Primitive::kPrimFloat) {
829 __ MovS(FTMP, r1);
830 __ MovS(r1, r2);
831 __ MovS(r2, FTMP);
832 } else {
833 DCHECK_EQ(type, Primitive::kPrimDouble);
834 __ MovD(FTMP, r1);
835 __ MovD(r1, r2);
836 __ MovD(r2, FTMP);
837 }
Alexey Frunze4dda3372015-06-01 18:31:49 -0700838 } else if (is_slot1 != is_slot2) {
839 // Swap GPR/FPR and stack slot
840 Location reg_loc = is_slot1 ? loc2 : loc1;
841 Location mem_loc = is_slot1 ? loc1 : loc2;
842 LoadOperandType load_type = mem_loc.IsStackSlot() ? kLoadWord : kLoadDoubleword;
843 StoreOperandType store_type = mem_loc.IsStackSlot() ? kStoreWord : kStoreDoubleword;
844 // TODO: use load_type = kLoadUnsignedWord when type == Primitive::kPrimNot.
845 __ LoadFromOffset(load_type, TMP, SP, mem_loc.GetStackIndex());
846 if (reg_loc.IsFpuRegister()) {
847 __ StoreFpuToOffset(store_type,
848 reg_loc.AsFpuRegister<FpuRegister>(),
849 SP,
850 mem_loc.GetStackIndex());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700851 if (mem_loc.IsStackSlot()) {
852 __ Mtc1(TMP, reg_loc.AsFpuRegister<FpuRegister>());
853 } else {
854 DCHECK(mem_loc.IsDoubleStackSlot());
855 __ Dmtc1(TMP, reg_loc.AsFpuRegister<FpuRegister>());
856 }
857 } else {
858 __ StoreToOffset(store_type, reg_loc.AsRegister<GpuRegister>(), SP, mem_loc.GetStackIndex());
859 __ Move(reg_loc.AsRegister<GpuRegister>(), TMP);
860 }
861 } else if (is_slot1 && is_slot2) {
862 move_resolver_.Exchange(loc1.GetStackIndex(),
863 loc2.GetStackIndex(),
864 loc1.IsDoubleStackSlot());
865 } else {
866 LOG(FATAL) << "Unimplemented swap between locations " << loc1 << " and " << loc2;
867 }
868}
869
870void CodeGeneratorMIPS64::Move(HInstruction* instruction,
871 Location location,
872 HInstruction* move_for) {
873 LocationSummary* locations = instruction->GetLocations();
874 Primitive::Type type = instruction->GetType();
875 DCHECK_NE(type, Primitive::kPrimVoid);
876
877 if (instruction->IsCurrentMethod()) {
878 MoveLocation(location, Location::DoubleStackSlot(kCurrentMethodStackOffset), type);
879 } else if (locations != nullptr && locations->Out().Equals(location)) {
880 return;
881 } else if (instruction->IsIntConstant()
882 || instruction->IsLongConstant()
883 || instruction->IsNullConstant()) {
884 if (location.IsRegister()) {
885 // Move to GPR from constant
886 GpuRegister dst = location.AsRegister<GpuRegister>();
887 if (instruction->IsNullConstant() || instruction->IsIntConstant()) {
888 __ LoadConst32(dst, GetInt32ValueOf(instruction->AsConstant()));
889 } else {
890 __ LoadConst64(dst, instruction->AsLongConstant()->GetValue());
891 }
892 } else {
893 DCHECK(location.IsStackSlot() || location.IsDoubleStackSlot());
894 // Move to stack from constant
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700895 GpuRegister gpr = ZERO;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700896 if (location.IsStackSlot()) {
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700897 int32_t value = GetInt32ValueOf(instruction->AsConstant());
898 if (value != 0) {
899 gpr = TMP;
900 __ LoadConst32(gpr, value);
901 }
902 __ StoreToOffset(kStoreWord, gpr, SP, location.GetStackIndex());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700903 } else {
Alexey Frunze5c75ffa2015-09-24 14:41:59 -0700904 DCHECK(location.IsDoubleStackSlot());
905 int64_t value = instruction->AsLongConstant()->GetValue();
906 if (value != 0) {
907 gpr = TMP;
908 __ LoadConst64(gpr, value);
909 }
910 __ StoreToOffset(kStoreDoubleword, gpr, SP, location.GetStackIndex());
Alexey Frunze4dda3372015-06-01 18:31:49 -0700911 }
912 }
913 } else if (instruction->IsTemporary()) {
914 Location temp_location = GetTemporaryLocation(instruction->AsTemporary());
915 MoveLocation(location, temp_location, type);
916 } else if (instruction->IsLoadLocal()) {
917 uint32_t stack_slot = GetStackSlot(instruction->AsLoadLocal()->GetLocal());
918 if (Primitive::Is64BitType(type)) {
919 MoveLocation(location, Location::DoubleStackSlot(stack_slot), type);
920 } else {
921 MoveLocation(location, Location::StackSlot(stack_slot), type);
922 }
923 } else {
924 DCHECK((instruction->GetNext() == move_for) || instruction->GetNext()->IsTemporary());
925 MoveLocation(location, locations->Out(), type);
926 }
927}
928
Calin Juravle175dc732015-08-25 15:42:32 +0100929void CodeGeneratorMIPS64::MoveConstant(Location location, int32_t value) {
930 DCHECK(location.IsRegister());
931 __ LoadConst32(location.AsRegister<GpuRegister>(), value);
932}
933
Calin Juravlee460d1d2015-09-29 04:52:17 +0100934void CodeGeneratorMIPS64::AddLocationAsTemp(Location location, LocationSummary* locations) {
935 if (location.IsRegister()) {
936 locations->AddTemp(location);
937 } else {
938 UNIMPLEMENTED(FATAL) << "AddLocationAsTemp not implemented for location " << location;
939 }
940}
941
Alexey Frunze4dda3372015-06-01 18:31:49 -0700942Location CodeGeneratorMIPS64::GetStackLocation(HLoadLocal* load) const {
943 Primitive::Type type = load->GetType();
944
945 switch (type) {
946 case Primitive::kPrimNot:
947 case Primitive::kPrimInt:
948 case Primitive::kPrimFloat:
949 return Location::StackSlot(GetStackSlot(load->GetLocal()));
950
951 case Primitive::kPrimLong:
952 case Primitive::kPrimDouble:
953 return Location::DoubleStackSlot(GetStackSlot(load->GetLocal()));
954
955 case Primitive::kPrimBoolean:
956 case Primitive::kPrimByte:
957 case Primitive::kPrimChar:
958 case Primitive::kPrimShort:
959 case Primitive::kPrimVoid:
960 LOG(FATAL) << "Unexpected type " << type;
961 }
962
963 LOG(FATAL) << "Unreachable";
964 return Location::NoLocation();
965}
966
967void CodeGeneratorMIPS64::MarkGCCard(GpuRegister object, GpuRegister value) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -0700968 Mips64Label done;
Alexey Frunze4dda3372015-06-01 18:31:49 -0700969 GpuRegister card = AT;
970 GpuRegister temp = TMP;
971 __ Beqzc(value, &done);
972 __ LoadFromOffset(kLoadDoubleword,
973 card,
974 TR,
975 Thread::CardTableOffset<kMips64WordSize>().Int32Value());
976 __ Dsrl(temp, object, gc::accounting::CardTable::kCardShift);
977 __ Daddu(temp, card, temp);
978 __ Sb(card, temp, 0);
979 __ Bind(&done);
980}
981
982void CodeGeneratorMIPS64::SetupBlockedRegisters(bool is_baseline ATTRIBUTE_UNUSED) const {
983 // ZERO, K0, K1, GP, SP, RA are always reserved and can't be allocated.
984 blocked_core_registers_[ZERO] = true;
985 blocked_core_registers_[K0] = true;
986 blocked_core_registers_[K1] = true;
987 blocked_core_registers_[GP] = true;
988 blocked_core_registers_[SP] = true;
989 blocked_core_registers_[RA] = true;
990
991 // AT and TMP(T8) are used as temporary/scratch registers
992 // (similar to how AT is used by MIPS assemblers).
993 blocked_core_registers_[AT] = true;
994 blocked_core_registers_[TMP] = true;
995 blocked_fpu_registers_[FTMP] = true;
996
997 // Reserve suspend and thread registers.
998 blocked_core_registers_[S0] = true;
999 blocked_core_registers_[TR] = true;
1000
1001 // Reserve T9 for function calls
1002 blocked_core_registers_[T9] = true;
1003
1004 // TODO: review; anything else?
1005
1006 // TODO: make these two for's conditional on is_baseline once
1007 // all the issues with register saving/restoring are sorted out.
1008 for (size_t i = 0; i < arraysize(kCoreCalleeSaves); ++i) {
1009 blocked_core_registers_[kCoreCalleeSaves[i]] = true;
1010 }
1011
1012 for (size_t i = 0; i < arraysize(kFpuCalleeSaves); ++i) {
1013 blocked_fpu_registers_[kFpuCalleeSaves[i]] = true;
1014 }
1015}
1016
1017Location CodeGeneratorMIPS64::AllocateFreeRegister(Primitive::Type type) const {
1018 if (type == Primitive::kPrimVoid) {
1019 LOG(FATAL) << "Unreachable type " << type;
1020 }
1021
1022 if (Primitive::IsFloatingPointType(type)) {
1023 size_t reg = FindFreeEntry(blocked_fpu_registers_, kNumberOfFpuRegisters);
1024 return Location::FpuRegisterLocation(reg);
1025 } else {
1026 size_t reg = FindFreeEntry(blocked_core_registers_, kNumberOfGpuRegisters);
1027 return Location::RegisterLocation(reg);
1028 }
1029}
1030
1031size_t CodeGeneratorMIPS64::SaveCoreRegister(size_t stack_index, uint32_t reg_id) {
1032 __ StoreToOffset(kStoreDoubleword, GpuRegister(reg_id), SP, stack_index);
1033 return kMips64WordSize;
1034}
1035
1036size_t CodeGeneratorMIPS64::RestoreCoreRegister(size_t stack_index, uint32_t reg_id) {
1037 __ LoadFromOffset(kLoadDoubleword, GpuRegister(reg_id), SP, stack_index);
1038 return kMips64WordSize;
1039}
1040
1041size_t CodeGeneratorMIPS64::SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) {
1042 __ StoreFpuToOffset(kStoreDoubleword, FpuRegister(reg_id), SP, stack_index);
1043 return kMips64WordSize;
1044}
1045
1046size_t CodeGeneratorMIPS64::RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) {
1047 __ LoadFpuFromOffset(kLoadDoubleword, FpuRegister(reg_id), SP, stack_index);
1048 return kMips64WordSize;
1049}
1050
1051void CodeGeneratorMIPS64::DumpCoreRegister(std::ostream& stream, int reg) const {
David Brazdil9f0dece2015-09-21 18:20:26 +01001052 stream << GpuRegister(reg);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001053}
1054
1055void CodeGeneratorMIPS64::DumpFloatingPointRegister(std::ostream& stream, int reg) const {
David Brazdil9f0dece2015-09-21 18:20:26 +01001056 stream << FpuRegister(reg);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001057}
1058
Calin Juravle175dc732015-08-25 15:42:32 +01001059void CodeGeneratorMIPS64::InvokeRuntime(QuickEntrypointEnum entrypoint,
1060 HInstruction* instruction,
1061 uint32_t dex_pc,
1062 SlowPathCode* slow_path) {
1063 InvokeRuntime(GetThreadOffset<kMips64WordSize>(entrypoint).Int32Value(),
1064 instruction,
1065 dex_pc,
1066 slow_path);
1067}
1068
Alexey Frunze4dda3372015-06-01 18:31:49 -07001069void CodeGeneratorMIPS64::InvokeRuntime(int32_t entry_point_offset,
1070 HInstruction* instruction,
1071 uint32_t dex_pc,
1072 SlowPathCode* slow_path) {
Alexandre Rames78e3ef62015-08-12 13:43:29 +01001073 ValidateInvokeRuntime(instruction, slow_path);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001074 // TODO: anything related to T9/GP/GOT/PIC/.so's?
1075 __ LoadFromOffset(kLoadDoubleword, T9, TR, entry_point_offset);
1076 __ Jalr(T9);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07001077 __ Nop();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001078 RecordPcInfo(instruction, dex_pc, slow_path);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001079}
1080
1081void InstructionCodeGeneratorMIPS64::GenerateClassInitializationCheck(SlowPathCodeMIPS64* slow_path,
1082 GpuRegister class_reg) {
1083 __ LoadFromOffset(kLoadWord, TMP, class_reg, mirror::Class::StatusOffset().Int32Value());
1084 __ LoadConst32(AT, mirror::Class::kStatusInitialized);
1085 __ Bltc(TMP, AT, slow_path->GetEntryLabel());
1086 // TODO: barrier needed?
1087 __ Bind(slow_path->GetExitLabel());
1088}
1089
1090void InstructionCodeGeneratorMIPS64::GenerateMemoryBarrier(MemBarrierKind kind ATTRIBUTE_UNUSED) {
1091 __ Sync(0); // only stype 0 is supported
1092}
1093
1094void InstructionCodeGeneratorMIPS64::GenerateSuspendCheck(HSuspendCheck* instruction,
1095 HBasicBlock* successor) {
1096 SuspendCheckSlowPathMIPS64* slow_path =
1097 new (GetGraph()->GetArena()) SuspendCheckSlowPathMIPS64(instruction, successor);
1098 codegen_->AddSlowPath(slow_path);
1099
1100 __ LoadFromOffset(kLoadUnsignedHalfword,
1101 TMP,
1102 TR,
1103 Thread::ThreadFlagsOffset<kMips64WordSize>().Int32Value());
1104 if (successor == nullptr) {
1105 __ Bnezc(TMP, slow_path->GetEntryLabel());
1106 __ Bind(slow_path->GetReturnLabel());
1107 } else {
1108 __ Beqzc(TMP, codegen_->GetLabelOf(successor));
Alexey Frunzea0e87b02015-09-24 22:57:20 -07001109 __ Bc(slow_path->GetEntryLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -07001110 // slow_path will return to GetLabelOf(successor).
1111 }
1112}
1113
1114InstructionCodeGeneratorMIPS64::InstructionCodeGeneratorMIPS64(HGraph* graph,
1115 CodeGeneratorMIPS64* codegen)
1116 : HGraphVisitor(graph),
1117 assembler_(codegen->GetAssembler()),
1118 codegen_(codegen) {}
1119
1120void LocationsBuilderMIPS64::HandleBinaryOp(HBinaryOperation* instruction) {
1121 DCHECK_EQ(instruction->InputCount(), 2U);
1122 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
1123 Primitive::Type type = instruction->GetResultType();
1124 switch (type) {
1125 case Primitive::kPrimInt:
1126 case Primitive::kPrimLong: {
1127 locations->SetInAt(0, Location::RequiresRegister());
1128 HInstruction* right = instruction->InputAt(1);
1129 bool can_use_imm = false;
1130 if (right->IsConstant()) {
1131 int64_t imm = CodeGenerator::GetInt64ValueOf(right->AsConstant());
1132 if (instruction->IsAnd() || instruction->IsOr() || instruction->IsXor()) {
1133 can_use_imm = IsUint<16>(imm);
1134 } else if (instruction->IsAdd()) {
1135 can_use_imm = IsInt<16>(imm);
1136 } else {
1137 DCHECK(instruction->IsSub());
1138 can_use_imm = IsInt<16>(-imm);
1139 }
1140 }
1141 if (can_use_imm)
1142 locations->SetInAt(1, Location::ConstantLocation(right->AsConstant()));
1143 else
1144 locations->SetInAt(1, Location::RequiresRegister());
1145 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1146 }
1147 break;
1148
1149 case Primitive::kPrimFloat:
1150 case Primitive::kPrimDouble:
1151 locations->SetInAt(0, Location::RequiresFpuRegister());
1152 locations->SetInAt(1, Location::RequiresFpuRegister());
1153 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
1154 break;
1155
1156 default:
1157 LOG(FATAL) << "Unexpected " << instruction->DebugName() << " type " << type;
1158 }
1159}
1160
1161void InstructionCodeGeneratorMIPS64::HandleBinaryOp(HBinaryOperation* instruction) {
1162 Primitive::Type type = instruction->GetType();
1163 LocationSummary* locations = instruction->GetLocations();
1164
1165 switch (type) {
1166 case Primitive::kPrimInt:
1167 case Primitive::kPrimLong: {
1168 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
1169 GpuRegister lhs = locations->InAt(0).AsRegister<GpuRegister>();
1170 Location rhs_location = locations->InAt(1);
1171
1172 GpuRegister rhs_reg = ZERO;
1173 int64_t rhs_imm = 0;
1174 bool use_imm = rhs_location.IsConstant();
1175 if (use_imm) {
1176 rhs_imm = CodeGenerator::GetInt64ValueOf(rhs_location.GetConstant());
1177 } else {
1178 rhs_reg = rhs_location.AsRegister<GpuRegister>();
1179 }
1180
1181 if (instruction->IsAnd()) {
1182 if (use_imm)
1183 __ Andi(dst, lhs, rhs_imm);
1184 else
1185 __ And(dst, lhs, rhs_reg);
1186 } else if (instruction->IsOr()) {
1187 if (use_imm)
1188 __ Ori(dst, lhs, rhs_imm);
1189 else
1190 __ Or(dst, lhs, rhs_reg);
1191 } else if (instruction->IsXor()) {
1192 if (use_imm)
1193 __ Xori(dst, lhs, rhs_imm);
1194 else
1195 __ Xor(dst, lhs, rhs_reg);
1196 } else if (instruction->IsAdd()) {
1197 if (type == Primitive::kPrimInt) {
1198 if (use_imm)
1199 __ Addiu(dst, lhs, rhs_imm);
1200 else
1201 __ Addu(dst, lhs, rhs_reg);
1202 } else {
1203 if (use_imm)
1204 __ Daddiu(dst, lhs, rhs_imm);
1205 else
1206 __ Daddu(dst, lhs, rhs_reg);
1207 }
1208 } else {
1209 DCHECK(instruction->IsSub());
1210 if (type == Primitive::kPrimInt) {
1211 if (use_imm)
1212 __ Addiu(dst, lhs, -rhs_imm);
1213 else
1214 __ Subu(dst, lhs, rhs_reg);
1215 } else {
1216 if (use_imm)
1217 __ Daddiu(dst, lhs, -rhs_imm);
1218 else
1219 __ Dsubu(dst, lhs, rhs_reg);
1220 }
1221 }
1222 break;
1223 }
1224 case Primitive::kPrimFloat:
1225 case Primitive::kPrimDouble: {
1226 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
1227 FpuRegister lhs = locations->InAt(0).AsFpuRegister<FpuRegister>();
1228 FpuRegister rhs = locations->InAt(1).AsFpuRegister<FpuRegister>();
1229 if (instruction->IsAdd()) {
1230 if (type == Primitive::kPrimFloat)
1231 __ AddS(dst, lhs, rhs);
1232 else
1233 __ AddD(dst, lhs, rhs);
1234 } else if (instruction->IsSub()) {
1235 if (type == Primitive::kPrimFloat)
1236 __ SubS(dst, lhs, rhs);
1237 else
1238 __ SubD(dst, lhs, rhs);
1239 } else {
1240 LOG(FATAL) << "Unexpected floating-point binary operation";
1241 }
1242 break;
1243 }
1244 default:
1245 LOG(FATAL) << "Unexpected binary operation type " << type;
1246 }
1247}
1248
1249void LocationsBuilderMIPS64::HandleShift(HBinaryOperation* instr) {
Alexey Frunze92d90602015-12-18 18:16:36 -08001250 DCHECK(instr->IsShl() || instr->IsShr() || instr->IsUShr() || instr->IsRor());
Alexey Frunze4dda3372015-06-01 18:31:49 -07001251
1252 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instr);
1253 Primitive::Type type = instr->GetResultType();
1254 switch (type) {
1255 case Primitive::kPrimInt:
1256 case Primitive::kPrimLong: {
1257 locations->SetInAt(0, Location::RequiresRegister());
1258 locations->SetInAt(1, Location::RegisterOrConstant(instr->InputAt(1)));
Alexey Frunze5c75ffa2015-09-24 14:41:59 -07001259 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001260 break;
1261 }
1262 default:
1263 LOG(FATAL) << "Unexpected shift type " << type;
1264 }
1265}
1266
1267void InstructionCodeGeneratorMIPS64::HandleShift(HBinaryOperation* instr) {
Alexey Frunze92d90602015-12-18 18:16:36 -08001268 DCHECK(instr->IsShl() || instr->IsShr() || instr->IsUShr() || instr->IsRor());
Alexey Frunze4dda3372015-06-01 18:31:49 -07001269 LocationSummary* locations = instr->GetLocations();
1270 Primitive::Type type = instr->GetType();
1271
1272 switch (type) {
1273 case Primitive::kPrimInt:
1274 case Primitive::kPrimLong: {
1275 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
1276 GpuRegister lhs = locations->InAt(0).AsRegister<GpuRegister>();
1277 Location rhs_location = locations->InAt(1);
1278
1279 GpuRegister rhs_reg = ZERO;
1280 int64_t rhs_imm = 0;
1281 bool use_imm = rhs_location.IsConstant();
1282 if (use_imm) {
1283 rhs_imm = CodeGenerator::GetInt64ValueOf(rhs_location.GetConstant());
1284 } else {
1285 rhs_reg = rhs_location.AsRegister<GpuRegister>();
1286 }
1287
1288 if (use_imm) {
1289 uint32_t shift_value = (type == Primitive::kPrimInt)
1290 ? static_cast<uint32_t>(rhs_imm & kMaxIntShiftValue)
1291 : static_cast<uint32_t>(rhs_imm & kMaxLongShiftValue);
1292
Alexey Frunze92d90602015-12-18 18:16:36 -08001293 if (shift_value == 0) {
1294 if (dst != lhs) {
1295 __ Move(dst, lhs);
1296 }
1297 } else if (type == Primitive::kPrimInt) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001298 if (instr->IsShl()) {
1299 __ Sll(dst, lhs, shift_value);
1300 } else if (instr->IsShr()) {
1301 __ Sra(dst, lhs, shift_value);
Alexey Frunze92d90602015-12-18 18:16:36 -08001302 } else if (instr->IsUShr()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001303 __ Srl(dst, lhs, shift_value);
Alexey Frunze92d90602015-12-18 18:16:36 -08001304 } else {
1305 __ Rotr(dst, lhs, shift_value);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001306 }
1307 } else {
1308 if (shift_value < 32) {
1309 if (instr->IsShl()) {
1310 __ Dsll(dst, lhs, shift_value);
1311 } else if (instr->IsShr()) {
1312 __ Dsra(dst, lhs, shift_value);
Alexey Frunze92d90602015-12-18 18:16:36 -08001313 } else if (instr->IsUShr()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001314 __ Dsrl(dst, lhs, shift_value);
Alexey Frunze92d90602015-12-18 18:16:36 -08001315 } else {
1316 __ Drotr(dst, lhs, shift_value);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001317 }
1318 } else {
1319 shift_value -= 32;
1320 if (instr->IsShl()) {
1321 __ Dsll32(dst, lhs, shift_value);
1322 } else if (instr->IsShr()) {
1323 __ Dsra32(dst, lhs, shift_value);
Alexey Frunze92d90602015-12-18 18:16:36 -08001324 } else if (instr->IsUShr()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001325 __ Dsrl32(dst, lhs, shift_value);
Alexey Frunze92d90602015-12-18 18:16:36 -08001326 } else {
1327 __ Drotr32(dst, lhs, shift_value);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001328 }
1329 }
1330 }
1331 } else {
1332 if (type == Primitive::kPrimInt) {
1333 if (instr->IsShl()) {
1334 __ Sllv(dst, lhs, rhs_reg);
1335 } else if (instr->IsShr()) {
1336 __ Srav(dst, lhs, rhs_reg);
Alexey Frunze92d90602015-12-18 18:16:36 -08001337 } else if (instr->IsUShr()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001338 __ Srlv(dst, lhs, rhs_reg);
Alexey Frunze92d90602015-12-18 18:16:36 -08001339 } else {
1340 __ Rotrv(dst, lhs, rhs_reg);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001341 }
1342 } else {
1343 if (instr->IsShl()) {
1344 __ Dsllv(dst, lhs, rhs_reg);
1345 } else if (instr->IsShr()) {
1346 __ Dsrav(dst, lhs, rhs_reg);
Alexey Frunze92d90602015-12-18 18:16:36 -08001347 } else if (instr->IsUShr()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001348 __ Dsrlv(dst, lhs, rhs_reg);
Alexey Frunze92d90602015-12-18 18:16:36 -08001349 } else {
1350 __ Drotrv(dst, lhs, rhs_reg);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001351 }
1352 }
1353 }
1354 break;
1355 }
1356 default:
1357 LOG(FATAL) << "Unexpected shift operation type " << type;
1358 }
1359}
1360
1361void LocationsBuilderMIPS64::VisitAdd(HAdd* instruction) {
1362 HandleBinaryOp(instruction);
1363}
1364
1365void InstructionCodeGeneratorMIPS64::VisitAdd(HAdd* instruction) {
1366 HandleBinaryOp(instruction);
1367}
1368
1369void LocationsBuilderMIPS64::VisitAnd(HAnd* instruction) {
1370 HandleBinaryOp(instruction);
1371}
1372
1373void InstructionCodeGeneratorMIPS64::VisitAnd(HAnd* instruction) {
1374 HandleBinaryOp(instruction);
1375}
1376
1377void LocationsBuilderMIPS64::VisitArrayGet(HArrayGet* instruction) {
1378 LocationSummary* locations =
1379 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
1380 locations->SetInAt(0, Location::RequiresRegister());
1381 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
1382 if (Primitive::IsFloatingPointType(instruction->GetType())) {
1383 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
1384 } else {
1385 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1386 }
1387}
1388
1389void InstructionCodeGeneratorMIPS64::VisitArrayGet(HArrayGet* instruction) {
1390 LocationSummary* locations = instruction->GetLocations();
1391 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
1392 Location index = locations->InAt(1);
1393 Primitive::Type type = instruction->GetType();
1394
1395 switch (type) {
1396 case Primitive::kPrimBoolean: {
1397 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint8_t)).Uint32Value();
1398 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1399 if (index.IsConstant()) {
1400 size_t offset =
1401 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_1) + data_offset;
1402 __ LoadFromOffset(kLoadUnsignedByte, out, obj, offset);
1403 } else {
1404 __ Daddu(TMP, obj, index.AsRegister<GpuRegister>());
1405 __ LoadFromOffset(kLoadUnsignedByte, out, TMP, data_offset);
1406 }
1407 break;
1408 }
1409
1410 case Primitive::kPrimByte: {
1411 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int8_t)).Uint32Value();
1412 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1413 if (index.IsConstant()) {
1414 size_t offset =
1415 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_1) + data_offset;
1416 __ LoadFromOffset(kLoadSignedByte, out, obj, offset);
1417 } else {
1418 __ Daddu(TMP, obj, index.AsRegister<GpuRegister>());
1419 __ LoadFromOffset(kLoadSignedByte, out, TMP, data_offset);
1420 }
1421 break;
1422 }
1423
1424 case Primitive::kPrimShort: {
1425 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int16_t)).Uint32Value();
1426 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1427 if (index.IsConstant()) {
1428 size_t offset =
1429 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_2) + data_offset;
1430 __ LoadFromOffset(kLoadSignedHalfword, out, obj, offset);
1431 } else {
1432 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_2);
1433 __ Daddu(TMP, obj, TMP);
1434 __ LoadFromOffset(kLoadSignedHalfword, out, TMP, data_offset);
1435 }
1436 break;
1437 }
1438
1439 case Primitive::kPrimChar: {
1440 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Uint32Value();
1441 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1442 if (index.IsConstant()) {
1443 size_t offset =
1444 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_2) + data_offset;
1445 __ LoadFromOffset(kLoadUnsignedHalfword, out, obj, offset);
1446 } else {
1447 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_2);
1448 __ Daddu(TMP, obj, TMP);
1449 __ LoadFromOffset(kLoadUnsignedHalfword, out, TMP, data_offset);
1450 }
1451 break;
1452 }
1453
1454 case Primitive::kPrimInt:
1455 case Primitive::kPrimNot: {
1456 DCHECK_EQ(sizeof(mirror::HeapReference<mirror::Object>), sizeof(int32_t));
1457 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Uint32Value();
1458 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1459 LoadOperandType load_type = (type == Primitive::kPrimNot) ? kLoadUnsignedWord : kLoadWord;
1460 if (index.IsConstant()) {
1461 size_t offset =
1462 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
1463 __ LoadFromOffset(load_type, out, obj, offset);
1464 } else {
1465 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_4);
1466 __ Daddu(TMP, obj, TMP);
1467 __ LoadFromOffset(load_type, out, TMP, data_offset);
1468 }
1469 break;
1470 }
1471
1472 case Primitive::kPrimLong: {
1473 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Uint32Value();
1474 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1475 if (index.IsConstant()) {
1476 size_t offset =
1477 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
1478 __ LoadFromOffset(kLoadDoubleword, out, obj, offset);
1479 } else {
1480 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_8);
1481 __ Daddu(TMP, obj, TMP);
1482 __ LoadFromOffset(kLoadDoubleword, out, TMP, data_offset);
1483 }
1484 break;
1485 }
1486
1487 case Primitive::kPrimFloat: {
1488 uint32_t data_offset = mirror::Array::DataOffset(sizeof(float)).Uint32Value();
1489 FpuRegister out = locations->Out().AsFpuRegister<FpuRegister>();
1490 if (index.IsConstant()) {
1491 size_t offset =
1492 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
1493 __ LoadFpuFromOffset(kLoadWord, out, obj, offset);
1494 } else {
1495 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_4);
1496 __ Daddu(TMP, obj, TMP);
1497 __ LoadFpuFromOffset(kLoadWord, out, TMP, data_offset);
1498 }
1499 break;
1500 }
1501
1502 case Primitive::kPrimDouble: {
1503 uint32_t data_offset = mirror::Array::DataOffset(sizeof(double)).Uint32Value();
1504 FpuRegister out = locations->Out().AsFpuRegister<FpuRegister>();
1505 if (index.IsConstant()) {
1506 size_t offset =
1507 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
1508 __ LoadFpuFromOffset(kLoadDoubleword, out, obj, offset);
1509 } else {
1510 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_8);
1511 __ Daddu(TMP, obj, TMP);
1512 __ LoadFpuFromOffset(kLoadDoubleword, out, TMP, data_offset);
1513 }
1514 break;
1515 }
1516
1517 case Primitive::kPrimVoid:
1518 LOG(FATAL) << "Unreachable type " << instruction->GetType();
1519 UNREACHABLE();
1520 }
1521 codegen_->MaybeRecordImplicitNullCheck(instruction);
1522}
1523
1524void LocationsBuilderMIPS64::VisitArrayLength(HArrayLength* instruction) {
1525 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
1526 locations->SetInAt(0, Location::RequiresRegister());
1527 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1528}
1529
1530void InstructionCodeGeneratorMIPS64::VisitArrayLength(HArrayLength* instruction) {
1531 LocationSummary* locations = instruction->GetLocations();
1532 uint32_t offset = mirror::Array::LengthOffset().Uint32Value();
1533 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
1534 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1535 __ LoadFromOffset(kLoadWord, out, obj, offset);
1536 codegen_->MaybeRecordImplicitNullCheck(instruction);
1537}
1538
1539void LocationsBuilderMIPS64::VisitArraySet(HArraySet* instruction) {
David Brazdilbb3d5052015-09-21 18:39:16 +01001540 bool needs_runtime_call = instruction->NeedsTypeCheck();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001541 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(
1542 instruction,
David Brazdilbb3d5052015-09-21 18:39:16 +01001543 needs_runtime_call ? LocationSummary::kCall : LocationSummary::kNoCall);
1544 if (needs_runtime_call) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001545 InvokeRuntimeCallingConvention calling_convention;
1546 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
1547 locations->SetInAt(1, Location::RegisterLocation(calling_convention.GetRegisterAt(1)));
1548 locations->SetInAt(2, Location::RegisterLocation(calling_convention.GetRegisterAt(2)));
1549 } else {
1550 locations->SetInAt(0, Location::RequiresRegister());
1551 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
1552 if (Primitive::IsFloatingPointType(instruction->InputAt(2)->GetType())) {
1553 locations->SetInAt(2, Location::RequiresFpuRegister());
1554 } else {
1555 locations->SetInAt(2, Location::RequiresRegister());
1556 }
1557 }
1558}
1559
1560void InstructionCodeGeneratorMIPS64::VisitArraySet(HArraySet* instruction) {
1561 LocationSummary* locations = instruction->GetLocations();
1562 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
1563 Location index = locations->InAt(1);
1564 Primitive::Type value_type = instruction->GetComponentType();
1565 bool needs_runtime_call = locations->WillCall();
1566 bool needs_write_barrier =
1567 CodeGenerator::StoreNeedsWriteBarrier(value_type, instruction->GetValue());
1568
1569 switch (value_type) {
1570 case Primitive::kPrimBoolean:
1571 case Primitive::kPrimByte: {
1572 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint8_t)).Uint32Value();
1573 GpuRegister value = locations->InAt(2).AsRegister<GpuRegister>();
1574 if (index.IsConstant()) {
1575 size_t offset =
1576 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_1) + data_offset;
1577 __ StoreToOffset(kStoreByte, value, obj, offset);
1578 } else {
1579 __ Daddu(TMP, obj, index.AsRegister<GpuRegister>());
1580 __ StoreToOffset(kStoreByte, value, TMP, data_offset);
1581 }
1582 break;
1583 }
1584
1585 case Primitive::kPrimShort:
1586 case Primitive::kPrimChar: {
1587 uint32_t data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Uint32Value();
1588 GpuRegister value = locations->InAt(2).AsRegister<GpuRegister>();
1589 if (index.IsConstant()) {
1590 size_t offset =
1591 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_2) + data_offset;
1592 __ StoreToOffset(kStoreHalfword, value, obj, offset);
1593 } else {
1594 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_2);
1595 __ Daddu(TMP, obj, TMP);
1596 __ StoreToOffset(kStoreHalfword, value, TMP, data_offset);
1597 }
1598 break;
1599 }
1600
1601 case Primitive::kPrimInt:
1602 case Primitive::kPrimNot: {
1603 if (!needs_runtime_call) {
1604 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Uint32Value();
1605 GpuRegister value = locations->InAt(2).AsRegister<GpuRegister>();
1606 if (index.IsConstant()) {
1607 size_t offset =
1608 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
1609 __ StoreToOffset(kStoreWord, value, obj, offset);
1610 } else {
1611 DCHECK(index.IsRegister()) << index;
1612 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_4);
1613 __ Daddu(TMP, obj, TMP);
1614 __ StoreToOffset(kStoreWord, value, TMP, data_offset);
1615 }
1616 codegen_->MaybeRecordImplicitNullCheck(instruction);
1617 if (needs_write_barrier) {
1618 DCHECK_EQ(value_type, Primitive::kPrimNot);
1619 codegen_->MarkGCCard(obj, value);
1620 }
1621 } else {
1622 DCHECK_EQ(value_type, Primitive::kPrimNot);
1623 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pAputObject),
1624 instruction,
1625 instruction->GetDexPc(),
1626 nullptr);
Roland Levillain888d0672015-11-23 18:53:50 +00001627 CheckEntrypointTypes<kQuickAputObject, void, mirror::Array*, int32_t, mirror::Object*>();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001628 }
1629 break;
1630 }
1631
1632 case Primitive::kPrimLong: {
1633 uint32_t data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Uint32Value();
1634 GpuRegister value = locations->InAt(2).AsRegister<GpuRegister>();
1635 if (index.IsConstant()) {
1636 size_t offset =
1637 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
1638 __ StoreToOffset(kStoreDoubleword, value, obj, offset);
1639 } else {
1640 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_8);
1641 __ Daddu(TMP, obj, TMP);
1642 __ StoreToOffset(kStoreDoubleword, value, TMP, data_offset);
1643 }
1644 break;
1645 }
1646
1647 case Primitive::kPrimFloat: {
1648 uint32_t data_offset = mirror::Array::DataOffset(sizeof(float)).Uint32Value();
1649 FpuRegister value = locations->InAt(2).AsFpuRegister<FpuRegister>();
1650 DCHECK(locations->InAt(2).IsFpuRegister());
1651 if (index.IsConstant()) {
1652 size_t offset =
1653 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_4) + data_offset;
1654 __ StoreFpuToOffset(kStoreWord, value, obj, offset);
1655 } else {
1656 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_4);
1657 __ Daddu(TMP, obj, TMP);
1658 __ StoreFpuToOffset(kStoreWord, value, TMP, data_offset);
1659 }
1660 break;
1661 }
1662
1663 case Primitive::kPrimDouble: {
1664 uint32_t data_offset = mirror::Array::DataOffset(sizeof(double)).Uint32Value();
1665 FpuRegister value = locations->InAt(2).AsFpuRegister<FpuRegister>();
1666 DCHECK(locations->InAt(2).IsFpuRegister());
1667 if (index.IsConstant()) {
1668 size_t offset =
1669 (index.GetConstant()->AsIntConstant()->GetValue() << TIMES_8) + data_offset;
1670 __ StoreFpuToOffset(kStoreDoubleword, value, obj, offset);
1671 } else {
1672 __ Dsll(TMP, index.AsRegister<GpuRegister>(), TIMES_8);
1673 __ Daddu(TMP, obj, TMP);
1674 __ StoreFpuToOffset(kStoreDoubleword, value, TMP, data_offset);
1675 }
1676 break;
1677 }
1678
1679 case Primitive::kPrimVoid:
1680 LOG(FATAL) << "Unreachable type " << instruction->GetType();
1681 UNREACHABLE();
1682 }
1683
1684 // Ints and objects are handled in the switch.
1685 if (value_type != Primitive::kPrimInt && value_type != Primitive::kPrimNot) {
1686 codegen_->MaybeRecordImplicitNullCheck(instruction);
1687 }
1688}
1689
1690void LocationsBuilderMIPS64::VisitBoundsCheck(HBoundsCheck* instruction) {
David Brazdil77a48ae2015-09-15 12:34:04 +00001691 LocationSummary::CallKind call_kind = instruction->CanThrowIntoCatchBlock()
1692 ? LocationSummary::kCallOnSlowPath
1693 : LocationSummary::kNoCall;
1694 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001695 locations->SetInAt(0, Location::RequiresRegister());
1696 locations->SetInAt(1, Location::RequiresRegister());
1697 if (instruction->HasUses()) {
1698 locations->SetOut(Location::SameAsFirstInput());
1699 }
1700}
1701
1702void InstructionCodeGeneratorMIPS64::VisitBoundsCheck(HBoundsCheck* instruction) {
1703 LocationSummary* locations = instruction->GetLocations();
Serban Constantinescu5a6cc492015-08-13 15:20:25 +01001704 BoundsCheckSlowPathMIPS64* slow_path =
1705 new (GetGraph()->GetArena()) BoundsCheckSlowPathMIPS64(instruction);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001706 codegen_->AddSlowPath(slow_path);
1707
1708 GpuRegister index = locations->InAt(0).AsRegister<GpuRegister>();
1709 GpuRegister length = locations->InAt(1).AsRegister<GpuRegister>();
1710
1711 // length is limited by the maximum positive signed 32-bit integer.
1712 // Unsigned comparison of length and index checks for index < 0
1713 // and for length <= index simultaneously.
Alexey Frunzea0e87b02015-09-24 22:57:20 -07001714 __ Bgeuc(index, length, slow_path->GetEntryLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -07001715}
1716
1717void LocationsBuilderMIPS64::VisitCheckCast(HCheckCast* instruction) {
1718 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(
1719 instruction,
1720 LocationSummary::kCallOnSlowPath);
1721 locations->SetInAt(0, Location::RequiresRegister());
1722 locations->SetInAt(1, Location::RequiresRegister());
Serban Constantinescu5a6cc492015-08-13 15:20:25 +01001723 // Note that TypeCheckSlowPathMIPS64 uses this register too.
Alexey Frunze4dda3372015-06-01 18:31:49 -07001724 locations->AddTemp(Location::RequiresRegister());
1725}
1726
1727void InstructionCodeGeneratorMIPS64::VisitCheckCast(HCheckCast* instruction) {
1728 LocationSummary* locations = instruction->GetLocations();
1729 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
1730 GpuRegister cls = locations->InAt(1).AsRegister<GpuRegister>();
1731 GpuRegister obj_cls = locations->GetTemp(0).AsRegister<GpuRegister>();
1732
Serban Constantinescu5a6cc492015-08-13 15:20:25 +01001733 SlowPathCodeMIPS64* slow_path =
1734 new (GetGraph()->GetArena()) TypeCheckSlowPathMIPS64(instruction);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001735 codegen_->AddSlowPath(slow_path);
1736
1737 // TODO: avoid this check if we know obj is not null.
1738 __ Beqzc(obj, slow_path->GetExitLabel());
1739 // Compare the class of `obj` with `cls`.
1740 __ LoadFromOffset(kLoadUnsignedWord, obj_cls, obj, mirror::Object::ClassOffset().Int32Value());
1741 __ Bnec(obj_cls, cls, slow_path->GetEntryLabel());
1742 __ Bind(slow_path->GetExitLabel());
1743}
1744
1745void LocationsBuilderMIPS64::VisitClinitCheck(HClinitCheck* check) {
1746 LocationSummary* locations =
1747 new (GetGraph()->GetArena()) LocationSummary(check, LocationSummary::kCallOnSlowPath);
1748 locations->SetInAt(0, Location::RequiresRegister());
1749 if (check->HasUses()) {
1750 locations->SetOut(Location::SameAsFirstInput());
1751 }
1752}
1753
1754void InstructionCodeGeneratorMIPS64::VisitClinitCheck(HClinitCheck* check) {
1755 // We assume the class is not null.
1756 SlowPathCodeMIPS64* slow_path = new (GetGraph()->GetArena()) LoadClassSlowPathMIPS64(
1757 check->GetLoadClass(),
1758 check,
1759 check->GetDexPc(),
1760 true);
1761 codegen_->AddSlowPath(slow_path);
1762 GenerateClassInitializationCheck(slow_path,
1763 check->GetLocations()->InAt(0).AsRegister<GpuRegister>());
1764}
1765
1766void LocationsBuilderMIPS64::VisitCompare(HCompare* compare) {
1767 Primitive::Type in_type = compare->InputAt(0)->GetType();
1768
Alexey Frunze299a9392015-12-08 16:08:02 -08001769 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(compare);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001770
1771 switch (in_type) {
1772 case Primitive::kPrimLong:
1773 locations->SetInAt(0, Location::RequiresRegister());
Alexey Frunze5c75ffa2015-09-24 14:41:59 -07001774 locations->SetInAt(1, Location::RegisterOrConstant(compare->InputAt(1)));
Alexey Frunze4dda3372015-06-01 18:31:49 -07001775 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1776 break;
1777
1778 case Primitive::kPrimFloat:
Alexey Frunze299a9392015-12-08 16:08:02 -08001779 case Primitive::kPrimDouble:
1780 locations->SetInAt(0, Location::RequiresFpuRegister());
1781 locations->SetInAt(1, Location::RequiresFpuRegister());
1782 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001783 break;
Alexey Frunze4dda3372015-06-01 18:31:49 -07001784
1785 default:
1786 LOG(FATAL) << "Unexpected type for compare operation " << in_type;
1787 }
1788}
1789
1790void InstructionCodeGeneratorMIPS64::VisitCompare(HCompare* instruction) {
1791 LocationSummary* locations = instruction->GetLocations();
Alexey Frunze299a9392015-12-08 16:08:02 -08001792 GpuRegister res = locations->Out().AsRegister<GpuRegister>();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001793 Primitive::Type in_type = instruction->InputAt(0)->GetType();
Alexey Frunze299a9392015-12-08 16:08:02 -08001794 bool gt_bias = instruction->IsGtBias();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001795
1796 // 0 if: left == right
1797 // 1 if: left > right
1798 // -1 if: left < right
1799 switch (in_type) {
1800 case Primitive::kPrimLong: {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001801 GpuRegister lhs = locations->InAt(0).AsRegister<GpuRegister>();
Alexey Frunze5c75ffa2015-09-24 14:41:59 -07001802 Location rhs_location = locations->InAt(1);
1803 bool use_imm = rhs_location.IsConstant();
1804 GpuRegister rhs = ZERO;
1805 if (use_imm) {
1806 int64_t value = CodeGenerator::GetInt64ValueOf(rhs_location.GetConstant()->AsConstant());
1807 if (value != 0) {
1808 rhs = AT;
1809 __ LoadConst64(rhs, value);
1810 }
1811 } else {
1812 rhs = rhs_location.AsRegister<GpuRegister>();
1813 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07001814 __ Slt(TMP, lhs, rhs);
Alexey Frunze299a9392015-12-08 16:08:02 -08001815 __ Slt(res, rhs, lhs);
1816 __ Subu(res, res, TMP);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001817 break;
1818 }
1819
Alexey Frunze299a9392015-12-08 16:08:02 -08001820 case Primitive::kPrimFloat: {
1821 FpuRegister lhs = locations->InAt(0).AsFpuRegister<FpuRegister>();
1822 FpuRegister rhs = locations->InAt(1).AsFpuRegister<FpuRegister>();
1823 Mips64Label done;
1824 __ CmpEqS(FTMP, lhs, rhs);
1825 __ LoadConst32(res, 0);
1826 __ Bc1nez(FTMP, &done);
1827 if (gt_bias) {
1828 __ CmpLtS(FTMP, lhs, rhs);
1829 __ LoadConst32(res, -1);
1830 __ Bc1nez(FTMP, &done);
1831 __ LoadConst32(res, 1);
1832 } else {
1833 __ CmpLtS(FTMP, rhs, lhs);
1834 __ LoadConst32(res, 1);
1835 __ Bc1nez(FTMP, &done);
1836 __ LoadConst32(res, -1);
1837 }
1838 __ Bind(&done);
1839 break;
1840 }
1841
Alexey Frunze4dda3372015-06-01 18:31:49 -07001842 case Primitive::kPrimDouble: {
Alexey Frunze299a9392015-12-08 16:08:02 -08001843 FpuRegister lhs = locations->InAt(0).AsFpuRegister<FpuRegister>();
1844 FpuRegister rhs = locations->InAt(1).AsFpuRegister<FpuRegister>();
1845 Mips64Label done;
1846 __ CmpEqD(FTMP, lhs, rhs);
1847 __ LoadConst32(res, 0);
1848 __ Bc1nez(FTMP, &done);
1849 if (gt_bias) {
1850 __ CmpLtD(FTMP, lhs, rhs);
1851 __ LoadConst32(res, -1);
1852 __ Bc1nez(FTMP, &done);
1853 __ LoadConst32(res, 1);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001854 } else {
Alexey Frunze299a9392015-12-08 16:08:02 -08001855 __ CmpLtD(FTMP, rhs, lhs);
1856 __ LoadConst32(res, 1);
1857 __ Bc1nez(FTMP, &done);
1858 __ LoadConst32(res, -1);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001859 }
Alexey Frunze299a9392015-12-08 16:08:02 -08001860 __ Bind(&done);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001861 break;
1862 }
1863
1864 default:
1865 LOG(FATAL) << "Unimplemented compare type " << in_type;
1866 }
1867}
1868
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00001869void LocationsBuilderMIPS64::HandleCondition(HCondition* instruction) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001870 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
Alexey Frunze299a9392015-12-08 16:08:02 -08001871 switch (instruction->InputAt(0)->GetType()) {
1872 default:
1873 case Primitive::kPrimLong:
1874 locations->SetInAt(0, Location::RequiresRegister());
1875 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
1876 break;
1877
1878 case Primitive::kPrimFloat:
1879 case Primitive::kPrimDouble:
1880 locations->SetInAt(0, Location::RequiresFpuRegister());
1881 locations->SetInAt(1, Location::RequiresFpuRegister());
1882 break;
1883 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07001884 if (instruction->NeedsMaterialization()) {
1885 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
1886 }
1887}
1888
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00001889void InstructionCodeGeneratorMIPS64::HandleCondition(HCondition* instruction) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07001890 if (!instruction->NeedsMaterialization()) {
1891 return;
1892 }
1893
Alexey Frunze299a9392015-12-08 16:08:02 -08001894 Primitive::Type type = instruction->InputAt(0)->GetType();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001895 LocationSummary* locations = instruction->GetLocations();
Alexey Frunze4dda3372015-06-01 18:31:49 -07001896 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
Alexey Frunze299a9392015-12-08 16:08:02 -08001897 Mips64Label true_label;
Alexey Frunze4dda3372015-06-01 18:31:49 -07001898
Alexey Frunze299a9392015-12-08 16:08:02 -08001899 switch (type) {
1900 default:
1901 // Integer case.
1902 GenerateIntLongCompare(instruction->GetCondition(), /* is64bit */ false, locations);
1903 return;
1904 case Primitive::kPrimLong:
1905 GenerateIntLongCompare(instruction->GetCondition(), /* is64bit */ true, locations);
1906 return;
Alexey Frunze4dda3372015-06-01 18:31:49 -07001907
Alexey Frunze299a9392015-12-08 16:08:02 -08001908 case Primitive::kPrimFloat:
1909 case Primitive::kPrimDouble:
1910 // TODO: don't use branches.
1911 GenerateFpCompareAndBranch(instruction->GetCondition(),
1912 instruction->IsGtBias(),
1913 type,
1914 locations,
1915 &true_label);
Aart Bike9f37602015-10-09 11:15:55 -07001916 break;
Alexey Frunze4dda3372015-06-01 18:31:49 -07001917 }
Alexey Frunze299a9392015-12-08 16:08:02 -08001918
1919 // Convert the branches into the result.
1920 Mips64Label done;
1921
1922 // False case: result = 0.
1923 __ LoadConst32(dst, 0);
1924 __ Bc(&done);
1925
1926 // True case: result = 1.
1927 __ Bind(&true_label);
1928 __ LoadConst32(dst, 1);
1929 __ Bind(&done);
Alexey Frunze4dda3372015-06-01 18:31:49 -07001930}
1931
Alexey Frunzec857c742015-09-23 15:12:39 -07001932void InstructionCodeGeneratorMIPS64::DivRemOneOrMinusOne(HBinaryOperation* instruction) {
1933 DCHECK(instruction->IsDiv() || instruction->IsRem());
1934 Primitive::Type type = instruction->GetResultType();
1935
1936 LocationSummary* locations = instruction->GetLocations();
1937 Location second = locations->InAt(1);
1938 DCHECK(second.IsConstant());
1939
1940 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1941 GpuRegister dividend = locations->InAt(0).AsRegister<GpuRegister>();
1942 int64_t imm = Int64FromConstant(second.GetConstant());
1943 DCHECK(imm == 1 || imm == -1);
1944
1945 if (instruction->IsRem()) {
1946 __ Move(out, ZERO);
1947 } else {
1948 if (imm == -1) {
1949 if (type == Primitive::kPrimInt) {
1950 __ Subu(out, ZERO, dividend);
1951 } else {
1952 DCHECK_EQ(type, Primitive::kPrimLong);
1953 __ Dsubu(out, ZERO, dividend);
1954 }
1955 } else if (out != dividend) {
1956 __ Move(out, dividend);
1957 }
1958 }
1959}
1960
1961void InstructionCodeGeneratorMIPS64::DivRemByPowerOfTwo(HBinaryOperation* instruction) {
1962 DCHECK(instruction->IsDiv() || instruction->IsRem());
1963 Primitive::Type type = instruction->GetResultType();
1964
1965 LocationSummary* locations = instruction->GetLocations();
1966 Location second = locations->InAt(1);
1967 DCHECK(second.IsConstant());
1968
1969 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
1970 GpuRegister dividend = locations->InAt(0).AsRegister<GpuRegister>();
1971 int64_t imm = Int64FromConstant(second.GetConstant());
1972 uint64_t abs_imm = static_cast<uint64_t>(std::abs(imm));
1973 DCHECK(IsPowerOfTwo(abs_imm));
1974 int ctz_imm = CTZ(abs_imm);
1975
1976 if (instruction->IsDiv()) {
1977 if (type == Primitive::kPrimInt) {
1978 if (ctz_imm == 1) {
1979 // Fast path for division by +/-2, which is very common.
1980 __ Srl(TMP, dividend, 31);
1981 } else {
1982 __ Sra(TMP, dividend, 31);
1983 __ Srl(TMP, TMP, 32 - ctz_imm);
1984 }
1985 __ Addu(out, dividend, TMP);
1986 __ Sra(out, out, ctz_imm);
1987 if (imm < 0) {
1988 __ Subu(out, ZERO, out);
1989 }
1990 } else {
1991 DCHECK_EQ(type, Primitive::kPrimLong);
1992 if (ctz_imm == 1) {
1993 // Fast path for division by +/-2, which is very common.
1994 __ Dsrl32(TMP, dividend, 31);
1995 } else {
1996 __ Dsra32(TMP, dividend, 31);
1997 if (ctz_imm > 32) {
1998 __ Dsrl(TMP, TMP, 64 - ctz_imm);
1999 } else {
2000 __ Dsrl32(TMP, TMP, 32 - ctz_imm);
2001 }
2002 }
2003 __ Daddu(out, dividend, TMP);
2004 if (ctz_imm < 32) {
2005 __ Dsra(out, out, ctz_imm);
2006 } else {
2007 __ Dsra32(out, out, ctz_imm - 32);
2008 }
2009 if (imm < 0) {
2010 __ Dsubu(out, ZERO, out);
2011 }
2012 }
2013 } else {
2014 if (type == Primitive::kPrimInt) {
2015 if (ctz_imm == 1) {
2016 // Fast path for modulo +/-2, which is very common.
2017 __ Sra(TMP, dividend, 31);
2018 __ Subu(out, dividend, TMP);
2019 __ Andi(out, out, 1);
2020 __ Addu(out, out, TMP);
2021 } else {
2022 __ Sra(TMP, dividend, 31);
2023 __ Srl(TMP, TMP, 32 - ctz_imm);
2024 __ Addu(out, dividend, TMP);
2025 if (IsUint<16>(abs_imm - 1)) {
2026 __ Andi(out, out, abs_imm - 1);
2027 } else {
2028 __ Sll(out, out, 32 - ctz_imm);
2029 __ Srl(out, out, 32 - ctz_imm);
2030 }
2031 __ Subu(out, out, TMP);
2032 }
2033 } else {
2034 DCHECK_EQ(type, Primitive::kPrimLong);
2035 if (ctz_imm == 1) {
2036 // Fast path for modulo +/-2, which is very common.
2037 __ Dsra32(TMP, dividend, 31);
2038 __ Dsubu(out, dividend, TMP);
2039 __ Andi(out, out, 1);
2040 __ Daddu(out, out, TMP);
2041 } else {
2042 __ Dsra32(TMP, dividend, 31);
2043 if (ctz_imm > 32) {
2044 __ Dsrl(TMP, TMP, 64 - ctz_imm);
2045 } else {
2046 __ Dsrl32(TMP, TMP, 32 - ctz_imm);
2047 }
2048 __ Daddu(out, dividend, TMP);
2049 if (IsUint<16>(abs_imm - 1)) {
2050 __ Andi(out, out, abs_imm - 1);
2051 } else {
2052 if (ctz_imm > 32) {
2053 __ Dsll(out, out, 64 - ctz_imm);
2054 __ Dsrl(out, out, 64 - ctz_imm);
2055 } else {
2056 __ Dsll32(out, out, 32 - ctz_imm);
2057 __ Dsrl32(out, out, 32 - ctz_imm);
2058 }
2059 }
2060 __ Dsubu(out, out, TMP);
2061 }
2062 }
2063 }
2064}
2065
2066void InstructionCodeGeneratorMIPS64::GenerateDivRemWithAnyConstant(HBinaryOperation* instruction) {
2067 DCHECK(instruction->IsDiv() || instruction->IsRem());
2068
2069 LocationSummary* locations = instruction->GetLocations();
2070 Location second = locations->InAt(1);
2071 DCHECK(second.IsConstant());
2072
2073 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
2074 GpuRegister dividend = locations->InAt(0).AsRegister<GpuRegister>();
2075 int64_t imm = Int64FromConstant(second.GetConstant());
2076
2077 Primitive::Type type = instruction->GetResultType();
2078 DCHECK(type == Primitive::kPrimInt || type == Primitive::kPrimLong) << type;
2079
2080 int64_t magic;
2081 int shift;
2082 CalculateMagicAndShiftForDivRem(imm,
2083 (type == Primitive::kPrimLong),
2084 &magic,
2085 &shift);
2086
2087 if (type == Primitive::kPrimInt) {
2088 __ LoadConst32(TMP, magic);
2089 __ MuhR6(TMP, dividend, TMP);
2090
2091 if (imm > 0 && magic < 0) {
2092 __ Addu(TMP, TMP, dividend);
2093 } else if (imm < 0 && magic > 0) {
2094 __ Subu(TMP, TMP, dividend);
2095 }
2096
2097 if (shift != 0) {
2098 __ Sra(TMP, TMP, shift);
2099 }
2100
2101 if (instruction->IsDiv()) {
2102 __ Sra(out, TMP, 31);
2103 __ Subu(out, TMP, out);
2104 } else {
2105 __ Sra(AT, TMP, 31);
2106 __ Subu(AT, TMP, AT);
2107 __ LoadConst32(TMP, imm);
2108 __ MulR6(TMP, AT, TMP);
2109 __ Subu(out, dividend, TMP);
2110 }
2111 } else {
2112 __ LoadConst64(TMP, magic);
2113 __ Dmuh(TMP, dividend, TMP);
2114
2115 if (imm > 0 && magic < 0) {
2116 __ Daddu(TMP, TMP, dividend);
2117 } else if (imm < 0 && magic > 0) {
2118 __ Dsubu(TMP, TMP, dividend);
2119 }
2120
2121 if (shift >= 32) {
2122 __ Dsra32(TMP, TMP, shift - 32);
2123 } else if (shift > 0) {
2124 __ Dsra(TMP, TMP, shift);
2125 }
2126
2127 if (instruction->IsDiv()) {
2128 __ Dsra32(out, TMP, 31);
2129 __ Dsubu(out, TMP, out);
2130 } else {
2131 __ Dsra32(AT, TMP, 31);
2132 __ Dsubu(AT, TMP, AT);
2133 __ LoadConst64(TMP, imm);
2134 __ Dmul(TMP, AT, TMP);
2135 __ Dsubu(out, dividend, TMP);
2136 }
2137 }
2138}
2139
2140void InstructionCodeGeneratorMIPS64::GenerateDivRemIntegral(HBinaryOperation* instruction) {
2141 DCHECK(instruction->IsDiv() || instruction->IsRem());
2142 Primitive::Type type = instruction->GetResultType();
2143 DCHECK(type == Primitive::kPrimInt || type == Primitive::kPrimLong) << type;
2144
2145 LocationSummary* locations = instruction->GetLocations();
2146 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
2147 Location second = locations->InAt(1);
2148
2149 if (second.IsConstant()) {
2150 int64_t imm = Int64FromConstant(second.GetConstant());
2151 if (imm == 0) {
2152 // Do not generate anything. DivZeroCheck would prevent any code to be executed.
2153 } else if (imm == 1 || imm == -1) {
2154 DivRemOneOrMinusOne(instruction);
2155 } else if (IsPowerOfTwo(std::abs(imm))) {
2156 DivRemByPowerOfTwo(instruction);
2157 } else {
2158 DCHECK(imm <= -2 || imm >= 2);
2159 GenerateDivRemWithAnyConstant(instruction);
2160 }
2161 } else {
2162 GpuRegister dividend = locations->InAt(0).AsRegister<GpuRegister>();
2163 GpuRegister divisor = second.AsRegister<GpuRegister>();
2164 if (instruction->IsDiv()) {
2165 if (type == Primitive::kPrimInt)
2166 __ DivR6(out, dividend, divisor);
2167 else
2168 __ Ddiv(out, dividend, divisor);
2169 } else {
2170 if (type == Primitive::kPrimInt)
2171 __ ModR6(out, dividend, divisor);
2172 else
2173 __ Dmod(out, dividend, divisor);
2174 }
2175 }
2176}
2177
Alexey Frunze4dda3372015-06-01 18:31:49 -07002178void LocationsBuilderMIPS64::VisitDiv(HDiv* div) {
2179 LocationSummary* locations =
2180 new (GetGraph()->GetArena()) LocationSummary(div, LocationSummary::kNoCall);
2181 switch (div->GetResultType()) {
2182 case Primitive::kPrimInt:
2183 case Primitive::kPrimLong:
2184 locations->SetInAt(0, Location::RequiresRegister());
Alexey Frunzec857c742015-09-23 15:12:39 -07002185 locations->SetInAt(1, Location::RegisterOrConstant(div->InputAt(1)));
Alexey Frunze4dda3372015-06-01 18:31:49 -07002186 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2187 break;
2188
2189 case Primitive::kPrimFloat:
2190 case Primitive::kPrimDouble:
2191 locations->SetInAt(0, Location::RequiresFpuRegister());
2192 locations->SetInAt(1, Location::RequiresFpuRegister());
2193 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
2194 break;
2195
2196 default:
2197 LOG(FATAL) << "Unexpected div type " << div->GetResultType();
2198 }
2199}
2200
2201void InstructionCodeGeneratorMIPS64::VisitDiv(HDiv* instruction) {
2202 Primitive::Type type = instruction->GetType();
2203 LocationSummary* locations = instruction->GetLocations();
2204
2205 switch (type) {
2206 case Primitive::kPrimInt:
Alexey Frunzec857c742015-09-23 15:12:39 -07002207 case Primitive::kPrimLong:
2208 GenerateDivRemIntegral(instruction);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002209 break;
Alexey Frunze4dda3372015-06-01 18:31:49 -07002210 case Primitive::kPrimFloat:
2211 case Primitive::kPrimDouble: {
2212 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
2213 FpuRegister lhs = locations->InAt(0).AsFpuRegister<FpuRegister>();
2214 FpuRegister rhs = locations->InAt(1).AsFpuRegister<FpuRegister>();
2215 if (type == Primitive::kPrimFloat)
2216 __ DivS(dst, lhs, rhs);
2217 else
2218 __ DivD(dst, lhs, rhs);
2219 break;
2220 }
2221 default:
2222 LOG(FATAL) << "Unexpected div type " << type;
2223 }
2224}
2225
2226void LocationsBuilderMIPS64::VisitDivZeroCheck(HDivZeroCheck* instruction) {
David Brazdil77a48ae2015-09-15 12:34:04 +00002227 LocationSummary::CallKind call_kind = instruction->CanThrowIntoCatchBlock()
2228 ? LocationSummary::kCallOnSlowPath
2229 : LocationSummary::kNoCall;
2230 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002231 locations->SetInAt(0, Location::RegisterOrConstant(instruction->InputAt(0)));
2232 if (instruction->HasUses()) {
2233 locations->SetOut(Location::SameAsFirstInput());
2234 }
2235}
2236
2237void InstructionCodeGeneratorMIPS64::VisitDivZeroCheck(HDivZeroCheck* instruction) {
2238 SlowPathCodeMIPS64* slow_path =
2239 new (GetGraph()->GetArena()) DivZeroCheckSlowPathMIPS64(instruction);
2240 codegen_->AddSlowPath(slow_path);
2241 Location value = instruction->GetLocations()->InAt(0);
2242
2243 Primitive::Type type = instruction->GetType();
2244
Serguei Katkov8c0676c2015-08-03 13:55:33 +06002245 if ((type == Primitive::kPrimBoolean) || !Primitive::IsIntegralType(type)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002246 LOG(FATAL) << "Unexpected type " << type << " for DivZeroCheck.";
Serguei Katkov8c0676c2015-08-03 13:55:33 +06002247 return;
Alexey Frunze4dda3372015-06-01 18:31:49 -07002248 }
2249
2250 if (value.IsConstant()) {
2251 int64_t divisor = codegen_->GetInt64ValueOf(value.GetConstant()->AsConstant());
2252 if (divisor == 0) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002253 __ Bc(slow_path->GetEntryLabel());
Alexey Frunze4dda3372015-06-01 18:31:49 -07002254 } else {
2255 // A division by a non-null constant is valid. We don't need to perform
2256 // any check, so simply fall through.
2257 }
2258 } else {
2259 __ Beqzc(value.AsRegister<GpuRegister>(), slow_path->GetEntryLabel());
2260 }
2261}
2262
2263void LocationsBuilderMIPS64::VisitDoubleConstant(HDoubleConstant* constant) {
2264 LocationSummary* locations =
2265 new (GetGraph()->GetArena()) LocationSummary(constant, LocationSummary::kNoCall);
2266 locations->SetOut(Location::ConstantLocation(constant));
2267}
2268
2269void InstructionCodeGeneratorMIPS64::VisitDoubleConstant(HDoubleConstant* cst ATTRIBUTE_UNUSED) {
2270 // Will be generated at use site.
2271}
2272
2273void LocationsBuilderMIPS64::VisitExit(HExit* exit) {
2274 exit->SetLocations(nullptr);
2275}
2276
2277void InstructionCodeGeneratorMIPS64::VisitExit(HExit* exit ATTRIBUTE_UNUSED) {
2278}
2279
2280void LocationsBuilderMIPS64::VisitFloatConstant(HFloatConstant* constant) {
2281 LocationSummary* locations =
2282 new (GetGraph()->GetArena()) LocationSummary(constant, LocationSummary::kNoCall);
2283 locations->SetOut(Location::ConstantLocation(constant));
2284}
2285
2286void InstructionCodeGeneratorMIPS64::VisitFloatConstant(HFloatConstant* constant ATTRIBUTE_UNUSED) {
2287 // Will be generated at use site.
2288}
2289
David Brazdilfc6a86a2015-06-26 10:33:45 +00002290void InstructionCodeGeneratorMIPS64::HandleGoto(HInstruction* got, HBasicBlock* successor) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002291 DCHECK(!successor->IsExitBlock());
2292 HBasicBlock* block = got->GetBlock();
2293 HInstruction* previous = got->GetPrevious();
2294 HLoopInformation* info = block->GetLoopInformation();
2295
2296 if (info != nullptr && info->IsBackEdge(*block) && info->HasSuspendCheck()) {
2297 codegen_->ClearSpillSlotsFromLoopPhisInStackMap(info->GetSuspendCheck());
2298 GenerateSuspendCheck(info->GetSuspendCheck(), successor);
2299 return;
2300 }
2301 if (block->IsEntryBlock() && (previous != nullptr) && previous->IsSuspendCheck()) {
2302 GenerateSuspendCheck(previous->AsSuspendCheck(), nullptr);
2303 }
2304 if (!codegen_->GoesToNextBlock(block, successor)) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002305 __ Bc(codegen_->GetLabelOf(successor));
Alexey Frunze4dda3372015-06-01 18:31:49 -07002306 }
2307}
2308
David Brazdilfc6a86a2015-06-26 10:33:45 +00002309void LocationsBuilderMIPS64::VisitGoto(HGoto* got) {
2310 got->SetLocations(nullptr);
2311}
2312
2313void InstructionCodeGeneratorMIPS64::VisitGoto(HGoto* got) {
2314 HandleGoto(got, got->GetSuccessor());
2315}
2316
2317void LocationsBuilderMIPS64::VisitTryBoundary(HTryBoundary* try_boundary) {
2318 try_boundary->SetLocations(nullptr);
2319}
2320
2321void InstructionCodeGeneratorMIPS64::VisitTryBoundary(HTryBoundary* try_boundary) {
2322 HBasicBlock* successor = try_boundary->GetNormalFlowSuccessor();
2323 if (!successor->IsExitBlock()) {
2324 HandleGoto(try_boundary, successor);
2325 }
2326}
2327
Alexey Frunze299a9392015-12-08 16:08:02 -08002328void InstructionCodeGeneratorMIPS64::GenerateIntLongCompare(IfCondition cond,
2329 bool is64bit,
2330 LocationSummary* locations) {
2331 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
2332 GpuRegister lhs = locations->InAt(0).AsRegister<GpuRegister>();
2333 Location rhs_location = locations->InAt(1);
2334 GpuRegister rhs_reg = ZERO;
2335 int64_t rhs_imm = 0;
2336 bool use_imm = rhs_location.IsConstant();
2337 if (use_imm) {
2338 if (is64bit) {
2339 rhs_imm = CodeGenerator::GetInt64ValueOf(rhs_location.GetConstant());
2340 } else {
2341 rhs_imm = CodeGenerator::GetInt32ValueOf(rhs_location.GetConstant());
2342 }
2343 } else {
2344 rhs_reg = rhs_location.AsRegister<GpuRegister>();
2345 }
2346 int64_t rhs_imm_plus_one = rhs_imm + UINT64_C(1);
2347
2348 switch (cond) {
2349 case kCondEQ:
2350 case kCondNE:
2351 if (use_imm && IsUint<16>(rhs_imm)) {
2352 __ Xori(dst, lhs, rhs_imm);
2353 } else {
2354 if (use_imm) {
2355 rhs_reg = TMP;
2356 __ LoadConst64(rhs_reg, rhs_imm);
2357 }
2358 __ Xor(dst, lhs, rhs_reg);
2359 }
2360 if (cond == kCondEQ) {
2361 __ Sltiu(dst, dst, 1);
2362 } else {
2363 __ Sltu(dst, ZERO, dst);
2364 }
2365 break;
2366
2367 case kCondLT:
2368 case kCondGE:
2369 if (use_imm && IsInt<16>(rhs_imm)) {
2370 __ Slti(dst, lhs, rhs_imm);
2371 } else {
2372 if (use_imm) {
2373 rhs_reg = TMP;
2374 __ LoadConst64(rhs_reg, rhs_imm);
2375 }
2376 __ Slt(dst, lhs, rhs_reg);
2377 }
2378 if (cond == kCondGE) {
2379 // Simulate lhs >= rhs via !(lhs < rhs) since there's
2380 // only the slt instruction but no sge.
2381 __ Xori(dst, dst, 1);
2382 }
2383 break;
2384
2385 case kCondLE:
2386 case kCondGT:
2387 if (use_imm && IsInt<16>(rhs_imm_plus_one)) {
2388 // Simulate lhs <= rhs via lhs < rhs + 1.
2389 __ Slti(dst, lhs, rhs_imm_plus_one);
2390 if (cond == kCondGT) {
2391 // Simulate lhs > rhs via !(lhs <= rhs) since there's
2392 // only the slti instruction but no sgti.
2393 __ Xori(dst, dst, 1);
2394 }
2395 } else {
2396 if (use_imm) {
2397 rhs_reg = TMP;
2398 __ LoadConst64(rhs_reg, rhs_imm);
2399 }
2400 __ Slt(dst, rhs_reg, lhs);
2401 if (cond == kCondLE) {
2402 // Simulate lhs <= rhs via !(rhs < lhs) since there's
2403 // only the slt instruction but no sle.
2404 __ Xori(dst, dst, 1);
2405 }
2406 }
2407 break;
2408
2409 case kCondB:
2410 case kCondAE:
2411 if (use_imm && IsInt<16>(rhs_imm)) {
2412 // Sltiu sign-extends its 16-bit immediate operand before
2413 // the comparison and thus lets us compare directly with
2414 // unsigned values in the ranges [0, 0x7fff] and
2415 // [0x[ffffffff]ffff8000, 0x[ffffffff]ffffffff].
2416 __ Sltiu(dst, lhs, rhs_imm);
2417 } else {
2418 if (use_imm) {
2419 rhs_reg = TMP;
2420 __ LoadConst64(rhs_reg, rhs_imm);
2421 }
2422 __ Sltu(dst, lhs, rhs_reg);
2423 }
2424 if (cond == kCondAE) {
2425 // Simulate lhs >= rhs via !(lhs < rhs) since there's
2426 // only the sltu instruction but no sgeu.
2427 __ Xori(dst, dst, 1);
2428 }
2429 break;
2430
2431 case kCondBE:
2432 case kCondA:
2433 if (use_imm && (rhs_imm_plus_one != 0) && IsInt<16>(rhs_imm_plus_one)) {
2434 // Simulate lhs <= rhs via lhs < rhs + 1.
2435 // Note that this only works if rhs + 1 does not overflow
2436 // to 0, hence the check above.
2437 // Sltiu sign-extends its 16-bit immediate operand before
2438 // the comparison and thus lets us compare directly with
2439 // unsigned values in the ranges [0, 0x7fff] and
2440 // [0x[ffffffff]ffff8000, 0x[ffffffff]ffffffff].
2441 __ Sltiu(dst, lhs, rhs_imm_plus_one);
2442 if (cond == kCondA) {
2443 // Simulate lhs > rhs via !(lhs <= rhs) since there's
2444 // only the sltiu instruction but no sgtiu.
2445 __ Xori(dst, dst, 1);
2446 }
2447 } else {
2448 if (use_imm) {
2449 rhs_reg = TMP;
2450 __ LoadConst64(rhs_reg, rhs_imm);
2451 }
2452 __ Sltu(dst, rhs_reg, lhs);
2453 if (cond == kCondBE) {
2454 // Simulate lhs <= rhs via !(rhs < lhs) since there's
2455 // only the sltu instruction but no sleu.
2456 __ Xori(dst, dst, 1);
2457 }
2458 }
2459 break;
2460 }
2461}
2462
2463void InstructionCodeGeneratorMIPS64::GenerateIntLongCompareAndBranch(IfCondition cond,
2464 bool is64bit,
2465 LocationSummary* locations,
2466 Mips64Label* label) {
2467 GpuRegister lhs = locations->InAt(0).AsRegister<GpuRegister>();
2468 Location rhs_location = locations->InAt(1);
2469 GpuRegister rhs_reg = ZERO;
2470 int64_t rhs_imm = 0;
2471 bool use_imm = rhs_location.IsConstant();
2472 if (use_imm) {
2473 if (is64bit) {
2474 rhs_imm = CodeGenerator::GetInt64ValueOf(rhs_location.GetConstant());
2475 } else {
2476 rhs_imm = CodeGenerator::GetInt32ValueOf(rhs_location.GetConstant());
2477 }
2478 } else {
2479 rhs_reg = rhs_location.AsRegister<GpuRegister>();
2480 }
2481
2482 if (use_imm && rhs_imm == 0) {
2483 switch (cond) {
2484 case kCondEQ:
2485 case kCondBE: // <= 0 if zero
2486 __ Beqzc(lhs, label);
2487 break;
2488 case kCondNE:
2489 case kCondA: // > 0 if non-zero
2490 __ Bnezc(lhs, label);
2491 break;
2492 case kCondLT:
2493 __ Bltzc(lhs, label);
2494 break;
2495 case kCondGE:
2496 __ Bgezc(lhs, label);
2497 break;
2498 case kCondLE:
2499 __ Blezc(lhs, label);
2500 break;
2501 case kCondGT:
2502 __ Bgtzc(lhs, label);
2503 break;
2504 case kCondB: // always false
2505 break;
2506 case kCondAE: // always true
2507 __ Bc(label);
2508 break;
2509 }
2510 } else {
2511 if (use_imm) {
2512 rhs_reg = TMP;
2513 __ LoadConst64(rhs_reg, rhs_imm);
2514 }
2515 switch (cond) {
2516 case kCondEQ:
2517 __ Beqc(lhs, rhs_reg, label);
2518 break;
2519 case kCondNE:
2520 __ Bnec(lhs, rhs_reg, label);
2521 break;
2522 case kCondLT:
2523 __ Bltc(lhs, rhs_reg, label);
2524 break;
2525 case kCondGE:
2526 __ Bgec(lhs, rhs_reg, label);
2527 break;
2528 case kCondLE:
2529 __ Bgec(rhs_reg, lhs, label);
2530 break;
2531 case kCondGT:
2532 __ Bltc(rhs_reg, lhs, label);
2533 break;
2534 case kCondB:
2535 __ Bltuc(lhs, rhs_reg, label);
2536 break;
2537 case kCondAE:
2538 __ Bgeuc(lhs, rhs_reg, label);
2539 break;
2540 case kCondBE:
2541 __ Bgeuc(rhs_reg, lhs, label);
2542 break;
2543 case kCondA:
2544 __ Bltuc(rhs_reg, lhs, label);
2545 break;
2546 }
2547 }
2548}
2549
2550void InstructionCodeGeneratorMIPS64::GenerateFpCompareAndBranch(IfCondition cond,
2551 bool gt_bias,
2552 Primitive::Type type,
2553 LocationSummary* locations,
2554 Mips64Label* label) {
2555 FpuRegister lhs = locations->InAt(0).AsFpuRegister<FpuRegister>();
2556 FpuRegister rhs = locations->InAt(1).AsFpuRegister<FpuRegister>();
2557 if (type == Primitive::kPrimFloat) {
2558 switch (cond) {
2559 case kCondEQ:
2560 __ CmpEqS(FTMP, lhs, rhs);
2561 __ Bc1nez(FTMP, label);
2562 break;
2563 case kCondNE:
2564 __ CmpEqS(FTMP, lhs, rhs);
2565 __ Bc1eqz(FTMP, label);
2566 break;
2567 case kCondLT:
2568 if (gt_bias) {
2569 __ CmpLtS(FTMP, lhs, rhs);
2570 } else {
2571 __ CmpUltS(FTMP, lhs, rhs);
2572 }
2573 __ Bc1nez(FTMP, label);
2574 break;
2575 case kCondLE:
2576 if (gt_bias) {
2577 __ CmpLeS(FTMP, lhs, rhs);
2578 } else {
2579 __ CmpUleS(FTMP, lhs, rhs);
2580 }
2581 __ Bc1nez(FTMP, label);
2582 break;
2583 case kCondGT:
2584 if (gt_bias) {
2585 __ CmpUltS(FTMP, rhs, lhs);
2586 } else {
2587 __ CmpLtS(FTMP, rhs, lhs);
2588 }
2589 __ Bc1nez(FTMP, label);
2590 break;
2591 case kCondGE:
2592 if (gt_bias) {
2593 __ CmpUleS(FTMP, rhs, lhs);
2594 } else {
2595 __ CmpLeS(FTMP, rhs, lhs);
2596 }
2597 __ Bc1nez(FTMP, label);
2598 break;
2599 default:
2600 LOG(FATAL) << "Unexpected non-floating-point condition";
2601 }
2602 } else {
2603 DCHECK_EQ(type, Primitive::kPrimDouble);
2604 switch (cond) {
2605 case kCondEQ:
2606 __ CmpEqD(FTMP, lhs, rhs);
2607 __ Bc1nez(FTMP, label);
2608 break;
2609 case kCondNE:
2610 __ CmpEqD(FTMP, lhs, rhs);
2611 __ Bc1eqz(FTMP, label);
2612 break;
2613 case kCondLT:
2614 if (gt_bias) {
2615 __ CmpLtD(FTMP, lhs, rhs);
2616 } else {
2617 __ CmpUltD(FTMP, lhs, rhs);
2618 }
2619 __ Bc1nez(FTMP, label);
2620 break;
2621 case kCondLE:
2622 if (gt_bias) {
2623 __ CmpLeD(FTMP, lhs, rhs);
2624 } else {
2625 __ CmpUleD(FTMP, lhs, rhs);
2626 }
2627 __ Bc1nez(FTMP, label);
2628 break;
2629 case kCondGT:
2630 if (gt_bias) {
2631 __ CmpUltD(FTMP, rhs, lhs);
2632 } else {
2633 __ CmpLtD(FTMP, rhs, lhs);
2634 }
2635 __ Bc1nez(FTMP, label);
2636 break;
2637 case kCondGE:
2638 if (gt_bias) {
2639 __ CmpUleD(FTMP, rhs, lhs);
2640 } else {
2641 __ CmpLeD(FTMP, rhs, lhs);
2642 }
2643 __ Bc1nez(FTMP, label);
2644 break;
2645 default:
2646 LOG(FATAL) << "Unexpected non-floating-point condition";
2647 }
2648 }
2649}
2650
Alexey Frunze4dda3372015-06-01 18:31:49 -07002651void InstructionCodeGeneratorMIPS64::GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +00002652 size_t condition_input_index,
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002653 Mips64Label* true_target,
2654 Mips64Label* false_target) {
David Brazdil0debae72015-11-12 18:37:00 +00002655 HInstruction* cond = instruction->InputAt(condition_input_index);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002656
David Brazdil0debae72015-11-12 18:37:00 +00002657 if (true_target == nullptr && false_target == nullptr) {
2658 // Nothing to do. The code always falls through.
2659 return;
2660 } else if (cond->IsIntConstant()) {
2661 // Constant condition, statically compared against 1.
2662 if (cond->AsIntConstant()->IsOne()) {
2663 if (true_target != nullptr) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002664 __ Bc(true_target);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002665 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07002666 } else {
David Brazdil0debae72015-11-12 18:37:00 +00002667 DCHECK(cond->AsIntConstant()->IsZero());
2668 if (false_target != nullptr) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002669 __ Bc(false_target);
David Brazdil0debae72015-11-12 18:37:00 +00002670 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07002671 }
David Brazdil0debae72015-11-12 18:37:00 +00002672 return;
2673 }
2674
2675 // The following code generates these patterns:
2676 // (1) true_target == nullptr && false_target != nullptr
2677 // - opposite condition true => branch to false_target
2678 // (2) true_target != nullptr && false_target == nullptr
2679 // - condition true => branch to true_target
2680 // (3) true_target != nullptr && false_target != nullptr
2681 // - condition true => branch to true_target
2682 // - branch to false_target
2683 if (IsBooleanValueOrMaterializedCondition(cond)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002684 // The condition instruction has been materialized, compare the output to 0.
David Brazdil0debae72015-11-12 18:37:00 +00002685 Location cond_val = instruction->GetLocations()->InAt(condition_input_index);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002686 DCHECK(cond_val.IsRegister());
David Brazdil0debae72015-11-12 18:37:00 +00002687 if (true_target == nullptr) {
2688 __ Beqzc(cond_val.AsRegister<GpuRegister>(), false_target);
2689 } else {
2690 __ Bnezc(cond_val.AsRegister<GpuRegister>(), true_target);
2691 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07002692 } else {
2693 // The condition instruction has not been materialized, use its inputs as
2694 // the comparison and its condition as the branch condition.
David Brazdil0debae72015-11-12 18:37:00 +00002695 HCondition* condition = cond->AsCondition();
Alexey Frunze299a9392015-12-08 16:08:02 -08002696 Primitive::Type type = condition->InputAt(0)->GetType();
2697 LocationSummary* locations = cond->GetLocations();
2698 IfCondition if_cond = condition->GetCondition();
2699 Mips64Label* branch_target = true_target;
David Brazdil0debae72015-11-12 18:37:00 +00002700
David Brazdil0debae72015-11-12 18:37:00 +00002701 if (true_target == nullptr) {
2702 if_cond = condition->GetOppositeCondition();
Alexey Frunze299a9392015-12-08 16:08:02 -08002703 branch_target = false_target;
David Brazdil0debae72015-11-12 18:37:00 +00002704 }
2705
Alexey Frunze299a9392015-12-08 16:08:02 -08002706 switch (type) {
2707 default:
2708 GenerateIntLongCompareAndBranch(if_cond, /* is64bit */ false, locations, branch_target);
2709 break;
2710 case Primitive::kPrimLong:
2711 GenerateIntLongCompareAndBranch(if_cond, /* is64bit */ true, locations, branch_target);
2712 break;
2713 case Primitive::kPrimFloat:
2714 case Primitive::kPrimDouble:
2715 GenerateFpCompareAndBranch(if_cond, condition->IsGtBias(), type, locations, branch_target);
2716 break;
Alexey Frunze4dda3372015-06-01 18:31:49 -07002717 }
2718 }
David Brazdil0debae72015-11-12 18:37:00 +00002719
2720 // If neither branch falls through (case 3), the conditional branch to `true_target`
2721 // was already emitted (case 2) and we need to emit a jump to `false_target`.
2722 if (true_target != nullptr && false_target != nullptr) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002723 __ Bc(false_target);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002724 }
2725}
2726
2727void LocationsBuilderMIPS64::VisitIf(HIf* if_instr) {
2728 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(if_instr);
David Brazdil0debae72015-11-12 18:37:00 +00002729 if (IsBooleanValueOrMaterializedCondition(if_instr->InputAt(0))) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002730 locations->SetInAt(0, Location::RequiresRegister());
2731 }
2732}
2733
2734void InstructionCodeGeneratorMIPS64::VisitIf(HIf* if_instr) {
David Brazdil0debae72015-11-12 18:37:00 +00002735 HBasicBlock* true_successor = if_instr->IfTrueSuccessor();
2736 HBasicBlock* false_successor = if_instr->IfFalseSuccessor();
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002737 Mips64Label* true_target = codegen_->GoesToNextBlock(if_instr->GetBlock(), true_successor) ?
David Brazdil0debae72015-11-12 18:37:00 +00002738 nullptr : codegen_->GetLabelOf(true_successor);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002739 Mips64Label* false_target = codegen_->GoesToNextBlock(if_instr->GetBlock(), false_successor) ?
David Brazdil0debae72015-11-12 18:37:00 +00002740 nullptr : codegen_->GetLabelOf(false_successor);
2741 GenerateTestAndBranch(if_instr, /* condition_input_index */ 0, true_target, false_target);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002742}
2743
2744void LocationsBuilderMIPS64::VisitDeoptimize(HDeoptimize* deoptimize) {
2745 LocationSummary* locations = new (GetGraph()->GetArena())
2746 LocationSummary(deoptimize, LocationSummary::kCallOnSlowPath);
David Brazdil0debae72015-11-12 18:37:00 +00002747 if (IsBooleanValueOrMaterializedCondition(deoptimize->InputAt(0))) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002748 locations->SetInAt(0, Location::RequiresRegister());
2749 }
2750}
2751
2752void InstructionCodeGeneratorMIPS64::VisitDeoptimize(HDeoptimize* deoptimize) {
2753 SlowPathCodeMIPS64* slow_path = new (GetGraph()->GetArena())
2754 DeoptimizationSlowPathMIPS64(deoptimize);
2755 codegen_->AddSlowPath(slow_path);
David Brazdil0debae72015-11-12 18:37:00 +00002756 GenerateTestAndBranch(deoptimize,
2757 /* condition_input_index */ 0,
2758 slow_path->GetEntryLabel(),
2759 /* false_target */ nullptr);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002760}
2761
David Srbecky0cf44932015-12-09 14:09:59 +00002762void LocationsBuilderMIPS64::VisitNativeDebugInfo(HNativeDebugInfo* info) {
2763 new (GetGraph()->GetArena()) LocationSummary(info);
2764}
2765
2766void InstructionCodeGeneratorMIPS64::VisitNativeDebugInfo(HNativeDebugInfo* info) {
2767 codegen_->RecordPcInfo(info, info->GetDexPc());
2768}
2769
Alexey Frunze4dda3372015-06-01 18:31:49 -07002770void LocationsBuilderMIPS64::HandleFieldGet(HInstruction* instruction,
2771 const FieldInfo& field_info ATTRIBUTE_UNUSED) {
2772 LocationSummary* locations =
2773 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
2774 locations->SetInAt(0, Location::RequiresRegister());
2775 if (Primitive::IsFloatingPointType(instruction->GetType())) {
2776 locations->SetOut(Location::RequiresFpuRegister());
2777 } else {
2778 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2779 }
2780}
2781
2782void InstructionCodeGeneratorMIPS64::HandleFieldGet(HInstruction* instruction,
2783 const FieldInfo& field_info) {
2784 Primitive::Type type = field_info.GetFieldType();
2785 LocationSummary* locations = instruction->GetLocations();
2786 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
2787 LoadOperandType load_type = kLoadUnsignedByte;
2788 switch (type) {
2789 case Primitive::kPrimBoolean:
2790 load_type = kLoadUnsignedByte;
2791 break;
2792 case Primitive::kPrimByte:
2793 load_type = kLoadSignedByte;
2794 break;
2795 case Primitive::kPrimShort:
2796 load_type = kLoadSignedHalfword;
2797 break;
2798 case Primitive::kPrimChar:
2799 load_type = kLoadUnsignedHalfword;
2800 break;
2801 case Primitive::kPrimInt:
2802 case Primitive::kPrimFloat:
2803 load_type = kLoadWord;
2804 break;
2805 case Primitive::kPrimLong:
2806 case Primitive::kPrimDouble:
2807 load_type = kLoadDoubleword;
2808 break;
2809 case Primitive::kPrimNot:
2810 load_type = kLoadUnsignedWord;
2811 break;
2812 case Primitive::kPrimVoid:
2813 LOG(FATAL) << "Unreachable type " << type;
2814 UNREACHABLE();
2815 }
2816 if (!Primitive::IsFloatingPointType(type)) {
2817 DCHECK(locations->Out().IsRegister());
2818 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
2819 __ LoadFromOffset(load_type, dst, obj, field_info.GetFieldOffset().Uint32Value());
2820 } else {
2821 DCHECK(locations->Out().IsFpuRegister());
2822 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
2823 __ LoadFpuFromOffset(load_type, dst, obj, field_info.GetFieldOffset().Uint32Value());
2824 }
2825
2826 codegen_->MaybeRecordImplicitNullCheck(instruction);
2827 // TODO: memory barrier?
2828}
2829
2830void LocationsBuilderMIPS64::HandleFieldSet(HInstruction* instruction,
2831 const FieldInfo& field_info ATTRIBUTE_UNUSED) {
2832 LocationSummary* locations =
2833 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
2834 locations->SetInAt(0, Location::RequiresRegister());
2835 if (Primitive::IsFloatingPointType(instruction->InputAt(1)->GetType())) {
2836 locations->SetInAt(1, Location::RequiresFpuRegister());
2837 } else {
2838 locations->SetInAt(1, Location::RequiresRegister());
2839 }
2840}
2841
2842void InstructionCodeGeneratorMIPS64::HandleFieldSet(HInstruction* instruction,
2843 const FieldInfo& field_info) {
2844 Primitive::Type type = field_info.GetFieldType();
2845 LocationSummary* locations = instruction->GetLocations();
2846 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
2847 StoreOperandType store_type = kStoreByte;
2848 switch (type) {
2849 case Primitive::kPrimBoolean:
2850 case Primitive::kPrimByte:
2851 store_type = kStoreByte;
2852 break;
2853 case Primitive::kPrimShort:
2854 case Primitive::kPrimChar:
2855 store_type = kStoreHalfword;
2856 break;
2857 case Primitive::kPrimInt:
2858 case Primitive::kPrimFloat:
2859 case Primitive::kPrimNot:
2860 store_type = kStoreWord;
2861 break;
2862 case Primitive::kPrimLong:
2863 case Primitive::kPrimDouble:
2864 store_type = kStoreDoubleword;
2865 break;
2866 case Primitive::kPrimVoid:
2867 LOG(FATAL) << "Unreachable type " << type;
2868 UNREACHABLE();
2869 }
2870 if (!Primitive::IsFloatingPointType(type)) {
2871 DCHECK(locations->InAt(1).IsRegister());
2872 GpuRegister src = locations->InAt(1).AsRegister<GpuRegister>();
2873 __ StoreToOffset(store_type, src, obj, field_info.GetFieldOffset().Uint32Value());
2874 } else {
2875 DCHECK(locations->InAt(1).IsFpuRegister());
2876 FpuRegister src = locations->InAt(1).AsFpuRegister<FpuRegister>();
2877 __ StoreFpuToOffset(store_type, src, obj, field_info.GetFieldOffset().Uint32Value());
2878 }
2879
2880 codegen_->MaybeRecordImplicitNullCheck(instruction);
2881 // TODO: memory barriers?
2882 if (CodeGenerator::StoreNeedsWriteBarrier(type, instruction->InputAt(1))) {
2883 DCHECK(locations->InAt(1).IsRegister());
2884 GpuRegister src = locations->InAt(1).AsRegister<GpuRegister>();
2885 codegen_->MarkGCCard(obj, src);
2886 }
2887}
2888
2889void LocationsBuilderMIPS64::VisitInstanceFieldGet(HInstanceFieldGet* instruction) {
2890 HandleFieldGet(instruction, instruction->GetFieldInfo());
2891}
2892
2893void InstructionCodeGeneratorMIPS64::VisitInstanceFieldGet(HInstanceFieldGet* instruction) {
2894 HandleFieldGet(instruction, instruction->GetFieldInfo());
2895}
2896
2897void LocationsBuilderMIPS64::VisitInstanceFieldSet(HInstanceFieldSet* instruction) {
2898 HandleFieldSet(instruction, instruction->GetFieldInfo());
2899}
2900
2901void InstructionCodeGeneratorMIPS64::VisitInstanceFieldSet(HInstanceFieldSet* instruction) {
2902 HandleFieldSet(instruction, instruction->GetFieldInfo());
2903}
2904
2905void LocationsBuilderMIPS64::VisitInstanceOf(HInstanceOf* instruction) {
2906 LocationSummary::CallKind call_kind =
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00002907 instruction->IsExactCheck() ? LocationSummary::kNoCall : LocationSummary::kCallOnSlowPath;
Alexey Frunze4dda3372015-06-01 18:31:49 -07002908 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
2909 locations->SetInAt(0, Location::RequiresRegister());
2910 locations->SetInAt(1, Location::RequiresRegister());
2911 // The output does overlap inputs.
Serban Constantinescu5a6cc492015-08-13 15:20:25 +01002912 // Note that TypeCheckSlowPathMIPS64 uses this register too.
Alexey Frunze4dda3372015-06-01 18:31:49 -07002913 locations->SetOut(Location::RequiresRegister(), Location::kOutputOverlap);
2914}
2915
2916void InstructionCodeGeneratorMIPS64::VisitInstanceOf(HInstanceOf* instruction) {
2917 LocationSummary* locations = instruction->GetLocations();
2918 GpuRegister obj = locations->InAt(0).AsRegister<GpuRegister>();
2919 GpuRegister cls = locations->InAt(1).AsRegister<GpuRegister>();
2920 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
2921
Alexey Frunzea0e87b02015-09-24 22:57:20 -07002922 Mips64Label done;
Alexey Frunze4dda3372015-06-01 18:31:49 -07002923
2924 // Return 0 if `obj` is null.
2925 // TODO: Avoid this check if we know `obj` is not null.
2926 __ Move(out, ZERO);
2927 __ Beqzc(obj, &done);
2928
2929 // Compare the class of `obj` with `cls`.
2930 __ LoadFromOffset(kLoadUnsignedWord, out, obj, mirror::Object::ClassOffset().Int32Value());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00002931 if (instruction->IsExactCheck()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07002932 // Classes must be equal for the instanceof to succeed.
2933 __ Xor(out, out, cls);
2934 __ Sltiu(out, out, 1);
2935 } else {
2936 // If the classes are not equal, we go into a slow path.
2937 DCHECK(locations->OnlyCallsOnSlowPath());
2938 SlowPathCodeMIPS64* slow_path =
Serban Constantinescu5a6cc492015-08-13 15:20:25 +01002939 new (GetGraph()->GetArena()) TypeCheckSlowPathMIPS64(instruction);
Alexey Frunze4dda3372015-06-01 18:31:49 -07002940 codegen_->AddSlowPath(slow_path);
2941 __ Bnec(out, cls, slow_path->GetEntryLabel());
2942 __ LoadConst32(out, 1);
2943 __ Bind(slow_path->GetExitLabel());
2944 }
2945
2946 __ Bind(&done);
2947}
2948
2949void LocationsBuilderMIPS64::VisitIntConstant(HIntConstant* constant) {
2950 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(constant);
2951 locations->SetOut(Location::ConstantLocation(constant));
2952}
2953
2954void InstructionCodeGeneratorMIPS64::VisitIntConstant(HIntConstant* constant ATTRIBUTE_UNUSED) {
2955 // Will be generated at use site.
2956}
2957
2958void LocationsBuilderMIPS64::VisitNullConstant(HNullConstant* constant) {
2959 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(constant);
2960 locations->SetOut(Location::ConstantLocation(constant));
2961}
2962
2963void InstructionCodeGeneratorMIPS64::VisitNullConstant(HNullConstant* constant ATTRIBUTE_UNUSED) {
2964 // Will be generated at use site.
2965}
2966
Calin Juravle175dc732015-08-25 15:42:32 +01002967void LocationsBuilderMIPS64::VisitInvokeUnresolved(HInvokeUnresolved* invoke) {
2968 // The trampoline uses the same calling convention as dex calling conventions,
2969 // except instead of loading arg0/r0 with the target Method*, arg0/r0 will contain
2970 // the method_idx.
2971 HandleInvoke(invoke);
2972}
2973
2974void InstructionCodeGeneratorMIPS64::VisitInvokeUnresolved(HInvokeUnresolved* invoke) {
2975 codegen_->GenerateInvokeUnresolvedRuntimeCall(invoke);
2976}
2977
Alexey Frunze4dda3372015-06-01 18:31:49 -07002978void LocationsBuilderMIPS64::HandleInvoke(HInvoke* invoke) {
2979 InvokeDexCallingConventionVisitorMIPS64 calling_convention_visitor;
2980 CodeGenerator::CreateCommonInvokeLocationSummary(invoke, &calling_convention_visitor);
2981}
2982
2983void LocationsBuilderMIPS64::VisitInvokeInterface(HInvokeInterface* invoke) {
2984 HandleInvoke(invoke);
2985 // The register T0 is required to be used for the hidden argument in
2986 // art_quick_imt_conflict_trampoline, so add the hidden argument.
2987 invoke->GetLocations()->AddTemp(Location::RegisterLocation(T0));
2988}
2989
2990void InstructionCodeGeneratorMIPS64::VisitInvokeInterface(HInvokeInterface* invoke) {
2991 // TODO: b/18116999, our IMTs can miss an IncompatibleClassChangeError.
2992 GpuRegister temp = invoke->GetLocations()->GetTemp(0).AsRegister<GpuRegister>();
2993 uint32_t method_offset = mirror::Class::EmbeddedImTableEntryOffset(
2994 invoke->GetImtIndex() % mirror::Class::kImtSize, kMips64PointerSize).Uint32Value();
2995 Location receiver = invoke->GetLocations()->InAt(0);
2996 uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
2997 Offset entry_point = ArtMethod::EntryPointFromQuickCompiledCodeOffset(kMips64WordSize);
2998
2999 // Set the hidden argument.
3000 __ LoadConst32(invoke->GetLocations()->GetTemp(1).AsRegister<GpuRegister>(),
3001 invoke->GetDexMethodIndex());
3002
3003 // temp = object->GetClass();
3004 if (receiver.IsStackSlot()) {
3005 __ LoadFromOffset(kLoadUnsignedWord, temp, SP, receiver.GetStackIndex());
3006 __ LoadFromOffset(kLoadUnsignedWord, temp, temp, class_offset);
3007 } else {
3008 __ LoadFromOffset(kLoadUnsignedWord, temp, receiver.AsRegister<GpuRegister>(), class_offset);
3009 }
3010 codegen_->MaybeRecordImplicitNullCheck(invoke);
3011 // temp = temp->GetImtEntryAt(method_offset);
3012 __ LoadFromOffset(kLoadDoubleword, temp, temp, method_offset);
3013 // T9 = temp->GetEntryPoint();
3014 __ LoadFromOffset(kLoadDoubleword, T9, temp, entry_point.Int32Value());
3015 // T9();
3016 __ Jalr(T9);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003017 __ Nop();
Alexey Frunze4dda3372015-06-01 18:31:49 -07003018 DCHECK(!codegen_->IsLeafMethod());
3019 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
3020}
3021
3022void LocationsBuilderMIPS64::VisitInvokeVirtual(HInvokeVirtual* invoke) {
Chris Larsen3039e382015-08-26 07:54:08 -07003023 IntrinsicLocationsBuilderMIPS64 intrinsic(codegen_);
3024 if (intrinsic.TryDispatch(invoke)) {
3025 return;
3026 }
3027
Alexey Frunze4dda3372015-06-01 18:31:49 -07003028 HandleInvoke(invoke);
3029}
3030
3031void LocationsBuilderMIPS64::VisitInvokeStaticOrDirect(HInvokeStaticOrDirect* invoke) {
3032 // When we do not run baseline, explicit clinit checks triggered by static
3033 // invokes must have been pruned by art::PrepareForRegisterAllocation.
3034 DCHECK(codegen_->IsBaseline() || !invoke->IsStaticWithExplicitClinitCheck());
3035
Chris Larsen3039e382015-08-26 07:54:08 -07003036 IntrinsicLocationsBuilderMIPS64 intrinsic(codegen_);
3037 if (intrinsic.TryDispatch(invoke)) {
3038 return;
3039 }
3040
Alexey Frunze4dda3372015-06-01 18:31:49 -07003041 HandleInvoke(invoke);
3042
3043 // While SetupBlockedRegisters() blocks registers S2-S8 due to their
3044 // clobbering somewhere else, reduce further register pressure by avoiding
3045 // allocation of a register for the current method pointer like on x86 baseline.
3046 // TODO: remove this once all the issues with register saving/restoring are
3047 // sorted out.
Vladimir Marko6f6f3592015-11-09 12:54:16 +00003048 if (invoke->HasCurrentMethodInput()) {
3049 LocationSummary* locations = invoke->GetLocations();
Vladimir Markoc53c0792015-11-19 15:48:33 +00003050 Location location = locations->InAt(invoke->GetSpecialInputIndex());
Vladimir Marko6f6f3592015-11-09 12:54:16 +00003051 if (location.IsUnallocated() && location.GetPolicy() == Location::kRequiresRegister) {
Vladimir Markoc53c0792015-11-19 15:48:33 +00003052 locations->SetInAt(invoke->GetSpecialInputIndex(), Location::NoLocation());
Vladimir Marko6f6f3592015-11-09 12:54:16 +00003053 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003054 }
3055}
3056
Chris Larsen3039e382015-08-26 07:54:08 -07003057static bool TryGenerateIntrinsicCode(HInvoke* invoke, CodeGeneratorMIPS64* codegen) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003058 if (invoke->GetLocations()->Intrinsified()) {
Chris Larsen3039e382015-08-26 07:54:08 -07003059 IntrinsicCodeGeneratorMIPS64 intrinsic(codegen);
3060 intrinsic.Dispatch(invoke);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003061 return true;
3062 }
3063 return false;
3064}
3065
Vladimir Markodc151b22015-10-15 18:02:30 +01003066HInvokeStaticOrDirect::DispatchInfo CodeGeneratorMIPS64::GetSupportedInvokeStaticOrDirectDispatch(
3067 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
3068 MethodReference target_method ATTRIBUTE_UNUSED) {
3069 switch (desired_dispatch_info.method_load_kind) {
3070 case HInvokeStaticOrDirect::MethodLoadKind::kDirectAddressWithFixup:
3071 case HInvokeStaticOrDirect::MethodLoadKind::kDexCachePcRelative:
3072 // TODO: Implement these types. For the moment, we fall back to kDexCacheViaMethod.
3073 return HInvokeStaticOrDirect::DispatchInfo {
3074 HInvokeStaticOrDirect::MethodLoadKind::kDexCacheViaMethod,
3075 HInvokeStaticOrDirect::CodePtrLocation::kCallArtMethod,
3076 0u,
3077 0u
3078 };
3079 default:
3080 break;
3081 }
3082 switch (desired_dispatch_info.code_ptr_location) {
3083 case HInvokeStaticOrDirect::CodePtrLocation::kCallDirectWithFixup:
3084 case HInvokeStaticOrDirect::CodePtrLocation::kCallPCRelative:
3085 // TODO: Implement these types. For the moment, we fall back to kCallArtMethod.
3086 return HInvokeStaticOrDirect::DispatchInfo {
3087 desired_dispatch_info.method_load_kind,
3088 HInvokeStaticOrDirect::CodePtrLocation::kCallArtMethod,
3089 desired_dispatch_info.method_load_data,
3090 0u
3091 };
3092 default:
3093 return desired_dispatch_info;
3094 }
3095}
3096
Alexey Frunze4dda3372015-06-01 18:31:49 -07003097void CodeGeneratorMIPS64::GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, Location temp) {
3098 // All registers are assumed to be correctly set up per the calling convention.
3099
Vladimir Marko58155012015-08-19 12:49:41 +00003100 Location callee_method = temp; // For all kinds except kRecursive, callee will be in temp.
3101 switch (invoke->GetMethodLoadKind()) {
3102 case HInvokeStaticOrDirect::MethodLoadKind::kStringInit:
3103 // temp = thread->string_init_entrypoint
3104 __ LoadFromOffset(kLoadDoubleword,
3105 temp.AsRegister<GpuRegister>(),
3106 TR,
3107 invoke->GetStringInitOffset());
3108 break;
3109 case HInvokeStaticOrDirect::MethodLoadKind::kRecursive:
Vladimir Markoc53c0792015-11-19 15:48:33 +00003110 callee_method = invoke->GetLocations()->InAt(invoke->GetSpecialInputIndex());
Vladimir Marko58155012015-08-19 12:49:41 +00003111 break;
3112 case HInvokeStaticOrDirect::MethodLoadKind::kDirectAddress:
3113 __ LoadConst64(temp.AsRegister<GpuRegister>(), invoke->GetMethodAddress());
3114 break;
3115 case HInvokeStaticOrDirect::MethodLoadKind::kDirectAddressWithFixup:
Vladimir Marko58155012015-08-19 12:49:41 +00003116 case HInvokeStaticOrDirect::MethodLoadKind::kDexCachePcRelative:
Vladimir Markodc151b22015-10-15 18:02:30 +01003117 // TODO: Implement these types.
3118 // Currently filtered out by GetSupportedInvokeStaticOrDirectDispatch().
3119 LOG(FATAL) << "Unsupported";
3120 UNREACHABLE();
Vladimir Marko58155012015-08-19 12:49:41 +00003121 case HInvokeStaticOrDirect::MethodLoadKind::kDexCacheViaMethod: {
Vladimir Markoc53c0792015-11-19 15:48:33 +00003122 Location current_method = invoke->GetLocations()->InAt(invoke->GetSpecialInputIndex());
Vladimir Marko58155012015-08-19 12:49:41 +00003123 GpuRegister reg = temp.AsRegister<GpuRegister>();
3124 GpuRegister method_reg;
3125 if (current_method.IsRegister()) {
3126 method_reg = current_method.AsRegister<GpuRegister>();
3127 } else {
3128 // TODO: use the appropriate DCHECK() here if possible.
3129 // DCHECK(invoke->GetLocations()->Intrinsified());
3130 DCHECK(!current_method.IsValid());
3131 method_reg = reg;
3132 __ Ld(reg, SP, kCurrentMethodStackOffset);
3133 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003134
Vladimir Marko58155012015-08-19 12:49:41 +00003135 // temp = temp->dex_cache_resolved_methods_;
Vladimir Marko05792b92015-08-03 11:56:49 +01003136 __ LoadFromOffset(kLoadDoubleword,
Vladimir Marko58155012015-08-19 12:49:41 +00003137 reg,
3138 method_reg,
Vladimir Marko05792b92015-08-03 11:56:49 +01003139 ArtMethod::DexCacheResolvedMethodsOffset(kMips64PointerSize).Int32Value());
Vladimir Marko58155012015-08-19 12:49:41 +00003140 // temp = temp[index_in_cache]
3141 uint32_t index_in_cache = invoke->GetTargetMethod().dex_method_index;
3142 __ LoadFromOffset(kLoadDoubleword,
3143 reg,
3144 reg,
3145 CodeGenerator::GetCachePointerOffset(index_in_cache));
3146 break;
Alexey Frunze4dda3372015-06-01 18:31:49 -07003147 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003148 }
3149
Vladimir Marko58155012015-08-19 12:49:41 +00003150 switch (invoke->GetCodePtrLocation()) {
3151 case HInvokeStaticOrDirect::CodePtrLocation::kCallSelf:
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003152 __ Jialc(&frame_entry_label_, T9);
Vladimir Marko58155012015-08-19 12:49:41 +00003153 break;
3154 case HInvokeStaticOrDirect::CodePtrLocation::kCallDirect:
3155 // LR = invoke->GetDirectCodePtr();
3156 __ LoadConst64(T9, invoke->GetDirectCodePtr());
3157 // LR()
3158 __ Jalr(T9);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003159 __ Nop();
Vladimir Marko58155012015-08-19 12:49:41 +00003160 break;
Vladimir Marko58155012015-08-19 12:49:41 +00003161 case HInvokeStaticOrDirect::CodePtrLocation::kCallDirectWithFixup:
Vladimir Markodc151b22015-10-15 18:02:30 +01003162 case HInvokeStaticOrDirect::CodePtrLocation::kCallPCRelative:
3163 // TODO: Implement these types.
3164 // Currently filtered out by GetSupportedInvokeStaticOrDirectDispatch().
3165 LOG(FATAL) << "Unsupported";
3166 UNREACHABLE();
Vladimir Marko58155012015-08-19 12:49:41 +00003167 case HInvokeStaticOrDirect::CodePtrLocation::kCallArtMethod:
3168 // T9 = callee_method->entry_point_from_quick_compiled_code_;
3169 __ LoadFromOffset(kLoadDoubleword,
3170 T9,
3171 callee_method.AsRegister<GpuRegister>(),
3172 ArtMethod::EntryPointFromQuickCompiledCodeOffset(
3173 kMips64WordSize).Int32Value());
3174 // T9()
3175 __ Jalr(T9);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003176 __ Nop();
Vladimir Marko58155012015-08-19 12:49:41 +00003177 break;
3178 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003179 DCHECK(!IsLeafMethod());
3180}
3181
3182void InstructionCodeGeneratorMIPS64::VisitInvokeStaticOrDirect(HInvokeStaticOrDirect* invoke) {
3183 // When we do not run baseline, explicit clinit checks triggered by static
3184 // invokes must have been pruned by art::PrepareForRegisterAllocation.
3185 DCHECK(codegen_->IsBaseline() || !invoke->IsStaticWithExplicitClinitCheck());
3186
3187 if (TryGenerateIntrinsicCode(invoke, codegen_)) {
3188 return;
3189 }
3190
3191 LocationSummary* locations = invoke->GetLocations();
3192 codegen_->GenerateStaticOrDirectCall(invoke,
3193 locations->HasTemps()
3194 ? locations->GetTemp(0)
3195 : Location::NoLocation());
3196 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
3197}
3198
Alexey Frunze53afca12015-11-05 16:34:23 -08003199void CodeGeneratorMIPS64::GenerateVirtualCall(HInvokeVirtual* invoke, Location temp_location) {
Nicolas Geoffraye5234232015-12-02 09:06:11 +00003200 // Use the calling convention instead of the location of the receiver, as
3201 // intrinsics may have put the receiver in a different register. In the intrinsics
3202 // slow path, the arguments have been moved to the right place, so here we are
3203 // guaranteed that the receiver is the first register of the calling convention.
3204 InvokeDexCallingConvention calling_convention;
3205 GpuRegister receiver = calling_convention.GetRegisterAt(0);
3206
Alexey Frunze53afca12015-11-05 16:34:23 -08003207 GpuRegister temp = temp_location.AsRegister<GpuRegister>();
Alexey Frunze4dda3372015-06-01 18:31:49 -07003208 size_t method_offset = mirror::Class::EmbeddedVTableEntryOffset(
3209 invoke->GetVTableIndex(), kMips64PointerSize).SizeValue();
3210 uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
3211 Offset entry_point = ArtMethod::EntryPointFromQuickCompiledCodeOffset(kMips64WordSize);
3212
3213 // temp = object->GetClass();
Nicolas Geoffraye5234232015-12-02 09:06:11 +00003214 __ LoadFromOffset(kLoadUnsignedWord, temp, receiver, class_offset);
Alexey Frunze53afca12015-11-05 16:34:23 -08003215 MaybeRecordImplicitNullCheck(invoke);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003216 // temp = temp->GetMethodAt(method_offset);
3217 __ LoadFromOffset(kLoadDoubleword, temp, temp, method_offset);
3218 // T9 = temp->GetEntryPoint();
3219 __ LoadFromOffset(kLoadDoubleword, T9, temp, entry_point.Int32Value());
3220 // T9();
3221 __ Jalr(T9);
Alexey Frunzea0e87b02015-09-24 22:57:20 -07003222 __ Nop();
Alexey Frunze53afca12015-11-05 16:34:23 -08003223}
3224
3225void InstructionCodeGeneratorMIPS64::VisitInvokeVirtual(HInvokeVirtual* invoke) {
3226 if (TryGenerateIntrinsicCode(invoke, codegen_)) {
3227 return;
3228 }
3229
3230 codegen_->GenerateVirtualCall(invoke, invoke->GetLocations()->GetTemp(0));
Alexey Frunze4dda3372015-06-01 18:31:49 -07003231 DCHECK(!codegen_->IsLeafMethod());
3232 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
3233}
3234
3235void LocationsBuilderMIPS64::VisitLoadClass(HLoadClass* cls) {
Calin Juravle98893e12015-10-02 21:05:03 +01003236 InvokeRuntimeCallingConvention calling_convention;
3237 CodeGenerator::CreateLoadClassLocationSummary(
3238 cls,
3239 Location::RegisterLocation(calling_convention.GetRegisterAt(0)),
Alexey Frunze00580bd2015-11-11 13:31:12 -08003240 calling_convention.GetReturnLocation(cls->GetType()));
Alexey Frunze4dda3372015-06-01 18:31:49 -07003241}
3242
3243void InstructionCodeGeneratorMIPS64::VisitLoadClass(HLoadClass* cls) {
3244 LocationSummary* locations = cls->GetLocations();
Calin Juravle98893e12015-10-02 21:05:03 +01003245 if (cls->NeedsAccessCheck()) {
3246 codegen_->MoveConstant(locations->GetTemp(0), cls->GetTypeIndex());
3247 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pInitializeTypeAndVerifyAccess),
3248 cls,
3249 cls->GetDexPc(),
3250 nullptr);
Roland Levillain888d0672015-11-23 18:53:50 +00003251 CheckEntrypointTypes<kQuickInitializeTypeAndVerifyAccess, void*, uint32_t>();
Calin Juravle580b6092015-10-06 17:35:58 +01003252 return;
3253 }
3254
3255 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
3256 GpuRegister current_method = locations->InAt(0).AsRegister<GpuRegister>();
3257 if (cls->IsReferrersClass()) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003258 DCHECK(!cls->CanCallRuntime());
3259 DCHECK(!cls->MustGenerateClinitCheck());
3260 __ LoadFromOffset(kLoadUnsignedWord, out, current_method,
3261 ArtMethod::DeclaringClassOffset().Int32Value());
3262 } else {
Vladimir Marko05792b92015-08-03 11:56:49 +01003263 __ LoadFromOffset(kLoadDoubleword, out, current_method,
3264 ArtMethod::DexCacheResolvedTypesOffset(kMips64PointerSize).Int32Value());
Roland Levillain698fa972015-12-16 17:06:47 +00003265 __ LoadFromOffset(
3266 kLoadUnsignedWord, out, out, CodeGenerator::GetCacheOffset(cls->GetTypeIndex()));
Vladimir Marko05792b92015-08-03 11:56:49 +01003267 // TODO: We will need a read barrier here.
Nicolas Geoffray42e372e2015-11-24 15:48:56 +00003268 if (!cls->IsInDexCache() || cls->MustGenerateClinitCheck()) {
3269 DCHECK(cls->CanCallRuntime());
3270 SlowPathCodeMIPS64* slow_path = new (GetGraph()->GetArena()) LoadClassSlowPathMIPS64(
3271 cls,
3272 cls,
3273 cls->GetDexPc(),
3274 cls->MustGenerateClinitCheck());
3275 codegen_->AddSlowPath(slow_path);
3276 if (!cls->IsInDexCache()) {
3277 __ Beqzc(out, slow_path->GetEntryLabel());
3278 }
3279 if (cls->MustGenerateClinitCheck()) {
3280 GenerateClassInitializationCheck(slow_path, out);
3281 } else {
3282 __ Bind(slow_path->GetExitLabel());
3283 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003284 }
3285 }
3286}
3287
David Brazdilcb1c0552015-08-04 16:22:25 +01003288static int32_t GetExceptionTlsOffset() {
3289 return Thread::ExceptionOffset<kMips64WordSize>().Int32Value();
3290}
3291
Alexey Frunze4dda3372015-06-01 18:31:49 -07003292void LocationsBuilderMIPS64::VisitLoadException(HLoadException* load) {
3293 LocationSummary* locations =
3294 new (GetGraph()->GetArena()) LocationSummary(load, LocationSummary::kNoCall);
3295 locations->SetOut(Location::RequiresRegister());
3296}
3297
3298void InstructionCodeGeneratorMIPS64::VisitLoadException(HLoadException* load) {
3299 GpuRegister out = load->GetLocations()->Out().AsRegister<GpuRegister>();
David Brazdilcb1c0552015-08-04 16:22:25 +01003300 __ LoadFromOffset(kLoadUnsignedWord, out, TR, GetExceptionTlsOffset());
3301}
3302
3303void LocationsBuilderMIPS64::VisitClearException(HClearException* clear) {
3304 new (GetGraph()->GetArena()) LocationSummary(clear, LocationSummary::kNoCall);
3305}
3306
3307void InstructionCodeGeneratorMIPS64::VisitClearException(HClearException* clear ATTRIBUTE_UNUSED) {
3308 __ StoreToOffset(kStoreWord, ZERO, TR, GetExceptionTlsOffset());
Alexey Frunze4dda3372015-06-01 18:31:49 -07003309}
3310
3311void LocationsBuilderMIPS64::VisitLoadLocal(HLoadLocal* load) {
3312 load->SetLocations(nullptr);
3313}
3314
3315void InstructionCodeGeneratorMIPS64::VisitLoadLocal(HLoadLocal* load ATTRIBUTE_UNUSED) {
3316 // Nothing to do, this is driven by the code generator.
3317}
3318
3319void LocationsBuilderMIPS64::VisitLoadString(HLoadString* load) {
Roland Levillain698fa972015-12-16 17:06:47 +00003320 LocationSummary::CallKind call_kind = load->IsInDexCache()
3321 ? LocationSummary::kNoCall
3322 : LocationSummary::kCallOnSlowPath;
Nicolas Geoffray917d0162015-11-24 18:25:35 +00003323 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(load, call_kind);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003324 locations->SetInAt(0, Location::RequiresRegister());
3325 locations->SetOut(Location::RequiresRegister());
3326}
3327
3328void InstructionCodeGeneratorMIPS64::VisitLoadString(HLoadString* load) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003329 LocationSummary* locations = load->GetLocations();
3330 GpuRegister out = locations->Out().AsRegister<GpuRegister>();
3331 GpuRegister current_method = locations->InAt(0).AsRegister<GpuRegister>();
3332 __ LoadFromOffset(kLoadUnsignedWord, out, current_method,
3333 ArtMethod::DeclaringClassOffset().Int32Value());
Vladimir Marko05792b92015-08-03 11:56:49 +01003334 __ LoadFromOffset(kLoadDoubleword, out, out, mirror::Class::DexCacheStringsOffset().Int32Value());
Roland Levillain698fa972015-12-16 17:06:47 +00003335 __ LoadFromOffset(
3336 kLoadUnsignedWord, out, out, CodeGenerator::GetCacheOffset(load->GetStringIndex()));
Vladimir Marko05792b92015-08-03 11:56:49 +01003337 // TODO: We will need a read barrier here.
Nicolas Geoffray917d0162015-11-24 18:25:35 +00003338
3339 if (!load->IsInDexCache()) {
3340 SlowPathCodeMIPS64* slow_path = new (GetGraph()->GetArena()) LoadStringSlowPathMIPS64(load);
3341 codegen_->AddSlowPath(slow_path);
3342 __ Beqzc(out, slow_path->GetEntryLabel());
3343 __ Bind(slow_path->GetExitLabel());
3344 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003345}
3346
3347void LocationsBuilderMIPS64::VisitLocal(HLocal* local) {
3348 local->SetLocations(nullptr);
3349}
3350
3351void InstructionCodeGeneratorMIPS64::VisitLocal(HLocal* local) {
3352 DCHECK_EQ(local->GetBlock(), GetGraph()->GetEntryBlock());
3353}
3354
3355void LocationsBuilderMIPS64::VisitLongConstant(HLongConstant* constant) {
3356 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(constant);
3357 locations->SetOut(Location::ConstantLocation(constant));
3358}
3359
3360void InstructionCodeGeneratorMIPS64::VisitLongConstant(HLongConstant* constant ATTRIBUTE_UNUSED) {
3361 // Will be generated at use site.
3362}
3363
3364void LocationsBuilderMIPS64::VisitMonitorOperation(HMonitorOperation* instruction) {
3365 LocationSummary* locations =
3366 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
3367 InvokeRuntimeCallingConvention calling_convention;
3368 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3369}
3370
3371void InstructionCodeGeneratorMIPS64::VisitMonitorOperation(HMonitorOperation* instruction) {
3372 codegen_->InvokeRuntime(instruction->IsEnter()
3373 ? QUICK_ENTRY_POINT(pLockObject)
3374 : QUICK_ENTRY_POINT(pUnlockObject),
3375 instruction,
3376 instruction->GetDexPc(),
3377 nullptr);
Roland Levillain888d0672015-11-23 18:53:50 +00003378 if (instruction->IsEnter()) {
3379 CheckEntrypointTypes<kQuickLockObject, void, mirror::Object*>();
3380 } else {
3381 CheckEntrypointTypes<kQuickUnlockObject, void, mirror::Object*>();
3382 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003383}
3384
3385void LocationsBuilderMIPS64::VisitMul(HMul* mul) {
3386 LocationSummary* locations =
3387 new (GetGraph()->GetArena()) LocationSummary(mul, LocationSummary::kNoCall);
3388 switch (mul->GetResultType()) {
3389 case Primitive::kPrimInt:
3390 case Primitive::kPrimLong:
3391 locations->SetInAt(0, Location::RequiresRegister());
3392 locations->SetInAt(1, Location::RequiresRegister());
3393 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3394 break;
3395
3396 case Primitive::kPrimFloat:
3397 case Primitive::kPrimDouble:
3398 locations->SetInAt(0, Location::RequiresFpuRegister());
3399 locations->SetInAt(1, Location::RequiresFpuRegister());
3400 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
3401 break;
3402
3403 default:
3404 LOG(FATAL) << "Unexpected mul type " << mul->GetResultType();
3405 }
3406}
3407
3408void InstructionCodeGeneratorMIPS64::VisitMul(HMul* instruction) {
3409 Primitive::Type type = instruction->GetType();
3410 LocationSummary* locations = instruction->GetLocations();
3411
3412 switch (type) {
3413 case Primitive::kPrimInt:
3414 case Primitive::kPrimLong: {
3415 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
3416 GpuRegister lhs = locations->InAt(0).AsRegister<GpuRegister>();
3417 GpuRegister rhs = locations->InAt(1).AsRegister<GpuRegister>();
3418 if (type == Primitive::kPrimInt)
3419 __ MulR6(dst, lhs, rhs);
3420 else
3421 __ Dmul(dst, lhs, rhs);
3422 break;
3423 }
3424 case Primitive::kPrimFloat:
3425 case Primitive::kPrimDouble: {
3426 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
3427 FpuRegister lhs = locations->InAt(0).AsFpuRegister<FpuRegister>();
3428 FpuRegister rhs = locations->InAt(1).AsFpuRegister<FpuRegister>();
3429 if (type == Primitive::kPrimFloat)
3430 __ MulS(dst, lhs, rhs);
3431 else
3432 __ MulD(dst, lhs, rhs);
3433 break;
3434 }
3435 default:
3436 LOG(FATAL) << "Unexpected mul type " << type;
3437 }
3438}
3439
3440void LocationsBuilderMIPS64::VisitNeg(HNeg* neg) {
3441 LocationSummary* locations =
3442 new (GetGraph()->GetArena()) LocationSummary(neg, LocationSummary::kNoCall);
3443 switch (neg->GetResultType()) {
3444 case Primitive::kPrimInt:
3445 case Primitive::kPrimLong:
3446 locations->SetInAt(0, Location::RequiresRegister());
3447 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3448 break;
3449
3450 case Primitive::kPrimFloat:
3451 case Primitive::kPrimDouble:
3452 locations->SetInAt(0, Location::RequiresFpuRegister());
3453 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
3454 break;
3455
3456 default:
3457 LOG(FATAL) << "Unexpected neg type " << neg->GetResultType();
3458 }
3459}
3460
3461void InstructionCodeGeneratorMIPS64::VisitNeg(HNeg* instruction) {
3462 Primitive::Type type = instruction->GetType();
3463 LocationSummary* locations = instruction->GetLocations();
3464
3465 switch (type) {
3466 case Primitive::kPrimInt:
3467 case Primitive::kPrimLong: {
3468 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
3469 GpuRegister src = locations->InAt(0).AsRegister<GpuRegister>();
3470 if (type == Primitive::kPrimInt)
3471 __ Subu(dst, ZERO, src);
3472 else
3473 __ Dsubu(dst, ZERO, src);
3474 break;
3475 }
3476 case Primitive::kPrimFloat:
3477 case Primitive::kPrimDouble: {
3478 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
3479 FpuRegister src = locations->InAt(0).AsFpuRegister<FpuRegister>();
3480 if (type == Primitive::kPrimFloat)
3481 __ NegS(dst, src);
3482 else
3483 __ NegD(dst, src);
3484 break;
3485 }
3486 default:
3487 LOG(FATAL) << "Unexpected neg type " << type;
3488 }
3489}
3490
3491void LocationsBuilderMIPS64::VisitNewArray(HNewArray* instruction) {
3492 LocationSummary* locations =
3493 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
3494 InvokeRuntimeCallingConvention calling_convention;
3495 locations->AddTemp(Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3496 locations->SetOut(calling_convention.GetReturnLocation(Primitive::kPrimNot));
3497 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(1)));
3498 locations->SetInAt(1, Location::RegisterLocation(calling_convention.GetRegisterAt(2)));
3499}
3500
3501void InstructionCodeGeneratorMIPS64::VisitNewArray(HNewArray* instruction) {
3502 LocationSummary* locations = instruction->GetLocations();
3503 // Move an uint16_t value to a register.
3504 __ LoadConst32(locations->GetTemp(0).AsRegister<GpuRegister>(), instruction->GetTypeIndex());
Calin Juravle175dc732015-08-25 15:42:32 +01003505 codegen_->InvokeRuntime(instruction->GetEntrypoint(),
3506 instruction,
3507 instruction->GetDexPc(),
3508 nullptr);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003509 CheckEntrypointTypes<kQuickAllocArrayWithAccessCheck, void*, uint32_t, int32_t, ArtMethod*>();
3510}
3511
3512void LocationsBuilderMIPS64::VisitNewInstance(HNewInstance* instruction) {
3513 LocationSummary* locations =
3514 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
3515 InvokeRuntimeCallingConvention calling_convention;
Nicolas Geoffray729645a2015-11-19 13:29:02 +00003516 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3517 locations->SetInAt(1, Location::RegisterLocation(calling_convention.GetRegisterAt(1)));
Alexey Frunze4dda3372015-06-01 18:31:49 -07003518 locations->SetOut(calling_convention.GetReturnLocation(Primitive::kPrimNot));
3519}
3520
3521void InstructionCodeGeneratorMIPS64::VisitNewInstance(HNewInstance* instruction) {
Calin Juravle175dc732015-08-25 15:42:32 +01003522 codegen_->InvokeRuntime(instruction->GetEntrypoint(),
3523 instruction,
3524 instruction->GetDexPc(),
3525 nullptr);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003526 CheckEntrypointTypes<kQuickAllocObjectWithAccessCheck, void*, uint32_t, ArtMethod*>();
3527}
3528
3529void LocationsBuilderMIPS64::VisitNot(HNot* instruction) {
3530 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
3531 locations->SetInAt(0, Location::RequiresRegister());
3532 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3533}
3534
3535void InstructionCodeGeneratorMIPS64::VisitNot(HNot* instruction) {
3536 Primitive::Type type = instruction->GetType();
3537 LocationSummary* locations = instruction->GetLocations();
3538
3539 switch (type) {
3540 case Primitive::kPrimInt:
3541 case Primitive::kPrimLong: {
3542 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
3543 GpuRegister src = locations->InAt(0).AsRegister<GpuRegister>();
3544 __ Nor(dst, src, ZERO);
3545 break;
3546 }
3547
3548 default:
3549 LOG(FATAL) << "Unexpected type for not operation " << instruction->GetResultType();
3550 }
3551}
3552
3553void LocationsBuilderMIPS64::VisitBooleanNot(HBooleanNot* instruction) {
3554 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
3555 locations->SetInAt(0, Location::RequiresRegister());
3556 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3557}
3558
3559void InstructionCodeGeneratorMIPS64::VisitBooleanNot(HBooleanNot* instruction) {
3560 LocationSummary* locations = instruction->GetLocations();
3561 __ Xori(locations->Out().AsRegister<GpuRegister>(),
3562 locations->InAt(0).AsRegister<GpuRegister>(),
3563 1);
3564}
3565
3566void LocationsBuilderMIPS64::VisitNullCheck(HNullCheck* instruction) {
David Brazdil77a48ae2015-09-15 12:34:04 +00003567 LocationSummary::CallKind call_kind = instruction->CanThrowIntoCatchBlock()
3568 ? LocationSummary::kCallOnSlowPath
3569 : LocationSummary::kNoCall;
3570 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction, call_kind);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003571 locations->SetInAt(0, Location::RequiresRegister());
3572 if (instruction->HasUses()) {
3573 locations->SetOut(Location::SameAsFirstInput());
3574 }
3575}
3576
3577void InstructionCodeGeneratorMIPS64::GenerateImplicitNullCheck(HNullCheck* instruction) {
3578 if (codegen_->CanMoveNullCheckToUser(instruction)) {
3579 return;
3580 }
3581 Location obj = instruction->GetLocations()->InAt(0);
3582
3583 __ Lw(ZERO, obj.AsRegister<GpuRegister>(), 0);
3584 codegen_->RecordPcInfo(instruction, instruction->GetDexPc());
3585}
3586
3587void InstructionCodeGeneratorMIPS64::GenerateExplicitNullCheck(HNullCheck* instruction) {
3588 SlowPathCodeMIPS64* slow_path = new (GetGraph()->GetArena()) NullCheckSlowPathMIPS64(instruction);
3589 codegen_->AddSlowPath(slow_path);
3590
3591 Location obj = instruction->GetLocations()->InAt(0);
3592
3593 __ Beqzc(obj.AsRegister<GpuRegister>(), slow_path->GetEntryLabel());
3594}
3595
3596void InstructionCodeGeneratorMIPS64::VisitNullCheck(HNullCheck* instruction) {
David Brazdil77a48ae2015-09-15 12:34:04 +00003597 if (codegen_->IsImplicitNullCheckAllowed(instruction)) {
Alexey Frunze4dda3372015-06-01 18:31:49 -07003598 GenerateImplicitNullCheck(instruction);
3599 } else {
3600 GenerateExplicitNullCheck(instruction);
3601 }
3602}
3603
3604void LocationsBuilderMIPS64::VisitOr(HOr* instruction) {
3605 HandleBinaryOp(instruction);
3606}
3607
3608void InstructionCodeGeneratorMIPS64::VisitOr(HOr* instruction) {
3609 HandleBinaryOp(instruction);
3610}
3611
3612void LocationsBuilderMIPS64::VisitParallelMove(HParallelMove* instruction ATTRIBUTE_UNUSED) {
3613 LOG(FATAL) << "Unreachable";
3614}
3615
3616void InstructionCodeGeneratorMIPS64::VisitParallelMove(HParallelMove* instruction) {
3617 codegen_->GetMoveResolver()->EmitNativeCode(instruction);
3618}
3619
3620void LocationsBuilderMIPS64::VisitParameterValue(HParameterValue* instruction) {
3621 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
3622 Location location = parameter_visitor_.GetNextLocation(instruction->GetType());
3623 if (location.IsStackSlot()) {
3624 location = Location::StackSlot(location.GetStackIndex() + codegen_->GetFrameSize());
3625 } else if (location.IsDoubleStackSlot()) {
3626 location = Location::DoubleStackSlot(location.GetStackIndex() + codegen_->GetFrameSize());
3627 }
3628 locations->SetOut(location);
3629}
3630
3631void InstructionCodeGeneratorMIPS64::VisitParameterValue(HParameterValue* instruction
3632 ATTRIBUTE_UNUSED) {
3633 // Nothing to do, the parameter is already at its location.
3634}
3635
3636void LocationsBuilderMIPS64::VisitCurrentMethod(HCurrentMethod* instruction) {
3637 LocationSummary* locations =
3638 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
3639 locations->SetOut(Location::RegisterLocation(kMethodRegisterArgument));
3640}
3641
3642void InstructionCodeGeneratorMIPS64::VisitCurrentMethod(HCurrentMethod* instruction
3643 ATTRIBUTE_UNUSED) {
3644 // Nothing to do, the method is already at its location.
3645}
3646
3647void LocationsBuilderMIPS64::VisitPhi(HPhi* instruction) {
3648 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(instruction);
3649 for (size_t i = 0, e = instruction->InputCount(); i < e; ++i) {
3650 locations->SetInAt(i, Location::Any());
3651 }
3652 locations->SetOut(Location::Any());
3653}
3654
3655void InstructionCodeGeneratorMIPS64::VisitPhi(HPhi* instruction ATTRIBUTE_UNUSED) {
3656 LOG(FATAL) << "Unreachable";
3657}
3658
3659void LocationsBuilderMIPS64::VisitRem(HRem* rem) {
3660 Primitive::Type type = rem->GetResultType();
3661 LocationSummary::CallKind call_kind =
3662 Primitive::IsFloatingPointType(type) ? LocationSummary::kCall : LocationSummary::kNoCall;
3663 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(rem, call_kind);
3664
3665 switch (type) {
3666 case Primitive::kPrimInt:
3667 case Primitive::kPrimLong:
3668 locations->SetInAt(0, Location::RequiresRegister());
Alexey Frunzec857c742015-09-23 15:12:39 -07003669 locations->SetInAt(1, Location::RegisterOrConstant(rem->InputAt(1)));
Alexey Frunze4dda3372015-06-01 18:31:49 -07003670 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3671 break;
3672
3673 case Primitive::kPrimFloat:
3674 case Primitive::kPrimDouble: {
3675 InvokeRuntimeCallingConvention calling_convention;
3676 locations->SetInAt(0, Location::FpuRegisterLocation(calling_convention.GetFpuRegisterAt(0)));
3677 locations->SetInAt(1, Location::FpuRegisterLocation(calling_convention.GetFpuRegisterAt(1)));
3678 locations->SetOut(calling_convention.GetReturnLocation(type));
3679 break;
3680 }
3681
3682 default:
3683 LOG(FATAL) << "Unexpected rem type " << type;
3684 }
3685}
3686
3687void InstructionCodeGeneratorMIPS64::VisitRem(HRem* instruction) {
3688 Primitive::Type type = instruction->GetType();
Alexey Frunze4dda3372015-06-01 18:31:49 -07003689
3690 switch (type) {
3691 case Primitive::kPrimInt:
Alexey Frunzec857c742015-09-23 15:12:39 -07003692 case Primitive::kPrimLong:
3693 GenerateDivRemIntegral(instruction);
Alexey Frunze4dda3372015-06-01 18:31:49 -07003694 break;
Alexey Frunze4dda3372015-06-01 18:31:49 -07003695
3696 case Primitive::kPrimFloat:
3697 case Primitive::kPrimDouble: {
3698 int32_t entry_offset = (type == Primitive::kPrimFloat) ? QUICK_ENTRY_POINT(pFmodf)
3699 : QUICK_ENTRY_POINT(pFmod);
3700 codegen_->InvokeRuntime(entry_offset, instruction, instruction->GetDexPc(), nullptr);
Roland Levillain888d0672015-11-23 18:53:50 +00003701 if (type == Primitive::kPrimFloat) {
3702 CheckEntrypointTypes<kQuickFmodf, float, float, float>();
3703 } else {
3704 CheckEntrypointTypes<kQuickFmod, double, double, double>();
3705 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07003706 break;
3707 }
3708 default:
3709 LOG(FATAL) << "Unexpected rem type " << type;
3710 }
3711}
3712
3713void LocationsBuilderMIPS64::VisitMemoryBarrier(HMemoryBarrier* memory_barrier) {
3714 memory_barrier->SetLocations(nullptr);
3715}
3716
3717void InstructionCodeGeneratorMIPS64::VisitMemoryBarrier(HMemoryBarrier* memory_barrier) {
3718 GenerateMemoryBarrier(memory_barrier->GetBarrierKind());
3719}
3720
3721void LocationsBuilderMIPS64::VisitReturn(HReturn* ret) {
3722 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(ret);
3723 Primitive::Type return_type = ret->InputAt(0)->GetType();
3724 locations->SetInAt(0, Mips64ReturnLocation(return_type));
3725}
3726
3727void InstructionCodeGeneratorMIPS64::VisitReturn(HReturn* ret ATTRIBUTE_UNUSED) {
3728 codegen_->GenerateFrameExit();
3729}
3730
3731void LocationsBuilderMIPS64::VisitReturnVoid(HReturnVoid* ret) {
3732 ret->SetLocations(nullptr);
3733}
3734
3735void InstructionCodeGeneratorMIPS64::VisitReturnVoid(HReturnVoid* ret ATTRIBUTE_UNUSED) {
3736 codegen_->GenerateFrameExit();
3737}
3738
Alexey Frunze92d90602015-12-18 18:16:36 -08003739void LocationsBuilderMIPS64::VisitRor(HRor* ror) {
3740 HandleShift(ror);
Scott Wakeling40a04bf2015-12-11 09:50:36 +00003741}
3742
Alexey Frunze92d90602015-12-18 18:16:36 -08003743void InstructionCodeGeneratorMIPS64::VisitRor(HRor* ror) {
3744 HandleShift(ror);
Scott Wakeling40a04bf2015-12-11 09:50:36 +00003745}
3746
Alexey Frunze4dda3372015-06-01 18:31:49 -07003747void LocationsBuilderMIPS64::VisitShl(HShl* shl) {
3748 HandleShift(shl);
3749}
3750
3751void InstructionCodeGeneratorMIPS64::VisitShl(HShl* shl) {
3752 HandleShift(shl);
3753}
3754
3755void LocationsBuilderMIPS64::VisitShr(HShr* shr) {
3756 HandleShift(shr);
3757}
3758
3759void InstructionCodeGeneratorMIPS64::VisitShr(HShr* shr) {
3760 HandleShift(shr);
3761}
3762
3763void LocationsBuilderMIPS64::VisitStoreLocal(HStoreLocal* store) {
3764 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(store);
3765 Primitive::Type field_type = store->InputAt(1)->GetType();
3766 switch (field_type) {
3767 case Primitive::kPrimNot:
3768 case Primitive::kPrimBoolean:
3769 case Primitive::kPrimByte:
3770 case Primitive::kPrimChar:
3771 case Primitive::kPrimShort:
3772 case Primitive::kPrimInt:
3773 case Primitive::kPrimFloat:
3774 locations->SetInAt(1, Location::StackSlot(codegen_->GetStackSlot(store->GetLocal())));
3775 break;
3776
3777 case Primitive::kPrimLong:
3778 case Primitive::kPrimDouble:
3779 locations->SetInAt(1, Location::DoubleStackSlot(codegen_->GetStackSlot(store->GetLocal())));
3780 break;
3781
3782 default:
3783 LOG(FATAL) << "Unimplemented local type " << field_type;
3784 }
3785}
3786
3787void InstructionCodeGeneratorMIPS64::VisitStoreLocal(HStoreLocal* store ATTRIBUTE_UNUSED) {
3788}
3789
3790void LocationsBuilderMIPS64::VisitSub(HSub* instruction) {
3791 HandleBinaryOp(instruction);
3792}
3793
3794void InstructionCodeGeneratorMIPS64::VisitSub(HSub* instruction) {
3795 HandleBinaryOp(instruction);
3796}
3797
3798void LocationsBuilderMIPS64::VisitStaticFieldGet(HStaticFieldGet* instruction) {
3799 HandleFieldGet(instruction, instruction->GetFieldInfo());
3800}
3801
3802void InstructionCodeGeneratorMIPS64::VisitStaticFieldGet(HStaticFieldGet* instruction) {
3803 HandleFieldGet(instruction, instruction->GetFieldInfo());
3804}
3805
3806void LocationsBuilderMIPS64::VisitStaticFieldSet(HStaticFieldSet* instruction) {
3807 HandleFieldSet(instruction, instruction->GetFieldInfo());
3808}
3809
3810void InstructionCodeGeneratorMIPS64::VisitStaticFieldSet(HStaticFieldSet* instruction) {
3811 HandleFieldSet(instruction, instruction->GetFieldInfo());
3812}
3813
Calin Juravlee460d1d2015-09-29 04:52:17 +01003814void LocationsBuilderMIPS64::VisitUnresolvedInstanceFieldGet(
3815 HUnresolvedInstanceFieldGet* instruction) {
3816 FieldAccessCallingConventionMIPS64 calling_convention;
3817 codegen_->CreateUnresolvedFieldLocationSummary(
3818 instruction, instruction->GetFieldType(), calling_convention);
3819}
3820
3821void InstructionCodeGeneratorMIPS64::VisitUnresolvedInstanceFieldGet(
3822 HUnresolvedInstanceFieldGet* instruction) {
3823 FieldAccessCallingConventionMIPS64 calling_convention;
3824 codegen_->GenerateUnresolvedFieldAccess(instruction,
3825 instruction->GetFieldType(),
3826 instruction->GetFieldIndex(),
3827 instruction->GetDexPc(),
3828 calling_convention);
3829}
3830
3831void LocationsBuilderMIPS64::VisitUnresolvedInstanceFieldSet(
3832 HUnresolvedInstanceFieldSet* instruction) {
3833 FieldAccessCallingConventionMIPS64 calling_convention;
3834 codegen_->CreateUnresolvedFieldLocationSummary(
3835 instruction, instruction->GetFieldType(), calling_convention);
3836}
3837
3838void InstructionCodeGeneratorMIPS64::VisitUnresolvedInstanceFieldSet(
3839 HUnresolvedInstanceFieldSet* instruction) {
3840 FieldAccessCallingConventionMIPS64 calling_convention;
3841 codegen_->GenerateUnresolvedFieldAccess(instruction,
3842 instruction->GetFieldType(),
3843 instruction->GetFieldIndex(),
3844 instruction->GetDexPc(),
3845 calling_convention);
3846}
3847
3848void LocationsBuilderMIPS64::VisitUnresolvedStaticFieldGet(
3849 HUnresolvedStaticFieldGet* instruction) {
3850 FieldAccessCallingConventionMIPS64 calling_convention;
3851 codegen_->CreateUnresolvedFieldLocationSummary(
3852 instruction, instruction->GetFieldType(), calling_convention);
3853}
3854
3855void InstructionCodeGeneratorMIPS64::VisitUnresolvedStaticFieldGet(
3856 HUnresolvedStaticFieldGet* instruction) {
3857 FieldAccessCallingConventionMIPS64 calling_convention;
3858 codegen_->GenerateUnresolvedFieldAccess(instruction,
3859 instruction->GetFieldType(),
3860 instruction->GetFieldIndex(),
3861 instruction->GetDexPc(),
3862 calling_convention);
3863}
3864
3865void LocationsBuilderMIPS64::VisitUnresolvedStaticFieldSet(
3866 HUnresolvedStaticFieldSet* instruction) {
3867 FieldAccessCallingConventionMIPS64 calling_convention;
3868 codegen_->CreateUnresolvedFieldLocationSummary(
3869 instruction, instruction->GetFieldType(), calling_convention);
3870}
3871
3872void InstructionCodeGeneratorMIPS64::VisitUnresolvedStaticFieldSet(
3873 HUnresolvedStaticFieldSet* instruction) {
3874 FieldAccessCallingConventionMIPS64 calling_convention;
3875 codegen_->GenerateUnresolvedFieldAccess(instruction,
3876 instruction->GetFieldType(),
3877 instruction->GetFieldIndex(),
3878 instruction->GetDexPc(),
3879 calling_convention);
3880}
3881
Alexey Frunze4dda3372015-06-01 18:31:49 -07003882void LocationsBuilderMIPS64::VisitSuspendCheck(HSuspendCheck* instruction) {
3883 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCallOnSlowPath);
3884}
3885
3886void InstructionCodeGeneratorMIPS64::VisitSuspendCheck(HSuspendCheck* instruction) {
3887 HBasicBlock* block = instruction->GetBlock();
3888 if (block->GetLoopInformation() != nullptr) {
3889 DCHECK(block->GetLoopInformation()->GetSuspendCheck() == instruction);
3890 // The back edge will generate the suspend check.
3891 return;
3892 }
3893 if (block->IsEntryBlock() && instruction->GetNext()->IsGoto()) {
3894 // The goto will generate the suspend check.
3895 return;
3896 }
3897 GenerateSuspendCheck(instruction, nullptr);
3898}
3899
3900void LocationsBuilderMIPS64::VisitTemporary(HTemporary* temp) {
3901 temp->SetLocations(nullptr);
3902}
3903
3904void InstructionCodeGeneratorMIPS64::VisitTemporary(HTemporary* temp ATTRIBUTE_UNUSED) {
3905 // Nothing to do, this is driven by the code generator.
3906}
3907
3908void LocationsBuilderMIPS64::VisitThrow(HThrow* instruction) {
3909 LocationSummary* locations =
3910 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kCall);
3911 InvokeRuntimeCallingConvention calling_convention;
3912 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3913}
3914
3915void InstructionCodeGeneratorMIPS64::VisitThrow(HThrow* instruction) {
3916 codegen_->InvokeRuntime(QUICK_ENTRY_POINT(pDeliverException),
3917 instruction,
3918 instruction->GetDexPc(),
3919 nullptr);
3920 CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>();
3921}
3922
3923void LocationsBuilderMIPS64::VisitTypeConversion(HTypeConversion* conversion) {
3924 Primitive::Type input_type = conversion->GetInputType();
3925 Primitive::Type result_type = conversion->GetResultType();
3926 DCHECK_NE(input_type, result_type);
3927
3928 if ((input_type == Primitive::kPrimNot) || (input_type == Primitive::kPrimVoid) ||
3929 (result_type == Primitive::kPrimNot) || (result_type == Primitive::kPrimVoid)) {
3930 LOG(FATAL) << "Unexpected type conversion from " << input_type << " to " << result_type;
3931 }
3932
3933 LocationSummary::CallKind call_kind = LocationSummary::kNoCall;
3934 if ((Primitive::IsFloatingPointType(result_type) && input_type == Primitive::kPrimLong) ||
3935 (Primitive::IsIntegralType(result_type) && Primitive::IsFloatingPointType(input_type))) {
3936 call_kind = LocationSummary::kCall;
3937 }
3938
3939 LocationSummary* locations = new (GetGraph()->GetArena()) LocationSummary(conversion, call_kind);
3940
3941 if (call_kind == LocationSummary::kNoCall) {
3942 if (Primitive::IsFloatingPointType(input_type)) {
3943 locations->SetInAt(0, Location::RequiresFpuRegister());
3944 } else {
3945 locations->SetInAt(0, Location::RequiresRegister());
3946 }
3947
3948 if (Primitive::IsFloatingPointType(result_type)) {
3949 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
3950 } else {
3951 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3952 }
3953 } else {
3954 InvokeRuntimeCallingConvention calling_convention;
3955
3956 if (Primitive::IsFloatingPointType(input_type)) {
3957 locations->SetInAt(0, Location::FpuRegisterLocation(calling_convention.GetFpuRegisterAt(0)));
3958 } else {
3959 locations->SetInAt(0, Location::RegisterLocation(calling_convention.GetRegisterAt(0)));
3960 }
3961
3962 locations->SetOut(calling_convention.GetReturnLocation(result_type));
3963 }
3964}
3965
3966void InstructionCodeGeneratorMIPS64::VisitTypeConversion(HTypeConversion* conversion) {
3967 LocationSummary* locations = conversion->GetLocations();
3968 Primitive::Type result_type = conversion->GetResultType();
3969 Primitive::Type input_type = conversion->GetInputType();
3970
3971 DCHECK_NE(input_type, result_type);
3972
3973 if (Primitive::IsIntegralType(result_type) && Primitive::IsIntegralType(input_type)) {
3974 GpuRegister dst = locations->Out().AsRegister<GpuRegister>();
3975 GpuRegister src = locations->InAt(0).AsRegister<GpuRegister>();
3976
3977 switch (result_type) {
3978 case Primitive::kPrimChar:
3979 __ Andi(dst, src, 0xFFFF);
3980 break;
3981 case Primitive::kPrimByte:
3982 // long is never converted into types narrower than int directly,
3983 // so SEB and SEH can be used without ever causing unpredictable results
3984 // on 64-bit inputs
3985 DCHECK(input_type != Primitive::kPrimLong);
3986 __ Seb(dst, src);
3987 break;
3988 case Primitive::kPrimShort:
3989 // long is never converted into types narrower than int directly,
3990 // so SEB and SEH can be used without ever causing unpredictable results
3991 // on 64-bit inputs
3992 DCHECK(input_type != Primitive::kPrimLong);
3993 __ Seh(dst, src);
3994 break;
3995 case Primitive::kPrimInt:
3996 case Primitive::kPrimLong:
3997 // Sign-extend 32-bit int into bits 32 through 63 for
3998 // int-to-long and long-to-int conversions
3999 __ Sll(dst, src, 0);
4000 break;
4001
4002 default:
4003 LOG(FATAL) << "Unexpected type conversion from " << input_type
4004 << " to " << result_type;
4005 }
4006 } else if (Primitive::IsFloatingPointType(result_type) && Primitive::IsIntegralType(input_type)) {
4007 if (input_type != Primitive::kPrimLong) {
4008 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
4009 GpuRegister src = locations->InAt(0).AsRegister<GpuRegister>();
4010 __ Mtc1(src, FTMP);
4011 if (result_type == Primitive::kPrimFloat) {
4012 __ Cvtsw(dst, FTMP);
4013 } else {
4014 __ Cvtdw(dst, FTMP);
4015 }
4016 } else {
4017 int32_t entry_offset = (result_type == Primitive::kPrimFloat) ? QUICK_ENTRY_POINT(pL2f)
4018 : QUICK_ENTRY_POINT(pL2d);
4019 codegen_->InvokeRuntime(entry_offset,
4020 conversion,
4021 conversion->GetDexPc(),
4022 nullptr);
Roland Levillain888d0672015-11-23 18:53:50 +00004023 if (result_type == Primitive::kPrimFloat) {
4024 CheckEntrypointTypes<kQuickL2f, float, int64_t>();
4025 } else {
4026 CheckEntrypointTypes<kQuickL2d, double, int64_t>();
4027 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07004028 }
4029 } else if (Primitive::IsIntegralType(result_type) && Primitive::IsFloatingPointType(input_type)) {
4030 CHECK(result_type == Primitive::kPrimInt || result_type == Primitive::kPrimLong);
4031 int32_t entry_offset;
4032 if (result_type != Primitive::kPrimLong) {
4033 entry_offset = (input_type == Primitive::kPrimFloat) ? QUICK_ENTRY_POINT(pF2iz)
4034 : QUICK_ENTRY_POINT(pD2iz);
4035 } else {
4036 entry_offset = (input_type == Primitive::kPrimFloat) ? QUICK_ENTRY_POINT(pF2l)
4037 : QUICK_ENTRY_POINT(pD2l);
4038 }
4039 codegen_->InvokeRuntime(entry_offset,
4040 conversion,
4041 conversion->GetDexPc(),
4042 nullptr);
Roland Levillain888d0672015-11-23 18:53:50 +00004043 if (result_type != Primitive::kPrimLong) {
4044 if (input_type == Primitive::kPrimFloat) {
4045 CheckEntrypointTypes<kQuickF2iz, int32_t, float>();
4046 } else {
4047 CheckEntrypointTypes<kQuickD2iz, int32_t, double>();
4048 }
4049 } else {
4050 if (input_type == Primitive::kPrimFloat) {
4051 CheckEntrypointTypes<kQuickF2l, int64_t, float>();
4052 } else {
4053 CheckEntrypointTypes<kQuickD2l, int64_t, double>();
4054 }
4055 }
Alexey Frunze4dda3372015-06-01 18:31:49 -07004056 } else if (Primitive::IsFloatingPointType(result_type) &&
4057 Primitive::IsFloatingPointType(input_type)) {
4058 FpuRegister dst = locations->Out().AsFpuRegister<FpuRegister>();
4059 FpuRegister src = locations->InAt(0).AsFpuRegister<FpuRegister>();
4060 if (result_type == Primitive::kPrimFloat) {
4061 __ Cvtsd(dst, src);
4062 } else {
4063 __ Cvtds(dst, src);
4064 }
4065 } else {
4066 LOG(FATAL) << "Unexpected or unimplemented type conversion from " << input_type
4067 << " to " << result_type;
4068 }
4069}
4070
4071void LocationsBuilderMIPS64::VisitUShr(HUShr* ushr) {
4072 HandleShift(ushr);
4073}
4074
4075void InstructionCodeGeneratorMIPS64::VisitUShr(HUShr* ushr) {
4076 HandleShift(ushr);
4077}
4078
4079void LocationsBuilderMIPS64::VisitXor(HXor* instruction) {
4080 HandleBinaryOp(instruction);
4081}
4082
4083void InstructionCodeGeneratorMIPS64::VisitXor(HXor* instruction) {
4084 HandleBinaryOp(instruction);
4085}
4086
4087void LocationsBuilderMIPS64::VisitBoundType(HBoundType* instruction ATTRIBUTE_UNUSED) {
4088 // Nothing to do, this should be removed during prepare for register allocator.
4089 LOG(FATAL) << "Unreachable";
4090}
4091
4092void InstructionCodeGeneratorMIPS64::VisitBoundType(HBoundType* instruction ATTRIBUTE_UNUSED) {
4093 // Nothing to do, this should be removed during prepare for register allocator.
4094 LOG(FATAL) << "Unreachable";
4095}
4096
4097void LocationsBuilderMIPS64::VisitEqual(HEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004098 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004099}
4100
4101void InstructionCodeGeneratorMIPS64::VisitEqual(HEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004102 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004103}
4104
4105void LocationsBuilderMIPS64::VisitNotEqual(HNotEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004106 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004107}
4108
4109void InstructionCodeGeneratorMIPS64::VisitNotEqual(HNotEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004110 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004111}
4112
4113void LocationsBuilderMIPS64::VisitLessThan(HLessThan* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004114 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004115}
4116
4117void InstructionCodeGeneratorMIPS64::VisitLessThan(HLessThan* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004118 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004119}
4120
4121void LocationsBuilderMIPS64::VisitLessThanOrEqual(HLessThanOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004122 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004123}
4124
4125void InstructionCodeGeneratorMIPS64::VisitLessThanOrEqual(HLessThanOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004126 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004127}
4128
4129void LocationsBuilderMIPS64::VisitGreaterThan(HGreaterThan* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004130 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004131}
4132
4133void InstructionCodeGeneratorMIPS64::VisitGreaterThan(HGreaterThan* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004134 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004135}
4136
4137void LocationsBuilderMIPS64::VisitGreaterThanOrEqual(HGreaterThanOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004138 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004139}
4140
4141void InstructionCodeGeneratorMIPS64::VisitGreaterThanOrEqual(HGreaterThanOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004142 HandleCondition(comp);
Alexey Frunze4dda3372015-06-01 18:31:49 -07004143}
4144
Aart Bike9f37602015-10-09 11:15:55 -07004145void LocationsBuilderMIPS64::VisitBelow(HBelow* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004146 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004147}
4148
4149void InstructionCodeGeneratorMIPS64::VisitBelow(HBelow* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004150 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004151}
4152
4153void LocationsBuilderMIPS64::VisitBelowOrEqual(HBelowOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004154 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004155}
4156
4157void InstructionCodeGeneratorMIPS64::VisitBelowOrEqual(HBelowOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004158 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004159}
4160
4161void LocationsBuilderMIPS64::VisitAbove(HAbove* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004162 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004163}
4164
4165void InstructionCodeGeneratorMIPS64::VisitAbove(HAbove* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004166 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004167}
4168
4169void LocationsBuilderMIPS64::VisitAboveOrEqual(HAboveOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004170 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004171}
4172
4173void InstructionCodeGeneratorMIPS64::VisitAboveOrEqual(HAboveOrEqual* comp) {
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00004174 HandleCondition(comp);
Aart Bike9f37602015-10-09 11:15:55 -07004175}
4176
Nicolas Geoffray2e7cd752015-07-10 11:38:52 +01004177void LocationsBuilderMIPS64::VisitFakeString(HFakeString* instruction) {
4178 DCHECK(codegen_->IsBaseline());
4179 LocationSummary* locations =
4180 new (GetGraph()->GetArena()) LocationSummary(instruction, LocationSummary::kNoCall);
4181 locations->SetOut(Location::ConstantLocation(GetGraph()->GetNullConstant()));
4182}
4183
4184void InstructionCodeGeneratorMIPS64::VisitFakeString(HFakeString* instruction ATTRIBUTE_UNUSED) {
4185 DCHECK(codegen_->IsBaseline());
4186 // Will be generated at use site.
4187}
4188
Mark Mendellfe57faa2015-09-18 09:26:15 -04004189// Simple implementation of packed switch - generate cascaded compare/jumps.
4190void LocationsBuilderMIPS64::VisitPackedSwitch(HPackedSwitch* switch_instr) {
4191 LocationSummary* locations =
4192 new (GetGraph()->GetArena()) LocationSummary(switch_instr, LocationSummary::kNoCall);
4193 locations->SetInAt(0, Location::RequiresRegister());
4194}
4195
4196void InstructionCodeGeneratorMIPS64::VisitPackedSwitch(HPackedSwitch* switch_instr) {
4197 int32_t lower_bound = switch_instr->GetStartValue();
4198 int32_t num_entries = switch_instr->GetNumEntries();
4199 LocationSummary* locations = switch_instr->GetLocations();
4200 GpuRegister value_reg = locations->InAt(0).AsRegister<GpuRegister>();
4201 HBasicBlock* default_block = switch_instr->GetDefaultBlock();
4202
Vladimir Markof3e0ee22015-12-17 15:23:13 +00004203 // Create a set of compare/jumps.
4204 GpuRegister temp_reg = TMP;
4205 if (IsInt<16>(-lower_bound)) {
4206 __ Addiu(temp_reg, value_reg, -lower_bound);
4207 } else {
4208 __ LoadConst32(AT, -lower_bound);
4209 __ Addu(temp_reg, value_reg, AT);
4210 }
4211 // Jump to default if index is negative
4212 // Note: We don't check the case that index is positive while value < lower_bound, because in
4213 // this case, index >= num_entries must be true. So that we can save one branch instruction.
4214 __ Bltzc(temp_reg, codegen_->GetLabelOf(default_block));
4215
Mark Mendellfe57faa2015-09-18 09:26:15 -04004216 const ArenaVector<HBasicBlock*>& successors = switch_instr->GetBlock()->GetSuccessors();
Vladimir Markof3e0ee22015-12-17 15:23:13 +00004217 // Jump to successors[0] if value == lower_bound.
4218 __ Beqzc(temp_reg, codegen_->GetLabelOf(successors[0]));
4219 int32_t last_index = 0;
4220 for (; num_entries - last_index > 2; last_index += 2) {
4221 __ Addiu(temp_reg, temp_reg, -2);
4222 // Jump to successors[last_index + 1] if value < case_value[last_index + 2].
4223 __ Bltzc(temp_reg, codegen_->GetLabelOf(successors[last_index + 1]));
4224 // Jump to successors[last_index + 2] if value == case_value[last_index + 2].
4225 __ Beqzc(temp_reg, codegen_->GetLabelOf(successors[last_index + 2]));
4226 }
4227 if (num_entries - last_index == 2) {
4228 // The last missing case_value.
4229 __ Addiu(temp_reg, temp_reg, -1);
4230 __ Beqzc(temp_reg, codegen_->GetLabelOf(successors[last_index + 1]));
Mark Mendellfe57faa2015-09-18 09:26:15 -04004231 }
4232
4233 // And the default for any other value.
4234 if (!codegen_->GoesToNextBlock(switch_instr->GetBlock(), default_block)) {
Alexey Frunzea0e87b02015-09-24 22:57:20 -07004235 __ Bc(codegen_->GetLabelOf(default_block));
Mark Mendellfe57faa2015-09-18 09:26:15 -04004236 }
4237}
4238
Alexey Frunze4dda3372015-06-01 18:31:49 -07004239} // namespace mips64
4240} // namespace art