blob: f04acd4ce577b473bad8704c0ca3883118956a97 [file] [log] [blame]
buzbeee88dfbf2012-03-05 11:19:57 -08001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/*
18 * This file contains register alloction support and is intended to be
19 * included by:
20 *
21 * Codegen-$(TARGET_ARCH_VARIANT).c
22 *
23 */
24
25#include "../../CompilerIR.h"
26
27namespace art {
28
29#if defined(_CODEGEN_C)
30bool genAddLong(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
31 RegLocation rlSrc1, RegLocation rlSrc2);
32bool genSubLong(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
33 RegLocation rlSrc1, RegLocation rlSrc2);
Ian Rogers7caad772012-03-30 01:07:54 -070034bool genAndLong(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
35 RegLocation rlSrc1, RegLocation rlSrc2);
36bool genOrLong(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
37 RegLocation rlSrc1, RegLocation rlSrc2);
38bool genXorLong(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
39 RegLocation rlSrc1, RegLocation rlSrc2);
buzbeee88dfbf2012-03-05 11:19:57 -080040bool genNegLong(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
41 RegLocation rlSrc);
42LIR *opRegImm(CompilationUnit* cUnit, OpKind op, int rDestSrc1, int value);
43LIR *opRegReg(CompilationUnit* cUnit, OpKind op, int rDestSrc1, int rSrc2);
44LIR* opCmpBranch(CompilationUnit* cUnit, ConditionCode cond, int src1,
45 int src2, LIR* target);
46LIR* opCmpImmBranch(CompilationUnit* cUnit, ConditionCode cond, int reg,
47 int checkValue, LIR* target);
48
Ian Rogers96ab4202012-03-05 19:51:02 -080049/* Forward declaration of the portable versions due to circular dependency */
buzbeee88dfbf2012-03-05 11:19:57 -080050bool genArithOpFloatPortable(CompilationUnit* cUnit, MIR* mir,
51 RegLocation rlDest, RegLocation rlSrc1,
52 RegLocation rlSrc2);
53
54bool genArithOpDoublePortable(CompilationUnit* cUnit, MIR* mir,
55 RegLocation rlDest, RegLocation rlSrc1,
56 RegLocation rlSrc2);
57
58bool genConversionPortable(CompilationUnit* cUnit, MIR* mir);
59
60int loadHelper(CompilationUnit* cUnit, int offset);
buzbeee88dfbf2012-03-05 11:19:57 -080061LIR* loadConstant(CompilationUnit* cUnit, int reg, int immVal);
62void opRegCopyWide(CompilationUnit* cUnit, int destLo, int destHi,
63 int srcLo, int srcHi);
64LIR* opRegCopy(CompilationUnit* cUnit, int rDest, int rSrc);
65void freeRegLocTemps(CompilationUnit* cUnit, RegLocation rlKeep,
66 RegLocation rlFree);
67
68
69/*
70 * Return most flexible allowed register class based on size.
71 * Bug: 2813841
72 * Must use a core register for data types narrower than word (due
73 * to possible unaligned load/store.
74 */
75inline RegisterClass oatRegClassBySize(OpSize size)
76{
Bill Buzbeea114add2012-05-03 15:00:40 -070077 return (size == kUnsignedHalf ||
78 size == kSignedHalf ||
79 size == kUnsignedByte ||
80 size == kSignedByte ) ? kCoreReg : kAnyReg;
buzbeee88dfbf2012-03-05 11:19:57 -080081}
82
83/*
84 * Construct an s4 from two consecutive half-words of switch data.
85 * This needs to check endianness because the DEX optimizer only swaps
86 * half-words in instruction stream.
87 *
88 * "switchData" must be 32-bit aligned.
89 */
90#if __BYTE_ORDER == __LITTLE_ENDIAN
91inline s4 s4FromSwitchData(const void* switchData) {
Bill Buzbeea114add2012-05-03 15:00:40 -070092 return *(s4*) switchData;
buzbeee88dfbf2012-03-05 11:19:57 -080093}
94#else
95inline s4 s4FromSwitchData(const void* switchData) {
Bill Buzbeea114add2012-05-03 15:00:40 -070096 u2* data = switchData;
97 return data[0] | (((s4) data[1]) << 16);
buzbeee88dfbf2012-03-05 11:19:57 -080098}
99#endif
100
101#endif
102
103extern void oatSetupResourceMasks(LIR* lir);
104
Bill Buzbeea114add2012-05-03 15:00:40 -0700105extern LIR* oatRegCopyNoInsert(CompilationUnit* cUnit, int rDest, int rSrc);
buzbeee88dfbf2012-03-05 11:19:57 -0800106
107} // namespace art