blob: 3a304304e9dbd0f073ea27ea101eac59e251c965 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "dex/compiler_ir.h"
Vladimir Marko5c96e6b2013-11-14 15:34:17 +000018#include "dex/frontend.h"
19#include "dex/quick/dex_file_method_inliner.h"
20#include "dex/quick/dex_file_to_method_inliner_map.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex_file-inl.h"
Ian Rogers166db042013-07-26 12:05:57 -070022#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "invoke_type.h"
24#include "mirror/array.h"
Mingyao Yang98d1cc82014-05-15 17:02:16 -070025#include "mirror/class-inl.h"
Dmitry Petrochenko37498b62014-05-05 20:33:38 +070026#include "mirror/object_array-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070027#include "mirror/string.h"
28#include "mir_to_lir-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070029#include "x86/codegen_x86.h"
30
31namespace art {
32
Dmitry Petrochenko37498b62014-05-05 20:33:38 +070033// Shortcuts to repeatedly used long types.
34typedef mirror::ObjectArray<mirror::Object> ObjArray;
35
Brian Carlstrom7940e442013-07-12 13:46:57 -070036/*
37 * This source files contains "gen" codegen routines that should
38 * be applicable to most targets. Only mid-level support utilities
39 * and "op" calls may be used here.
40 */
41
Mingyao Yang3a74d152014-04-21 15:39:44 -070042void Mir2Lir::AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume) {
43 class IntrinsicSlowPathPath : public Mir2Lir::LIRSlowPath {
Vladimir Marko3bc86152014-03-13 14:11:28 +000044 public:
Mingyao Yang3a74d152014-04-21 15:39:44 -070045 IntrinsicSlowPathPath(Mir2Lir* m2l, CallInfo* info, LIR* branch, LIR* resume = nullptr)
Vladimir Marko3bc86152014-03-13 14:11:28 +000046 : LIRSlowPath(m2l, info->offset, branch, resume), info_(info) {
47 }
48
49 void Compile() {
50 m2l_->ResetRegPool();
51 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070052 GenerateTargetLabel(kPseudoIntrinsicRetry);
Vladimir Marko3bc86152014-03-13 14:11:28 +000053 // NOTE: GenInvokeNoInline() handles MarkSafepointPC.
54 m2l_->GenInvokeNoInline(info_);
55 if (cont_ != nullptr) {
56 m2l_->OpUnconditionalBranch(cont_);
57 }
58 }
59
60 private:
61 CallInfo* const info_;
62 };
63
Mingyao Yang3a74d152014-04-21 15:39:44 -070064 AddSlowPath(new (arena_) IntrinsicSlowPathPath(this, info, branch, resume));
Vladimir Marko3bc86152014-03-13 14:11:28 +000065}
66
Andreas Gampe2f244e92014-05-08 03:35:25 -070067// Macro to help instantiate.
68// TODO: This might be used to only instantiate <4> on pure 32b systems.
69#define INSTANTIATE(sig_part1, ...) \
70 template sig_part1(ThreadOffset<4>, __VA_ARGS__); \
71 template sig_part1(ThreadOffset<8>, __VA_ARGS__); \
72
73
Brian Carlstrom7940e442013-07-12 13:46:57 -070074/*
75 * To save scheduling time, helper calls are broken into two parts: generation of
Dave Allisond6ed6422014-04-09 23:36:15 +000076 * the helper target address, and the actual call to the helper. Because x86
77 * has a memory call operation, part 1 is a NOP for x86. For other targets,
78 * load arguments between the two parts.
Brian Carlstrom7940e442013-07-12 13:46:57 -070079 */
Andreas Gampe2f244e92014-05-08 03:35:25 -070080// template <size_t pointer_size>
Ian Rogersdd7624d2014-03-14 17:43:00 -070081RegStorage Mir2Lir::CallHelperSetup(ThreadOffset<4> helper_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -070082 // All CallRuntimeHelperXXX call this first. So make a central check here.
83 DCHECK_EQ(4U, GetInstructionSetPointerSize(cu_->instruction_set));
84
85 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
86 return RegStorage::InvalidReg();
87 } else {
88 return LoadHelper(helper_offset);
89 }
90}
91
92RegStorage Mir2Lir::CallHelperSetup(ThreadOffset<8> helper_offset) {
93 // All CallRuntimeHelperXXX call this first. So make a central check here.
94 DCHECK_EQ(8U, GetInstructionSetPointerSize(cu_->instruction_set));
95
96 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
97 return RegStorage::InvalidReg();
98 } else {
99 return LoadHelper(helper_offset);
100 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700101}
102
103/* NOTE: if r_tgt is a temp, it will be freed following use */
Andreas Gampe2f244e92014-05-08 03:35:25 -0700104template <size_t pointer_size>
105LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<pointer_size> helper_offset,
106 bool safepoint_pc, bool use_link) {
Dave Allisond6ed6422014-04-09 23:36:15 +0000107 LIR* call_inst;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700108 OpKind op = use_link ? kOpBlx : kOpBx;
Dave Allisond6ed6422014-04-09 23:36:15 +0000109 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
110 call_inst = OpThreadMem(op, helper_offset);
111 } else {
112 call_inst = OpReg(op, r_tgt);
113 FreeTemp(r_tgt);
114 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115 if (safepoint_pc) {
116 MarkSafepointPC(call_inst);
117 }
118 return call_inst;
119}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700120template LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<4> helper_offset,
121 bool safepoint_pc, bool use_link);
122template LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<8> helper_offset,
123 bool safepoint_pc, bool use_link);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700124
Andreas Gampe2f244e92014-05-08 03:35:25 -0700125template <size_t pointer_size>
126void Mir2Lir::CallRuntimeHelper(ThreadOffset<pointer_size> helper_offset, bool safepoint_pc) {
Mingyao Yang42894562014-04-07 12:42:16 -0700127 RegStorage r_tgt = CallHelperSetup(helper_offset);
128 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700129 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Mingyao Yang42894562014-04-07 12:42:16 -0700130}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700131INSTANTIATE(void Mir2Lir::CallRuntimeHelper, bool safepoint_pc)
Mingyao Yang42894562014-04-07 12:42:16 -0700132
Andreas Gampe2f244e92014-05-08 03:35:25 -0700133template <size_t pointer_size>
134void Mir2Lir::CallRuntimeHelperImm(ThreadOffset<pointer_size> helper_offset, int arg0, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800135 RegStorage r_tgt = CallHelperSetup(helper_offset);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700136 LoadConstant(TargetReg(kArg0, false), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000137 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700138 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700140INSTANTIATE(void Mir2Lir::CallRuntimeHelperImm, int arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141
Andreas Gampe2f244e92014-05-08 03:35:25 -0700142template <size_t pointer_size>
143void Mir2Lir::CallRuntimeHelperReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700144 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800145 RegStorage r_tgt = CallHelperSetup(helper_offset);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700146 OpRegCopy(TargetReg(kArg0, arg0.Is64Bit()), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000147 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700148 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700149}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700150INSTANTIATE(void Mir2Lir::CallRuntimeHelperReg, RegStorage arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700151
Andreas Gampe2f244e92014-05-08 03:35:25 -0700152template <size_t pointer_size>
153void Mir2Lir::CallRuntimeHelperRegLocation(ThreadOffset<pointer_size> helper_offset,
154 RegLocation arg0, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800155 RegStorage r_tgt = CallHelperSetup(helper_offset);
156 if (arg0.wide == 0) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700157 LoadValueDirectFixed(arg0, TargetReg(arg0.fp ? kFArg0 : kArg0, arg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700158 } else {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700159 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700160 if (cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700161 r_tmp = TargetReg(kArg0, true);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700162 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700163 r_tmp = TargetReg(arg0.fp ? kFArg0 : kArg0, arg0.fp ? kFArg1 : kArg1);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700164 }
buzbee2700f7e2014-03-07 09:46:20 -0800165 LoadValueDirectWideFixed(arg0, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000167 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700168 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700169}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700170INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocation, RegLocation arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700171
Andreas Gampe2f244e92014-05-08 03:35:25 -0700172template <size_t pointer_size>
173void Mir2Lir::CallRuntimeHelperImmImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700174 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800175 RegStorage r_tgt = CallHelperSetup(helper_offset);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700176 LoadConstant(TargetReg(kArg0, false), arg0);
177 LoadConstant(TargetReg(kArg1, false), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000178 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700179 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700181INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmImm, int arg0, int arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700182
Andreas Gampe2f244e92014-05-08 03:35:25 -0700183template <size_t pointer_size>
184void Mir2Lir::CallRuntimeHelperImmRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700185 RegLocation arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800186 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700187 if (arg1.wide == 0) {
Andreas Gampef9872f02014-07-01 19:00:09 -0700188 LoadValueDirectFixed(arg1, TargetReg(kArg1, arg1));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700189 } else {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700190 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700191 if (cu_->target64) {
Andreas Gampef9872f02014-07-01 19:00:09 -0700192 r_tmp = TargetReg(kArg1, true);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700193 } else {
Douglas Leung2db3e262014-06-25 16:02:55 -0700194 if (cu_->instruction_set == kMips) {
195 // skip kArg1 for stack alignment.
Chao-ying Fua77ee512014-07-01 17:43:41 -0700196 r_tmp = TargetReg(kArg2, kArg3);
Douglas Leung2db3e262014-06-25 16:02:55 -0700197 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700198 r_tmp = TargetReg(kArg1, kArg2);
Douglas Leung2db3e262014-06-25 16:02:55 -0700199 }
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700200 }
buzbee2700f7e2014-03-07 09:46:20 -0800201 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700202 }
Chao-ying Fua77ee512014-07-01 17:43:41 -0700203 LoadConstant(TargetReg(kArg0, false), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000204 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700205 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700207INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmRegLocation, int arg0, RegLocation arg1,
208 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700209
Andreas Gampe2f244e92014-05-08 03:35:25 -0700210template <size_t pointer_size>
211void Mir2Lir::CallRuntimeHelperRegLocationImm(ThreadOffset<pointer_size> helper_offset,
212 RegLocation arg0, int arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800213 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampef9872f02014-07-01 19:00:09 -0700214 DCHECK(!arg0.wide);
215 LoadValueDirectFixed(arg0, TargetReg(kArg0, arg0));
Chao-ying Fua77ee512014-07-01 17:43:41 -0700216 LoadConstant(TargetReg(kArg1, false), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000217 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700218 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700219}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700220INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationImm, RegLocation arg0, int arg1,
221 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700222
Andreas Gampe2f244e92014-05-08 03:35:25 -0700223template <size_t pointer_size>
224void Mir2Lir::CallRuntimeHelperImmReg(ThreadOffset<pointer_size> helper_offset, int arg0,
225 RegStorage arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800226 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700227 OpRegCopy(TargetReg(kArg1, arg1.Is64Bit()), arg1);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700228 LoadConstant(TargetReg(kArg0, false), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000229 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700230 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700231}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700232INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmReg, int arg0, RegStorage arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700233
Andreas Gampe2f244e92014-05-08 03:35:25 -0700234template <size_t pointer_size>
235void Mir2Lir::CallRuntimeHelperRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
236 int arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800237 RegStorage r_tgt = CallHelperSetup(helper_offset);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700238 OpRegCopy(TargetReg(kArg0, arg0.Is64Bit()), arg0);
239 LoadConstant(TargetReg(kArg1, false), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000240 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700241 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700242}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700243INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegImm, RegStorage arg0, int arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700244
Andreas Gampe2f244e92014-05-08 03:35:25 -0700245template <size_t pointer_size>
246void Mir2Lir::CallRuntimeHelperImmMethod(ThreadOffset<pointer_size> helper_offset, int arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700247 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800248 RegStorage r_tgt = CallHelperSetup(helper_offset);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700249 LoadCurrMethodDirect(TargetRefReg(kArg1));
250 LoadConstant(TargetReg(kArg0, false), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000251 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700252 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700253}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700254INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethod, int arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700255
Andreas Gampe2f244e92014-05-08 03:35:25 -0700256template <size_t pointer_size>
257void Mir2Lir::CallRuntimeHelperRegMethod(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800258 bool safepoint_pc) {
259 RegStorage r_tgt = CallHelperSetup(helper_offset);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700260 DCHECK(!IsSameReg(TargetReg(kArg1, arg0.Is64Bit()), arg0));
buzbeeb5860fb2014-06-21 15:31:01 -0700261 if (TargetReg(kArg0, arg0.Is64Bit()).NotExactlyEquals(arg0)) {
262 OpRegCopy(TargetReg(kArg0, arg0.Is64Bit()), arg0);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800263 }
buzbeeb5860fb2014-06-21 15:31:01 -0700264 LoadCurrMethodDirect(TargetRefReg(kArg1));
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800265 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700266 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800267}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700268INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegMethod, RegStorage arg0, bool safepoint_pc)
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800269
Andreas Gampe2f244e92014-05-08 03:35:25 -0700270template <size_t pointer_size>
271void Mir2Lir::CallRuntimeHelperRegMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
272 RegStorage arg0, RegLocation arg2,
273 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800274 RegStorage r_tgt = CallHelperSetup(helper_offset);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700275 DCHECK(!IsSameReg(TargetReg(kArg1, arg0.Is64Bit()), arg0));
buzbeeb5860fb2014-06-21 15:31:01 -0700276 if (TargetReg(kArg0, arg0.Is64Bit()).NotExactlyEquals(arg0)) {
277 OpRegCopy(TargetReg(kArg0, arg0.Is64Bit()), arg0);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800278 }
buzbeeb5860fb2014-06-21 15:31:01 -0700279 LoadCurrMethodDirect(TargetRefReg(kArg1));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700280 LoadValueDirectFixed(arg2, TargetReg(kArg2, arg2));
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800281 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700282 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800283}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700284INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegMethodRegLocation, RegStorage arg0, RegLocation arg2,
285 bool safepoint_pc)
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800286
Andreas Gampe2f244e92014-05-08 03:35:25 -0700287template <size_t pointer_size>
288void Mir2Lir::CallRuntimeHelperRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700289 RegLocation arg0, RegLocation arg1,
290 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800291 RegStorage r_tgt = CallHelperSetup(helper_offset);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700292 if (cu_->instruction_set == kArm64 || cu_->instruction_set == kX86_64) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700293 RegStorage arg0_reg = TargetReg((arg0.fp) ? kFArg0 : kArg0, arg0);
294
295 RegStorage arg1_reg;
296 if (arg1.fp == arg0.fp) {
297 arg1_reg = TargetReg((arg1.fp) ? kFArg1 : kArg1, arg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700298 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700299 arg1_reg = TargetReg((arg1.fp) ? kFArg0 : kArg0, arg1);
300 }
301
302 if (arg0.wide == 0) {
303 LoadValueDirectFixed(arg0, arg0_reg);
304 } else {
305 LoadValueDirectWideFixed(arg0, arg0_reg);
306 }
307
308 if (arg1.wide == 0) {
309 LoadValueDirectFixed(arg1, arg1_reg);
310 } else {
311 LoadValueDirectWideFixed(arg1, arg1_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700312 }
313 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700314 DCHECK(!cu_->target64);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700315 if (arg0.wide == 0) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700316 LoadValueDirectFixed(arg0, arg0.fp ? TargetReg(kFArg0, false) : TargetReg(kArg0, false));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700317 if (arg1.wide == 0) {
318 if (cu_->instruction_set == kMips) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700319 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg2, false) : TargetReg(kArg1, false));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700320 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700321 LoadValueDirectFixed(arg1, TargetReg(kArg1, false));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700322 }
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700323 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700324 if (cu_->instruction_set == kMips) {
325 RegStorage r_tmp;
326 if (arg1.fp) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700327 r_tmp = TargetReg(kFArg2, kFArg3);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700328 } else {
329 // skip kArg1 for stack alignment.
Chao-ying Fua77ee512014-07-01 17:43:41 -0700330 r_tmp = TargetReg(kArg2, kArg3);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700331 }
332 LoadValueDirectWideFixed(arg1, r_tmp);
333 } else {
334 RegStorage r_tmp;
Chao-ying Fua77ee512014-07-01 17:43:41 -0700335 r_tmp = TargetReg(kArg1, kArg2);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700336 LoadValueDirectWideFixed(arg1, r_tmp);
337 }
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700338 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700339 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800340 RegStorage r_tmp;
Andreas Gampe4b537a82014-06-30 22:24:53 -0700341 if (arg0.fp) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700342 r_tmp = TargetReg(kFArg0, kFArg1);
buzbee2700f7e2014-03-07 09:46:20 -0800343 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700344 r_tmp = TargetReg(kArg0, kArg1);
buzbee2700f7e2014-03-07 09:46:20 -0800345 }
Andreas Gampe4b537a82014-06-30 22:24:53 -0700346 LoadValueDirectWideFixed(arg0, r_tmp);
347 if (arg1.wide == 0) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700348 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg2, false) : TargetReg(kArg2, false));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700349 } else {
350 RegStorage r_tmp;
351 if (arg1.fp) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700352 r_tmp = TargetReg(kFArg2, kFArg3);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700353 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700354 r_tmp = TargetReg(kArg2, kArg3);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700355 }
356 LoadValueDirectWideFixed(arg1, r_tmp);
357 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700358 }
359 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000360 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700361 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700362}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700363INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationRegLocation, RegLocation arg0,
364 RegLocation arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700365
Mingyao Yang80365d92014-04-18 12:10:58 -0700366void Mir2Lir::CopyToArgumentRegs(RegStorage arg0, RegStorage arg1) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700367 if (IsSameReg(arg1, TargetReg(kArg0, arg1.Is64Bit()))) {
368 if (IsSameReg(arg0, TargetReg(kArg1, arg0.Is64Bit()))) {
Mingyao Yang80365d92014-04-18 12:10:58 -0700369 // Swap kArg0 and kArg1 with kArg2 as temp.
Andreas Gampe4b537a82014-06-30 22:24:53 -0700370 OpRegCopy(TargetReg(kArg2, arg1.Is64Bit()), arg1);
371 OpRegCopy(TargetReg(kArg0, arg0.Is64Bit()), arg0);
372 OpRegCopy(TargetReg(kArg1, arg1.Is64Bit()), TargetReg(kArg2, arg1.Is64Bit()));
Mingyao Yang80365d92014-04-18 12:10:58 -0700373 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700374 OpRegCopy(TargetReg(kArg1, arg1.Is64Bit()), arg1);
375 OpRegCopy(TargetReg(kArg0, arg0.Is64Bit()), arg0);
Mingyao Yang80365d92014-04-18 12:10:58 -0700376 }
377 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700378 OpRegCopy(TargetReg(kArg0, arg0.Is64Bit()), arg0);
379 OpRegCopy(TargetReg(kArg1, arg1.Is64Bit()), arg1);
Mingyao Yang80365d92014-04-18 12:10:58 -0700380 }
381}
382
Andreas Gampe2f244e92014-05-08 03:35:25 -0700383template <size_t pointer_size>
384void Mir2Lir::CallRuntimeHelperRegReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800385 RegStorage arg1, bool safepoint_pc) {
386 RegStorage r_tgt = CallHelperSetup(helper_offset);
Mingyao Yang80365d92014-04-18 12:10:58 -0700387 CopyToArgumentRegs(arg0, arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000388 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700389 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700390}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700391INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegReg, RegStorage arg0, RegStorage arg1,
392 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700393
Andreas Gampe2f244e92014-05-08 03:35:25 -0700394template <size_t pointer_size>
395void Mir2Lir::CallRuntimeHelperRegRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800396 RegStorage arg1, int arg2, bool safepoint_pc) {
397 RegStorage r_tgt = CallHelperSetup(helper_offset);
Mingyao Yang80365d92014-04-18 12:10:58 -0700398 CopyToArgumentRegs(arg0, arg1);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700399 LoadConstant(TargetReg(kArg2, false), arg2);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000400 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700401 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700402}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700403INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegRegImm, RegStorage arg0, RegStorage arg1, int arg2,
404 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700405
Andreas Gampe2f244e92014-05-08 03:35:25 -0700406template <size_t pointer_size>
407void Mir2Lir::CallRuntimeHelperImmMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700408 int arg0, RegLocation arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800409 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700410 LoadValueDirectFixed(arg2, TargetReg(kArg2, arg2));
Chao-ying Fua77ee512014-07-01 17:43:41 -0700411 LoadCurrMethodDirect(TargetRefReg(kArg1));
412 LoadConstant(TargetReg(kArg0, false), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000413 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700414 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700415}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700416INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethodRegLocation, int arg0, RegLocation arg2,
417 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700418
Andreas Gampe2f244e92014-05-08 03:35:25 -0700419template <size_t pointer_size>
420void Mir2Lir::CallRuntimeHelperImmMethodImm(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700421 int arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800422 RegStorage r_tgt = CallHelperSetup(helper_offset);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700423 LoadCurrMethodDirect(TargetRefReg(kArg1));
424 LoadConstant(TargetReg(kArg2, false), arg2);
425 LoadConstant(TargetReg(kArg0, false), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000426 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700427 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700428}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700429INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethodImm, int arg0, int arg2, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700430
Andreas Gampe2f244e92014-05-08 03:35:25 -0700431template <size_t pointer_size>
432void Mir2Lir::CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700433 int arg0, RegLocation arg1,
434 RegLocation arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800435 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700436 DCHECK_EQ(static_cast<unsigned int>(arg1.wide), 0U); // The static_cast works around an
437 // instantiation bug in GCC.
Andreas Gampe4b537a82014-06-30 22:24:53 -0700438 LoadValueDirectFixed(arg1, TargetReg(kArg1, arg1));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700439 if (arg2.wide == 0) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700440 LoadValueDirectFixed(arg2, TargetReg(kArg2, arg2));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700441 } else {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700442 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700443 if (cu_->target64) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700444 r_tmp = TargetReg(kArg2, true);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700445 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700446 r_tmp = TargetReg(kArg2, kArg3);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700447 }
buzbee2700f7e2014-03-07 09:46:20 -0800448 LoadValueDirectWideFixed(arg2, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700449 }
Chao-ying Fua77ee512014-07-01 17:43:41 -0700450 LoadConstant(TargetReg(kArg0, false), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000451 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700452 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700453}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700454INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmRegLocationRegLocation, int arg0, RegLocation arg1,
455 RegLocation arg2, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700456
Andreas Gampe2f244e92014-05-08 03:35:25 -0700457template <size_t pointer_size>
458void Mir2Lir::CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersa9a82542013-10-04 11:17:26 -0700459 RegLocation arg0, RegLocation arg1,
460 RegLocation arg2,
461 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800462 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700463 LoadValueDirectFixed(arg0, TargetReg(kArg0, arg0));
464 LoadValueDirectFixed(arg1, TargetReg(kArg1, arg1));
465 LoadValueDirectFixed(arg2, TargetReg(kArg2, arg2));
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000466 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700467 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Ian Rogersa9a82542013-10-04 11:17:26 -0700468}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700469INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationRegLocationRegLocation, RegLocation arg0,
470 RegLocation arg1, RegLocation arg2, bool safepoint_pc)
Ian Rogersa9a82542013-10-04 11:17:26 -0700471
Brian Carlstrom7940e442013-07-12 13:46:57 -0700472/*
473 * If there are any ins passed in registers that have not been promoted
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100474 * to a callee-save register, flush them to the frame. Perform initial
Brian Carlstrom7940e442013-07-12 13:46:57 -0700475 * assignment of promoted arguments.
476 *
477 * ArgLocs is an array of location records describing the incoming arguments
478 * with one location record per word of argument.
479 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700480void Mir2Lir::FlushIns(RegLocation* ArgLocs, RegLocation rl_method) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700481 /*
Zheng Xu511c8a62014-06-03 16:22:23 +0800482 * Dummy up a RegLocation for the incoming StackReference<mirror::ArtMethod>
Brian Carlstrom7940e442013-07-12 13:46:57 -0700483 * It will attempt to keep kArg0 live (or copy it to home location
484 * if promoted).
485 */
486 RegLocation rl_src = rl_method;
487 rl_src.location = kLocPhysReg;
Andreas Gampe4b537a82014-06-30 22:24:53 -0700488 rl_src.reg = TargetRefReg(kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700489 rl_src.home = false;
buzbee091cc402014-03-31 10:14:40 -0700490 MarkLive(rl_src);
buzbeef2c3e562014-05-29 12:37:25 -0700491 StoreValue(rl_method, rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700492 // If Method* has been promoted, explicitly flush
493 if (rl_method.location == kLocPhysReg) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700494 StoreRefDisp(TargetPtrReg(kSp), 0, rl_src.reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700495 }
496
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800497 if (cu_->num_ins == 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700498 return;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800499 }
500
Brian Carlstrom7940e442013-07-12 13:46:57 -0700501 int start_vreg = cu_->num_dalvik_registers - cu_->num_ins;
502 /*
503 * Copy incoming arguments to their proper home locations.
504 * NOTE: an older version of dx had an issue in which
505 * it would reuse static method argument registers.
506 * This could result in the same Dalvik virtual register
507 * being promoted to both core and fp regs. To account for this,
508 * we only copy to the corresponding promoted physical register
509 * if it matches the type of the SSA name for the incoming
510 * argument. It is also possible that long and double arguments
511 * end up half-promoted. In those cases, we must flush the promoted
512 * half to memory as well.
513 */
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100514 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700515 for (int i = 0; i < cu_->num_ins; i++) {
516 PromotionMap* v_map = &promotion_map_[start_vreg + i];
buzbee2700f7e2014-03-07 09:46:20 -0800517 RegStorage reg = GetArgMappingToPhysicalReg(i);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800518
buzbee2700f7e2014-03-07 09:46:20 -0800519 if (reg.Valid()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 // If arriving in register
521 bool need_flush = true;
522 RegLocation* t_loc = &ArgLocs[i];
523 if ((v_map->core_location == kLocPhysReg) && !t_loc->fp) {
buzbee2700f7e2014-03-07 09:46:20 -0800524 OpRegCopy(RegStorage::Solo32(v_map->core_reg), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700525 need_flush = false;
526 } else if ((v_map->fp_location == kLocPhysReg) && t_loc->fp) {
buzbeeb5860fb2014-06-21 15:31:01 -0700527 OpRegCopy(RegStorage::Solo32(v_map->fp_reg), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700528 need_flush = false;
529 } else {
530 need_flush = true;
531 }
532
buzbeed0a03b82013-09-14 08:21:05 -0700533 // For wide args, force flush if not fully promoted
Brian Carlstrom7940e442013-07-12 13:46:57 -0700534 if (t_loc->wide) {
535 PromotionMap* p_map = v_map + (t_loc->high_word ? -1 : +1);
buzbeed0a03b82013-09-14 08:21:05 -0700536 // Is only half promoted?
Brian Carlstrom7940e442013-07-12 13:46:57 -0700537 need_flush |= (p_map->core_location != v_map->core_location) ||
538 (p_map->fp_location != v_map->fp_location);
buzbeed0a03b82013-09-14 08:21:05 -0700539 if ((cu_->instruction_set == kThumb2) && t_loc->fp && !need_flush) {
540 /*
541 * In Arm, a double is represented as a pair of consecutive single float
542 * registers starting at an even number. It's possible that both Dalvik vRegs
543 * representing the incoming double were independently promoted as singles - but
544 * not in a form usable as a double. If so, we need to flush - even though the
545 * incoming arg appears fully in register. At this point in the code, both
546 * halves of the double are promoted. Make sure they are in a usable form.
547 */
548 int lowreg_index = start_vreg + i + (t_loc->high_word ? -1 : 0);
buzbeeb5860fb2014-06-21 15:31:01 -0700549 int low_reg = promotion_map_[lowreg_index].fp_reg;
550 int high_reg = promotion_map_[lowreg_index + 1].fp_reg;
buzbeed0a03b82013-09-14 08:21:05 -0700551 if (((low_reg & 0x1) != 0) || (high_reg != (low_reg + 1))) {
552 need_flush = true;
553 }
554 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700555 }
556 if (need_flush) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700557 Store32Disp(TargetPtrReg(kSp), SRegOffset(start_vreg + i), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700558 }
559 } else {
560 // If arriving in frame & promoted
561 if (v_map->core_location == kLocPhysReg) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700562 Load32Disp(TargetPtrReg(kSp), SRegOffset(start_vreg + i), RegStorage::Solo32(v_map->core_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700563 }
564 if (v_map->fp_location == kLocPhysReg) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700565 Load32Disp(TargetPtrReg(kSp), SRegOffset(start_vreg + i), RegStorage::Solo32(v_map->fp_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700566 }
567 }
568 }
569}
570
571/*
572 * Bit of a hack here - in the absence of a real scheduling pass,
573 * emit the next instruction in static & direct invoke sequences.
574 */
575static int NextSDCallInsn(CompilationUnit* cu, CallInfo* info,
576 int state, const MethodReference& target_method,
577 uint32_t unused,
578 uintptr_t direct_code, uintptr_t direct_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700579 InvokeType type) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700580 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700581 if (direct_code != 0 && direct_method != 0) {
582 switch (state) {
583 case 0: // Get the current Method* [sets kArg0]
Ian Rogersff093b32014-04-30 19:04:27 -0700584 if (direct_code != static_cast<uintptr_t>(-1)) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700585 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700586 cg->LoadConstant(cg->TargetPtrReg(kInvokeTgt), direct_code);
Ian Rogers83883d72013-10-21 21:07:24 -0700587 }
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700588 } else if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Jeff Hao49161ce2014-03-12 11:05:25 -0700589 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700590 }
Ian Rogersff093b32014-04-30 19:04:27 -0700591 if (direct_method != static_cast<uintptr_t>(-1)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700592 cg->LoadConstant(cg->TargetRefReg(kArg0), direct_method);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700593 } else {
Jeff Hao49161ce2014-03-12 11:05:25 -0700594 cg->LoadMethodAddress(target_method, type, kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 }
596 break;
597 default:
598 return -1;
599 }
600 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700601 RegStorage arg0_ref = cg->TargetRefReg(kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700602 switch (state) {
603 case 0: // Get the current Method* [sets kArg0]
604 // TUNING: we can save a reg copy if Method* has been promoted.
Andreas Gampe4b537a82014-06-30 22:24:53 -0700605 cg->LoadCurrMethodDirect(arg0_ref);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700606 break;
607 case 1: // Get method->dex_cache_resolved_methods_
Andreas Gampe4b537a82014-06-30 22:24:53 -0700608 cg->LoadRefDisp(arg0_ref,
buzbee695d13a2014-04-19 13:32:20 -0700609 mirror::ArtMethod::DexCacheResolvedMethodsOffset().Int32Value(),
Andreas Gampe4b537a82014-06-30 22:24:53 -0700610 arg0_ref,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000611 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700612 // Set up direct code if known.
613 if (direct_code != 0) {
Ian Rogersff093b32014-04-30 19:04:27 -0700614 if (direct_code != static_cast<uintptr_t>(-1)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700615 cg->LoadConstant(cg->TargetPtrReg(kInvokeTgt), direct_code);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700616 } else if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Ian Rogers83883d72013-10-21 21:07:24 -0700617 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
Jeff Hao49161ce2014-03-12 11:05:25 -0700618 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700619 }
620 }
621 break;
622 case 2: // Grab target method*
623 CHECK_EQ(cu->dex_file, target_method.dex_file);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700624 cg->LoadRefDisp(arg0_ref,
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700625 ObjArray::OffsetOfElement(target_method.dex_method_index).Int32Value(),
Andreas Gampe4b537a82014-06-30 22:24:53 -0700626 arg0_ref,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000627 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700628 break;
629 case 3: // Grab the code from the method*
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700630 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700631 if (direct_code == 0) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700632 cg->LoadWordDisp(arg0_ref,
Ian Rogersef7d42f2014-01-06 12:55:46 -0800633 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Chao-ying Fua77ee512014-07-01 17:43:41 -0700634 cg->TargetPtrReg(kInvokeTgt));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700635 }
636 break;
637 }
638 // Intentional fallthrough for x86
639 default:
640 return -1;
641 }
642 }
643 return state + 1;
644}
645
646/*
647 * Bit of a hack here - in the absence of a real scheduling pass,
648 * emit the next instruction in a virtual invoke sequence.
649 * We can use kLr as a temp prior to target address loading
650 * Note also that we'll load the first argument ("this") into
651 * kArg1 here rather than the standard LoadArgRegs.
652 */
653static int NextVCallInsn(CompilationUnit* cu, CallInfo* info,
654 int state, const MethodReference& target_method,
655 uint32_t method_idx, uintptr_t unused, uintptr_t unused2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700656 InvokeType unused3) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700657 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
658 /*
659 * This is the fast path in which the target virtual method is
660 * fully resolved at compile time.
661 */
662 switch (state) {
663 case 0: { // Get "this" [set kArg1]
664 RegLocation rl_arg = info->args[0];
Andreas Gampe4b537a82014-06-30 22:24:53 -0700665 cg->LoadValueDirectFixed(rl_arg, cg->TargetRefReg(kArg1));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700666 break;
667 }
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700668 case 1: // Is "this" null? [use kArg1]
Andreas Gampe4b537a82014-06-30 22:24:53 -0700669 cg->GenNullCheck(cg->TargetRefReg(kArg1), info->opt_flags);
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700670 // get this->klass_ [use kArg1, set kArg0]
Andreas Gampe4b537a82014-06-30 22:24:53 -0700671 cg->LoadRefDisp(cg->TargetRefReg(kArg1), mirror::Object::ClassOffset().Int32Value(),
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700672 cg->TargetRefReg(kArg0),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000673 kNotVolatile);
Dave Allisonb373e092014-02-20 16:06:36 -0800674 cg->MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700675 break;
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700676 case 2: {
677 // Get this->klass_.embedded_vtable[method_idx] [usr kArg0, set kArg0]
678 int32_t offset = mirror::Class::EmbeddedVTableOffset().Uint32Value() +
679 method_idx * sizeof(mirror::Class::VTableEntry);
680 // Load target method from embedded vtable to kArg0 [use kArg0, set kArg0]
681 cg->LoadRefDisp(cg->TargetRefReg(kArg0), offset, cg->TargetRefReg(kArg0), kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700682 break;
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700683 }
684 case 3:
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700685 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700686 // Get the compiled code address [use kArg0, set kInvokeTgt]
Andreas Gampe4b537a82014-06-30 22:24:53 -0700687 cg->LoadWordDisp(cg->TargetRefReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800688 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Chao-ying Fua77ee512014-07-01 17:43:41 -0700689 cg->TargetPtrReg(kInvokeTgt));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700690 break;
691 }
692 // Intentional fallthrough for X86
693 default:
694 return -1;
695 }
696 return state + 1;
697}
698
699/*
Jeff Hao88474b42013-10-23 16:24:40 -0700700 * Emit the next instruction in an invoke interface sequence. This will do a lookup in the
701 * class's IMT, calling either the actual method or art_quick_imt_conflict_trampoline if
702 * more than one interface method map to the same index. Note also that we'll load the first
703 * argument ("this") into kArg1 here rather than the standard LoadArgRegs.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700704 */
705static int NextInterfaceCallInsn(CompilationUnit* cu, CallInfo* info, int state,
706 const MethodReference& target_method,
Jeff Hao88474b42013-10-23 16:24:40 -0700707 uint32_t method_idx, uintptr_t unused,
708 uintptr_t direct_method, InvokeType unused2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700709 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700710
Jeff Hao88474b42013-10-23 16:24:40 -0700711 switch (state) {
712 case 0: // Set target method index in case of conflict [set kHiddenArg, kHiddenFpArg (x86)]
Jeff Hao88474b42013-10-23 16:24:40 -0700713 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
Chao-ying Fua77ee512014-07-01 17:43:41 -0700714 cg->LoadConstant(cg->TargetReg(kHiddenArg, false), target_method.dex_method_index);
Mark Mendelld3703d82014-06-09 15:10:50 -0400715 if (cu->instruction_set == kX86) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700716 cg->OpRegCopy(cg->TargetReg(kHiddenFpArg, false), cg->TargetReg(kHiddenArg, false));
Jeff Hao88474b42013-10-23 16:24:40 -0700717 }
718 break;
719 case 1: { // Get "this" [set kArg1]
720 RegLocation rl_arg = info->args[0];
Andreas Gampe4b537a82014-06-30 22:24:53 -0700721 cg->LoadValueDirectFixed(rl_arg, cg->TargetRefReg(kArg1));
Jeff Hao88474b42013-10-23 16:24:40 -0700722 break;
723 }
724 case 2: // Is "this" null? [use kArg1]
Andreas Gampe4b537a82014-06-30 22:24:53 -0700725 cg->GenNullCheck(cg->TargetRefReg(kArg1), info->opt_flags);
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700726 // Get this->klass_ [use kArg1, set kArg0]
Andreas Gampe4b537a82014-06-30 22:24:53 -0700727 cg->LoadRefDisp(cg->TargetRefReg(kArg1), mirror::Object::ClassOffset().Int32Value(),
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700728 cg->TargetRefReg(kArg0),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000729 kNotVolatile);
Dave Allisonb373e092014-02-20 16:06:36 -0800730 cg->MarkPossibleNullPointerException(info->opt_flags);
Jeff Hao88474b42013-10-23 16:24:40 -0700731 break;
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700732 case 3: { // Get target method [use kInvokeTgt, set kArg0]
733 int32_t offset = mirror::Class::EmbeddedImTableOffset().Uint32Value() +
734 (method_idx % mirror::Class::kImtSize) * sizeof(mirror::Class::ImTableEntry);
735 // Load target method from embedded imtable to kArg0 [use kArg0, set kArg0]
736 cg->LoadRefDisp(cg->TargetRefReg(kArg0), offset,
737 cg->TargetRefReg(kArg0),
Andreas Gampe3c12c512014-06-24 18:46:29 +0000738 kNotVolatile);
Jeff Hao88474b42013-10-23 16:24:40 -0700739 break;
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700740 }
741 case 4:
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700742 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700743 // Get the compiled code address [use kArg0, set kInvokeTgt]
Andreas Gampe4b537a82014-06-30 22:24:53 -0700744 cg->LoadWordDisp(cg->TargetRefReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800745 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Chao-ying Fua77ee512014-07-01 17:43:41 -0700746 cg->TargetPtrReg(kInvokeTgt));
Jeff Hao88474b42013-10-23 16:24:40 -0700747 break;
748 }
749 // Intentional fallthrough for X86
Brian Carlstrom7940e442013-07-12 13:46:57 -0700750 default:
751 return -1;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700752 }
753 return state + 1;
754}
755
Andreas Gampe2f244e92014-05-08 03:35:25 -0700756template <size_t pointer_size>
757static int NextInvokeInsnSP(CompilationUnit* cu, CallInfo* info, ThreadOffset<pointer_size> trampoline,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700758 int state, const MethodReference& target_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700759 uint32_t method_idx) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700760 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
761 /*
762 * This handles the case in which the base method is not fully
763 * resolved at compile time, we bail to a runtime helper.
764 */
765 if (state == 0) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700766 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700767 // Load trampoline target
Chao-ying Fua77ee512014-07-01 17:43:41 -0700768 cg->LoadWordDisp(cg->TargetPtrReg(kSelf), trampoline.Int32Value(), cg->TargetPtrReg(kInvokeTgt));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700769 }
770 // Load kArg0 with method index
771 CHECK_EQ(cu->dex_file, target_method.dex_file);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700772 cg->LoadConstant(cg->TargetReg(kArg0, false), target_method.dex_method_index);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700773 return 1;
774 }
775 return -1;
776}
777
778static int NextStaticCallInsnSP(CompilationUnit* cu, CallInfo* info,
779 int state,
780 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000781 uint32_t unused, uintptr_t unused2,
782 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700783 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700784 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeStaticTrampolineWithAccessCheck);
785 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
786 } else {
787 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeStaticTrampolineWithAccessCheck);
788 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
789 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700790}
791
792static int NextDirectCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
793 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000794 uint32_t unused, uintptr_t unused2,
795 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700796 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700797 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeDirectTrampolineWithAccessCheck);
798 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
799 } else {
800 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeDirectTrampolineWithAccessCheck);
801 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
802 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700803}
804
805static int NextSuperCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
806 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000807 uint32_t unused, uintptr_t unused2,
808 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700809 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700810 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeSuperTrampolineWithAccessCheck);
811 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
812 } else {
813 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeSuperTrampolineWithAccessCheck);
814 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
815 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700816}
817
818static int NextVCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
819 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000820 uint32_t unused, uintptr_t unused2,
821 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700822 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700823 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeVirtualTrampolineWithAccessCheck);
824 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
825 } else {
826 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeVirtualTrampolineWithAccessCheck);
827 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
828 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700829}
830
831static int NextInterfaceCallInsnWithAccessCheck(CompilationUnit* cu,
832 CallInfo* info, int state,
833 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000834 uint32_t unused, uintptr_t unused2,
835 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700836 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700837 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeInterfaceTrampolineWithAccessCheck);
838 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
839 } else {
840 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeInterfaceTrampolineWithAccessCheck);
841 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
842 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700843}
844
845int Mir2Lir::LoadArgRegs(CallInfo* info, int call_state,
846 NextCallInsn next_call_insn,
847 const MethodReference& target_method,
848 uint32_t vtable_idx, uintptr_t direct_code,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700849 uintptr_t direct_method, InvokeType type, bool skip_this) {
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700850 int last_arg_reg = 3 - 1;
Chao-ying Fua77ee512014-07-01 17:43:41 -0700851 int arg_regs[3] = {TargetReg(kArg1, false).GetReg(), TargetReg(kArg2, false).GetReg(), TargetReg(kArg3, false).GetReg()};
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700852
853 int next_reg = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700854 int next_arg = 0;
855 if (skip_this) {
856 next_reg++;
857 next_arg++;
858 }
859 for (; (next_reg <= last_arg_reg) && (next_arg < info->num_arg_words); next_reg++) {
860 RegLocation rl_arg = info->args[next_arg++];
861 rl_arg = UpdateRawLoc(rl_arg);
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700862 if (rl_arg.wide && (next_reg <= last_arg_reg - 1)) {
863 RegStorage r_tmp(RegStorage::k64BitPair, arg_regs[next_reg], arg_regs[next_reg + 1]);
buzbee2700f7e2014-03-07 09:46:20 -0800864 LoadValueDirectWideFixed(rl_arg, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700865 next_reg++;
866 next_arg++;
867 } else {
868 if (rl_arg.wide) {
buzbee2700f7e2014-03-07 09:46:20 -0800869 rl_arg = NarrowRegLoc(rl_arg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700870 rl_arg.is_const = false;
871 }
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700872 LoadValueDirectFixed(rl_arg, RegStorage::Solo32(arg_regs[next_reg]));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700873 }
874 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
875 direct_code, direct_method, type);
876 }
877 return call_state;
878}
879
880/*
881 * Load up to 5 arguments, the first three of which will be in
882 * kArg1 .. kArg3. On entry kArg0 contains the current method pointer,
883 * and as part of the load sequence, it must be replaced with
884 * the target method pointer. Note, this may also be called
885 * for "range" variants if the number of arguments is 5 or fewer.
886 */
887int Mir2Lir::GenDalvikArgsNoRange(CallInfo* info,
888 int call_state, LIR** pcrLabel, NextCallInsn next_call_insn,
889 const MethodReference& target_method,
890 uint32_t vtable_idx, uintptr_t direct_code,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700891 uintptr_t direct_method, InvokeType type, bool skip_this) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700892 RegLocation rl_arg;
893
894 /* If no arguments, just return */
895 if (info->num_arg_words == 0)
896 return call_state;
897
898 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
899 direct_code, direct_method, type);
900
901 DCHECK_LE(info->num_arg_words, 5);
902 if (info->num_arg_words > 3) {
903 int32_t next_use = 3;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700904 // Detect special case of wide arg spanning arg3/arg4
Brian Carlstrom7940e442013-07-12 13:46:57 -0700905 RegLocation rl_use0 = info->args[0];
906 RegLocation rl_use1 = info->args[1];
907 RegLocation rl_use2 = info->args[2];
buzbee2700f7e2014-03-07 09:46:20 -0800908 if (((!rl_use0.wide && !rl_use1.wide) || rl_use0.wide) && rl_use2.wide) {
909 RegStorage reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700910 // Wide spans, we need the 2nd half of uses[2].
911 rl_arg = UpdateLocWide(rl_use2);
912 if (rl_arg.location == kLocPhysReg) {
buzbee85089dd2014-05-25 15:10:52 -0700913 if (rl_arg.reg.IsPair()) {
914 reg = rl_arg.reg.GetHigh();
915 } else {
916 RegisterInfo* info = GetRegInfo(rl_arg.reg);
917 info = info->FindMatchingView(RegisterInfo::kHighSingleStorageMask);
918 if (info == nullptr) {
919 // NOTE: For hard float convention we won't split arguments across reg/mem.
920 UNIMPLEMENTED(FATAL) << "Needs hard float api.";
921 }
922 reg = info->GetReg();
923 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700924 } else {
925 // kArg2 & rArg3 can safely be used here
Chao-ying Fua77ee512014-07-01 17:43:41 -0700926 reg = TargetReg(kArg3, false);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100927 {
928 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700929 Load32Disp(TargetPtrReg(kSp), SRegOffset(rl_arg.s_reg_low) + 4, reg);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100930 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700931 call_state = next_call_insn(cu_, info, call_state, target_method,
932 vtable_idx, direct_code, direct_method, type);
933 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100934 {
935 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700936 Store32Disp(TargetPtrReg(kSp), (next_use + 1) * 4, reg);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100937 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700938 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
939 direct_code, direct_method, type);
940 next_use++;
941 }
942 // Loop through the rest
943 while (next_use < info->num_arg_words) {
buzbee091cc402014-03-31 10:14:40 -0700944 RegStorage arg_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700945 rl_arg = info->args[next_use];
946 rl_arg = UpdateRawLoc(rl_arg);
947 if (rl_arg.location == kLocPhysReg) {
buzbee091cc402014-03-31 10:14:40 -0700948 arg_reg = rl_arg.reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700949 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700950 arg_reg = rl_arg.wide ? TargetReg(kArg2, kArg3) : TargetReg(kArg2, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700951 if (rl_arg.wide) {
buzbee091cc402014-03-31 10:14:40 -0700952 LoadValueDirectWideFixed(rl_arg, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700953 } else {
buzbee091cc402014-03-31 10:14:40 -0700954 LoadValueDirectFixed(rl_arg, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700955 }
956 call_state = next_call_insn(cu_, info, call_state, target_method,
957 vtable_idx, direct_code, direct_method, type);
958 }
959 int outs_offset = (next_use + 1) * 4;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100960 {
961 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
962 if (rl_arg.wide) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700963 StoreBaseDisp(TargetPtrReg(kSp), outs_offset, arg_reg, k64, kNotVolatile);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100964 next_use += 2;
965 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700966 Store32Disp(TargetPtrReg(kSp), outs_offset, arg_reg);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100967 next_use++;
968 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700969 }
970 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
971 direct_code, direct_method, type);
972 }
973 }
974
975 call_state = LoadArgRegs(info, call_state, next_call_insn,
976 target_method, vtable_idx, direct_code, direct_method,
977 type, skip_this);
978
979 if (pcrLabel) {
Andreas Gampe5655e842014-06-17 16:36:07 -0700980 if (cu_->compiler_driver->GetCompilerOptions().GetExplicitNullChecks()) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700981 *pcrLabel = GenExplicitNullCheck(TargetRefReg(kArg1), info->opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700982 } else {
983 *pcrLabel = nullptr;
984 // In lieu of generating a check for kArg1 being null, we need to
985 // perform a load when doing implicit checks.
Dave Allison3d14eb62014-07-10 01:54:57 +0000986 RegStorage tmp = AllocTemp();
987 Load32Disp(TargetRefReg(kArg1), 0, tmp);
988 MarkPossibleNullPointerException(info->opt_flags);
989 FreeTemp(tmp);
Dave Allisonf9439142014-03-27 15:10:22 -0700990 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700991 }
992 return call_state;
993}
994
995/*
996 * May have 0+ arguments (also used for jumbo). Note that
997 * source virtual registers may be in physical registers, so may
998 * need to be flushed to home location before copying. This
999 * applies to arg3 and above (see below).
1000 *
1001 * Two general strategies:
1002 * If < 20 arguments
1003 * Pass args 3-18 using vldm/vstm block copy
1004 * Pass arg0, arg1 & arg2 in kArg1-kArg3
1005 * If 20+ arguments
1006 * Pass args arg19+ using memcpy block copy
1007 * Pass arg0, arg1 & arg2 in kArg1-kArg3
1008 *
1009 */
1010int Mir2Lir::GenDalvikArgsRange(CallInfo* info, int call_state,
1011 LIR** pcrLabel, NextCallInsn next_call_insn,
1012 const MethodReference& target_method,
1013 uint32_t vtable_idx, uintptr_t direct_code, uintptr_t direct_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001014 InvokeType type, bool skip_this) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001015 // If we can treat it as non-range (Jumbo ops will use range form)
1016 if (info->num_arg_words <= 5)
1017 return GenDalvikArgsNoRange(info, call_state, pcrLabel,
1018 next_call_insn, target_method, vtable_idx,
1019 direct_code, direct_method, type, skip_this);
1020 /*
1021 * First load the non-register arguments. Both forms expect all
1022 * of the source arguments to be in their home frame location, so
1023 * scan the s_reg names and flush any that have been promoted to
1024 * frame backing storage.
1025 */
1026 // Scan the rest of the args - if in phys_reg flush to memory
1027 for (int next_arg = 0; next_arg < info->num_arg_words;) {
1028 RegLocation loc = info->args[next_arg];
1029 if (loc.wide) {
1030 loc = UpdateLocWide(loc);
1031 if ((next_arg >= 2) && (loc.location == kLocPhysReg)) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001032 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001033 StoreBaseDisp(TargetPtrReg(kSp), SRegOffset(loc.s_reg_low), loc.reg, k64, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001034 }
1035 next_arg += 2;
1036 } else {
1037 loc = UpdateLoc(loc);
1038 if ((next_arg >= 3) && (loc.location == kLocPhysReg)) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001039 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001040 Store32Disp(TargetPtrReg(kSp), SRegOffset(loc.s_reg_low), loc.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001041 }
1042 next_arg++;
1043 }
1044 }
1045
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001046 // Logic below assumes that Method pointer is at offset zero from SP.
1047 DCHECK_EQ(VRegOffset(static_cast<int>(kVRegMethodPtrBaseReg)), 0);
1048
1049 // The first 3 arguments are passed via registers.
1050 // TODO: For 64-bit, instead of hardcoding 4 for Method* size, we should either
1051 // get size of uintptr_t or size of object reference according to model being used.
1052 int outs_offset = 4 /* Method* */ + (3 * sizeof(uint32_t));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001053 int start_offset = SRegOffset(info->args[3].s_reg_low);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001054 int regs_left_to_pass_via_stack = info->num_arg_words - 3;
1055 DCHECK_GT(regs_left_to_pass_via_stack, 0);
1056
1057 if (cu_->instruction_set == kThumb2 && regs_left_to_pass_via_stack <= 16) {
1058 // Use vldm/vstm pair using kArg3 as a temp
1059 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1060 direct_code, direct_method, type);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001061 OpRegRegImm(kOpAdd, TargetRefReg(kArg3), TargetPtrReg(kSp), start_offset);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001062 LIR* ld = nullptr;
1063 {
1064 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001065 ld = OpVldm(TargetRefReg(kArg3), regs_left_to_pass_via_stack);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001066 }
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001067 // TUNING: loosen barrier
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001068 ld->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001069 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1070 direct_code, direct_method, type);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001071 OpRegRegImm(kOpAdd, TargetRefReg(kArg3), TargetPtrReg(kSp), 4 /* Method* */ + (3 * 4));
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001072 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1073 direct_code, direct_method, type);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001074 LIR* st = nullptr;
1075 {
1076 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001077 st = OpVstm(TargetRefReg(kArg3), regs_left_to_pass_via_stack);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001078 }
1079 st->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001080 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1081 direct_code, direct_method, type);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001082 } else if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001083 int current_src_offset = start_offset;
1084 int current_dest_offset = outs_offset;
1085
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001086 // Only davik regs are accessed in this loop; no next_call_insn() calls.
1087 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001088 while (regs_left_to_pass_via_stack > 0) {
1089 // This is based on the knowledge that the stack itself is 16-byte aligned.
1090 bool src_is_16b_aligned = (current_src_offset & 0xF) == 0;
1091 bool dest_is_16b_aligned = (current_dest_offset & 0xF) == 0;
1092 size_t bytes_to_move;
1093
1094 /*
1095 * The amount to move defaults to 32-bit. If there are 4 registers left to move, then do a
1096 * a 128-bit move because we won't get the chance to try to aligned. If there are more than
1097 * 4 registers left to move, consider doing a 128-bit only if either src or dest are aligned.
1098 * We do this because we could potentially do a smaller move to align.
1099 */
1100 if (regs_left_to_pass_via_stack == 4 ||
1101 (regs_left_to_pass_via_stack > 4 && (src_is_16b_aligned || dest_is_16b_aligned))) {
1102 // Moving 128-bits via xmm register.
1103 bytes_to_move = sizeof(uint32_t) * 4;
1104
1105 // Allocate a free xmm temp. Since we are working through the calling sequence,
Mark Mendelle87f9b52014-04-30 14:13:18 -04001106 // we expect to have an xmm temporary available. AllocTempDouble will abort if
1107 // there are no free registers.
buzbee2700f7e2014-03-07 09:46:20 -08001108 RegStorage temp = AllocTempDouble();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001109
1110 LIR* ld1 = nullptr;
1111 LIR* ld2 = nullptr;
1112 LIR* st1 = nullptr;
1113 LIR* st2 = nullptr;
1114
1115 /*
1116 * The logic is similar for both loads and stores. If we have 16-byte alignment,
1117 * do an aligned move. If we have 8-byte alignment, then do the move in two
1118 * parts. This approach prevents possible cache line splits. Finally, fall back
1119 * to doing an unaligned move. In most cases we likely won't split the cache
1120 * line but we cannot prove it and thus take a conservative approach.
1121 */
1122 bool src_is_8b_aligned = (current_src_offset & 0x7) == 0;
1123 bool dest_is_8b_aligned = (current_dest_offset & 0x7) == 0;
1124
1125 if (src_is_16b_aligned) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001126 ld1 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset, kMovA128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001127 } else if (src_is_8b_aligned) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001128 ld1 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset, kMovLo128FP);
1129 ld2 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset + (bytes_to_move >> 1),
buzbee2700f7e2014-03-07 09:46:20 -08001130 kMovHi128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001131 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001132 ld1 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset, kMovU128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001133 }
1134
1135 if (dest_is_16b_aligned) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001136 st1 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset, temp, kMovA128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001137 } else if (dest_is_8b_aligned) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001138 st1 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset, temp, kMovLo128FP);
1139 st2 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset + (bytes_to_move >> 1),
buzbee2700f7e2014-03-07 09:46:20 -08001140 temp, kMovHi128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001141 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001142 st1 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset, temp, kMovU128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001143 }
1144
1145 // TODO If we could keep track of aliasing information for memory accesses that are wider
1146 // than 64-bit, we wouldn't need to set up a barrier.
1147 if (ld1 != nullptr) {
1148 if (ld2 != nullptr) {
1149 // For 64-bit load we can actually set up the aliasing information.
1150 AnnotateDalvikRegAccess(ld1, current_src_offset >> 2, true, true);
1151 AnnotateDalvikRegAccess(ld2, (current_src_offset + (bytes_to_move >> 1)) >> 2, true, true);
1152 } else {
1153 // Set barrier for 128-bit load.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001154 ld1->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001155 }
1156 }
1157 if (st1 != nullptr) {
1158 if (st2 != nullptr) {
1159 // For 64-bit store we can actually set up the aliasing information.
1160 AnnotateDalvikRegAccess(st1, current_dest_offset >> 2, false, true);
1161 AnnotateDalvikRegAccess(st2, (current_dest_offset + (bytes_to_move >> 1)) >> 2, false, true);
1162 } else {
1163 // Set barrier for 128-bit store.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001164 st1->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001165 }
1166 }
1167
1168 // Free the temporary used for the data movement.
buzbee091cc402014-03-31 10:14:40 -07001169 FreeTemp(temp);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001170 } else {
1171 // Moving 32-bits via general purpose register.
1172 bytes_to_move = sizeof(uint32_t);
1173
1174 // Instead of allocating a new temp, simply reuse one of the registers being used
1175 // for argument passing.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001176 RegStorage temp = TargetReg(kArg3, false);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001177
1178 // Now load the argument VR and store to the outs.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001179 Load32Disp(TargetPtrReg(kSp), current_src_offset, temp);
1180 Store32Disp(TargetPtrReg(kSp), current_dest_offset, temp);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001181 }
1182
1183 current_src_offset += bytes_to_move;
1184 current_dest_offset += bytes_to_move;
1185 regs_left_to_pass_via_stack -= (bytes_to_move >> 2);
1186 }
1187 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001188 // Generate memcpy
Chao-ying Fua77ee512014-07-01 17:43:41 -07001189 OpRegRegImm(kOpAdd, TargetRefReg(kArg0), TargetPtrReg(kSp), outs_offset);
1190 OpRegRegImm(kOpAdd, TargetRefReg(kArg1), TargetPtrReg(kSp), start_offset);
buzbee33ae5582014-06-12 14:56:32 -07001191 if (cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001192 CallRuntimeHelperRegRegImm(QUICK_ENTRYPOINT_OFFSET(8, pMemcpy), TargetRefReg(kArg0),
1193 TargetRefReg(kArg1), (info->num_arg_words - 3) * 4, false);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001194 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001195 CallRuntimeHelperRegRegImm(QUICK_ENTRYPOINT_OFFSET(4, pMemcpy), TargetRefReg(kArg0),
1196 TargetRefReg(kArg1), (info->num_arg_words - 3) * 4, false);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001197 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001198 }
1199
1200 call_state = LoadArgRegs(info, call_state, next_call_insn,
1201 target_method, vtable_idx, direct_code, direct_method,
1202 type, skip_this);
1203
1204 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1205 direct_code, direct_method, type);
1206 if (pcrLabel) {
Andreas Gampe5655e842014-06-17 16:36:07 -07001207 if (cu_->compiler_driver->GetCompilerOptions().GetExplicitNullChecks()) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001208 *pcrLabel = GenExplicitNullCheck(TargetRefReg(kArg1), info->opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -07001209 } else {
1210 *pcrLabel = nullptr;
1211 // In lieu of generating a check for kArg1 being null, we need to
1212 // perform a load when doing implicit checks.
Dave Allison3d14eb62014-07-10 01:54:57 +00001213 RegStorage tmp = AllocTemp();
1214 Load32Disp(TargetRefReg(kArg1), 0, tmp);
1215 MarkPossibleNullPointerException(info->opt_flags);
1216 FreeTemp(tmp);
Dave Allisonf9439142014-03-27 15:10:22 -07001217 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001218 }
1219 return call_state;
1220}
1221
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001222RegLocation Mir2Lir::InlineTarget(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001223 RegLocation res;
1224 if (info->result.location == kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -07001225 res = GetReturn(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001226 } else {
1227 res = info->result;
1228 }
1229 return res;
1230}
1231
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001232RegLocation Mir2Lir::InlineTargetWide(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001233 RegLocation res;
1234 if (info->result.location == kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -07001235 res = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001236 } else {
1237 res = info->result;
1238 }
1239 return res;
1240}
1241
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001242bool Mir2Lir::GenInlinedCharAt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001243 if (cu_->instruction_set == kMips) {
1244 // TODO - add Mips implementation
1245 return false;
1246 }
1247 // Location of reference to data array
1248 int value_offset = mirror::String::ValueOffset().Int32Value();
1249 // Location of count
1250 int count_offset = mirror::String::CountOffset().Int32Value();
1251 // Starting offset within data array
1252 int offset_offset = mirror::String::OffsetOffset().Int32Value();
1253 // Start of char data with array_
1254 int data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Int32Value();
1255
1256 RegLocation rl_obj = info->args[0];
1257 RegLocation rl_idx = info->args[1];
buzbeea0cd2d72014-06-01 09:33:49 -07001258 rl_obj = LoadValue(rl_obj, kRefReg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001259 // X86 wants to avoid putting a constant index into a register.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001260 if (!((cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64)&& rl_idx.is_const)) {
Mark Mendell2b724cb2014-02-06 05:24:20 -08001261 rl_idx = LoadValue(rl_idx, kCoreReg);
1262 }
buzbee2700f7e2014-03-07 09:46:20 -08001263 RegStorage reg_max;
1264 GenNullCheck(rl_obj.reg, info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001265 bool range_check = (!(info->opt_flags & MIR_IGNORE_RANGE_CHECK));
Vladimir Marko3bc86152014-03-13 14:11:28 +00001266 LIR* range_check_branch = nullptr;
buzbee2700f7e2014-03-07 09:46:20 -08001267 RegStorage reg_off;
1268 RegStorage reg_ptr;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001269 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001270 reg_off = AllocTemp();
buzbeea0cd2d72014-06-01 09:33:49 -07001271 reg_ptr = AllocTempRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001272 if (range_check) {
1273 reg_max = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -07001274 Load32Disp(rl_obj.reg, count_offset, reg_max);
Dave Allisonb373e092014-02-20 16:06:36 -08001275 MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001276 }
buzbee695d13a2014-04-19 13:32:20 -07001277 Load32Disp(rl_obj.reg, offset_offset, reg_off);
Dave Allisonb373e092014-02-20 16:06:36 -08001278 MarkPossibleNullPointerException(info->opt_flags);
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001279 LoadRefDisp(rl_obj.reg, value_offset, reg_ptr, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001280 if (range_check) {
Mingyao Yang3a74d152014-04-21 15:39:44 -07001281 // Set up a slow path to allow retry in case of bounds violation */
buzbee2700f7e2014-03-07 09:46:20 -08001282 OpRegReg(kOpCmp, rl_idx.reg, reg_max);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001283 FreeTemp(reg_max);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001284 range_check_branch = OpCondBranch(kCondUge, nullptr);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001285 }
Mark Mendell2b724cb2014-02-06 05:24:20 -08001286 OpRegImm(kOpAdd, reg_ptr, data_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001287 } else {
1288 if (range_check) {
Mark Mendell2b724cb2014-02-06 05:24:20 -08001289 // On x86, we can compare to memory directly
Brian Carlstrom7940e442013-07-12 13:46:57 -07001290 // Set up a launch pad to allow retry in case of bounds violation */
Mark Mendell2b724cb2014-02-06 05:24:20 -08001291 if (rl_idx.is_const) {
Vladimir Marko3bc86152014-03-13 14:11:28 +00001292 range_check_branch = OpCmpMemImmBranch(
buzbee2700f7e2014-03-07 09:46:20 -08001293 kCondUlt, RegStorage::InvalidReg(), rl_obj.reg, count_offset,
Dave Allison3d14eb62014-07-10 01:54:57 +00001294 mir_graph_->ConstantValue(rl_idx.orig_sreg), nullptr);
1295 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001296 OpRegMem(kOpCmp, rl_idx.reg, rl_obj.reg, count_offset);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001297 range_check_branch = OpCondBranch(kCondUge, nullptr);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001298 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001299 }
1300 reg_off = AllocTemp();
buzbeea0cd2d72014-06-01 09:33:49 -07001301 reg_ptr = AllocTempRef();
buzbee695d13a2014-04-19 13:32:20 -07001302 Load32Disp(rl_obj.reg, offset_offset, reg_off);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001303 LoadRefDisp(rl_obj.reg, value_offset, reg_ptr, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001304 }
Mark Mendell2b724cb2014-02-06 05:24:20 -08001305 if (rl_idx.is_const) {
1306 OpRegImm(kOpAdd, reg_off, mir_graph_->ConstantValue(rl_idx.orig_sreg));
1307 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001308 OpRegReg(kOpAdd, reg_off, rl_idx.reg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001309 }
buzbee2700f7e2014-03-07 09:46:20 -08001310 FreeTemp(rl_obj.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001311 if (rl_idx.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08001312 FreeTemp(rl_idx.reg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001313 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001314 RegLocation rl_dest = InlineTarget(info);
1315 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001316 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
buzbee2700f7e2014-03-07 09:46:20 -08001317 LoadBaseIndexed(reg_ptr, reg_off, rl_result.reg, 1, kUnsignedHalf);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001318 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001319 LoadBaseIndexedDisp(reg_ptr, reg_off, 1, data_offset, rl_result.reg, kUnsignedHalf);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001320 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001321 FreeTemp(reg_off);
1322 FreeTemp(reg_ptr);
1323 StoreValue(rl_dest, rl_result);
1324 if (range_check) {
Vladimir Marko3bc86152014-03-13 14:11:28 +00001325 DCHECK(range_check_branch != nullptr);
1326 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've already null checked.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001327 AddIntrinsicSlowPath(info, range_check_branch);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001328 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001329 return true;
1330}
1331
1332// Generates an inlined String.is_empty or String.length.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001333bool Mir2Lir::GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001334 if (cu_->instruction_set == kMips) {
1335 // TODO - add Mips implementation
1336 return false;
1337 }
1338 // dst = src.length();
1339 RegLocation rl_obj = info->args[0];
buzbeea0cd2d72014-06-01 09:33:49 -07001340 rl_obj = LoadValue(rl_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001341 RegLocation rl_dest = InlineTarget(info);
1342 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001343 GenNullCheck(rl_obj.reg, info->opt_flags);
buzbee695d13a2014-04-19 13:32:20 -07001344 Load32Disp(rl_obj.reg, mirror::String::CountOffset().Int32Value(), rl_result.reg);
Dave Allisonb373e092014-02-20 16:06:36 -08001345 MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001346 if (is_empty) {
1347 // dst = (dst == 0);
1348 if (cu_->instruction_set == kThumb2) {
buzbee2700f7e2014-03-07 09:46:20 -08001349 RegStorage t_reg = AllocTemp();
1350 OpRegReg(kOpNeg, t_reg, rl_result.reg);
1351 OpRegRegReg(kOpAdc, rl_result.reg, rl_result.reg, t_reg);
Serban Constantinescu169489b2014-06-11 16:43:35 +01001352 } else if (cu_->instruction_set == kArm64) {
1353 OpRegImm(kOpSub, rl_result.reg, 1);
1354 OpRegRegImm(kOpLsr, rl_result.reg, rl_result.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001355 } else {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001356 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
buzbee2700f7e2014-03-07 09:46:20 -08001357 OpRegImm(kOpSub, rl_result.reg, 1);
1358 OpRegImm(kOpLsr, rl_result.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001359 }
1360 }
1361 StoreValue(rl_dest, rl_result);
1362 return true;
1363}
1364
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001365bool Mir2Lir::GenInlinedReverseBytes(CallInfo* info, OpSize size) {
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001366 if (cu_->instruction_set == kMips || cu_->instruction_set == kArm64) {
1367 // TODO - add Mips implementation; Enable Arm64.
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001368 return false;
1369 }
1370 RegLocation rl_src_i = info->args[0];
nikolay serdjukc5e4ce12014-06-10 17:07:10 +07001371 RegLocation rl_i = (size == k64) ? LoadValueWide(rl_src_i, kCoreReg) : LoadValue(rl_src_i, kCoreReg);
buzbee695d13a2014-04-19 13:32:20 -07001372 RegLocation rl_dest = (size == k64) ? InlineTargetWide(info) : InlineTarget(info); // result reg
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001373 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee695d13a2014-04-19 13:32:20 -07001374 if (size == k64) {
nikolay serdjukc5e4ce12014-06-10 17:07:10 +07001375 if (cu_->instruction_set == kArm64 || cu_->instruction_set == kX86_64) {
Serban Constantinescu169489b2014-06-11 16:43:35 +01001376 OpRegReg(kOpRev, rl_result.reg, rl_i.reg);
1377 StoreValueWide(rl_dest, rl_result);
1378 return true;
1379 }
buzbee2700f7e2014-03-07 09:46:20 -08001380 RegStorage r_i_low = rl_i.reg.GetLow();
1381 if (rl_i.reg.GetLowReg() == rl_result.reg.GetLowReg()) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001382 // First REV shall clobber rl_result.reg.GetReg(), save the value in a temp for the second REV.
Vladimir Markof246af22013-11-27 12:30:15 +00001383 r_i_low = AllocTemp();
buzbee2700f7e2014-03-07 09:46:20 -08001384 OpRegCopy(r_i_low, rl_i.reg);
Vladimir Markof246af22013-11-27 12:30:15 +00001385 }
buzbee2700f7e2014-03-07 09:46:20 -08001386 OpRegReg(kOpRev, rl_result.reg.GetLow(), rl_i.reg.GetHigh());
1387 OpRegReg(kOpRev, rl_result.reg.GetHigh(), r_i_low);
1388 if (rl_i.reg.GetLowReg() == rl_result.reg.GetLowReg()) {
Vladimir Markof246af22013-11-27 12:30:15 +00001389 FreeTemp(r_i_low);
1390 }
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001391 StoreValueWide(rl_dest, rl_result);
1392 } else {
buzbee695d13a2014-04-19 13:32:20 -07001393 DCHECK(size == k32 || size == kSignedHalf);
1394 OpKind op = (size == k32) ? kOpRev : kOpRevsh;
buzbee2700f7e2014-03-07 09:46:20 -08001395 OpRegReg(op, rl_result.reg, rl_i.reg);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001396 StoreValue(rl_dest, rl_result);
1397 }
1398 return true;
1399}
1400
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001401bool Mir2Lir::GenInlinedAbsInt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001402 if (cu_->instruction_set == kMips) {
1403 // TODO - add Mips implementation
1404 return false;
1405 }
1406 RegLocation rl_src = info->args[0];
1407 rl_src = LoadValue(rl_src, kCoreReg);
1408 RegLocation rl_dest = InlineTarget(info);
1409 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001410 RegStorage sign_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001411 // abs(x) = y<=x>>31, (x+y)^y.
buzbee2700f7e2014-03-07 09:46:20 -08001412 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg, 31);
1413 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, sign_reg);
1414 OpRegReg(kOpXor, rl_result.reg, sign_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001415 StoreValue(rl_dest, rl_result);
1416 return true;
1417}
1418
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001419bool Mir2Lir::GenInlinedAbsLong(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001420 if (cu_->instruction_set == kMips) {
1421 // TODO - add Mips implementation
1422 return false;
1423 }
Vladimir Markob9823312014-03-20 17:38:43 +00001424 RegLocation rl_src = info->args[0];
1425 rl_src = LoadValueWide(rl_src, kCoreReg);
1426 RegLocation rl_dest = InlineTargetWide(info);
1427 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1428
1429 // If on x86 or if we would clobber a register needed later, just copy the source first.
nikolay serdjukc5e4ce12014-06-10 17:07:10 +07001430 if (cu_->instruction_set != kX86_64 &&
1431 (cu_->instruction_set == kX86 ||
1432 rl_result.reg.GetLowReg() == rl_src.reg.GetHighReg())) {
buzbee2700f7e2014-03-07 09:46:20 -08001433 OpRegCopyWide(rl_result.reg, rl_src.reg);
1434 if (rl_result.reg.GetLowReg() != rl_src.reg.GetLowReg() &&
1435 rl_result.reg.GetLowReg() != rl_src.reg.GetHighReg() &&
1436 rl_result.reg.GetHighReg() != rl_src.reg.GetLowReg() &&
Vladimir Markob9823312014-03-20 17:38:43 +00001437 rl_result.reg.GetHighReg() != rl_src.reg.GetHighReg()) {
1438 // Reuse source registers to avoid running out of temps.
buzbee2700f7e2014-03-07 09:46:20 -08001439 FreeTemp(rl_src.reg);
Vladimir Markob9823312014-03-20 17:38:43 +00001440 }
1441 rl_src = rl_result;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001442 }
Vladimir Markob9823312014-03-20 17:38:43 +00001443
1444 // abs(x) = y<=x>>31, (x+y)^y.
nikolay serdjukc5e4ce12014-06-10 17:07:10 +07001445 RegStorage sign_reg;
1446 if (cu_->instruction_set == kX86_64) {
1447 sign_reg = AllocTempWide();
1448 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg, 63);
1449 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, sign_reg);
1450 OpRegReg(kOpXor, rl_result.reg, sign_reg);
1451 } else {
1452 sign_reg = AllocTemp();
1453 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg.GetHigh(), 31);
1454 OpRegRegReg(kOpAdd, rl_result.reg.GetLow(), rl_src.reg.GetLow(), sign_reg);
1455 OpRegRegReg(kOpAdc, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), sign_reg);
1456 OpRegReg(kOpXor, rl_result.reg.GetLow(), sign_reg);
1457 OpRegReg(kOpXor, rl_result.reg.GetHigh(), sign_reg);
1458 }
buzbee082833c2014-05-17 23:16:26 -07001459 FreeTemp(sign_reg);
Vladimir Markob9823312014-03-20 17:38:43 +00001460 StoreValueWide(rl_dest, rl_result);
1461 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001462}
1463
Yixin Shoudbb17e32014-02-07 05:09:30 -08001464bool Mir2Lir::GenInlinedAbsFloat(CallInfo* info) {
1465 if (cu_->instruction_set == kMips) {
1466 // TODO - add Mips implementation
1467 return false;
1468 }
1469 RegLocation rl_src = info->args[0];
1470 rl_src = LoadValue(rl_src, kCoreReg);
1471 RegLocation rl_dest = InlineTarget(info);
1472 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001473 OpRegRegImm(kOpAnd, rl_result.reg, rl_src.reg, 0x7fffffff);
Yixin Shoudbb17e32014-02-07 05:09:30 -08001474 StoreValue(rl_dest, rl_result);
1475 return true;
1476}
1477
Serban Constantinescu23abec92014-07-02 16:13:38 +01001478bool Mir2Lir::GenInlinedReverseBits(CallInfo* info, OpSize size) {
1479 // Currently implemented only for ARM64
1480 return false;
1481}
1482
1483bool Mir2Lir::GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double) {
1484 // Currently implemented only for ARM64
1485 return false;
1486}
1487
Yixin Shoudbb17e32014-02-07 05:09:30 -08001488bool Mir2Lir::GenInlinedAbsDouble(CallInfo* info) {
1489 if (cu_->instruction_set == kMips) {
1490 // TODO - add Mips implementation
1491 return false;
1492 }
1493 RegLocation rl_src = info->args[0];
1494 rl_src = LoadValueWide(rl_src, kCoreReg);
1495 RegLocation rl_dest = InlineTargetWide(info);
1496 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Serban Constantinescu169489b2014-06-11 16:43:35 +01001497
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001498 OpRegCopyWide(rl_result.reg, rl_src.reg);
1499 OpRegImm(kOpAnd, rl_result.reg.GetHigh(), 0x7fffffff);
Yixin Shoudbb17e32014-02-07 05:09:30 -08001500 StoreValueWide(rl_dest, rl_result);
1501 return true;
1502}
1503
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001504bool Mir2Lir::GenInlinedFloatCvt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001505 if (cu_->instruction_set == kMips) {
1506 // TODO - add Mips implementation
1507 return false;
1508 }
1509 RegLocation rl_src = info->args[0];
1510 RegLocation rl_dest = InlineTarget(info);
1511 StoreValue(rl_dest, rl_src);
1512 return true;
1513}
1514
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001515bool Mir2Lir::GenInlinedDoubleCvt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001516 if (cu_->instruction_set == kMips) {
1517 // TODO - add Mips implementation
1518 return false;
1519 }
1520 RegLocation rl_src = info->args[0];
1521 RegLocation rl_dest = InlineTargetWide(info);
1522 StoreValueWide(rl_dest, rl_src);
1523 return true;
1524}
1525
DaniilSokolov70c4f062014-06-24 17:34:00 -07001526bool Mir2Lir::GenInlinedArrayCopyCharArray(CallInfo* info) {
1527 return false;
1528}
1529
1530
Brian Carlstrom7940e442013-07-12 13:46:57 -07001531/*
Vladimir Marko3bc86152014-03-13 14:11:28 +00001532 * Fast String.indexOf(I) & (II). Tests for simple case of char <= 0xFFFF,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001533 * otherwise bails to standard library code.
1534 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001535bool Mir2Lir::GenInlinedIndexOf(CallInfo* info, bool zero_based) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001536 if (cu_->instruction_set == kMips) {
1537 // TODO - add Mips implementation
1538 return false;
1539 }
nikolay serdjukc5e4ce12014-06-10 17:07:10 +07001540 if (cu_->instruction_set == kX86_64) {
1541 // TODO - add kX86_64 implementation
1542 return false;
1543 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001544 RegLocation rl_obj = info->args[0];
1545 RegLocation rl_char = info->args[1];
1546 if (rl_char.is_const && (mir_graph_->ConstantValue(rl_char) & ~0xFFFF) != 0) {
1547 // Code point beyond 0xFFFF. Punt to the real String.indexOf().
1548 return false;
1549 }
1550
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001551 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001552 LockCallTemps(); // Using fixed registers
Chao-ying Fua77ee512014-07-01 17:43:41 -07001553 RegStorage reg_ptr = TargetRefReg(kArg0);
1554 RegStorage reg_char = TargetReg(kArg1, false);
1555 RegStorage reg_start = TargetReg(kArg2, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001556
Brian Carlstrom7940e442013-07-12 13:46:57 -07001557 LoadValueDirectFixed(rl_obj, reg_ptr);
1558 LoadValueDirectFixed(rl_char, reg_char);
1559 if (zero_based) {
1560 LoadConstant(reg_start, 0);
1561 } else {
buzbeea44d4f52014-03-05 11:26:39 -08001562 RegLocation rl_start = info->args[2]; // 3rd arg only present in III flavor of IndexOf.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001563 LoadValueDirectFixed(rl_start, reg_start);
1564 }
buzbee33ae5582014-06-12 14:56:32 -07001565 RegStorage r_tgt = cu_->target64 ?
Andreas Gampe2f244e92014-05-08 03:35:25 -07001566 LoadHelper(QUICK_ENTRYPOINT_OFFSET(8, pIndexOf)) :
1567 LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pIndexOf));
Dave Allisonf9439142014-03-27 15:10:22 -07001568 GenExplicitNullCheck(reg_ptr, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001569 LIR* high_code_point_branch =
1570 rl_char.is_const ? nullptr : OpCmpImmBranch(kCondGt, reg_char, 0xFFFF, nullptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001571 // NOTE: not a safepoint
Mark Mendell4028a6c2014-02-19 20:06:20 -08001572 OpReg(kOpBlx, r_tgt);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001573 if (!rl_char.is_const) {
1574 // Add the slow path for code points beyond 0xFFFF.
1575 DCHECK(high_code_point_branch != nullptr);
1576 LIR* resume_tgt = NewLIR0(kPseudoTargetLabel);
1577 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001578 AddIntrinsicSlowPath(info, high_code_point_branch, resume_tgt);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001579 } else {
1580 DCHECK_EQ(mir_graph_->ConstantValue(rl_char) & ~0xFFFF, 0);
1581 DCHECK(high_code_point_branch == nullptr);
1582 }
buzbeea0cd2d72014-06-01 09:33:49 -07001583 RegLocation rl_return = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001584 RegLocation rl_dest = InlineTarget(info);
1585 StoreValue(rl_dest, rl_return);
1586 return true;
1587}
1588
1589/* Fast string.compareTo(Ljava/lang/string;)I. */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001590bool Mir2Lir::GenInlinedStringCompareTo(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001591 if (cu_->instruction_set == kMips) {
1592 // TODO - add Mips implementation
1593 return false;
1594 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001595 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001596 LockCallTemps(); // Using fixed registers
Chao-ying Fua77ee512014-07-01 17:43:41 -07001597 RegStorage reg_this = TargetRefReg(kArg0);
1598 RegStorage reg_cmp = TargetRefReg(kArg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001599
1600 RegLocation rl_this = info->args[0];
1601 RegLocation rl_cmp = info->args[1];
1602 LoadValueDirectFixed(rl_this, reg_this);
1603 LoadValueDirectFixed(rl_cmp, reg_cmp);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001604 RegStorage r_tgt;
1605 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
buzbee33ae5582014-06-12 14:56:32 -07001606 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001607 r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(8, pStringCompareTo));
1608 } else {
1609 r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pStringCompareTo));
1610 }
1611 } else {
1612 r_tgt = RegStorage::InvalidReg();
1613 }
Dave Allisonf9439142014-03-27 15:10:22 -07001614 GenExplicitNullCheck(reg_this, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001615 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001616 // TUNING: check if rl_cmp.s_reg_low is already null checked
Vladimir Marko3bc86152014-03-13 14:11:28 +00001617 LIR* cmp_null_check_branch = OpCmpImmBranch(kCondEq, reg_cmp, 0, nullptr);
Mingyao Yang3a74d152014-04-21 15:39:44 -07001618 AddIntrinsicSlowPath(info, cmp_null_check_branch);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001619 // NOTE: not a safepoint
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001620 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001621 OpReg(kOpBlx, r_tgt);
1622 } else {
buzbee33ae5582014-06-12 14:56:32 -07001623 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001624 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pStringCompareTo));
1625 } else {
1626 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pStringCompareTo));
1627 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001628 }
buzbeea0cd2d72014-06-01 09:33:49 -07001629 RegLocation rl_return = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001630 RegLocation rl_dest = InlineTarget(info);
1631 StoreValue(rl_dest, rl_return);
1632 return true;
1633}
1634
1635bool Mir2Lir::GenInlinedCurrentThread(CallInfo* info) {
1636 RegLocation rl_dest = InlineTarget(info);
Andreas Gampe7a949612014-07-08 11:03:59 -07001637
1638 // Early exit if the result is unused.
1639 if (rl_dest.orig_sreg < 0) {
1640 return true;
1641 }
1642
nikolay serdjukc5e4ce12014-06-10 17:07:10 +07001643 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001644
1645 switch (cu_->instruction_set) {
1646 case kArm:
1647 // Fall-through.
1648 case kThumb2:
1649 // Fall-through.
1650 case kMips:
Chao-ying Fua77ee512014-07-01 17:43:41 -07001651 Load32Disp(TargetPtrReg(kSelf), Thread::PeerOffset<4>().Int32Value(), rl_result.reg);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001652 break;
1653
1654 case kArm64:
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001655 LoadRefDisp(TargetPtrReg(kSelf), Thread::PeerOffset<8>().Int32Value(), rl_result.reg,
1656 kNotVolatile);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001657 break;
1658
1659 case kX86:
1660 reinterpret_cast<X86Mir2Lir*>(this)->OpRegThreadMem(kOpMov, rl_result.reg,
1661 Thread::PeerOffset<4>());
1662 break;
1663
1664 case kX86_64:
1665 reinterpret_cast<X86Mir2Lir*>(this)->OpRegThreadMem(kOpMov, rl_result.reg,
1666 Thread::PeerOffset<8>());
1667 break;
1668
1669 default:
1670 LOG(FATAL) << "Unexpected isa " << cu_->instruction_set;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001671 }
1672 StoreValue(rl_dest, rl_result);
1673 return true;
1674}
1675
1676bool Mir2Lir::GenInlinedUnsafeGet(CallInfo* info,
1677 bool is_long, bool is_volatile) {
1678 if (cu_->instruction_set == kMips) {
1679 // TODO - add Mips implementation
1680 return false;
1681 }
1682 // Unused - RegLocation rl_src_unsafe = info->args[0];
1683 RegLocation rl_src_obj = info->args[1]; // Object
1684 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -08001685 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Mark Mendell55d0eac2014-02-06 11:02:52 -08001686 RegLocation rl_dest = is_long ? InlineTargetWide(info) : InlineTarget(info); // result reg
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001687
buzbeea0cd2d72014-06-01 09:33:49 -07001688 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001689 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001690 RegLocation rl_result = EvalLoc(rl_dest, LocToRegClass(rl_dest), true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001691 if (is_long) {
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001692 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64
1693 || cu_->instruction_set == kArm64) {
1694 LoadBaseIndexed(rl_object.reg, rl_offset.reg, rl_result.reg, 0, k64);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001695 } else {
1696 RegStorage rl_temp_offset = AllocTemp();
1697 OpRegRegReg(kOpAdd, rl_temp_offset, rl_object.reg, rl_offset.reg);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001698 LoadBaseDisp(rl_temp_offset, 0, rl_result.reg, k64, kNotVolatile);
buzbee091cc402014-03-31 10:14:40 -07001699 FreeTemp(rl_temp_offset);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001700 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001701 } else {
Matteo Franchin255e0142014-07-04 13:50:41 +01001702 if (rl_result.ref) {
1703 LoadRefIndexed(rl_object.reg, rl_offset.reg, rl_result.reg, 0);
1704 } else {
1705 LoadBaseIndexed(rl_object.reg, rl_offset.reg, rl_result.reg, 0, k32);
1706 }
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001707 }
1708
1709 if (is_volatile) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001710 GenMemBarrier(kLoadAny);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001711 }
1712
1713 if (is_long) {
1714 StoreValueWide(rl_dest, rl_result);
1715 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001716 StoreValue(rl_dest, rl_result);
1717 }
1718 return true;
1719}
1720
1721bool Mir2Lir::GenInlinedUnsafePut(CallInfo* info, bool is_long,
1722 bool is_object, bool is_volatile, bool is_ordered) {
1723 if (cu_->instruction_set == kMips) {
1724 // TODO - add Mips implementation
1725 return false;
1726 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001727 // Unused - RegLocation rl_src_unsafe = info->args[0];
1728 RegLocation rl_src_obj = info->args[1]; // Object
1729 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -08001730 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001731 RegLocation rl_src_value = info->args[4]; // value to store
1732 if (is_volatile || is_ordered) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001733 GenMemBarrier(kAnyStore);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001734 }
buzbeea0cd2d72014-06-01 09:33:49 -07001735 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001736 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
1737 RegLocation rl_value;
1738 if (is_long) {
1739 rl_value = LoadValueWide(rl_src_value, kCoreReg);
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001740 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64
1741 || cu_->instruction_set == kArm64) {
1742 StoreBaseIndexed(rl_object.reg, rl_offset.reg, rl_value.reg, 0, k64);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001743 } else {
1744 RegStorage rl_temp_offset = AllocTemp();
1745 OpRegRegReg(kOpAdd, rl_temp_offset, rl_object.reg, rl_offset.reg);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001746 StoreBaseDisp(rl_temp_offset, 0, rl_value.reg, k64, kNotVolatile);
buzbee091cc402014-03-31 10:14:40 -07001747 FreeTemp(rl_temp_offset);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001748 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001749 } else {
buzbeea0cd2d72014-06-01 09:33:49 -07001750 rl_value = LoadValue(rl_src_value);
Matteo Franchin255e0142014-07-04 13:50:41 +01001751 if (rl_value.ref) {
1752 StoreRefIndexed(rl_object.reg, rl_offset.reg, rl_value.reg, 0);
1753 } else {
1754 StoreBaseIndexed(rl_object.reg, rl_offset.reg, rl_value.reg, 0, k32);
1755 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001756 }
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001757
1758 // Free up the temp early, to ensure x86 doesn't run out of temporaries in MarkGCCard.
buzbee091cc402014-03-31 10:14:40 -07001759 FreeTemp(rl_offset.reg);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001760
Brian Carlstrom7940e442013-07-12 13:46:57 -07001761 if (is_volatile) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001762 // Prevent reordering with a subsequent volatile load.
1763 // May also be needed to address store atomicity issues.
1764 GenMemBarrier(kAnyAny);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001765 }
1766 if (is_object) {
buzbee2700f7e2014-03-07 09:46:20 -08001767 MarkGCCard(rl_value.reg, rl_object.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001768 }
1769 return true;
1770}
1771
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001772void Mir2Lir::GenInvoke(CallInfo* info) {
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001773 if ((info->opt_flags & MIR_INLINED) != 0) {
1774 // Already inlined but we may still need the null check.
1775 if (info->type != kStatic &&
1776 ((cu_->disable_opt & (1 << kNullCheckElimination)) != 0 ||
1777 (info->opt_flags & MIR_IGNORE_NULL_CHECK) == 0)) {
buzbeea0cd2d72014-06-01 09:33:49 -07001778 RegLocation rl_obj = LoadValue(info->args[0], kRefReg);
Mingyao Yange643a172014-04-08 11:02:52 -07001779 GenNullCheck(rl_obj.reg);
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001780 }
1781 return;
1782 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001783 DCHECK(cu_->compiler_driver->GetMethodInlinerMap() != nullptr);
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001784 if (cu_->compiler_driver->GetMethodInlinerMap()->GetMethodInliner(cu_->dex_file)
1785 ->GenIntrinsic(this, info)) {
1786 return;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001787 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001788 GenInvokeNoInline(info);
1789}
1790
Andreas Gampe2f244e92014-05-08 03:35:25 -07001791template <size_t pointer_size>
1792static LIR* GenInvokeNoInlineCall(Mir2Lir* mir_to_lir, InvokeType type) {
1793 ThreadOffset<pointer_size> trampoline(-1);
1794 switch (type) {
1795 case kInterface:
1796 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeInterfaceTrampolineWithAccessCheck);
1797 break;
1798 case kDirect:
1799 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeDirectTrampolineWithAccessCheck);
1800 break;
1801 case kStatic:
1802 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeStaticTrampolineWithAccessCheck);
1803 break;
1804 case kSuper:
1805 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeSuperTrampolineWithAccessCheck);
1806 break;
1807 case kVirtual:
1808 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeVirtualTrampolineWithAccessCheck);
1809 break;
1810 default:
1811 LOG(FATAL) << "Unexpected invoke type";
1812 }
1813 return mir_to_lir->OpThreadMem(kOpBlx, trampoline);
1814}
1815
Vladimir Marko3bc86152014-03-13 14:11:28 +00001816void Mir2Lir::GenInvokeNoInline(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001817 int call_state = 0;
1818 LIR* null_ck;
1819 LIR** p_null_ck = NULL;
1820 NextCallInsn next_call_insn;
1821 FlushAllRegs(); /* Everything to home location */
1822 // Explicit register usage
1823 LockCallTemps();
1824
Vladimir Markof096aad2014-01-23 15:51:58 +00001825 const MirMethodLoweringInfo& method_info = mir_graph_->GetMethodLoweringInfo(info->mir);
1826 cu_->compiler_driver->ProcessedInvoke(method_info.GetInvokeType(), method_info.StatsFlags());
Mark Mendelle87f9b52014-04-30 14:13:18 -04001827 BeginInvoke(info);
Vladimir Markof096aad2014-01-23 15:51:58 +00001828 InvokeType original_type = static_cast<InvokeType>(method_info.GetInvokeType());
1829 info->type = static_cast<InvokeType>(method_info.GetSharpType());
1830 bool fast_path = method_info.FastPath();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001831 bool skip_this;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001832 if (info->type == kInterface) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001833 next_call_insn = fast_path ? NextInterfaceCallInsn : NextInterfaceCallInsnWithAccessCheck;
Jeff Hao88474b42013-10-23 16:24:40 -07001834 skip_this = fast_path;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001835 } else if (info->type == kDirect) {
1836 if (fast_path) {
1837 p_null_ck = &null_ck;
1838 }
1839 next_call_insn = fast_path ? NextSDCallInsn : NextDirectCallInsnSP;
1840 skip_this = false;
1841 } else if (info->type == kStatic) {
1842 next_call_insn = fast_path ? NextSDCallInsn : NextStaticCallInsnSP;
1843 skip_this = false;
1844 } else if (info->type == kSuper) {
1845 DCHECK(!fast_path); // Fast path is a direct call.
1846 next_call_insn = NextSuperCallInsnSP;
1847 skip_this = false;
1848 } else {
1849 DCHECK_EQ(info->type, kVirtual);
1850 next_call_insn = fast_path ? NextVCallInsn : NextVCallInsnSP;
1851 skip_this = fast_path;
1852 }
Vladimir Markof096aad2014-01-23 15:51:58 +00001853 MethodReference target_method = method_info.GetTargetMethod();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001854 if (!info->is_range) {
1855 call_state = GenDalvikArgsNoRange(info, call_state, p_null_ck,
Vladimir Markof096aad2014-01-23 15:51:58 +00001856 next_call_insn, target_method, method_info.VTableIndex(),
1857 method_info.DirectCode(), method_info.DirectMethod(),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001858 original_type, skip_this);
1859 } else {
1860 call_state = GenDalvikArgsRange(info, call_state, p_null_ck,
Vladimir Markof096aad2014-01-23 15:51:58 +00001861 next_call_insn, target_method, method_info.VTableIndex(),
1862 method_info.DirectCode(), method_info.DirectMethod(),
1863 original_type, skip_this);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001864 }
1865 // Finish up any of the call sequence not interleaved in arg loading
1866 while (call_state >= 0) {
Vladimir Markof096aad2014-01-23 15:51:58 +00001867 call_state = next_call_insn(cu_, info, call_state, target_method, method_info.VTableIndex(),
1868 method_info.DirectCode(), method_info.DirectMethod(), original_type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001869 }
1870 LIR* call_inst;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001871 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001872 call_inst = OpReg(kOpBlx, TargetPtrReg(kInvokeTgt));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001873 } else {
Jeff Hao88474b42013-10-23 16:24:40 -07001874 if (fast_path) {
Vladimir Markof096aad2014-01-23 15:51:58 +00001875 if (method_info.DirectCode() == static_cast<uintptr_t>(-1)) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001876 // We can have the linker fixup a call relative.
1877 call_inst =
Jeff Hao49161ce2014-03-12 11:05:25 -07001878 reinterpret_cast<X86Mir2Lir*>(this)->CallWithLinkerFixup(target_method, info->type);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001879 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001880 call_inst = OpMem(kOpBlx, TargetRefReg(kArg0),
Mark Mendell55d0eac2014-02-06 11:02:52 -08001881 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value());
1882 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001883 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001884 // TODO: Extract?
buzbee33ae5582014-06-12 14:56:32 -07001885 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001886 call_inst = GenInvokeNoInlineCall<8>(this, info->type);
1887 } else {
Andreas Gampe3ec5da22014-05-12 18:43:28 -07001888 call_inst = GenInvokeNoInlineCall<4>(this, info->type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001889 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001890 }
1891 }
Mark Mendelle87f9b52014-04-30 14:13:18 -04001892 EndInvoke(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001893 MarkSafepointPC(call_inst);
1894
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001895 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001896 if (info->result.location != kLocInvalid) {
1897 // We have a following MOVE_RESULT - do it now.
1898 if (info->result.wide) {
buzbeea0cd2d72014-06-01 09:33:49 -07001899 RegLocation ret_loc = GetReturnWide(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001900 StoreValueWide(info->result, ret_loc);
1901 } else {
buzbeea0cd2d72014-06-01 09:33:49 -07001902 RegLocation ret_loc = GetReturn(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001903 StoreValue(info->result, ret_loc);
1904 }
1905 }
1906}
1907
1908} // namespace art