blob: f341030c159f55ee1b84508a21c235e6a8ffb584 [file] [log] [blame]
Dave Allison65fcc2c2014-04-28 13:45:27 -07001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_thumb2.h"
18
Vladimir Marko80afd022015-05-19 18:08:00 +010019#include "base/bit_utils.h"
Dave Allison65fcc2c2014-04-28 13:45:27 -070020#include "base/logging.h"
21#include "entrypoints/quick/quick_entrypoints.h"
22#include "offsets.h"
23#include "thread.h"
Dave Allison65fcc2c2014-04-28 13:45:27 -070024
25namespace art {
26namespace arm {
27
Vladimir Marko6b756b52015-07-14 11:58:38 +010028void Thumb2Assembler::Fixup::PrepareDependents(Thumb2Assembler* assembler) {
29 // For each Fixup, it's easy to find the Fixups that it depends on as they are either
30 // the following or the preceding Fixups until we find the target. However, for fixup
31 // adjustment we need the reverse lookup, i.e. what Fixups depend on a given Fixup.
32 // This function creates a compact representation of this relationship, where we have
33 // all the dependents in a single array and Fixups reference their ranges by start
34 // index and count. (Instead of having a per-fixup vector.)
35
36 // Count the number of dependents of each Fixup.
37 const FixupId end_id = assembler->fixups_.size();
38 Fixup* fixups = assembler->fixups_.data();
39 for (FixupId fixup_id = 0u; fixup_id != end_id; ++fixup_id) {
40 uint32_t target = fixups[fixup_id].target_;
41 if (target > fixups[fixup_id].location_) {
42 for (FixupId id = fixup_id + 1u; id != end_id && fixups[id].location_ < target; ++id) {
43 fixups[id].dependents_count_ += 1u;
44 }
45 } else {
46 for (FixupId id = fixup_id; id != 0u && fixups[id - 1u].location_ >= target; --id) {
47 fixups[id - 1u].dependents_count_ += 1u;
48 }
49 }
50 }
51 // Assign index ranges in fixup_dependents_ to individual fixups. Record the end of the
52 // range in dependents_start_, we shall later decrement it as we fill in fixup_dependents_.
53 uint32_t number_of_dependents = 0u;
54 for (FixupId fixup_id = 0u; fixup_id != end_id; ++fixup_id) {
55 number_of_dependents += fixups[fixup_id].dependents_count_;
56 fixups[fixup_id].dependents_start_ = number_of_dependents;
57 }
58 if (number_of_dependents == 0u) {
59 return;
60 }
61 // Create and fill in the fixup_dependents_.
62 assembler->fixup_dependents_.reset(new FixupId[number_of_dependents]);
63 FixupId* dependents = assembler->fixup_dependents_.get();
64 for (FixupId fixup_id = 0u; fixup_id != end_id; ++fixup_id) {
65 uint32_t target = fixups[fixup_id].target_;
66 if (target > fixups[fixup_id].location_) {
67 for (FixupId id = fixup_id + 1u; id != end_id && fixups[id].location_ < target; ++id) {
68 fixups[id].dependents_start_ -= 1u;
69 dependents[fixups[id].dependents_start_] = fixup_id;
70 }
71 } else {
72 for (FixupId id = fixup_id; id != 0u && fixups[id - 1u].location_ >= target; --id) {
73 fixups[id - 1u].dependents_start_ -= 1u;
74 dependents[fixups[id - 1u].dependents_start_] = fixup_id;
75 }
76 }
77 }
78}
79
Vladimir Markocf93a5c2015-06-16 11:33:24 +000080void Thumb2Assembler::BindLabel(Label* label, uint32_t bound_pc) {
81 CHECK(!label->IsBound());
82
83 while (label->IsLinked()) {
84 FixupId fixup_id = label->Position(); // The id for linked Fixup.
85 Fixup* fixup = GetFixup(fixup_id); // Get the Fixup at this id.
86 fixup->Resolve(bound_pc); // Fixup can be resolved now.
Vladimir Markocf93a5c2015-06-16 11:33:24 +000087 uint32_t fixup_location = fixup->GetLocation();
88 uint16_t next = buffer_.Load<uint16_t>(fixup_location); // Get next in chain.
89 buffer_.Store<int16_t>(fixup_location, 0);
90 label->position_ = next; // Move to next.
91 }
92 label->BindTo(bound_pc);
93}
94
Andreas Gampe7cffc3b2015-10-19 21:31:53 -070095uint32_t Thumb2Assembler::BindLiterals() {
Vladimir Markocf93a5c2015-06-16 11:33:24 +000096 // We don't add the padding here, that's done only after adjusting the Fixup sizes.
97 uint32_t code_size = buffer_.Size();
98 for (Literal& lit : literals_) {
99 Label* label = lit.GetLabel();
100 BindLabel(label, code_size);
101 code_size += lit.GetSize();
102 }
Andreas Gampe7cffc3b2015-10-19 21:31:53 -0700103 return code_size;
104}
105
106void Thumb2Assembler::BindJumpTables(uint32_t code_size) {
107 for (JumpTable& table : jump_tables_) {
108 Label* label = table.GetLabel();
109 BindLabel(label, code_size);
110 code_size += table.GetSize();
111 }
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000112}
113
114void Thumb2Assembler::AdjustFixupIfNeeded(Fixup* fixup, uint32_t* current_code_size,
115 std::deque<FixupId>* fixups_to_recalculate) {
116 uint32_t adjustment = fixup->AdjustSizeIfNeeded(*current_code_size);
117 if (adjustment != 0u) {
118 *current_code_size += adjustment;
Vladimir Marko6b756b52015-07-14 11:58:38 +0100119 for (FixupId dependent_id : fixup->Dependents(*this)) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000120 Fixup* dependent = GetFixup(dependent_id);
121 dependent->IncreaseAdjustment(adjustment);
122 if (buffer_.Load<int16_t>(dependent->GetLocation()) == 0) {
123 buffer_.Store<int16_t>(dependent->GetLocation(), 1);
124 fixups_to_recalculate->push_back(dependent_id);
125 }
126 }
127 }
128}
129
130uint32_t Thumb2Assembler::AdjustFixups() {
Vladimir Marko6b756b52015-07-14 11:58:38 +0100131 Fixup::PrepareDependents(this);
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000132 uint32_t current_code_size = buffer_.Size();
133 std::deque<FixupId> fixups_to_recalculate;
134 if (kIsDebugBuild) {
135 // We will use the placeholders in the buffer_ to mark whether the fixup has
136 // been added to the fixups_to_recalculate. Make sure we start with zeros.
137 for (Fixup& fixup : fixups_) {
138 CHECK_EQ(buffer_.Load<int16_t>(fixup.GetLocation()), 0);
139 }
140 }
141 for (Fixup& fixup : fixups_) {
142 AdjustFixupIfNeeded(&fixup, &current_code_size, &fixups_to_recalculate);
143 }
144 while (!fixups_to_recalculate.empty()) {
Vladimir Marko663c9342015-07-22 11:28:14 +0100145 do {
146 // Pop the fixup.
147 FixupId fixup_id = fixups_to_recalculate.front();
148 fixups_to_recalculate.pop_front();
149 Fixup* fixup = GetFixup(fixup_id);
150 DCHECK_NE(buffer_.Load<int16_t>(fixup->GetLocation()), 0);
151 buffer_.Store<int16_t>(fixup->GetLocation(), 0);
152 // See if it needs adjustment.
153 AdjustFixupIfNeeded(fixup, &current_code_size, &fixups_to_recalculate);
154 } while (!fixups_to_recalculate.empty());
155
Andreas Gampe7cffc3b2015-10-19 21:31:53 -0700156 if ((current_code_size & 2) != 0 && (!literals_.empty() || !jump_tables_.empty())) {
Vladimir Marko663c9342015-07-22 11:28:14 +0100157 // If we need to add padding before literals, this may just push some out of range,
158 // so recalculate all load literals. This makes up for the fact that we don't mark
159 // load literal as a dependency of all previous Fixups even though it actually is.
160 for (Fixup& fixup : fixups_) {
161 if (fixup.IsLoadLiteral()) {
162 AdjustFixupIfNeeded(&fixup, &current_code_size, &fixups_to_recalculate);
163 }
164 }
165 }
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000166 }
167 if (kIsDebugBuild) {
168 // Check that no fixup is marked as being in fixups_to_recalculate anymore.
169 for (Fixup& fixup : fixups_) {
170 CHECK_EQ(buffer_.Load<int16_t>(fixup.GetLocation()), 0);
171 }
172 }
173
174 // Adjust literal pool labels for padding.
Roland Levillain14d90572015-07-16 10:52:26 +0100175 DCHECK_ALIGNED(current_code_size, 2);
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000176 uint32_t literals_adjustment = current_code_size + (current_code_size & 2) - buffer_.Size();
177 if (literals_adjustment != 0u) {
178 for (Literal& literal : literals_) {
179 Label* label = literal.GetLabel();
180 DCHECK(label->IsBound());
181 int old_position = label->Position();
182 label->Reinitialize();
183 label->BindTo(old_position + literals_adjustment);
184 }
Andreas Gampe7cffc3b2015-10-19 21:31:53 -0700185 for (JumpTable& table : jump_tables_) {
186 Label* label = table.GetLabel();
187 DCHECK(label->IsBound());
188 int old_position = label->Position();
189 label->Reinitialize();
190 label->BindTo(old_position + literals_adjustment);
191 }
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000192 }
193
194 return current_code_size;
195}
196
197void Thumb2Assembler::EmitFixups(uint32_t adjusted_code_size) {
198 // Move non-fixup code to its final place and emit fixups.
199 // Process fixups in reverse order so that we don't repeatedly move the same data.
200 size_t src_end = buffer_.Size();
201 size_t dest_end = adjusted_code_size;
202 buffer_.Resize(dest_end);
203 DCHECK_GE(dest_end, src_end);
204 for (auto i = fixups_.rbegin(), end = fixups_.rend(); i != end; ++i) {
205 Fixup* fixup = &*i;
206 if (fixup->GetOriginalSize() == fixup->GetSize()) {
207 // The size of this Fixup didn't change. To avoid moving the data
208 // in small chunks, emit the code to its original position.
209 fixup->Emit(&buffer_, adjusted_code_size);
210 fixup->Finalize(dest_end - src_end);
211 } else {
212 // Move the data between the end of the fixup and src_end to its final location.
213 size_t old_fixup_location = fixup->GetLocation();
214 size_t src_begin = old_fixup_location + fixup->GetOriginalSizeInBytes();
215 size_t data_size = src_end - src_begin;
216 size_t dest_begin = dest_end - data_size;
217 buffer_.Move(dest_begin, src_begin, data_size);
218 src_end = old_fixup_location;
219 dest_end = dest_begin - fixup->GetSizeInBytes();
220 // Finalize the Fixup and emit the data to the new location.
221 fixup->Finalize(dest_end - src_end);
222 fixup->Emit(&buffer_, adjusted_code_size);
223 }
224 }
225 CHECK_EQ(src_end, dest_end);
226}
227
228void Thumb2Assembler::EmitLiterals() {
229 if (!literals_.empty()) {
230 // Load literal instructions (LDR, LDRD, VLDR) require 4-byte alignment.
231 // We don't support byte and half-word literals.
232 uint32_t code_size = buffer_.Size();
Roland Levillain14d90572015-07-16 10:52:26 +0100233 DCHECK_ALIGNED(code_size, 2);
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000234 if ((code_size & 2u) != 0u) {
235 Emit16(0);
236 }
237 for (Literal& literal : literals_) {
238 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
239 DCHECK_EQ(static_cast<size_t>(literal.GetLabel()->Position()), buffer_.Size());
240 DCHECK(literal.GetSize() == 4u || literal.GetSize() == 8u);
241 for (size_t i = 0, size = literal.GetSize(); i != size; ++i) {
242 buffer_.Emit<uint8_t>(literal.GetData()[i]);
243 }
244 }
245 }
246}
247
Andreas Gampe7cffc3b2015-10-19 21:31:53 -0700248void Thumb2Assembler::EmitJumpTables() {
249 if (!jump_tables_.empty()) {
250 // Jump tables require 4 byte alignment. (We don't support byte and half-word jump tables.)
251 uint32_t code_size = buffer_.Size();
252 DCHECK_ALIGNED(code_size, 2);
253 if ((code_size & 2u) != 0u) {
254 Emit16(0);
255 }
256 for (JumpTable& table : jump_tables_) {
257 // Bulk ensure capacity, as this may be large.
258 size_t orig_size = buffer_.Size();
259 buffer_.ExtendCapacity(orig_size + table.GetSize());
260#ifndef NDEBUG
261 buffer_.has_ensured_capacity_ = true;
262#endif
263
264 DCHECK_EQ(static_cast<size_t>(table.GetLabel()->Position()), buffer_.Size());
265 int32_t anchor_position = table.GetAnchorLabel()->Position() + 4;
266
267 for (Label* target : table.GetData()) {
268 // Ensure that the label was tracked, so that it will have the right position.
269 DCHECK(std::find(tracked_labels_.begin(), tracked_labels_.end(), target) !=
270 tracked_labels_.end());
271
272 int32_t offset = target->Position() - anchor_position;
273 buffer_.Emit<int32_t>(offset);
274 }
275
276#ifndef NDEBUG
277 buffer_.has_ensured_capacity_ = false;
278#endif
279 size_t new_size = buffer_.Size();
280 DCHECK_LE(new_size - orig_size, table.GetSize());
281 }
282 }
283}
284
Vladimir Marko10ef6942015-10-22 15:25:54 +0100285void Thumb2Assembler::PatchCFI() {
286 if (cfi().NumberOfDelayedAdvancePCs() == 0u) {
287 return;
288 }
289
290 typedef DebugFrameOpCodeWriterForAssembler::DelayedAdvancePC DelayedAdvancePC;
291 const auto data = cfi().ReleaseStreamAndPrepareForDelayedAdvancePC();
292 const std::vector<uint8_t>& old_stream = data.first;
293 const std::vector<DelayedAdvancePC>& advances = data.second;
294
295 // Refill our data buffer with patched opcodes.
296 cfi().ReserveCFIStream(old_stream.size() + advances.size() + 16);
297 size_t stream_pos = 0;
298 for (const DelayedAdvancePC& advance : advances) {
299 DCHECK_GE(advance.stream_pos, stream_pos);
300 // Copy old data up to the point where advance was issued.
301 cfi().AppendRawData(old_stream, stream_pos, advance.stream_pos);
302 stream_pos = advance.stream_pos;
303 // Insert the advance command with its final offset.
304 size_t final_pc = GetAdjustedPosition(advance.pc);
305 cfi().AdvancePC(final_pc);
306 }
307 // Copy the final segment if any.
308 cfi().AppendRawData(old_stream, stream_pos, old_stream.size());
309}
310
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000311inline int16_t Thumb2Assembler::BEncoding16(int32_t offset, Condition cond) {
Roland Levillain14d90572015-07-16 10:52:26 +0100312 DCHECK_ALIGNED(offset, 2);
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000313 int16_t encoding = B15 | B14;
314 if (cond != AL) {
315 DCHECK(IsInt<9>(offset));
316 encoding |= B12 | (static_cast<int32_t>(cond) << 8) | ((offset >> 1) & 0xff);
317 } else {
318 DCHECK(IsInt<12>(offset));
319 encoding |= B13 | ((offset >> 1) & 0x7ff);
320 }
321 return encoding;
322}
323
324inline int32_t Thumb2Assembler::BEncoding32(int32_t offset, Condition cond) {
Roland Levillain14d90572015-07-16 10:52:26 +0100325 DCHECK_ALIGNED(offset, 2);
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000326 int32_t s = (offset >> 31) & 1; // Sign bit.
327 int32_t encoding = B31 | B30 | B29 | B28 | B15 |
328 (s << 26) | // Sign bit goes to bit 26.
329 ((offset >> 1) & 0x7ff); // imm11 goes to bits 0-10.
330 if (cond != AL) {
331 DCHECK(IsInt<21>(offset));
332 // Encode cond, move imm6 from bits 12-17 to bits 16-21 and move J1 and J2.
333 encoding |= (static_cast<int32_t>(cond) << 22) | ((offset & 0x3f000) << (16 - 12)) |
334 ((offset & (1 << 19)) >> (19 - 13)) | // Extract J1 from bit 19 to bit 13.
335 ((offset & (1 << 18)) >> (18 - 11)); // Extract J2 from bit 18 to bit 11.
336 } else {
337 DCHECK(IsInt<25>(offset));
338 int32_t j1 = ((offset >> 23) ^ s ^ 1) & 1; // Calculate J1 from I1 extracted from bit 23.
339 int32_t j2 = ((offset >> 22)^ s ^ 1) & 1; // Calculate J2 from I2 extracted from bit 22.
340 // Move imm10 from bits 12-21 to bits 16-25 and add J1 and J2.
341 encoding |= B12 | ((offset & 0x3ff000) << (16 - 12)) |
342 (j1 << 13) | (j2 << 11);
343 }
344 return encoding;
345}
346
347inline int16_t Thumb2Assembler::CbxzEncoding16(Register rn, int32_t offset, Condition cond) {
348 DCHECK(!IsHighRegister(rn));
Roland Levillain14d90572015-07-16 10:52:26 +0100349 DCHECK_ALIGNED(offset, 2);
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000350 DCHECK(IsUint<7>(offset));
351 DCHECK(cond == EQ || cond == NE);
352 return B15 | B13 | B12 | B8 | (cond == NE ? B11 : 0) | static_cast<int32_t>(rn) |
353 ((offset & 0x3e) << (3 - 1)) | // Move imm5 from bits 1-5 to bits 3-7.
354 ((offset & 0x40) << (9 - 6)); // Move i from bit 6 to bit 11
355}
356
357inline int16_t Thumb2Assembler::CmpRnImm8Encoding16(Register rn, int32_t value) {
358 DCHECK(!IsHighRegister(rn));
359 DCHECK(IsUint<8>(value));
360 return B13 | B11 | (rn << 8) | value;
361}
362
363inline int16_t Thumb2Assembler::AddRdnRmEncoding16(Register rdn, Register rm) {
364 // The high bit of rn is moved across 4-bit rm.
365 return B14 | B10 | (static_cast<int32_t>(rm) << 3) |
366 (static_cast<int32_t>(rdn) & 7) | ((static_cast<int32_t>(rdn) & 8) << 4);
367}
368
369inline int32_t Thumb2Assembler::MovwEncoding32(Register rd, int32_t value) {
370 DCHECK(IsUint<16>(value));
371 return B31 | B30 | B29 | B28 | B25 | B22 |
372 (static_cast<int32_t>(rd) << 8) |
373 ((value & 0xf000) << (16 - 12)) | // Move imm4 from bits 12-15 to bits 16-19.
374 ((value & 0x0800) << (26 - 11)) | // Move i from bit 11 to bit 26.
375 ((value & 0x0700) << (12 - 8)) | // Move imm3 from bits 8-10 to bits 12-14.
376 (value & 0xff); // Keep imm8 in bits 0-7.
377}
378
379inline int32_t Thumb2Assembler::MovtEncoding32(Register rd, int32_t value) {
380 DCHECK_EQ(value & 0xffff, 0);
381 int32_t movw_encoding = MovwEncoding32(rd, (value >> 16) & 0xffff);
382 return movw_encoding | B25 | B23;
383}
384
385inline int32_t Thumb2Assembler::MovModImmEncoding32(Register rd, int32_t value) {
386 uint32_t mod_imm = ModifiedImmediate(value);
387 DCHECK_NE(mod_imm, kInvalidModifiedImmediate);
388 return B31 | B30 | B29 | B28 | B22 | B19 | B18 | B17 | B16 |
389 (static_cast<int32_t>(rd) << 8) | static_cast<int32_t>(mod_imm);
390}
391
392inline int16_t Thumb2Assembler::LdrLitEncoding16(Register rt, int32_t offset) {
393 DCHECK(!IsHighRegister(rt));
Roland Levillain14d90572015-07-16 10:52:26 +0100394 DCHECK_ALIGNED(offset, 4);
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000395 DCHECK(IsUint<10>(offset));
396 return B14 | B11 | (static_cast<int32_t>(rt) << 8) | (offset >> 2);
397}
398
399inline int32_t Thumb2Assembler::LdrLitEncoding32(Register rt, int32_t offset) {
400 // NOTE: We don't support negative offset, i.e. U=0 (B23).
401 return LdrRtRnImm12Encoding(rt, PC, offset);
402}
403
404inline int32_t Thumb2Assembler::LdrdEncoding32(Register rt, Register rt2, Register rn, int32_t offset) {
Roland Levillain14d90572015-07-16 10:52:26 +0100405 DCHECK_ALIGNED(offset, 4);
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000406 CHECK(IsUint<10>(offset));
407 return B31 | B30 | B29 | B27 |
408 B24 /* P = 1 */ | B23 /* U = 1 */ | B22 | 0 /* W = 0 */ | B20 |
409 (static_cast<int32_t>(rn) << 16) | (static_cast<int32_t>(rt) << 12) |
410 (static_cast<int32_t>(rt2) << 8) | (offset >> 2);
411}
412
413inline int32_t Thumb2Assembler::VldrsEncoding32(SRegister sd, Register rn, int32_t offset) {
Roland Levillain14d90572015-07-16 10:52:26 +0100414 DCHECK_ALIGNED(offset, 4);
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000415 CHECK(IsUint<10>(offset));
416 return B31 | B30 | B29 | B27 | B26 | B24 |
417 B23 /* U = 1 */ | B20 | B11 | B9 |
418 (static_cast<int32_t>(rn) << 16) |
419 ((static_cast<int32_t>(sd) & 0x01) << (22 - 0)) | // Move D from bit 0 to bit 22.
420 ((static_cast<int32_t>(sd) & 0x1e) << (12 - 1)) | // Move Vd from bits 1-4 to bits 12-15.
421 (offset >> 2);
422}
423
424inline int32_t Thumb2Assembler::VldrdEncoding32(DRegister dd, Register rn, int32_t offset) {
Roland Levillain14d90572015-07-16 10:52:26 +0100425 DCHECK_ALIGNED(offset, 4);
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000426 CHECK(IsUint<10>(offset));
427 return B31 | B30 | B29 | B27 | B26 | B24 |
428 B23 /* U = 1 */ | B20 | B11 | B9 | B8 |
429 (rn << 16) |
430 ((static_cast<int32_t>(dd) & 0x10) << (22 - 4)) | // Move D from bit 4 to bit 22.
431 ((static_cast<int32_t>(dd) & 0x0f) << (12 - 0)) | // Move Vd from bits 0-3 to bits 12-15.
432 (offset >> 2);
433}
434
435inline int16_t Thumb2Assembler::LdrRtRnImm5Encoding16(Register rt, Register rn, int32_t offset) {
436 DCHECK(!IsHighRegister(rt));
437 DCHECK(!IsHighRegister(rn));
Roland Levillain14d90572015-07-16 10:52:26 +0100438 DCHECK_ALIGNED(offset, 4);
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000439 DCHECK(IsUint<7>(offset));
440 return B14 | B13 | B11 |
441 (static_cast<int32_t>(rn) << 3) | static_cast<int32_t>(rt) |
442 (offset << (6 - 2)); // Move imm5 from bits 2-6 to bits 6-10.
443}
444
445int32_t Thumb2Assembler::Fixup::LoadWideOrFpEncoding(Register rbase, int32_t offset) const {
446 switch (type_) {
447 case kLoadLiteralWide:
448 return LdrdEncoding32(rn_, rt2_, rbase, offset);
449 case kLoadFPLiteralSingle:
450 return VldrsEncoding32(sd_, rbase, offset);
451 case kLoadFPLiteralDouble:
452 return VldrdEncoding32(dd_, rbase, offset);
453 default:
454 LOG(FATAL) << "Unexpected type: " << static_cast<int>(type_);
455 UNREACHABLE();
456 }
457}
458
459inline int32_t Thumb2Assembler::LdrRtRnImm12Encoding(Register rt, Register rn, int32_t offset) {
460 DCHECK(IsUint<12>(offset));
461 return B31 | B30 | B29 | B28 | B27 | B23 | B22 | B20 | (rn << 16) | (rt << 12) | offset;
462}
463
Andreas Gampe7cffc3b2015-10-19 21:31:53 -0700464inline int16_t Thumb2Assembler::AdrEncoding16(Register rd, int32_t offset) {
465 DCHECK(IsUint<10>(offset));
466 DCHECK(IsAligned<4>(offset));
467 DCHECK(!IsHighRegister(rd));
468 return B15 | B13 | (rd << 8) | (offset >> 2);
469}
470
471inline int32_t Thumb2Assembler::AdrEncoding32(Register rd, int32_t offset) {
472 DCHECK(IsUint<12>(offset));
473 // Bit 26: offset[11]
474 // Bits 14-12: offset[10-8]
475 // Bits 7-0: offset[7-0]
476 int32_t immediate_mask =
477 ((offset & (1 << 11)) << (26 - 11)) |
478 ((offset & (7 << 8)) << (12 - 8)) |
479 (offset & 0xFF);
480 return B31 | B30 | B29 | B28 | B25 | B19 | B18 | B17 | B16 | (rd << 8) | immediate_mask;
481}
482
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000483void Thumb2Assembler::FinalizeCode() {
484 ArmAssembler::FinalizeCode();
Andreas Gampe7cffc3b2015-10-19 21:31:53 -0700485 uint32_t size_after_literals = BindLiterals();
486 BindJumpTables(size_after_literals);
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000487 uint32_t adjusted_code_size = AdjustFixups();
488 EmitFixups(adjusted_code_size);
489 EmitLiterals();
Andreas Gampe7cffc3b2015-10-19 21:31:53 -0700490 FinalizeTrackedLabels();
491 EmitJumpTables();
Vladimir Marko10ef6942015-10-22 15:25:54 +0100492 PatchCFI();
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000493}
494
Nicolas Geoffray5bd05a52015-10-13 09:48:30 +0100495bool Thumb2Assembler::ShifterOperandCanAlwaysHold(uint32_t immediate) {
496 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
497}
498
Nicolas Geoffray3d1e7882015-02-03 13:59:52 +0000499bool Thumb2Assembler::ShifterOperandCanHold(Register rd ATTRIBUTE_UNUSED,
500 Register rn ATTRIBUTE_UNUSED,
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +0000501 Opcode opcode,
502 uint32_t immediate,
Vladimir Markof5c09c32015-12-17 12:08:08 +0000503 SetCc set_cc,
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +0000504 ShifterOperand* shifter_op) {
505 shifter_op->type_ = ShifterOperand::kImmediate;
506 shifter_op->immed_ = immediate;
507 shifter_op->is_shift_ = false;
508 shifter_op->is_rotate_ = false;
509 switch (opcode) {
510 case ADD:
511 case SUB:
Vladimir Markof5c09c32015-12-17 12:08:08 +0000512 // Less than (or equal to) 12 bits can be done if we don't need to set condition codes.
513 if (immediate < (1 << 12) && set_cc != kCcSet) {
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +0000514 return true;
515 }
516 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
517
518 case MOV:
519 // TODO: Support less than or equal to 12bits.
520 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
Vladimir Markod2b4ca22015-09-14 15:13:26 +0100521
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +0000522 case MVN:
523 default:
524 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
525 }
526}
527
Dave Allison65fcc2c2014-04-28 13:45:27 -0700528void Thumb2Assembler::and_(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100529 Condition cond, SetCc set_cc) {
530 EmitDataProcessing(cond, AND, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700531}
532
533
534void Thumb2Assembler::eor(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100535 Condition cond, SetCc set_cc) {
536 EmitDataProcessing(cond, EOR, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700537}
538
539
540void Thumb2Assembler::sub(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100541 Condition cond, SetCc set_cc) {
542 EmitDataProcessing(cond, SUB, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700543}
544
545
546void Thumb2Assembler::rsb(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100547 Condition cond, SetCc set_cc) {
548 EmitDataProcessing(cond, RSB, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700549}
550
551
552void Thumb2Assembler::add(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100553 Condition cond, SetCc set_cc) {
554 EmitDataProcessing(cond, ADD, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700555}
556
557
558void Thumb2Assembler::adc(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100559 Condition cond, SetCc set_cc) {
560 EmitDataProcessing(cond, ADC, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700561}
562
563
564void Thumb2Assembler::sbc(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100565 Condition cond, SetCc set_cc) {
566 EmitDataProcessing(cond, SBC, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700567}
568
569
570void Thumb2Assembler::rsc(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100571 Condition cond, SetCc set_cc) {
572 EmitDataProcessing(cond, RSC, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700573}
574
575
576void Thumb2Assembler::tst(Register rn, const ShifterOperand& so, Condition cond) {
577 CHECK_NE(rn, PC); // Reserve tst pc instruction for exception handler marker.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100578 EmitDataProcessing(cond, TST, kCcSet, rn, R0, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700579}
580
581
582void Thumb2Assembler::teq(Register rn, const ShifterOperand& so, Condition cond) {
583 CHECK_NE(rn, PC); // Reserve teq pc instruction for exception handler marker.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100584 EmitDataProcessing(cond, TEQ, kCcSet, rn, R0, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700585}
586
587
588void Thumb2Assembler::cmp(Register rn, const ShifterOperand& so, Condition cond) {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100589 EmitDataProcessing(cond, CMP, kCcSet, rn, R0, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700590}
591
592
593void Thumb2Assembler::cmn(Register rn, const ShifterOperand& so, Condition cond) {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100594 EmitDataProcessing(cond, CMN, kCcSet, rn, R0, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700595}
596
597
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100598void Thumb2Assembler::orr(Register rd, Register rn, const ShifterOperand& so,
599 Condition cond, SetCc set_cc) {
600 EmitDataProcessing(cond, ORR, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700601}
602
603
Vladimir Markod2b4ca22015-09-14 15:13:26 +0100604void Thumb2Assembler::orn(Register rd, Register rn, const ShifterOperand& so,
605 Condition cond, SetCc set_cc) {
606 EmitDataProcessing(cond, ORN, set_cc, rn, rd, so);
607}
608
609
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100610void Thumb2Assembler::mov(Register rd, const ShifterOperand& so,
611 Condition cond, SetCc set_cc) {
612 EmitDataProcessing(cond, MOV, set_cc, R0, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700613}
614
615
616void Thumb2Assembler::bic(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100617 Condition cond, SetCc set_cc) {
618 EmitDataProcessing(cond, BIC, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700619}
620
621
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100622void Thumb2Assembler::mvn(Register rd, const ShifterOperand& so,
623 Condition cond, SetCc set_cc) {
624 EmitDataProcessing(cond, MVN, set_cc, R0, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700625}
626
627
628void Thumb2Assembler::mul(Register rd, Register rn, Register rm, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700629 CheckCondition(cond);
630
Dave Allison65fcc2c2014-04-28 13:45:27 -0700631 if (rd == rm && !IsHighRegister(rd) && !IsHighRegister(rn) && !force_32bit_) {
632 // 16 bit.
633 int16_t encoding = B14 | B9 | B8 | B6 |
634 rn << 3 | rd;
635 Emit16(encoding);
636 } else {
637 // 32 bit.
Andreas Gampec8ccf682014-09-29 20:07:43 -0700638 uint32_t op1 = 0U /* 0b000 */;
639 uint32_t op2 = 0U /* 0b00 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700640 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 |
641 op1 << 20 |
642 B15 | B14 | B13 | B12 |
643 op2 << 4 |
644 static_cast<uint32_t>(rd) << 8 |
645 static_cast<uint32_t>(rn) << 16 |
646 static_cast<uint32_t>(rm);
647
648 Emit32(encoding);
649 }
650}
651
652
653void Thumb2Assembler::mla(Register rd, Register rn, Register rm, Register ra,
654 Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700655 CheckCondition(cond);
656
Andreas Gampec8ccf682014-09-29 20:07:43 -0700657 uint32_t op1 = 0U /* 0b000 */;
658 uint32_t op2 = 0U /* 0b00 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700659 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 |
660 op1 << 20 |
661 op2 << 4 |
662 static_cast<uint32_t>(rd) << 8 |
663 static_cast<uint32_t>(ra) << 12 |
664 static_cast<uint32_t>(rn) << 16 |
665 static_cast<uint32_t>(rm);
666
667 Emit32(encoding);
668}
669
670
671void Thumb2Assembler::mls(Register rd, Register rn, Register rm, Register ra,
672 Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700673 CheckCondition(cond);
674
Andreas Gampec8ccf682014-09-29 20:07:43 -0700675 uint32_t op1 = 0U /* 0b000 */;
676 uint32_t op2 = 01 /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700677 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 |
678 op1 << 20 |
679 op2 << 4 |
680 static_cast<uint32_t>(rd) << 8 |
681 static_cast<uint32_t>(ra) << 12 |
682 static_cast<uint32_t>(rn) << 16 |
683 static_cast<uint32_t>(rm);
684
685 Emit32(encoding);
686}
687
688
Zheng Xuc6667102015-05-15 16:08:45 +0800689void Thumb2Assembler::smull(Register rd_lo, Register rd_hi, Register rn,
690 Register rm, Condition cond) {
691 CheckCondition(cond);
692
693 uint32_t op1 = 0U /* 0b000; */;
694 uint32_t op2 = 0U /* 0b0000 */;
695 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 | B23 |
696 op1 << 20 |
697 op2 << 4 |
698 static_cast<uint32_t>(rd_lo) << 12 |
699 static_cast<uint32_t>(rd_hi) << 8 |
700 static_cast<uint32_t>(rn) << 16 |
701 static_cast<uint32_t>(rm);
702
703 Emit32(encoding);
704}
705
706
Dave Allison65fcc2c2014-04-28 13:45:27 -0700707void Thumb2Assembler::umull(Register rd_lo, Register rd_hi, Register rn,
708 Register rm, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700709 CheckCondition(cond);
710
Andreas Gampec8ccf682014-09-29 20:07:43 -0700711 uint32_t op1 = 2U /* 0b010; */;
712 uint32_t op2 = 0U /* 0b0000 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700713 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 | B23 |
714 op1 << 20 |
715 op2 << 4 |
716 static_cast<uint32_t>(rd_lo) << 12 |
717 static_cast<uint32_t>(rd_hi) << 8 |
718 static_cast<uint32_t>(rn) << 16 |
719 static_cast<uint32_t>(rm);
720
721 Emit32(encoding);
722}
723
724
725void Thumb2Assembler::sdiv(Register rd, Register rn, Register rm, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700726 CheckCondition(cond);
727
Andreas Gampec8ccf682014-09-29 20:07:43 -0700728 uint32_t op1 = 1U /* 0b001 */;
729 uint32_t op2 = 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700730 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 | B23 | B20 |
731 op1 << 20 |
732 op2 << 4 |
733 0xf << 12 |
734 static_cast<uint32_t>(rd) << 8 |
735 static_cast<uint32_t>(rn) << 16 |
736 static_cast<uint32_t>(rm);
737
738 Emit32(encoding);
739}
740
741
742void Thumb2Assembler::udiv(Register rd, Register rn, Register rm, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700743 CheckCondition(cond);
744
Andreas Gampec8ccf682014-09-29 20:07:43 -0700745 uint32_t op1 = 1U /* 0b001 */;
746 uint32_t op2 = 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700747 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 | B23 | B21 | B20 |
748 op1 << 20 |
749 op2 << 4 |
750 0xf << 12 |
751 static_cast<uint32_t>(rd) << 8 |
752 static_cast<uint32_t>(rn) << 16 |
753 static_cast<uint32_t>(rm);
754
755 Emit32(encoding);
756}
757
758
Roland Levillain51d3fc42014-11-13 14:11:42 +0000759void Thumb2Assembler::sbfx(Register rd, Register rn, uint32_t lsb, uint32_t width, Condition cond) {
760 CheckCondition(cond);
761 CHECK_LE(lsb, 31U);
762 CHECK(1U <= width && width <= 32U) << width;
763 uint32_t widthminus1 = width - 1;
764 uint32_t imm2 = lsb & (B1 | B0); // Bits 0-1 of `lsb`.
765 uint32_t imm3 = (lsb & (B4 | B3 | B2)) >> 2; // Bits 2-4 of `lsb`.
766
767 uint32_t op = 20U /* 0b10100 */;
768 int32_t encoding = B31 | B30 | B29 | B28 | B25 |
769 op << 20 |
770 static_cast<uint32_t>(rn) << 16 |
771 imm3 << 12 |
772 static_cast<uint32_t>(rd) << 8 |
773 imm2 << 6 |
774 widthminus1;
775
776 Emit32(encoding);
777}
778
779
Roland Levillain981e4542014-11-14 11:47:14 +0000780void Thumb2Assembler::ubfx(Register rd, Register rn, uint32_t lsb, uint32_t width, Condition cond) {
781 CheckCondition(cond);
782 CHECK_LE(lsb, 31U);
783 CHECK(1U <= width && width <= 32U) << width;
784 uint32_t widthminus1 = width - 1;
785 uint32_t imm2 = lsb & (B1 | B0); // Bits 0-1 of `lsb`.
786 uint32_t imm3 = (lsb & (B4 | B3 | B2)) >> 2; // Bits 2-4 of `lsb`.
787
788 uint32_t op = 28U /* 0b11100 */;
789 int32_t encoding = B31 | B30 | B29 | B28 | B25 |
790 op << 20 |
791 static_cast<uint32_t>(rn) << 16 |
792 imm3 << 12 |
793 static_cast<uint32_t>(rd) << 8 |
794 imm2 << 6 |
795 widthminus1;
796
797 Emit32(encoding);
798}
799
800
Dave Allison65fcc2c2014-04-28 13:45:27 -0700801void Thumb2Assembler::ldr(Register rd, const Address& ad, Condition cond) {
802 EmitLoadStore(cond, true, false, false, false, rd, ad);
803}
804
805
806void Thumb2Assembler::str(Register rd, const Address& ad, Condition cond) {
807 EmitLoadStore(cond, false, false, false, false, rd, ad);
808}
809
810
811void Thumb2Assembler::ldrb(Register rd, const Address& ad, Condition cond) {
812 EmitLoadStore(cond, true, true, false, false, rd, ad);
813}
814
815
816void Thumb2Assembler::strb(Register rd, const Address& ad, Condition cond) {
817 EmitLoadStore(cond, false, true, false, false, rd, ad);
818}
819
820
821void Thumb2Assembler::ldrh(Register rd, const Address& ad, Condition cond) {
822 EmitLoadStore(cond, true, false, true, false, rd, ad);
823}
824
825
826void Thumb2Assembler::strh(Register rd, const Address& ad, Condition cond) {
827 EmitLoadStore(cond, false, false, true, false, rd, ad);
828}
829
830
831void Thumb2Assembler::ldrsb(Register rd, const Address& ad, Condition cond) {
832 EmitLoadStore(cond, true, true, false, true, rd, ad);
833}
834
835
836void Thumb2Assembler::ldrsh(Register rd, const Address& ad, Condition cond) {
837 EmitLoadStore(cond, true, false, true, true, rd, ad);
838}
839
840
841void Thumb2Assembler::ldrd(Register rd, const Address& ad, Condition cond) {
Roland Levillain4af147e2015-04-07 13:54:49 +0100842 ldrd(rd, Register(rd + 1), ad, cond);
843}
844
845
846void Thumb2Assembler::ldrd(Register rd, Register rd2, const Address& ad, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700847 CheckCondition(cond);
Roland Levillain4af147e2015-04-07 13:54:49 +0100848 // Encoding T1.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700849 // This is different from other loads. The encoding is like ARM.
850 int32_t encoding = B31 | B30 | B29 | B27 | B22 | B20 |
851 static_cast<int32_t>(rd) << 12 |
Roland Levillain4af147e2015-04-07 13:54:49 +0100852 static_cast<int32_t>(rd2) << 8 |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700853 ad.encodingThumbLdrdStrd();
854 Emit32(encoding);
855}
856
857
858void Thumb2Assembler::strd(Register rd, const Address& ad, Condition cond) {
Roland Levillain4af147e2015-04-07 13:54:49 +0100859 strd(rd, Register(rd + 1), ad, cond);
860}
861
862
863void Thumb2Assembler::strd(Register rd, Register rd2, const Address& ad, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700864 CheckCondition(cond);
Roland Levillain4af147e2015-04-07 13:54:49 +0100865 // Encoding T1.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700866 // This is different from other loads. The encoding is like ARM.
867 int32_t encoding = B31 | B30 | B29 | B27 | B22 |
868 static_cast<int32_t>(rd) << 12 |
Roland Levillain4af147e2015-04-07 13:54:49 +0100869 static_cast<int32_t>(rd2) << 8 |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700870 ad.encodingThumbLdrdStrd();
871 Emit32(encoding);
872}
873
874
875void Thumb2Assembler::ldm(BlockAddressMode am,
876 Register base,
877 RegList regs,
878 Condition cond) {
Vladimir Markoe8469c12014-11-26 18:09:30 +0000879 CHECK_NE(regs, 0u); // Do not use ldm if there's nothing to load.
880 if (IsPowerOfTwo(regs)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700881 // Thumb doesn't support one reg in the list.
882 // Find the register number.
Vladimir Markoe8469c12014-11-26 18:09:30 +0000883 int reg = CTZ(static_cast<uint32_t>(regs));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700884 CHECK_LT(reg, 16);
Dave Allison45fdb932014-06-25 12:37:10 -0700885 CHECK(am == DB_W); // Only writeback is supported.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700886 ldr(static_cast<Register>(reg), Address(base, kRegisterSize, Address::PostIndex), cond);
887 } else {
888 EmitMultiMemOp(cond, am, true, base, regs);
889 }
890}
891
892
893void Thumb2Assembler::stm(BlockAddressMode am,
894 Register base,
895 RegList regs,
896 Condition cond) {
Vladimir Markoe8469c12014-11-26 18:09:30 +0000897 CHECK_NE(regs, 0u); // Do not use stm if there's nothing to store.
898 if (IsPowerOfTwo(regs)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700899 // Thumb doesn't support one reg in the list.
900 // Find the register number.
Vladimir Markoe8469c12014-11-26 18:09:30 +0000901 int reg = CTZ(static_cast<uint32_t>(regs));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700902 CHECK_LT(reg, 16);
Dave Allison45fdb932014-06-25 12:37:10 -0700903 CHECK(am == IA || am == IA_W);
904 Address::Mode strmode = am == IA ? Address::PreIndex : Address::Offset;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700905 str(static_cast<Register>(reg), Address(base, -kRegisterSize, strmode), cond);
906 } else {
907 EmitMultiMemOp(cond, am, false, base, regs);
908 }
909}
910
911
912bool Thumb2Assembler::vmovs(SRegister sd, float s_imm, Condition cond) {
913 uint32_t imm32 = bit_cast<uint32_t, float>(s_imm);
914 if (((imm32 & ((1 << 19) - 1)) == 0) &&
915 ((((imm32 >> 25) & ((1 << 6) - 1)) == (1 << 5)) ||
916 (((imm32 >> 25) & ((1 << 6) - 1)) == ((1 << 5) -1)))) {
917 uint8_t imm8 = ((imm32 >> 31) << 7) | (((imm32 >> 29) & 1) << 6) |
918 ((imm32 >> 19) & ((1 << 6) -1));
919 EmitVFPsss(cond, B23 | B21 | B20 | ((imm8 >> 4)*B16) | (imm8 & 0xf),
920 sd, S0, S0);
921 return true;
922 }
923 return false;
924}
925
926
927bool Thumb2Assembler::vmovd(DRegister dd, double d_imm, Condition cond) {
928 uint64_t imm64 = bit_cast<uint64_t, double>(d_imm);
929 if (((imm64 & ((1LL << 48) - 1)) == 0) &&
930 ((((imm64 >> 54) & ((1 << 9) - 1)) == (1 << 8)) ||
931 (((imm64 >> 54) & ((1 << 9) - 1)) == ((1 << 8) -1)))) {
932 uint8_t imm8 = ((imm64 >> 63) << 7) | (((imm64 >> 61) & 1) << 6) |
933 ((imm64 >> 48) & ((1 << 6) -1));
934 EmitVFPddd(cond, B23 | B21 | B20 | ((imm8 >> 4)*B16) | B8 | (imm8 & 0xf),
935 dd, D0, D0);
936 return true;
937 }
938 return false;
939}
940
941
942void Thumb2Assembler::vmovs(SRegister sd, SRegister sm, Condition cond) {
943 EmitVFPsss(cond, B23 | B21 | B20 | B6, sd, S0, sm);
944}
945
946
947void Thumb2Assembler::vmovd(DRegister dd, DRegister dm, Condition cond) {
948 EmitVFPddd(cond, B23 | B21 | B20 | B6, dd, D0, dm);
949}
950
951
952void Thumb2Assembler::vadds(SRegister sd, SRegister sn, SRegister sm,
953 Condition cond) {
954 EmitVFPsss(cond, B21 | B20, sd, sn, sm);
955}
956
957
958void Thumb2Assembler::vaddd(DRegister dd, DRegister dn, DRegister dm,
959 Condition cond) {
960 EmitVFPddd(cond, B21 | B20, dd, dn, dm);
961}
962
963
964void Thumb2Assembler::vsubs(SRegister sd, SRegister sn, SRegister sm,
965 Condition cond) {
966 EmitVFPsss(cond, B21 | B20 | B6, sd, sn, sm);
967}
968
969
970void Thumb2Assembler::vsubd(DRegister dd, DRegister dn, DRegister dm,
971 Condition cond) {
972 EmitVFPddd(cond, B21 | B20 | B6, dd, dn, dm);
973}
974
975
976void Thumb2Assembler::vmuls(SRegister sd, SRegister sn, SRegister sm,
977 Condition cond) {
978 EmitVFPsss(cond, B21, sd, sn, sm);
979}
980
981
982void Thumb2Assembler::vmuld(DRegister dd, DRegister dn, DRegister dm,
983 Condition cond) {
984 EmitVFPddd(cond, B21, dd, dn, dm);
985}
986
987
988void Thumb2Assembler::vmlas(SRegister sd, SRegister sn, SRegister sm,
989 Condition cond) {
990 EmitVFPsss(cond, 0, sd, sn, sm);
991}
992
993
994void Thumb2Assembler::vmlad(DRegister dd, DRegister dn, DRegister dm,
995 Condition cond) {
996 EmitVFPddd(cond, 0, dd, dn, dm);
997}
998
999
1000void Thumb2Assembler::vmlss(SRegister sd, SRegister sn, SRegister sm,
1001 Condition cond) {
1002 EmitVFPsss(cond, B6, sd, sn, sm);
1003}
1004
1005
1006void Thumb2Assembler::vmlsd(DRegister dd, DRegister dn, DRegister dm,
1007 Condition cond) {
1008 EmitVFPddd(cond, B6, dd, dn, dm);
1009}
1010
1011
1012void Thumb2Assembler::vdivs(SRegister sd, SRegister sn, SRegister sm,
1013 Condition cond) {
1014 EmitVFPsss(cond, B23, sd, sn, sm);
1015}
1016
1017
1018void Thumb2Assembler::vdivd(DRegister dd, DRegister dn, DRegister dm,
1019 Condition cond) {
1020 EmitVFPddd(cond, B23, dd, dn, dm);
1021}
1022
1023
1024void Thumb2Assembler::vabss(SRegister sd, SRegister sm, Condition cond) {
1025 EmitVFPsss(cond, B23 | B21 | B20 | B7 | B6, sd, S0, sm);
1026}
1027
1028
1029void Thumb2Assembler::vabsd(DRegister dd, DRegister dm, Condition cond) {
1030 EmitVFPddd(cond, B23 | B21 | B20 | B7 | B6, dd, D0, dm);
1031}
1032
1033
1034void Thumb2Assembler::vnegs(SRegister sd, SRegister sm, Condition cond) {
1035 EmitVFPsss(cond, B23 | B21 | B20 | B16 | B6, sd, S0, sm);
1036}
1037
1038
1039void Thumb2Assembler::vnegd(DRegister dd, DRegister dm, Condition cond) {
1040 EmitVFPddd(cond, B23 | B21 | B20 | B16 | B6, dd, D0, dm);
1041}
1042
1043
1044void Thumb2Assembler::vsqrts(SRegister sd, SRegister sm, Condition cond) {
1045 EmitVFPsss(cond, B23 | B21 | B20 | B16 | B7 | B6, sd, S0, sm);
1046}
1047
1048void Thumb2Assembler::vsqrtd(DRegister dd, DRegister dm, Condition cond) {
1049 EmitVFPddd(cond, B23 | B21 | B20 | B16 | B7 | B6, dd, D0, dm);
1050}
1051
1052
1053void Thumb2Assembler::vcvtsd(SRegister sd, DRegister dm, Condition cond) {
1054 EmitVFPsd(cond, B23 | B21 | B20 | B18 | B17 | B16 | B8 | B7 | B6, sd, dm);
1055}
1056
1057
1058void Thumb2Assembler::vcvtds(DRegister dd, SRegister sm, Condition cond) {
1059 EmitVFPds(cond, B23 | B21 | B20 | B18 | B17 | B16 | B7 | B6, dd, sm);
1060}
1061
1062
1063void Thumb2Assembler::vcvtis(SRegister sd, SRegister sm, Condition cond) {
1064 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B18 | B16 | B7 | B6, sd, S0, sm);
1065}
1066
1067
1068void Thumb2Assembler::vcvtid(SRegister sd, DRegister dm, Condition cond) {
1069 EmitVFPsd(cond, B23 | B21 | B20 | B19 | B18 | B16 | B8 | B7 | B6, sd, dm);
1070}
1071
1072
1073void Thumb2Assembler::vcvtsi(SRegister sd, SRegister sm, Condition cond) {
1074 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B7 | B6, sd, S0, sm);
1075}
1076
1077
1078void Thumb2Assembler::vcvtdi(DRegister dd, SRegister sm, Condition cond) {
1079 EmitVFPds(cond, B23 | B21 | B20 | B19 | B8 | B7 | B6, dd, sm);
1080}
1081
1082
1083void Thumb2Assembler::vcvtus(SRegister sd, SRegister sm, Condition cond) {
1084 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B18 | B7 | B6, sd, S0, sm);
1085}
1086
1087
1088void Thumb2Assembler::vcvtud(SRegister sd, DRegister dm, Condition cond) {
1089 EmitVFPsd(cond, B23 | B21 | B20 | B19 | B18 | B8 | B7 | B6, sd, dm);
1090}
1091
1092
1093void Thumb2Assembler::vcvtsu(SRegister sd, SRegister sm, Condition cond) {
1094 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B6, sd, S0, sm);
1095}
1096
1097
1098void Thumb2Assembler::vcvtdu(DRegister dd, SRegister sm, Condition cond) {
1099 EmitVFPds(cond, B23 | B21 | B20 | B19 | B8 | B6, dd, sm);
1100}
1101
1102
1103void Thumb2Assembler::vcmps(SRegister sd, SRegister sm, Condition cond) {
1104 EmitVFPsss(cond, B23 | B21 | B20 | B18 | B6, sd, S0, sm);
1105}
1106
1107
1108void Thumb2Assembler::vcmpd(DRegister dd, DRegister dm, Condition cond) {
1109 EmitVFPddd(cond, B23 | B21 | B20 | B18 | B6, dd, D0, dm);
1110}
1111
1112
1113void Thumb2Assembler::vcmpsz(SRegister sd, Condition cond) {
1114 EmitVFPsss(cond, B23 | B21 | B20 | B18 | B16 | B6, sd, S0, S0);
1115}
1116
1117
1118void Thumb2Assembler::vcmpdz(DRegister dd, Condition cond) {
1119 EmitVFPddd(cond, B23 | B21 | B20 | B18 | B16 | B6, dd, D0, D0);
1120}
1121
1122void Thumb2Assembler::b(Label* label, Condition cond) {
agicsakie2142d252015-06-30 17:10:03 -07001123 DCHECK_EQ(next_condition_, AL);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001124 EmitBranch(cond, label, false, false);
1125}
1126
1127
1128void Thumb2Assembler::bl(Label* label, Condition cond) {
1129 CheckCondition(cond);
1130 EmitBranch(cond, label, true, false);
1131}
1132
1133
1134void Thumb2Assembler::blx(Label* label) {
1135 EmitBranch(AL, label, true, true);
1136}
1137
1138
1139void Thumb2Assembler::MarkExceptionHandler(Label* label) {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001140 EmitDataProcessing(AL, TST, kCcSet, PC, R0, ShifterOperand(0));
Dave Allison65fcc2c2014-04-28 13:45:27 -07001141 Label l;
1142 b(&l);
1143 EmitBranch(AL, label, false, false);
1144 Bind(&l);
1145}
1146
1147
1148void Thumb2Assembler::Emit32(int32_t value) {
1149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1150 buffer_.Emit<int16_t>(value >> 16);
1151 buffer_.Emit<int16_t>(value & 0xffff);
1152}
1153
1154
1155void Thumb2Assembler::Emit16(int16_t value) {
1156 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1157 buffer_.Emit<int16_t>(value);
1158}
1159
1160
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001161bool Thumb2Assembler::Is32BitDataProcessing(Condition cond,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001162 Opcode opcode,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001163 SetCc set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001164 Register rn,
1165 Register rd,
1166 const ShifterOperand& so) {
1167 if (force_32bit_) {
1168 return true;
1169 }
1170
Vladimir Marko5bc561c2014-12-16 17:41:59 +00001171 // Check special case for SP relative ADD and SUB immediate.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001172 if ((opcode == ADD || opcode == SUB) && rn == SP && so.IsImmediate() && set_cc != kCcSet) {
Vladimir Marko5bc561c2014-12-16 17:41:59 +00001173 // If the immediate is in range, use 16 bit.
1174 if (rd == SP) {
1175 if (so.GetImmediate() < (1 << 9)) { // 9 bit immediate.
1176 return false;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001177 }
Vladimir Marko5bc561c2014-12-16 17:41:59 +00001178 } else if (!IsHighRegister(rd) && opcode == ADD) {
1179 if (so.GetImmediate() < (1 << 10)) { // 10 bit immediate.
1180 return false;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001181 }
1182 }
Vladimir Marko5bc561c2014-12-16 17:41:59 +00001183 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001184
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001185 bool can_contain_high_register =
1186 (opcode == CMP) ||
1187 (opcode == MOV && set_cc != kCcSet) ||
1188 ((opcode == ADD) && (rn == rd) && set_cc != kCcSet);
Vladimir Marko5bc561c2014-12-16 17:41:59 +00001189
1190 if (IsHighRegister(rd) || IsHighRegister(rn)) {
1191 if (!can_contain_high_register) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001192 return true;
1193 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01001194
Vladimir Marko5bc561c2014-12-16 17:41:59 +00001195 // There are high register instructions available for this opcode.
1196 // However, there is no actual shift available, neither for ADD nor for MOV (ASR/LSR/LSL/ROR).
1197 if (so.IsShift() && (so.GetShift() == RRX || so.GetImmediate() != 0u)) {
1198 return true;
1199 }
1200
1201 // The ADD and MOV instructions that work with high registers don't have 16-bit
1202 // immediate variants.
1203 if (so.IsImmediate()) {
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +01001204 return true;
1205 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001206 }
1207
1208 if (so.IsRegister() && IsHighRegister(so.GetRegister()) && !can_contain_high_register) {
1209 return true;
1210 }
1211
Dave Allison65fcc2c2014-04-28 13:45:27 -07001212 bool rn_is_valid = true;
1213
1214 // Check for single operand instructions and ADD/SUB.
1215 switch (opcode) {
1216 case CMP:
1217 case MOV:
1218 case TST:
1219 case MVN:
1220 rn_is_valid = false; // There is no Rn for these instructions.
1221 break;
1222 case TEQ:
Vladimir Markod2b4ca22015-09-14 15:13:26 +01001223 case ORN:
Dave Allison65fcc2c2014-04-28 13:45:27 -07001224 return true;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001225 case ADD:
1226 case SUB:
1227 break;
1228 default:
1229 if (so.IsRegister() && rd != rn) {
1230 return true;
1231 }
1232 }
1233
1234 if (so.IsImmediate()) {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001235 if (opcode == RSB) {
1236 DCHECK(rn_is_valid);
1237 if (so.GetImmediate() != 0u) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001238 return true;
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001239 }
1240 } else if (rn_is_valid && rn != rd) {
1241 // The only thumb1 instructions with a register and an immediate are ADD and SUB
1242 // with a 3-bit immediate, and RSB with zero immediate.
1243 if (opcode == ADD || opcode == SUB) {
Vladimir Markof5c09c32015-12-17 12:08:08 +00001244 if ((cond == AL) ? set_cc == kCcKeep : set_cc == kCcSet) {
1245 return true; // Cannot match "setflags".
1246 }
1247 if (!IsUint<3>(so.GetImmediate()) && !IsUint<3>(-so.GetImmediate())) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001248 return true;
1249 }
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001250 } else {
1251 return true;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001252 }
1253 } else {
1254 // ADD, SUB, CMP and MOV may be thumb1 only if the immediate is 8 bits.
1255 if (!(opcode == ADD || opcode == SUB || opcode == MOV || opcode == CMP)) {
1256 return true;
Vladimir Markof5c09c32015-12-17 12:08:08 +00001257 } else if (opcode != CMP && ((cond == AL) ? set_cc == kCcKeep : set_cc == kCcSet)) {
1258 return true; // Cannot match "setflags" for ADD, SUB or MOV.
Dave Allison65fcc2c2014-04-28 13:45:27 -07001259 } else {
Vladimir Markof5c09c32015-12-17 12:08:08 +00001260 // For ADD and SUB allow also negative 8-bit immediate as we will emit the oposite opcode.
1261 if (!IsUint<8>(so.GetImmediate()) &&
1262 (opcode == MOV || opcode == CMP || !IsUint<8>(-so.GetImmediate()))) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001263 return true;
1264 }
1265 }
1266 }
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001267 } else {
1268 DCHECK(so.IsRegister());
1269 if (so.IsShift()) {
1270 // Shift operand - check if it is a MOV convertible to a 16-bit shift instruction.
1271 if (opcode != MOV) {
Zheng Xuc6667102015-05-15 16:08:45 +08001272 return true;
1273 }
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001274 // Check for MOV with an ROR/RRX. There is no 16-bit ROR immediate and no 16-bit RRX.
1275 if (so.GetShift() == ROR || so.GetShift() == RRX) {
1276 return true;
1277 }
1278 // 16-bit shifts set condition codes if and only if outside IT block,
1279 // i.e. if and only if cond == AL.
1280 if ((cond == AL) ? set_cc == kCcKeep : set_cc == kCcSet) {
1281 return true;
1282 }
1283 } else {
1284 // Register operand without shift.
1285 switch (opcode) {
1286 case ADD:
1287 // The 16-bit ADD that cannot contain high registers can set condition codes
1288 // if and only if outside IT block, i.e. if and only if cond == AL.
1289 if (!can_contain_high_register &&
1290 ((cond == AL) ? set_cc == kCcKeep : set_cc == kCcSet)) {
1291 return true;
1292 }
1293 break;
1294 case AND:
1295 case BIC:
1296 case EOR:
1297 case ORR:
1298 case MVN:
1299 case ADC:
1300 case SUB:
1301 case SBC:
1302 // These 16-bit opcodes set condition codes if and only if outside IT block,
1303 // i.e. if and only if cond == AL.
1304 if ((cond == AL) ? set_cc == kCcKeep : set_cc == kCcSet) {
1305 return true;
1306 }
1307 break;
1308 case RSB:
1309 case RSC:
1310 // No 16-bit RSB/RSC Rd, Rm, Rn. It would be equivalent to SUB/SBC Rd, Rn, Rm.
1311 return true;
1312 case CMP:
1313 default:
1314 break;
1315 }
Zheng Xuc6667102015-05-15 16:08:45 +08001316 }
1317 }
1318
Dave Allison65fcc2c2014-04-28 13:45:27 -07001319 // The instruction can be encoded in 16 bits.
1320 return false;
1321}
1322
1323
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001324void Thumb2Assembler::Emit32BitDataProcessing(Condition cond ATTRIBUTE_UNUSED,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001325 Opcode opcode,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001326 SetCc set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001327 Register rn,
1328 Register rd,
1329 const ShifterOperand& so) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001330 uint8_t thumb_opcode = 255U /* 0b11111111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001331 switch (opcode) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001332 case AND: thumb_opcode = 0U /* 0b0000 */; break;
1333 case EOR: thumb_opcode = 4U /* 0b0100 */; break;
1334 case SUB: thumb_opcode = 13U /* 0b1101 */; break;
1335 case RSB: thumb_opcode = 14U /* 0b1110 */; break;
1336 case ADD: thumb_opcode = 8U /* 0b1000 */; break;
Andreas Gampe35c68e32014-09-30 08:39:37 -07001337 case ADC: thumb_opcode = 10U /* 0b1010 */; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001338 case SBC: thumb_opcode = 11U /* 0b1011 */; break;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001339 case RSC: break;
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001340 case TST: thumb_opcode = 0U /* 0b0000 */; DCHECK(set_cc == kCcSet); rd = PC; break;
1341 case TEQ: thumb_opcode = 4U /* 0b0100 */; DCHECK(set_cc == kCcSet); rd = PC; break;
1342 case CMP: thumb_opcode = 13U /* 0b1101 */; DCHECK(set_cc == kCcSet); rd = PC; break;
1343 case CMN: thumb_opcode = 8U /* 0b1000 */; DCHECK(set_cc == kCcSet); rd = PC; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001344 case ORR: thumb_opcode = 2U /* 0b0010 */; break;
1345 case MOV: thumb_opcode = 2U /* 0b0010 */; rn = PC; break;
1346 case BIC: thumb_opcode = 1U /* 0b0001 */; break;
1347 case MVN: thumb_opcode = 3U /* 0b0011 */; rn = PC; break;
Vladimir Markod2b4ca22015-09-14 15:13:26 +01001348 case ORN: thumb_opcode = 3U /* 0b0011 */; break;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001349 default:
1350 break;
1351 }
1352
Andreas Gampec8ccf682014-09-29 20:07:43 -07001353 if (thumb_opcode == 255U /* 0b11111111 */) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001354 LOG(FATAL) << "Invalid thumb2 opcode " << opcode;
Vladimir Markoe8469c12014-11-26 18:09:30 +00001355 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001356 }
1357
1358 int32_t encoding = 0;
1359 if (so.IsImmediate()) {
1360 // Check special cases.
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00001361 if ((opcode == SUB || opcode == ADD) && (so.GetImmediate() < (1u << 12)) &&
1362 /* Prefer T3 encoding to T4. */ !ShifterOperandCanAlwaysHold(so.GetImmediate())) {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001363 if (set_cc != kCcSet) {
Guillaume "Vermeille" Sanchezdc62c482015-03-11 14:30:31 +00001364 if (opcode == SUB) {
1365 thumb_opcode = 5U;
1366 } else if (opcode == ADD) {
1367 thumb_opcode = 0U;
1368 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001369 }
1370 uint32_t imm = so.GetImmediate();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001371
1372 uint32_t i = (imm >> 11) & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001373 uint32_t imm3 = (imm >> 8) & 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001374 uint32_t imm8 = imm & 0xff;
1375
Guillaume "Vermeille" Sanchezdc62c482015-03-11 14:30:31 +00001376 encoding = B31 | B30 | B29 | B28 |
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001377 (set_cc == kCcSet ? B20 : B25) |
Guillaume "Vermeille" Sanchezdc62c482015-03-11 14:30:31 +00001378 thumb_opcode << 21 |
1379 rn << 16 |
1380 rd << 8 |
1381 i << 26 |
1382 imm3 << 12 |
1383 imm8;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001384 } else {
1385 // Modified immediate.
Dave Allison45fdb932014-06-25 12:37:10 -07001386 uint32_t imm = ModifiedImmediate(so.encodingThumb());
Dave Allison65fcc2c2014-04-28 13:45:27 -07001387 if (imm == kInvalidModifiedImmediate) {
1388 LOG(FATAL) << "Immediate value cannot fit in thumb2 modified immediate";
Vladimir Markoe8469c12014-11-26 18:09:30 +00001389 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001390 }
1391 encoding = B31 | B30 | B29 | B28 |
1392 thumb_opcode << 21 |
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001393 (set_cc == kCcSet ? B20 : 0) |
Dave Allison65fcc2c2014-04-28 13:45:27 -07001394 rn << 16 |
1395 rd << 8 |
1396 imm;
1397 }
1398 } else if (so.IsRegister()) {
Guillaume "Vermeille" Sanchezdc62c482015-03-11 14:30:31 +00001399 // Register (possibly shifted)
1400 encoding = B31 | B30 | B29 | B27 | B25 |
1401 thumb_opcode << 21 |
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001402 (set_cc == kCcSet ? B20 : 0) |
Guillaume "Vermeille" Sanchezdc62c482015-03-11 14:30:31 +00001403 rn << 16 |
1404 rd << 8 |
1405 so.encodingThumb();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001406 }
1407 Emit32(encoding);
1408}
1409
1410
1411void Thumb2Assembler::Emit16BitDataProcessing(Condition cond,
1412 Opcode opcode,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001413 SetCc set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001414 Register rn,
1415 Register rd,
1416 const ShifterOperand& so) {
1417 if (opcode == ADD || opcode == SUB) {
1418 Emit16BitAddSub(cond, opcode, set_cc, rn, rd, so);
1419 return;
1420 }
Andreas Gampec8ccf682014-09-29 20:07:43 -07001421 uint8_t thumb_opcode = 255U /* 0b11111111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001422 // Thumb1.
Andreas Gampec8ccf682014-09-29 20:07:43 -07001423 uint8_t dp_opcode = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001424 uint8_t opcode_shift = 6;
1425 uint8_t rd_shift = 0;
1426 uint8_t rn_shift = 3;
1427 uint8_t immediate_shift = 0;
1428 bool use_immediate = false;
1429 uint8_t immediate = 0;
1430
1431 if (opcode == MOV && so.IsRegister() && so.IsShift()) {
1432 // Convert shifted mov operand2 into 16 bit opcodes.
1433 dp_opcode = 0;
1434 opcode_shift = 11;
1435
1436 use_immediate = true;
1437 immediate = so.GetImmediate();
1438 immediate_shift = 6;
1439
1440 rn = so.GetRegister();
1441
1442 switch (so.GetShift()) {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001443 case LSL:
1444 DCHECK_LE(immediate, 31u);
1445 thumb_opcode = 0U /* 0b00 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001446 break;
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001447 case LSR:
1448 DCHECK(1 <= immediate && immediate <= 32);
1449 immediate &= 31; // 32 is encoded as 0.
1450 thumb_opcode = 1U /* 0b01 */;
1451 break;
1452 case ASR:
1453 DCHECK(1 <= immediate && immediate <= 32);
1454 immediate &= 31; // 32 is encoded as 0.
1455 thumb_opcode = 2U /* 0b10 */;
1456 break;
1457 case ROR: // No 16-bit ROR immediate.
1458 case RRX: // No 16-bit RRX.
Dave Allison65fcc2c2014-04-28 13:45:27 -07001459 default:
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001460 LOG(FATAL) << "Unexpected shift: " << so.GetShift();
1461 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001462 }
1463 } else {
1464 if (so.IsImmediate()) {
1465 use_immediate = true;
1466 immediate = so.GetImmediate();
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001467 } else {
Guillaume "Vermeille" Sanchezab4a2f52015-03-11 14:00:30 +00001468 CHECK(!(so.IsRegister() && so.IsShift() && so.GetSecondRegister() != kNoRegister))
1469 << "No register-shifted register instruction available in thumb";
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001470 // Adjust rn and rd: only two registers will be emitted.
1471 switch (opcode) {
1472 case AND:
1473 case ORR:
1474 case EOR:
1475 case RSB:
1476 case ADC:
1477 case SBC:
1478 case BIC: {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001479 // Sets condition codes if and only if outside IT block,
1480 // check that it complies with set_cc.
1481 DCHECK((cond == AL) ? set_cc != kCcKeep : set_cc != kCcSet);
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001482 if (rn == rd) {
1483 rn = so.GetRegister();
1484 } else {
1485 CHECK_EQ(rd, so.GetRegister());
1486 }
1487 break;
1488 }
1489 case CMP:
1490 case CMN: {
1491 CHECK_EQ(rd, 0);
1492 rd = rn;
1493 rn = so.GetRegister();
1494 break;
1495 }
1496 case MVN: {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001497 // Sets condition codes if and only if outside IT block,
1498 // check that it complies with set_cc.
1499 DCHECK((cond == AL) ? set_cc != kCcKeep : set_cc != kCcSet);
1500 CHECK_EQ(rn, 0);
1501 rn = so.GetRegister();
1502 break;
1503 }
1504 case TST:
1505 case TEQ: {
1506 DCHECK(set_cc == kCcSet);
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001507 CHECK_EQ(rn, 0);
1508 rn = so.GetRegister();
1509 break;
1510 }
1511 default:
1512 break;
1513 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001514 }
1515
1516 switch (opcode) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001517 case AND: thumb_opcode = 0U /* 0b0000 */; break;
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001518 case ORR: thumb_opcode = 12U /* 0b1100 */; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001519 case EOR: thumb_opcode = 1U /* 0b0001 */; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001520 case RSB: thumb_opcode = 9U /* 0b1001 */; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001521 case ADC: thumb_opcode = 5U /* 0b0101 */; break;
1522 case SBC: thumb_opcode = 6U /* 0b0110 */; break;
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001523 case BIC: thumb_opcode = 14U /* 0b1110 */; break;
1524 case TST: thumb_opcode = 8U /* 0b1000 */; CHECK(!use_immediate); break;
1525 case MVN: thumb_opcode = 15U /* 0b1111 */; CHECK(!use_immediate); break;
1526 case CMP: {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001527 DCHECK(set_cc == kCcSet);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001528 if (use_immediate) {
1529 // T2 encoding.
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001530 dp_opcode = 0;
1531 opcode_shift = 11;
1532 thumb_opcode = 5U /* 0b101 */;
1533 rd_shift = 8;
1534 rn_shift = 8;
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001535 } else if (IsHighRegister(rd) || IsHighRegister(rn)) {
1536 // Special cmp for high registers.
1537 dp_opcode = 1U /* 0b01 */;
1538 opcode_shift = 7;
1539 // Put the top bit of rd into the bottom bit of the opcode.
1540 thumb_opcode = 10U /* 0b0001010 */ | static_cast<uint32_t>(rd) >> 3;
1541 rd = static_cast<Register>(static_cast<uint32_t>(rd) & 7U /* 0b111 */);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001542 } else {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001543 thumb_opcode = 10U /* 0b1010 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001544 }
1545
1546 break;
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001547 }
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01001548 case CMN: {
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001549 CHECK(!use_immediate);
Andreas Gampec8ccf682014-09-29 20:07:43 -07001550 thumb_opcode = 11U /* 0b1011 */;
Nicolas Geoffray96f89a22014-07-11 10:57:49 +01001551 break;
1552 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001553 case MOV:
1554 dp_opcode = 0;
1555 if (use_immediate) {
1556 // T2 encoding.
1557 opcode_shift = 11;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001558 thumb_opcode = 4U /* 0b100 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001559 rd_shift = 8;
1560 rn_shift = 8;
1561 } else {
1562 rn = so.GetRegister();
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001563 if (set_cc != kCcSet) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001564 // Special mov for high registers.
Andreas Gampec8ccf682014-09-29 20:07:43 -07001565 dp_opcode = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001566 opcode_shift = 7;
1567 // Put the top bit of rd into the bottom bit of the opcode.
Andreas Gampec8ccf682014-09-29 20:07:43 -07001568 thumb_opcode = 12U /* 0b0001100 */ | static_cast<uint32_t>(rd) >> 3;
1569 rd = static_cast<Register>(static_cast<uint32_t>(rd) & 7U /* 0b111 */);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001570 } else {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001571 DCHECK(!IsHighRegister(rn));
1572 DCHECK(!IsHighRegister(rd));
Dave Allison65fcc2c2014-04-28 13:45:27 -07001573 thumb_opcode = 0;
1574 }
1575 }
1576 break;
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001577
1578 case TEQ:
1579 case RSC:
Dave Allison65fcc2c2014-04-28 13:45:27 -07001580 default:
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001581 LOG(FATAL) << "Invalid thumb1 opcode " << opcode;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001582 break;
1583 }
1584 }
1585
Andreas Gampec8ccf682014-09-29 20:07:43 -07001586 if (thumb_opcode == 255U /* 0b11111111 */) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001587 LOG(FATAL) << "Invalid thumb1 opcode " << opcode;
Vladimir Markoe8469c12014-11-26 18:09:30 +00001588 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001589 }
1590
1591 int16_t encoding = dp_opcode << 14 |
1592 (thumb_opcode << opcode_shift) |
1593 rd << rd_shift |
1594 rn << rn_shift |
1595 (use_immediate ? (immediate << immediate_shift) : 0);
1596
1597 Emit16(encoding);
1598}
1599
1600
1601// ADD and SUB are complex enough to warrant their own emitter.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001602void Thumb2Assembler::Emit16BitAddSub(Condition cond,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001603 Opcode opcode,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001604 SetCc set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001605 Register rn,
1606 Register rd,
1607 const ShifterOperand& so) {
1608 uint8_t dp_opcode = 0;
1609 uint8_t opcode_shift = 6;
1610 uint8_t rd_shift = 0;
1611 uint8_t rn_shift = 3;
1612 uint8_t immediate_shift = 0;
1613 bool use_immediate = false;
Vladimir Markof5c09c32015-12-17 12:08:08 +00001614 uint32_t immediate = 0; // Should be at most 10 bits but keep the full immediate for CHECKs.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001615 uint8_t thumb_opcode;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001616
1617 if (so.IsImmediate()) {
1618 use_immediate = true;
1619 immediate = so.GetImmediate();
Vladimir Markof5c09c32015-12-17 12:08:08 +00001620 if (!IsUint<10>(immediate)) {
1621 // Flip ADD/SUB.
1622 opcode = (opcode == ADD) ? SUB : ADD;
1623 immediate = -immediate;
1624 DCHECK(IsUint<10>(immediate)); // More stringent checks below.
1625 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001626 }
1627
1628 switch (opcode) {
1629 case ADD:
1630 if (so.IsRegister()) {
1631 Register rm = so.GetRegister();
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001632 if (rn == rd && set_cc != kCcSet) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001633 // Can use T2 encoding (allows 4 bit registers)
Andreas Gampec8ccf682014-09-29 20:07:43 -07001634 dp_opcode = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001635 opcode_shift = 10;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001636 thumb_opcode = 1U /* 0b0001 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001637 // Make Rn also contain the top bit of rd.
1638 rn = static_cast<Register>(static_cast<uint32_t>(rm) |
Andreas Gampec8ccf682014-09-29 20:07:43 -07001639 (static_cast<uint32_t>(rd) & 8U /* 0b1000 */) << 1);
1640 rd = static_cast<Register>(static_cast<uint32_t>(rd) & 7U /* 0b111 */);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001641 } else {
1642 // T1.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001643 DCHECK(!IsHighRegister(rd));
1644 DCHECK(!IsHighRegister(rn));
1645 DCHECK(!IsHighRegister(rm));
1646 // Sets condition codes if and only if outside IT block,
1647 // check that it complies with set_cc.
1648 DCHECK((cond == AL) ? set_cc != kCcKeep : set_cc != kCcSet);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001649 opcode_shift = 9;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001650 thumb_opcode = 12U /* 0b01100 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001651 immediate = static_cast<uint32_t>(so.GetRegister());
1652 use_immediate = true;
1653 immediate_shift = 6;
1654 }
1655 } else {
1656 // Immediate.
1657 if (rd == SP && rn == SP) {
1658 // ADD sp, sp, #imm
Andreas Gampec8ccf682014-09-29 20:07:43 -07001659 dp_opcode = 2U /* 0b10 */;
1660 thumb_opcode = 3U /* 0b11 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001661 opcode_shift = 12;
Vladimir Markof5c09c32015-12-17 12:08:08 +00001662 CHECK(IsUint<9>(immediate));
Roland Levillain14d90572015-07-16 10:52:26 +01001663 CHECK_ALIGNED(immediate, 4);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001664
1665 // Remove rd and rn from instruction by orring it with immed and clearing bits.
1666 rn = R0;
1667 rd = R0;
1668 rd_shift = 0;
1669 rn_shift = 0;
1670 immediate >>= 2;
1671 } else if (rd != SP && rn == SP) {
1672 // ADD rd, SP, #imm
Andreas Gampec8ccf682014-09-29 20:07:43 -07001673 dp_opcode = 2U /* 0b10 */;
1674 thumb_opcode = 5U /* 0b101 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001675 opcode_shift = 11;
Vladimir Markof5c09c32015-12-17 12:08:08 +00001676 CHECK(IsUint<10>(immediate));
Roland Levillain14d90572015-07-16 10:52:26 +01001677 CHECK_ALIGNED(immediate, 4);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001678
1679 // Remove rn from instruction.
1680 rn = R0;
1681 rn_shift = 0;
1682 rd_shift = 8;
1683 immediate >>= 2;
1684 } else if (rn != rd) {
1685 // Must use T1.
Vladimir Markof5c09c32015-12-17 12:08:08 +00001686 CHECK(IsUint<3>(immediate));
Dave Allison65fcc2c2014-04-28 13:45:27 -07001687 opcode_shift = 9;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001688 thumb_opcode = 14U /* 0b01110 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001689 immediate_shift = 6;
1690 } else {
1691 // T2 encoding.
Vladimir Markof5c09c32015-12-17 12:08:08 +00001692 CHECK(IsUint<8>(immediate));
Dave Allison65fcc2c2014-04-28 13:45:27 -07001693 opcode_shift = 11;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001694 thumb_opcode = 6U /* 0b110 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001695 rd_shift = 8;
1696 rn_shift = 8;
1697 }
1698 }
1699 break;
1700
1701 case SUB:
1702 if (so.IsRegister()) {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001703 // T1.
1704 Register rm = so.GetRegister();
1705 DCHECK(!IsHighRegister(rd));
1706 DCHECK(!IsHighRegister(rn));
1707 DCHECK(!IsHighRegister(rm));
1708 // Sets condition codes if and only if outside IT block,
1709 // check that it complies with set_cc.
1710 DCHECK((cond == AL) ? set_cc != kCcKeep : set_cc != kCcSet);
1711 opcode_shift = 9;
1712 thumb_opcode = 13U /* 0b01101 */;
1713 immediate = static_cast<uint32_t>(rm);
1714 use_immediate = true;
1715 immediate_shift = 6;
1716 } else {
1717 if (rd == SP && rn == SP) {
1718 // SUB sp, sp, #imm
1719 dp_opcode = 2U /* 0b10 */;
1720 thumb_opcode = 0x61 /* 0b1100001 */;
1721 opcode_shift = 7;
Vladimir Markof5c09c32015-12-17 12:08:08 +00001722 CHECK(IsUint<9>(immediate));
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001723 CHECK_ALIGNED(immediate, 4);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001724
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001725 // Remove rd and rn from instruction by orring it with immed and clearing bits.
1726 rn = R0;
1727 rd = R0;
1728 rd_shift = 0;
1729 rn_shift = 0;
1730 immediate >>= 2;
1731 } else if (rn != rd) {
1732 // Must use T1.
Vladimir Markof5c09c32015-12-17 12:08:08 +00001733 CHECK(IsUint<3>(immediate));
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001734 opcode_shift = 9;
1735 thumb_opcode = 15U /* 0b01111 */;
1736 immediate_shift = 6;
1737 } else {
1738 // T2 encoding.
Vladimir Markof5c09c32015-12-17 12:08:08 +00001739 CHECK(IsUint<8>(immediate));
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001740 opcode_shift = 11;
1741 thumb_opcode = 7U /* 0b111 */;
1742 rd_shift = 8;
1743 rn_shift = 8;
1744 }
1745 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001746 break;
1747 default:
1748 LOG(FATAL) << "This opcode is not an ADD or SUB: " << opcode;
Vladimir Markoe8469c12014-11-26 18:09:30 +00001749 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001750 }
1751
1752 int16_t encoding = dp_opcode << 14 |
1753 (thumb_opcode << opcode_shift) |
1754 rd << rd_shift |
1755 rn << rn_shift |
1756 (use_immediate ? (immediate << immediate_shift) : 0);
1757
1758 Emit16(encoding);
1759}
1760
1761
1762void Thumb2Assembler::EmitDataProcessing(Condition cond,
1763 Opcode opcode,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001764 SetCc set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001765 Register rn,
1766 Register rd,
1767 const ShifterOperand& so) {
1768 CHECK_NE(rd, kNoRegister);
1769 CheckCondition(cond);
1770
1771 if (Is32BitDataProcessing(cond, opcode, set_cc, rn, rd, so)) {
1772 Emit32BitDataProcessing(cond, opcode, set_cc, rn, rd, so);
1773 } else {
1774 Emit16BitDataProcessing(cond, opcode, set_cc, rn, rd, so);
1775 }
1776}
1777
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001778void Thumb2Assembler::EmitShift(Register rd,
1779 Register rm,
1780 Shift shift,
1781 uint8_t amount,
1782 Condition cond,
1783 SetCc set_cc) {
Dave Allison45fdb932014-06-25 12:37:10 -07001784 CHECK_LT(amount, (1 << 5));
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001785 if ((IsHighRegister(rd) || IsHighRegister(rm) || shift == ROR || shift == RRX) ||
1786 ((cond == AL) ? set_cc == kCcKeep : set_cc == kCcSet)) {
Dave Allison45fdb932014-06-25 12:37:10 -07001787 uint16_t opcode = 0;
1788 switch (shift) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001789 case LSL: opcode = 0U /* 0b00 */; break;
1790 case LSR: opcode = 1U /* 0b01 */; break;
1791 case ASR: opcode = 2U /* 0b10 */; break;
1792 case ROR: opcode = 3U /* 0b11 */; break;
1793 case RRX: opcode = 3U /* 0b11 */; amount = 0; break;
Dave Allison45fdb932014-06-25 12:37:10 -07001794 default:
1795 LOG(FATAL) << "Unsupported thumb2 shift opcode";
Vladimir Markoe8469c12014-11-26 18:09:30 +00001796 UNREACHABLE();
Dave Allison45fdb932014-06-25 12:37:10 -07001797 }
1798 // 32 bit.
1799 int32_t encoding = B31 | B30 | B29 | B27 | B25 | B22 |
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001800 0xf << 16 | (set_cc == kCcSet ? B20 : 0);
Dave Allison45fdb932014-06-25 12:37:10 -07001801 uint32_t imm3 = amount >> 2;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001802 uint32_t imm2 = amount & 3U /* 0b11 */;
Dave Allison45fdb932014-06-25 12:37:10 -07001803 encoding |= imm3 << 12 | imm2 << 6 | static_cast<int16_t>(rm) |
1804 static_cast<int16_t>(rd) << 8 | opcode << 4;
1805 Emit32(encoding);
1806 } else {
1807 // 16 bit shift
1808 uint16_t opcode = 0;
1809 switch (shift) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001810 case LSL: opcode = 0U /* 0b00 */; break;
1811 case LSR: opcode = 1U /* 0b01 */; break;
1812 case ASR: opcode = 2U /* 0b10 */; break;
Dave Allison45fdb932014-06-25 12:37:10 -07001813 default:
Vladimir Markoe8469c12014-11-26 18:09:30 +00001814 LOG(FATAL) << "Unsupported thumb2 shift opcode";
1815 UNREACHABLE();
Dave Allison45fdb932014-06-25 12:37:10 -07001816 }
1817 int16_t encoding = opcode << 11 | amount << 6 | static_cast<int16_t>(rm) << 3 |
1818 static_cast<int16_t>(rd);
1819 Emit16(encoding);
1820 }
1821}
1822
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001823void Thumb2Assembler::EmitShift(Register rd,
1824 Register rn,
1825 Shift shift,
1826 Register rm,
1827 Condition cond,
1828 SetCc set_cc) {
Dave Allison45fdb932014-06-25 12:37:10 -07001829 CHECK_NE(shift, RRX);
1830 bool must_be_32bit = false;
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001831 if (IsHighRegister(rd) || IsHighRegister(rm) || IsHighRegister(rn) || rd != rn ||
1832 ((cond == AL) ? set_cc == kCcKeep : set_cc == kCcSet)) {
Dave Allison45fdb932014-06-25 12:37:10 -07001833 must_be_32bit = true;
1834 }
1835
1836 if (must_be_32bit) {
1837 uint16_t opcode = 0;
1838 switch (shift) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001839 case LSL: opcode = 0U /* 0b00 */; break;
1840 case LSR: opcode = 1U /* 0b01 */; break;
1841 case ASR: opcode = 2U /* 0b10 */; break;
1842 case ROR: opcode = 3U /* 0b11 */; break;
Dave Allison45fdb932014-06-25 12:37:10 -07001843 default:
1844 LOG(FATAL) << "Unsupported thumb2 shift opcode";
Vladimir Markoe8469c12014-11-26 18:09:30 +00001845 UNREACHABLE();
Dave Allison45fdb932014-06-25 12:37:10 -07001846 }
1847 // 32 bit.
1848 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 |
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001849 0xf << 12 | (set_cc == kCcSet ? B20 : 0);
Dave Allison45fdb932014-06-25 12:37:10 -07001850 encoding |= static_cast<int16_t>(rn) << 16 | static_cast<int16_t>(rm) |
1851 static_cast<int16_t>(rd) << 8 | opcode << 21;
1852 Emit32(encoding);
1853 } else {
1854 uint16_t opcode = 0;
1855 switch (shift) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001856 case LSL: opcode = 2U /* 0b0010 */; break;
1857 case LSR: opcode = 3U /* 0b0011 */; break;
1858 case ASR: opcode = 4U /* 0b0100 */; break;
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001859 case ROR: opcode = 7U /* 0b0111 */; break;
Dave Allison45fdb932014-06-25 12:37:10 -07001860 default:
Vladimir Markoe8469c12014-11-26 18:09:30 +00001861 LOG(FATAL) << "Unsupported thumb2 shift opcode";
1862 UNREACHABLE();
Dave Allison45fdb932014-06-25 12:37:10 -07001863 }
1864 int16_t encoding = B14 | opcode << 6 | static_cast<int16_t>(rm) << 3 |
1865 static_cast<int16_t>(rd);
1866 Emit16(encoding);
1867 }
1868}
1869
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001870inline size_t Thumb2Assembler::Fixup::SizeInBytes(Size size) {
1871 switch (size) {
1872 case kBranch16Bit:
1873 return 2u;
1874 case kBranch32Bit:
1875 return 4u;
Dave Allison45fdb932014-06-25 12:37:10 -07001876
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001877 case kCbxz16Bit:
1878 return 2u;
1879 case kCbxz32Bit:
1880 return 4u;
1881 case kCbxz48Bit:
1882 return 6u;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001883
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001884 case kLiteral1KiB:
1885 return 2u;
1886 case kLiteral4KiB:
1887 return 4u;
1888 case kLiteral64KiB:
1889 return 8u;
1890 case kLiteral1MiB:
1891 return 10u;
1892 case kLiteralFar:
1893 return 14u;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001894
Andreas Gampe7cffc3b2015-10-19 21:31:53 -07001895 case kLiteralAddr1KiB:
1896 return 2u;
1897 case kLiteralAddr4KiB:
1898 return 4u;
1899 case kLiteralAddr64KiB:
1900 return 6u;
1901 case kLiteralAddrFar:
1902 return 10u;
1903
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001904 case kLongOrFPLiteral1KiB:
1905 return 4u;
1906 case kLongOrFPLiteral256KiB:
1907 return 10u;
1908 case kLongOrFPLiteralFar:
1909 return 14u;
1910 }
1911 LOG(FATAL) << "Unexpected size: " << static_cast<int>(size);
1912 UNREACHABLE();
1913}
1914
1915inline uint32_t Thumb2Assembler::Fixup::GetOriginalSizeInBytes() const {
1916 return SizeInBytes(original_size_);
1917}
1918
1919inline uint32_t Thumb2Assembler::Fixup::GetSizeInBytes() const {
1920 return SizeInBytes(size_);
1921}
1922
1923inline size_t Thumb2Assembler::Fixup::LiteralPoolPaddingSize(uint32_t current_code_size) {
1924 // The code size must be a multiple of 2.
Roland Levillain14d90572015-07-16 10:52:26 +01001925 DCHECK_ALIGNED(current_code_size, 2);
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001926 // If it isn't a multiple of 4, we need to add a 2-byte padding before the literal pool.
1927 return current_code_size & 2;
1928}
1929
1930inline int32_t Thumb2Assembler::Fixup::GetOffset(uint32_t current_code_size) const {
1931 static constexpr int32_t int32_min = std::numeric_limits<int32_t>::min();
1932 static constexpr int32_t int32_max = std::numeric_limits<int32_t>::max();
1933 DCHECK_LE(target_, static_cast<uint32_t>(int32_max));
1934 DCHECK_LE(location_, static_cast<uint32_t>(int32_max));
1935 DCHECK_LE(adjustment_, static_cast<uint32_t>(int32_max));
1936 int32_t diff = static_cast<int32_t>(target_) - static_cast<int32_t>(location_);
1937 if (target_ > location_) {
1938 DCHECK_LE(adjustment_, static_cast<uint32_t>(int32_max - diff));
1939 diff += static_cast<int32_t>(adjustment_);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001940 } else {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001941 DCHECK_LE(int32_min + static_cast<int32_t>(adjustment_), diff);
1942 diff -= static_cast<int32_t>(adjustment_);
1943 }
1944 // The default PC adjustment for Thumb2 is 4 bytes.
1945 DCHECK_GE(diff, int32_min + 4);
1946 diff -= 4;
1947 // Add additional adjustment for instructions preceding the PC usage, padding
1948 // before the literal pool and rounding down the PC for literal loads.
1949 switch (GetSize()) {
1950 case kBranch16Bit:
1951 case kBranch32Bit:
1952 break;
1953
1954 case kCbxz16Bit:
1955 break;
1956 case kCbxz32Bit:
1957 case kCbxz48Bit:
1958 DCHECK_GE(diff, int32_min + 2);
1959 diff -= 2; // Extra CMP Rn, #0, 16-bit.
1960 break;
1961
1962 case kLiteral1KiB:
1963 case kLiteral4KiB:
1964 case kLongOrFPLiteral1KiB:
Andreas Gampe7cffc3b2015-10-19 21:31:53 -07001965 case kLiteralAddr1KiB:
1966 case kLiteralAddr4KiB:
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001967 DCHECK(diff >= 0 || (GetSize() == kLiteral1KiB && diff == -2));
1968 diff += LiteralPoolPaddingSize(current_code_size);
1969 // Load literal instructions round down the PC+4 to a multiple of 4, so if the PC
1970 // isn't a multiple of 2, we need to adjust. Since we already adjusted for the target
1971 // being aligned, current PC alignment can be inferred from diff.
Roland Levillain14d90572015-07-16 10:52:26 +01001972 DCHECK_ALIGNED(diff, 2);
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001973 diff = diff + (diff & 2);
1974 DCHECK_GE(diff, 0);
1975 break;
1976 case kLiteral1MiB:
1977 case kLiteral64KiB:
1978 case kLongOrFPLiteral256KiB:
Andreas Gampe7cffc3b2015-10-19 21:31:53 -07001979 case kLiteralAddr64KiB:
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001980 DCHECK_GE(diff, 4); // The target must be at least 4 bytes after the ADD rX, PC.
1981 diff -= 4; // One extra 32-bit MOV.
1982 diff += LiteralPoolPaddingSize(current_code_size);
1983 break;
1984 case kLiteralFar:
1985 case kLongOrFPLiteralFar:
Andreas Gampe7cffc3b2015-10-19 21:31:53 -07001986 case kLiteralAddrFar:
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001987 DCHECK_GE(diff, 8); // The target must be at least 4 bytes after the ADD rX, PC.
1988 diff -= 8; // Extra MOVW+MOVT; both 32-bit.
1989 diff += LiteralPoolPaddingSize(current_code_size);
1990 break;
1991 }
1992 return diff;
1993}
1994
1995inline size_t Thumb2Assembler::Fixup::IncreaseSize(Size new_size) {
1996 DCHECK_NE(target_, kUnresolved);
1997 Size old_size = size_;
1998 size_ = new_size;
1999 DCHECK_GT(SizeInBytes(new_size), SizeInBytes(old_size));
2000 size_t adjustment = SizeInBytes(new_size) - SizeInBytes(old_size);
2001 if (target_ > location_) {
2002 adjustment_ += adjustment;
2003 }
2004 return adjustment;
2005}
2006
2007uint32_t Thumb2Assembler::Fixup::AdjustSizeIfNeeded(uint32_t current_code_size) {
2008 uint32_t old_code_size = current_code_size;
2009 switch (GetSize()) {
2010 case kBranch16Bit:
2011 if (IsInt(cond_ != AL ? 9 : 12, GetOffset(current_code_size))) {
2012 break;
Vladimir Markof38caa62015-05-29 15:50:18 +01002013 }
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002014 current_code_size += IncreaseSize(kBranch32Bit);
2015 FALLTHROUGH_INTENDED;
2016 case kBranch32Bit:
2017 // We don't support conditional branches beyond +-1MiB
2018 // or unconditional branches beyond +-16MiB.
2019 break;
2020
2021 case kCbxz16Bit:
2022 if (IsUint<7>(GetOffset(current_code_size))) {
2023 break;
2024 }
2025 current_code_size += IncreaseSize(kCbxz32Bit);
2026 FALLTHROUGH_INTENDED;
2027 case kCbxz32Bit:
2028 if (IsInt<9>(GetOffset(current_code_size))) {
2029 break;
2030 }
2031 current_code_size += IncreaseSize(kCbxz48Bit);
2032 FALLTHROUGH_INTENDED;
2033 case kCbxz48Bit:
2034 // We don't support conditional branches beyond +-1MiB.
2035 break;
2036
2037 case kLiteral1KiB:
2038 DCHECK(!IsHighRegister(rn_));
2039 if (IsUint<10>(GetOffset(current_code_size))) {
2040 break;
2041 }
2042 current_code_size += IncreaseSize(kLiteral4KiB);
2043 FALLTHROUGH_INTENDED;
2044 case kLiteral4KiB:
2045 if (IsUint<12>(GetOffset(current_code_size))) {
2046 break;
2047 }
2048 current_code_size += IncreaseSize(kLiteral64KiB);
2049 FALLTHROUGH_INTENDED;
2050 case kLiteral64KiB:
2051 // Can't handle high register which we can encounter by fall-through from kLiteral4KiB.
2052 if (!IsHighRegister(rn_) && IsUint<16>(GetOffset(current_code_size))) {
2053 break;
2054 }
2055 current_code_size += IncreaseSize(kLiteral1MiB);
2056 FALLTHROUGH_INTENDED;
2057 case kLiteral1MiB:
2058 if (IsUint<20>(GetOffset(current_code_size))) {
2059 break;
2060 }
2061 current_code_size += IncreaseSize(kLiteralFar);
2062 FALLTHROUGH_INTENDED;
2063 case kLiteralFar:
2064 // This encoding can reach any target.
2065 break;
2066
Andreas Gampe7cffc3b2015-10-19 21:31:53 -07002067 case kLiteralAddr1KiB:
2068 DCHECK(!IsHighRegister(rn_));
2069 if (IsUint<10>(GetOffset(current_code_size))) {
2070 break;
2071 }
2072 current_code_size += IncreaseSize(kLiteralAddr4KiB);
2073 FALLTHROUGH_INTENDED;
2074 case kLiteralAddr4KiB:
2075 if (IsUint<12>(GetOffset(current_code_size))) {
2076 break;
2077 }
2078 current_code_size += IncreaseSize(kLiteralAddr64KiB);
2079 FALLTHROUGH_INTENDED;
2080 case kLiteralAddr64KiB:
2081 if (IsUint<16>(GetOffset(current_code_size))) {
2082 break;
2083 }
2084 current_code_size += IncreaseSize(kLiteralAddrFar);
2085 FALLTHROUGH_INTENDED;
2086 case kLiteralAddrFar:
2087 // This encoding can reach any target.
2088 break;
2089
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002090 case kLongOrFPLiteral1KiB:
2091 if (IsUint<10>(GetOffset(current_code_size))) {
2092 break;
2093 }
2094 current_code_size += IncreaseSize(kLongOrFPLiteral256KiB);
2095 FALLTHROUGH_INTENDED;
2096 case kLongOrFPLiteral256KiB:
2097 if (IsUint<18>(GetOffset(current_code_size))) {
2098 break;
2099 }
2100 current_code_size += IncreaseSize(kLongOrFPLiteralFar);
2101 FALLTHROUGH_INTENDED;
2102 case kLongOrFPLiteralFar:
2103 // This encoding can reach any target.
2104 break;
2105 }
2106 return current_code_size - old_code_size;
2107}
2108
2109void Thumb2Assembler::Fixup::Emit(AssemblerBuffer* buffer, uint32_t code_size) const {
2110 switch (GetSize()) {
2111 case kBranch16Bit: {
2112 DCHECK(type_ == kUnconditional || type_ == kConditional);
2113 DCHECK_EQ(type_ == kConditional, cond_ != AL);
2114 int16_t encoding = BEncoding16(GetOffset(code_size), cond_);
Vladimir Markof38caa62015-05-29 15:50:18 +01002115 buffer->Store<int16_t>(location_, encoding);
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002116 break;
2117 }
2118 case kBranch32Bit: {
2119 DCHECK(type_ == kConditional || type_ == kUnconditional ||
2120 type_ == kUnconditionalLink || type_ == kUnconditionalLinkX);
2121 DCHECK_EQ(type_ == kConditional, cond_ != AL);
2122 int32_t encoding = BEncoding32(GetOffset(code_size), cond_);
2123 if (type_ == kUnconditionalLink) {
2124 DCHECK_NE(encoding & B12, 0);
2125 encoding |= B14;
2126 } else if (type_ == kUnconditionalLinkX) {
2127 DCHECK_NE(encoding & B12, 0);
2128 encoding ^= B14 | B12;
2129 }
2130 buffer->Store<int16_t>(location_, encoding >> 16);
2131 buffer->Store<int16_t>(location_ + 2u, static_cast<int16_t>(encoding & 0xffff));
2132 break;
2133 }
2134
2135 case kCbxz16Bit: {
2136 DCHECK(type_ == kCompareAndBranchXZero);
2137 int16_t encoding = CbxzEncoding16(rn_, GetOffset(code_size), cond_);
2138 buffer->Store<int16_t>(location_, encoding);
2139 break;
2140 }
2141 case kCbxz32Bit: {
2142 DCHECK(type_ == kCompareAndBranchXZero);
2143 DCHECK(cond_ == EQ || cond_ == NE);
2144 int16_t cmp_encoding = CmpRnImm8Encoding16(rn_, 0);
2145 int16_t b_encoding = BEncoding16(GetOffset(code_size), cond_);
2146 buffer->Store<int16_t>(location_, cmp_encoding);
2147 buffer->Store<int16_t>(location_ + 2, b_encoding);
2148 break;
2149 }
2150 case kCbxz48Bit: {
2151 DCHECK(type_ == kCompareAndBranchXZero);
2152 DCHECK(cond_ == EQ || cond_ == NE);
2153 int16_t cmp_encoding = CmpRnImm8Encoding16(rn_, 0);
2154 int32_t b_encoding = BEncoding32(GetOffset(code_size), cond_);
2155 buffer->Store<int16_t>(location_, cmp_encoding);
2156 buffer->Store<int16_t>(location_ + 2u, b_encoding >> 16);
2157 buffer->Store<int16_t>(location_ + 4u, static_cast<int16_t>(b_encoding & 0xffff));
2158 break;
2159 }
2160
2161 case kLiteral1KiB: {
2162 DCHECK(type_ == kLoadLiteralNarrow);
2163 int16_t encoding = LdrLitEncoding16(rn_, GetOffset(code_size));
2164 buffer->Store<int16_t>(location_, encoding);
2165 break;
2166 }
2167 case kLiteral4KiB: {
2168 DCHECK(type_ == kLoadLiteralNarrow);
2169 // GetOffset() uses PC+4 but load literal uses AlignDown(PC+4, 4). Adjust offset accordingly.
2170 int32_t encoding = LdrLitEncoding32(rn_, GetOffset(code_size));
2171 buffer->Store<int16_t>(location_, encoding >> 16);
2172 buffer->Store<int16_t>(location_ + 2u, static_cast<int16_t>(encoding & 0xffff));
2173 break;
2174 }
2175 case kLiteral64KiB: {
2176 DCHECK(type_ == kLoadLiteralNarrow);
2177 int32_t mov_encoding = MovwEncoding32(rn_, GetOffset(code_size));
2178 int16_t add_pc_encoding = AddRdnRmEncoding16(rn_, PC);
2179 int16_t ldr_encoding = LdrRtRnImm5Encoding16(rn_, rn_, 0);
2180 buffer->Store<int16_t>(location_, mov_encoding >> 16);
2181 buffer->Store<int16_t>(location_ + 2u, static_cast<int16_t>(mov_encoding & 0xffff));
2182 buffer->Store<int16_t>(location_ + 4u, add_pc_encoding);
2183 buffer->Store<int16_t>(location_ + 6u, ldr_encoding);
2184 break;
2185 }
2186 case kLiteral1MiB: {
2187 DCHECK(type_ == kLoadLiteralNarrow);
2188 int32_t offset = GetOffset(code_size);
2189 int32_t mov_encoding = MovModImmEncoding32(rn_, offset & ~0xfff);
2190 int16_t add_pc_encoding = AddRdnRmEncoding16(rn_, PC);
2191 int32_t ldr_encoding = LdrRtRnImm12Encoding(rn_, rn_, offset & 0xfff);
2192 buffer->Store<int16_t>(location_, mov_encoding >> 16);
2193 buffer->Store<int16_t>(location_ + 2u, static_cast<int16_t>(mov_encoding & 0xffff));
2194 buffer->Store<int16_t>(location_ + 4u, add_pc_encoding);
2195 buffer->Store<int16_t>(location_ + 6u, ldr_encoding >> 16);
2196 buffer->Store<int16_t>(location_ + 8u, static_cast<int16_t>(ldr_encoding & 0xffff));
2197 break;
2198 }
2199 case kLiteralFar: {
2200 DCHECK(type_ == kLoadLiteralNarrow);
2201 int32_t offset = GetOffset(code_size);
2202 int32_t movw_encoding = MovwEncoding32(rn_, offset & 0xffff);
2203 int32_t movt_encoding = MovtEncoding32(rn_, offset & ~0xffff);
2204 int16_t add_pc_encoding = AddRdnRmEncoding16(rn_, PC);
2205 int32_t ldr_encoding = LdrRtRnImm12Encoding(rn_, rn_, 0);
2206 buffer->Store<int16_t>(location_, movw_encoding >> 16);
2207 buffer->Store<int16_t>(location_ + 2u, static_cast<int16_t>(movw_encoding & 0xffff));
2208 buffer->Store<int16_t>(location_ + 4u, movt_encoding >> 16);
2209 buffer->Store<int16_t>(location_ + 6u, static_cast<int16_t>(movt_encoding & 0xffff));
2210 buffer->Store<int16_t>(location_ + 8u, add_pc_encoding);
2211 buffer->Store<int16_t>(location_ + 10u, ldr_encoding >> 16);
2212 buffer->Store<int16_t>(location_ + 12u, static_cast<int16_t>(ldr_encoding & 0xffff));
2213 break;
2214 }
2215
Andreas Gampe7cffc3b2015-10-19 21:31:53 -07002216 case kLiteralAddr1KiB: {
2217 DCHECK(type_ == kLoadLiteralAddr);
2218 int16_t encoding = AdrEncoding16(rn_, GetOffset(code_size));
2219 buffer->Store<int16_t>(location_, encoding);
2220 break;
2221 }
2222 case kLiteralAddr4KiB: {
2223 DCHECK(type_ == kLoadLiteralAddr);
2224 int32_t encoding = AdrEncoding32(rn_, GetOffset(code_size));
2225 buffer->Store<int16_t>(location_, encoding >> 16);
2226 buffer->Store<int16_t>(location_ + 2u, static_cast<int16_t>(encoding & 0xffff));
2227 break;
2228 }
2229 case kLiteralAddr64KiB: {
2230 DCHECK(type_ == kLoadLiteralAddr);
2231 int32_t mov_encoding = MovwEncoding32(rn_, GetOffset(code_size));
2232 int16_t add_pc_encoding = AddRdnRmEncoding16(rn_, PC);
2233 buffer->Store<int16_t>(location_, mov_encoding >> 16);
2234 buffer->Store<int16_t>(location_ + 2u, static_cast<int16_t>(mov_encoding & 0xffff));
2235 buffer->Store<int16_t>(location_ + 4u, add_pc_encoding);
2236 break;
2237 }
2238 case kLiteralAddrFar: {
2239 DCHECK(type_ == kLoadLiteralAddr);
2240 int32_t offset = GetOffset(code_size);
2241 int32_t movw_encoding = MovwEncoding32(rn_, offset & 0xffff);
2242 int32_t movt_encoding = MovtEncoding32(rn_, offset & ~0xffff);
2243 int16_t add_pc_encoding = AddRdnRmEncoding16(rn_, PC);
2244 buffer->Store<int16_t>(location_, movw_encoding >> 16);
2245 buffer->Store<int16_t>(location_ + 2u, static_cast<int16_t>(movw_encoding & 0xffff));
2246 buffer->Store<int16_t>(location_ + 4u, movt_encoding >> 16);
2247 buffer->Store<int16_t>(location_ + 6u, static_cast<int16_t>(movt_encoding & 0xffff));
2248 buffer->Store<int16_t>(location_ + 8u, add_pc_encoding);
2249 break;
2250 }
2251
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002252 case kLongOrFPLiteral1KiB: {
2253 int32_t encoding = LoadWideOrFpEncoding(PC, GetOffset(code_size)); // DCHECKs type_.
2254 buffer->Store<int16_t>(location_, encoding >> 16);
2255 buffer->Store<int16_t>(location_ + 2u, static_cast<int16_t>(encoding & 0xffff));
2256 break;
2257 }
2258 case kLongOrFPLiteral256KiB: {
2259 int32_t offset = GetOffset(code_size);
2260 int32_t mov_encoding = MovModImmEncoding32(IP, offset & ~0x3ff);
2261 int16_t add_pc_encoding = AddRdnRmEncoding16(IP, PC);
2262 int32_t ldr_encoding = LoadWideOrFpEncoding(IP, offset & 0x3ff); // DCHECKs type_.
2263 buffer->Store<int16_t>(location_, mov_encoding >> 16);
2264 buffer->Store<int16_t>(location_ + 2u, static_cast<int16_t>(mov_encoding & 0xffff));
2265 buffer->Store<int16_t>(location_ + 4u, add_pc_encoding);
2266 buffer->Store<int16_t>(location_ + 6u, ldr_encoding >> 16);
2267 buffer->Store<int16_t>(location_ + 8u, static_cast<int16_t>(ldr_encoding & 0xffff));
2268 break;
2269 }
2270 case kLongOrFPLiteralFar: {
2271 int32_t offset = GetOffset(code_size);
2272 int32_t movw_encoding = MovwEncoding32(IP, offset & 0xffff);
2273 int32_t movt_encoding = MovtEncoding32(IP, offset & ~0xffff);
2274 int16_t add_pc_encoding = AddRdnRmEncoding16(IP, PC);
2275 int32_t ldr_encoding = LoadWideOrFpEncoding(IP, 0); // DCHECKs type_.
2276 buffer->Store<int16_t>(location_, movw_encoding >> 16);
2277 buffer->Store<int16_t>(location_ + 2u, static_cast<int16_t>(movw_encoding & 0xffff));
2278 buffer->Store<int16_t>(location_ + 4u, movt_encoding >> 16);
2279 buffer->Store<int16_t>(location_ + 6u, static_cast<int16_t>(movt_encoding & 0xffff));
2280 buffer->Store<int16_t>(location_ + 8u, add_pc_encoding);
2281 buffer->Store<int16_t>(location_ + 10u, ldr_encoding >> 16);
2282 buffer->Store<int16_t>(location_ + 12u, static_cast<int16_t>(ldr_encoding & 0xffff));
2283 break;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002284 }
2285 }
2286}
2287
Dave Allison65fcc2c2014-04-28 13:45:27 -07002288uint16_t Thumb2Assembler::EmitCompareAndBranch(Register rn, uint16_t prev, bool n) {
Nicolas Geoffrayd56376c2015-05-21 12:32:34 +00002289 CHECK(IsLowRegister(rn));
Dave Allison65fcc2c2014-04-28 13:45:27 -07002290 uint32_t location = buffer_.Size();
2291
2292 // This is always unresolved as it must be a forward branch.
2293 Emit16(prev); // Previous link.
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002294 return AddFixup(Fixup::CompareAndBranch(location, rn, n ? NE : EQ));
Dave Allison65fcc2c2014-04-28 13:45:27 -07002295}
2296
2297
2298// NOTE: this only support immediate offsets, not [rx,ry].
2299// TODO: support [rx,ry] instructions.
2300void Thumb2Assembler::EmitLoadStore(Condition cond,
2301 bool load,
2302 bool byte,
2303 bool half,
2304 bool is_signed,
2305 Register rd,
2306 const Address& ad) {
2307 CHECK_NE(rd, kNoRegister);
2308 CheckCondition(cond);
2309 bool must_be_32bit = force_32bit_;
2310 if (IsHighRegister(rd)) {
2311 must_be_32bit = true;
2312 }
2313
2314 Register rn = ad.GetRegister();
Dave Allison45fdb932014-06-25 12:37:10 -07002315 if (IsHighRegister(rn) && rn != SP && rn != PC) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002316 must_be_32bit = true;
2317 }
2318
2319 if (is_signed || ad.GetOffset() < 0 || ad.GetMode() != Address::Offset) {
2320 must_be_32bit = true;
2321 }
2322
Dave Allison45fdb932014-06-25 12:37:10 -07002323 if (ad.IsImmediate()) {
2324 // Immediate offset
2325 int32_t offset = ad.GetOffset();
Dave Allison65fcc2c2014-04-28 13:45:27 -07002326
Dave Allison45fdb932014-06-25 12:37:10 -07002327 // The 16 bit SP relative instruction can only have a 10 bit offset.
Dave Allison0bb9ade2014-06-26 17:57:36 -07002328 if (rn == SP && offset >= (1 << 10)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002329 must_be_32bit = true;
2330 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07002331
2332 if (byte) {
Dave Allison45fdb932014-06-25 12:37:10 -07002333 // 5 bit offset, no shift.
Dave Allison0bb9ade2014-06-26 17:57:36 -07002334 if (offset >= (1 << 5)) {
Dave Allison45fdb932014-06-25 12:37:10 -07002335 must_be_32bit = true;
2336 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07002337 } else if (half) {
Dave Allison45fdb932014-06-25 12:37:10 -07002338 // 6 bit offset, shifted by 1.
Dave Allison0bb9ade2014-06-26 17:57:36 -07002339 if (offset >= (1 << 6)) {
Dave Allison45fdb932014-06-25 12:37:10 -07002340 must_be_32bit = true;
2341 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07002342 } else {
Dave Allison45fdb932014-06-25 12:37:10 -07002343 // 7 bit offset, shifted by 2.
Dave Allison0bb9ade2014-06-26 17:57:36 -07002344 if (offset >= (1 << 7)) {
Dave Allison45fdb932014-06-25 12:37:10 -07002345 must_be_32bit = true;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002346 }
2347 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07002348
Dave Allison45fdb932014-06-25 12:37:10 -07002349 if (must_be_32bit) {
2350 int32_t encoding = B31 | B30 | B29 | B28 | B27 |
2351 (load ? B20 : 0) |
2352 (is_signed ? B24 : 0) |
2353 static_cast<uint32_t>(rd) << 12 |
2354 ad.encodingThumb(true) |
2355 (byte ? 0 : half ? B21 : B22);
2356 Emit32(encoding);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002357 } else {
Dave Allison45fdb932014-06-25 12:37:10 -07002358 // 16 bit thumb1.
2359 uint8_t opA = 0;
2360 bool sp_relative = false;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002361
2362 if (byte) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07002363 opA = 7U /* 0b0111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002364 } else if (half) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07002365 opA = 8U /* 0b1000 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002366 } else {
Dave Allison45fdb932014-06-25 12:37:10 -07002367 if (rn == SP) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07002368 opA = 9U /* 0b1001 */;
Dave Allison45fdb932014-06-25 12:37:10 -07002369 sp_relative = true;
2370 } else {
Andreas Gampec8ccf682014-09-29 20:07:43 -07002371 opA = 6U /* 0b0110 */;
Dave Allison45fdb932014-06-25 12:37:10 -07002372 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07002373 }
Dave Allison45fdb932014-06-25 12:37:10 -07002374 int16_t encoding = opA << 12 |
2375 (load ? B11 : 0);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002376
Dave Allison45fdb932014-06-25 12:37:10 -07002377 CHECK_GE(offset, 0);
2378 if (sp_relative) {
2379 // SP relative, 10 bit offset.
Dave Allison0bb9ade2014-06-26 17:57:36 -07002380 CHECK_LT(offset, (1 << 10));
Roland Levillain14d90572015-07-16 10:52:26 +01002381 CHECK_ALIGNED(offset, 4);
Dave Allison45fdb932014-06-25 12:37:10 -07002382 encoding |= rd << 8 | offset >> 2;
2383 } else {
2384 // No SP relative. The offset is shifted right depending on
2385 // the size of the load/store.
2386 encoding |= static_cast<uint32_t>(rd);
2387
2388 if (byte) {
2389 // 5 bit offset, no shift.
Dave Allison0bb9ade2014-06-26 17:57:36 -07002390 CHECK_LT(offset, (1 << 5));
Dave Allison45fdb932014-06-25 12:37:10 -07002391 } else if (half) {
2392 // 6 bit offset, shifted by 1.
Dave Allison0bb9ade2014-06-26 17:57:36 -07002393 CHECK_LT(offset, (1 << 6));
Roland Levillain14d90572015-07-16 10:52:26 +01002394 CHECK_ALIGNED(offset, 2);
Dave Allison45fdb932014-06-25 12:37:10 -07002395 offset >>= 1;
2396 } else {
2397 // 7 bit offset, shifted by 2.
Dave Allison0bb9ade2014-06-26 17:57:36 -07002398 CHECK_LT(offset, (1 << 7));
Roland Levillain14d90572015-07-16 10:52:26 +01002399 CHECK_ALIGNED(offset, 4);
Dave Allison45fdb932014-06-25 12:37:10 -07002400 offset >>= 2;
2401 }
2402 encoding |= rn << 3 | offset << 6;
2403 }
2404
2405 Emit16(encoding);
2406 }
2407 } else {
2408 // Register shift.
2409 if (ad.GetRegister() == PC) {
2410 // PC relative literal encoding.
2411 int32_t offset = ad.GetOffset();
Dave Allison0bb9ade2014-06-26 17:57:36 -07002412 if (must_be_32bit || offset < 0 || offset >= (1 << 10) || !load) {
Dave Allison45fdb932014-06-25 12:37:10 -07002413 int32_t up = B23;
2414 if (offset < 0) {
2415 offset = -offset;
2416 up = 0;
2417 }
2418 CHECK_LT(offset, (1 << 12));
2419 int32_t encoding = 0x1f << 27 | 0xf << 16 | B22 | (load ? B20 : 0) |
2420 offset | up |
2421 static_cast<uint32_t>(rd) << 12;
2422 Emit32(encoding);
2423 } else {
2424 // 16 bit literal load.
2425 CHECK_GE(offset, 0);
2426 CHECK_LT(offset, (1 << 10));
2427 int32_t encoding = B14 | (load ? B11 : 0) | static_cast<uint32_t>(rd) << 8 | offset >> 2;
2428 Emit16(encoding);
2429 }
2430 } else {
2431 if (ad.GetShiftCount() != 0) {
2432 // If there is a shift count this must be 32 bit.
2433 must_be_32bit = true;
2434 } else if (IsHighRegister(ad.GetRegisterOffset())) {
2435 must_be_32bit = true;
2436 }
2437
2438 if (must_be_32bit) {
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01002439 int32_t encoding = 0x1f << 27 | (load ? B20 : 0) | static_cast<uint32_t>(rd) << 12 |
Dave Allison45fdb932014-06-25 12:37:10 -07002440 ad.encodingThumb(true);
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01002441 if (half) {
2442 encoding |= B21;
2443 } else if (!byte) {
2444 encoding |= B22;
2445 }
Dave Allison45fdb932014-06-25 12:37:10 -07002446 Emit32(encoding);
2447 } else {
2448 // 16 bit register offset.
2449 int32_t encoding = B14 | B12 | (load ? B11 : 0) | static_cast<uint32_t>(rd) |
2450 ad.encodingThumb(false);
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01002451 if (byte) {
2452 encoding |= B10;
2453 } else if (half) {
2454 encoding |= B9;
2455 }
Dave Allison45fdb932014-06-25 12:37:10 -07002456 Emit16(encoding);
2457 }
2458 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07002459 }
2460}
2461
2462
2463void Thumb2Assembler::EmitMultiMemOp(Condition cond,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002464 BlockAddressMode bam,
Dave Allison65fcc2c2014-04-28 13:45:27 -07002465 bool load,
2466 Register base,
2467 RegList regs) {
2468 CHECK_NE(base, kNoRegister);
2469 CheckCondition(cond);
2470 bool must_be_32bit = force_32bit_;
2471
Vladimir Markoe8469c12014-11-26 18:09:30 +00002472 if (!must_be_32bit && base == SP && bam == (load ? IA_W : DB_W) &&
2473 (regs & 0xff00 & ~(1 << (load ? PC : LR))) == 0) {
2474 // Use 16-bit PUSH/POP.
2475 int16_t encoding = B15 | B13 | B12 | (load ? B11 : 0) | B10 |
2476 ((regs & (1 << (load ? PC : LR))) != 0 ? B8 : 0) | (regs & 0x00ff);
2477 Emit16(encoding);
2478 return;
2479 }
2480
Dave Allison65fcc2c2014-04-28 13:45:27 -07002481 if ((regs & 0xff00) != 0) {
2482 must_be_32bit = true;
2483 }
2484
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002485 bool w_bit = bam == IA_W || bam == DB_W || bam == DA_W || bam == IB_W;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002486 // 16 bit always uses writeback.
2487 if (!w_bit) {
2488 must_be_32bit = true;
2489 }
2490
2491 if (must_be_32bit) {
2492 uint32_t op = 0;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002493 switch (bam) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002494 case IA:
2495 case IA_W:
Andreas Gampec8ccf682014-09-29 20:07:43 -07002496 op = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002497 break;
2498 case DB:
2499 case DB_W:
Andreas Gampec8ccf682014-09-29 20:07:43 -07002500 op = 2U /* 0b10 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002501 break;
2502 case DA:
2503 case IB:
2504 case DA_W:
2505 case IB_W:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002506 LOG(FATAL) << "LDM/STM mode not supported on thumb: " << bam;
Vladimir Markoe8469c12014-11-26 18:09:30 +00002507 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07002508 }
2509 if (load) {
2510 // Cannot have SP in the list.
2511 CHECK_EQ((regs & (1 << SP)), 0);
2512 } else {
2513 // Cannot have PC or SP in the list.
2514 CHECK_EQ((regs & (1 << PC | 1 << SP)), 0);
2515 }
2516 int32_t encoding = B31 | B30 | B29 | B27 |
2517 (op << 23) |
2518 (load ? B20 : 0) |
2519 base << 16 |
2520 regs |
2521 (w_bit << 21);
2522 Emit32(encoding);
2523 } else {
2524 int16_t encoding = B15 | B14 |
2525 (load ? B11 : 0) |
2526 base << 8 |
2527 regs;
2528 Emit16(encoding);
2529 }
2530}
2531
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002532void Thumb2Assembler::EmitBranch(Condition cond, Label* label, bool link, bool x) {
2533 bool use32bit = IsForced32Bit() || !CanRelocateBranches();
Dave Allison65fcc2c2014-04-28 13:45:27 -07002534 uint32_t pc = buffer_.Size();
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002535 Fixup::Type branch_type;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002536 if (cond == AL) {
2537 if (link) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002538 use32bit = true;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002539 if (x) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002540 branch_type = Fixup::kUnconditionalLinkX; // BLX.
Dave Allison65fcc2c2014-04-28 13:45:27 -07002541 } else {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002542 branch_type = Fixup::kUnconditionalLink; // BX.
Dave Allison65fcc2c2014-04-28 13:45:27 -07002543 }
2544 } else {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002545 branch_type = Fixup::kUnconditional; // B.
Dave Allison65fcc2c2014-04-28 13:45:27 -07002546 }
2547 } else {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002548 branch_type = Fixup::kConditional; // B<cond>.
Dave Allison65fcc2c2014-04-28 13:45:27 -07002549 }
2550
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002551 Fixup::Size size = use32bit ? Fixup::kBranch32Bit : Fixup::kBranch16Bit;
2552 FixupId branch_id = AddFixup(Fixup::Branch(pc, branch_type, size, cond));
2553
Dave Allison65fcc2c2014-04-28 13:45:27 -07002554 if (label->IsBound()) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002555 // The branch is to a bound label which means that it's a backwards branch.
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002556 GetFixup(branch_id)->Resolve(label->Position());
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002557 Emit16(0);
Vladimir Markofbeb4ae2015-06-16 11:32:01 +00002558 } else {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002559 // Branch target is an unbound label. Add it to a singly-linked list maintained within
2560 // the code with the label serving as the head.
2561 Emit16(static_cast<uint16_t>(label->position_));
2562 label->LinkTo(branch_id);
Vladimir Markof38caa62015-05-29 15:50:18 +01002563 }
Vladimir Markocf93a5c2015-06-16 11:33:24 +00002564
2565 if (use32bit) {
2566 Emit16(0);
2567 }
2568 DCHECK_EQ(buffer_.Size() - pc, GetFixup(branch_id)->GetSizeInBytes());
Dave Allison65fcc2c2014-04-28 13:45:27 -07002569}
2570
2571
2572void Thumb2Assembler::clz(Register rd, Register rm, Condition cond) {
2573 CHECK_NE(rd, kNoRegister);
2574 CHECK_NE(rm, kNoRegister);
2575 CheckCondition(cond);
2576 CHECK_NE(rd, PC);
2577 CHECK_NE(rm, PC);
2578 int32_t encoding = B31 | B30 | B29 | B28 | B27 |
2579 B25 | B23 | B21 | B20 |
2580 static_cast<uint32_t>(rm) << 16 |
2581 0xf << 12 |
2582 static_cast<uint32_t>(rd) << 8 |
2583 B7 |
2584 static_cast<uint32_t>(rm);
2585 Emit32(encoding);
2586}
2587
2588
2589void Thumb2Assembler::movw(Register rd, uint16_t imm16, Condition cond) {
2590 CheckCondition(cond);
Vladimir Markob4536b72015-11-24 13:45:23 +00002591 // Always 32 bits, encoding T3. (Other encondings are called MOV, not MOVW.)
2592 uint32_t imm4 = (imm16 >> 12) & 15U /* 0b1111 */;
2593 uint32_t i = (imm16 >> 11) & 1U /* 0b1 */;
2594 uint32_t imm3 = (imm16 >> 8) & 7U /* 0b111 */;
2595 uint32_t imm8 = imm16 & 0xff;
2596 int32_t encoding = B31 | B30 | B29 | B28 |
2597 B25 | B22 |
2598 static_cast<uint32_t>(rd) << 8 |
2599 i << 26 |
2600 imm4 << 16 |
2601 imm3 << 12 |
2602 imm8;
2603 Emit32(encoding);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002604}
2605
2606
2607void Thumb2Assembler::movt(Register rd, uint16_t imm16, Condition cond) {
2608 CheckCondition(cond);
2609 // Always 32 bits.
Andreas Gampec8ccf682014-09-29 20:07:43 -07002610 uint32_t imm4 = (imm16 >> 12) & 15U /* 0b1111 */;
2611 uint32_t i = (imm16 >> 11) & 1U /* 0b1 */;
2612 uint32_t imm3 = (imm16 >> 8) & 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002613 uint32_t imm8 = imm16 & 0xff;
2614 int32_t encoding = B31 | B30 | B29 | B28 |
2615 B25 | B23 | B22 |
2616 static_cast<uint32_t>(rd) << 8 |
2617 i << 26 |
2618 imm4 << 16 |
2619 imm3 << 12 |
2620 imm8;
2621 Emit32(encoding);
2622}
2623
2624
Scott Wakeling9ee23f42015-07-23 10:44:35 +01002625void Thumb2Assembler::rbit(Register rd, Register rm, Condition cond) {
2626 CHECK_NE(rd, kNoRegister);
2627 CHECK_NE(rm, kNoRegister);
2628 CheckCondition(cond);
2629 CHECK_NE(rd, PC);
2630 CHECK_NE(rm, PC);
2631 CHECK_NE(rd, SP);
2632 CHECK_NE(rm, SP);
2633 int32_t encoding = B31 | B30 | B29 | B28 | B27 |
2634 B25 | B23 | B20 |
2635 static_cast<uint32_t>(rm) << 16 |
2636 0xf << 12 |
2637 static_cast<uint32_t>(rd) << 8 |
2638 B7 | B5 |
2639 static_cast<uint32_t>(rm);
2640 Emit32(encoding);
2641}
2642
2643
Dave Allison65fcc2c2014-04-28 13:45:27 -07002644void Thumb2Assembler::ldrex(Register rt, Register rn, uint16_t imm, Condition cond) {
2645 CHECK_NE(rn, kNoRegister);
2646 CHECK_NE(rt, kNoRegister);
2647 CheckCondition(cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002648 CHECK_LT(imm, (1u << 10));
2649
2650 int32_t encoding = B31 | B30 | B29 | B27 | B22 | B20 |
2651 static_cast<uint32_t>(rn) << 16 |
2652 static_cast<uint32_t>(rt) << 12 |
2653 0xf << 8 |
2654 imm >> 2;
2655 Emit32(encoding);
2656}
2657
2658
2659void Thumb2Assembler::ldrex(Register rt, Register rn, Condition cond) {
2660 ldrex(rt, rn, 0, cond);
2661}
2662
2663
2664void Thumb2Assembler::strex(Register rd,
2665 Register rt,
2666 Register rn,
2667 uint16_t imm,
2668 Condition cond) {
2669 CHECK_NE(rn, kNoRegister);
2670 CHECK_NE(rd, kNoRegister);
2671 CHECK_NE(rt, kNoRegister);
2672 CheckCondition(cond);
2673 CHECK_LT(imm, (1u << 10));
2674
2675 int32_t encoding = B31 | B30 | B29 | B27 | B22 |
2676 static_cast<uint32_t>(rn) << 16 |
2677 static_cast<uint32_t>(rt) << 12 |
2678 static_cast<uint32_t>(rd) << 8 |
2679 imm >> 2;
2680 Emit32(encoding);
2681}
2682
2683
Calin Juravle52c48962014-12-16 17:02:57 +00002684void Thumb2Assembler::ldrexd(Register rt, Register rt2, Register rn, Condition cond) {
2685 CHECK_NE(rn, kNoRegister);
2686 CHECK_NE(rt, kNoRegister);
2687 CHECK_NE(rt2, kNoRegister);
2688 CHECK_NE(rt, rt2);
2689 CheckCondition(cond);
2690
2691 int32_t encoding = B31 | B30 | B29 | B27 | B23 | B22 | B20 |
2692 static_cast<uint32_t>(rn) << 16 |
2693 static_cast<uint32_t>(rt) << 12 |
2694 static_cast<uint32_t>(rt2) << 8 |
2695 B6 | B5 | B4 | B3 | B2 | B1 | B0;
2696 Emit32(encoding);
2697}
2698
2699
Dave Allison65fcc2c2014-04-28 13:45:27 -07002700void Thumb2Assembler::strex(Register rd,
2701 Register rt,
2702 Register rn,
2703 Condition cond) {
2704 strex(rd, rt, rn, 0, cond);
2705}
2706
2707
Calin Juravle52c48962014-12-16 17:02:57 +00002708void Thumb2Assembler::strexd(Register rd, Register rt, Register rt2, Register rn, Condition cond) {
2709 CHECK_NE(rd, kNoRegister);
2710 CHECK_NE(rn, kNoRegister);
2711 CHECK_NE(rt, kNoRegister);
2712 CHECK_NE(rt2, kNoRegister);
2713 CHECK_NE(rt, rt2);
2714 CHECK_NE(rd, rt);
2715 CHECK_NE(rd, rt2);
2716 CheckCondition(cond);
2717
2718 int32_t encoding = B31 | B30 | B29 | B27 | B23 | B22 |
2719 static_cast<uint32_t>(rn) << 16 |
2720 static_cast<uint32_t>(rt) << 12 |
2721 static_cast<uint32_t>(rt2) << 8 |
2722 B6 | B5 | B4 |
2723 static_cast<uint32_t>(rd);
2724 Emit32(encoding);
2725}
2726
2727
Dave Allison65fcc2c2014-04-28 13:45:27 -07002728void Thumb2Assembler::clrex(Condition cond) {
2729 CheckCondition(cond);
2730 int32_t encoding = B31 | B30 | B29 | B27 | B28 | B25 | B24 | B23 |
2731 B21 | B20 |
2732 0xf << 16 |
2733 B15 |
2734 0xf << 8 |
2735 B5 |
2736 0xf;
2737 Emit32(encoding);
2738}
2739
2740
2741void Thumb2Assembler::nop(Condition cond) {
2742 CheckCondition(cond);
Andreas Gampec8ccf682014-09-29 20:07:43 -07002743 uint16_t encoding = B15 | B13 | B12 |
Dave Allison65fcc2c2014-04-28 13:45:27 -07002744 B11 | B10 | B9 | B8;
Andreas Gampec8ccf682014-09-29 20:07:43 -07002745 Emit16(static_cast<int16_t>(encoding));
Dave Allison65fcc2c2014-04-28 13:45:27 -07002746}
2747
2748
2749void Thumb2Assembler::vmovsr(SRegister sn, Register rt, Condition cond) {
2750 CHECK_NE(sn, kNoSRegister);
2751 CHECK_NE(rt, kNoRegister);
2752 CHECK_NE(rt, SP);
2753 CHECK_NE(rt, PC);
2754 CheckCondition(cond);
2755 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2756 B27 | B26 | B25 |
2757 ((static_cast<int32_t>(sn) >> 1)*B16) |
2758 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
2759 ((static_cast<int32_t>(sn) & 1)*B7) | B4;
2760 Emit32(encoding);
2761}
2762
2763
2764void Thumb2Assembler::vmovrs(Register rt, SRegister sn, Condition cond) {
2765 CHECK_NE(sn, kNoSRegister);
2766 CHECK_NE(rt, kNoRegister);
2767 CHECK_NE(rt, SP);
2768 CHECK_NE(rt, PC);
2769 CheckCondition(cond);
2770 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2771 B27 | B26 | B25 | B20 |
2772 ((static_cast<int32_t>(sn) >> 1)*B16) |
2773 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
2774 ((static_cast<int32_t>(sn) & 1)*B7) | B4;
2775 Emit32(encoding);
2776}
2777
2778
2779void Thumb2Assembler::vmovsrr(SRegister sm, Register rt, Register rt2,
2780 Condition cond) {
2781 CHECK_NE(sm, kNoSRegister);
2782 CHECK_NE(sm, S31);
2783 CHECK_NE(rt, kNoRegister);
2784 CHECK_NE(rt, SP);
2785 CHECK_NE(rt, PC);
2786 CHECK_NE(rt2, kNoRegister);
2787 CHECK_NE(rt2, SP);
2788 CHECK_NE(rt2, PC);
2789 CheckCondition(cond);
2790 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2791 B27 | B26 | B22 |
2792 (static_cast<int32_t>(rt2)*B16) |
2793 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
2794 ((static_cast<int32_t>(sm) & 1)*B5) | B4 |
2795 (static_cast<int32_t>(sm) >> 1);
2796 Emit32(encoding);
2797}
2798
2799
2800void Thumb2Assembler::vmovrrs(Register rt, Register rt2, SRegister sm,
2801 Condition cond) {
2802 CHECK_NE(sm, kNoSRegister);
2803 CHECK_NE(sm, S31);
2804 CHECK_NE(rt, kNoRegister);
2805 CHECK_NE(rt, SP);
2806 CHECK_NE(rt, PC);
2807 CHECK_NE(rt2, kNoRegister);
2808 CHECK_NE(rt2, SP);
2809 CHECK_NE(rt2, PC);
2810 CHECK_NE(rt, rt2);
2811 CheckCondition(cond);
2812 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2813 B27 | B26 | B22 | B20 |
2814 (static_cast<int32_t>(rt2)*B16) |
2815 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
2816 ((static_cast<int32_t>(sm) & 1)*B5) | B4 |
2817 (static_cast<int32_t>(sm) >> 1);
2818 Emit32(encoding);
2819}
2820
2821
2822void Thumb2Assembler::vmovdrr(DRegister dm, Register rt, Register rt2,
2823 Condition cond) {
2824 CHECK_NE(dm, kNoDRegister);
2825 CHECK_NE(rt, kNoRegister);
2826 CHECK_NE(rt, SP);
2827 CHECK_NE(rt, PC);
2828 CHECK_NE(rt2, kNoRegister);
2829 CHECK_NE(rt2, SP);
2830 CHECK_NE(rt2, PC);
2831 CheckCondition(cond);
2832 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2833 B27 | B26 | B22 |
2834 (static_cast<int32_t>(rt2)*B16) |
2835 (static_cast<int32_t>(rt)*B12) | B11 | B9 | B8 |
2836 ((static_cast<int32_t>(dm) >> 4)*B5) | B4 |
2837 (static_cast<int32_t>(dm) & 0xf);
2838 Emit32(encoding);
2839}
2840
2841
2842void Thumb2Assembler::vmovrrd(Register rt, Register rt2, DRegister dm,
2843 Condition cond) {
2844 CHECK_NE(dm, kNoDRegister);
2845 CHECK_NE(rt, kNoRegister);
2846 CHECK_NE(rt, SP);
2847 CHECK_NE(rt, PC);
2848 CHECK_NE(rt2, kNoRegister);
2849 CHECK_NE(rt2, SP);
2850 CHECK_NE(rt2, PC);
2851 CHECK_NE(rt, rt2);
2852 CheckCondition(cond);
2853 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2854 B27 | B26 | B22 | B20 |
2855 (static_cast<int32_t>(rt2)*B16) |
2856 (static_cast<int32_t>(rt)*B12) | B11 | B9 | B8 |
2857 ((static_cast<int32_t>(dm) >> 4)*B5) | B4 |
2858 (static_cast<int32_t>(dm) & 0xf);
2859 Emit32(encoding);
2860}
2861
2862
2863void Thumb2Assembler::vldrs(SRegister sd, const Address& ad, Condition cond) {
2864 const Address& addr = static_cast<const Address&>(ad);
2865 CHECK_NE(sd, kNoSRegister);
2866 CheckCondition(cond);
2867 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2868 B27 | B26 | B24 | B20 |
2869 ((static_cast<int32_t>(sd) & 1)*B22) |
2870 ((static_cast<int32_t>(sd) >> 1)*B12) |
2871 B11 | B9 | addr.vencoding();
2872 Emit32(encoding);
2873}
2874
2875
2876void Thumb2Assembler::vstrs(SRegister sd, const Address& ad, Condition cond) {
2877 const Address& addr = static_cast<const Address&>(ad);
2878 CHECK_NE(static_cast<Register>(addr.encodingArm() & (0xf << kRnShift)), PC);
2879 CHECK_NE(sd, kNoSRegister);
2880 CheckCondition(cond);
2881 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2882 B27 | B26 | B24 |
2883 ((static_cast<int32_t>(sd) & 1)*B22) |
2884 ((static_cast<int32_t>(sd) >> 1)*B12) |
2885 B11 | B9 | addr.vencoding();
2886 Emit32(encoding);
2887}
2888
2889
2890void Thumb2Assembler::vldrd(DRegister dd, const Address& ad, Condition cond) {
2891 const Address& addr = static_cast<const Address&>(ad);
2892 CHECK_NE(dd, kNoDRegister);
2893 CheckCondition(cond);
2894 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2895 B27 | B26 | B24 | B20 |
2896 ((static_cast<int32_t>(dd) >> 4)*B22) |
2897 ((static_cast<int32_t>(dd) & 0xf)*B12) |
2898 B11 | B9 | B8 | addr.vencoding();
2899 Emit32(encoding);
2900}
2901
2902
2903void Thumb2Assembler::vstrd(DRegister dd, const Address& ad, Condition cond) {
2904 const Address& addr = static_cast<const Address&>(ad);
2905 CHECK_NE(static_cast<Register>(addr.encodingArm() & (0xf << kRnShift)), PC);
2906 CHECK_NE(dd, kNoDRegister);
2907 CheckCondition(cond);
2908 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2909 B27 | B26 | B24 |
2910 ((static_cast<int32_t>(dd) >> 4)*B22) |
2911 ((static_cast<int32_t>(dd) & 0xf)*B12) |
2912 B11 | B9 | B8 | addr.vencoding();
2913 Emit32(encoding);
2914}
2915
2916
2917void Thumb2Assembler::vpushs(SRegister reg, int nregs, Condition cond) {
2918 EmitVPushPop(static_cast<uint32_t>(reg), nregs, true, false, cond);
2919}
2920
2921
2922void Thumb2Assembler::vpushd(DRegister reg, int nregs, Condition cond) {
2923 EmitVPushPop(static_cast<uint32_t>(reg), nregs, true, true, cond);
2924}
2925
2926
2927void Thumb2Assembler::vpops(SRegister reg, int nregs, Condition cond) {
2928 EmitVPushPop(static_cast<uint32_t>(reg), nregs, false, false, cond);
2929}
2930
2931
2932void Thumb2Assembler::vpopd(DRegister reg, int nregs, Condition cond) {
2933 EmitVPushPop(static_cast<uint32_t>(reg), nregs, false, true, cond);
2934}
2935
2936
2937void Thumb2Assembler::EmitVPushPop(uint32_t reg, int nregs, bool push, bool dbl, Condition cond) {
2938 CheckCondition(cond);
2939
2940 uint32_t D;
2941 uint32_t Vd;
2942 if (dbl) {
2943 // Encoded as D:Vd.
2944 D = (reg >> 4) & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -07002945 Vd = reg & 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002946 } else {
2947 // Encoded as Vd:D.
2948 D = reg & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -07002949 Vd = (reg >> 1) & 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002950 }
2951 int32_t encoding = B27 | B26 | B21 | B19 | B18 | B16 |
2952 B11 | B9 |
2953 (dbl ? B8 : 0) |
2954 (push ? B24 : (B23 | B20)) |
Andreas Gampec8ccf682014-09-29 20:07:43 -07002955 14U /* 0b1110 */ << 28 |
Dave Allison65fcc2c2014-04-28 13:45:27 -07002956 nregs << (dbl ? 1 : 0) |
2957 D << 22 |
2958 Vd << 12;
2959 Emit32(encoding);
2960}
2961
2962
2963void Thumb2Assembler::EmitVFPsss(Condition cond, int32_t opcode,
2964 SRegister sd, SRegister sn, SRegister sm) {
2965 CHECK_NE(sd, kNoSRegister);
2966 CHECK_NE(sn, kNoSRegister);
2967 CHECK_NE(sm, kNoSRegister);
2968 CheckCondition(cond);
2969 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2970 B27 | B26 | B25 | B11 | B9 | opcode |
2971 ((static_cast<int32_t>(sd) & 1)*B22) |
2972 ((static_cast<int32_t>(sn) >> 1)*B16) |
2973 ((static_cast<int32_t>(sd) >> 1)*B12) |
2974 ((static_cast<int32_t>(sn) & 1)*B7) |
2975 ((static_cast<int32_t>(sm) & 1)*B5) |
2976 (static_cast<int32_t>(sm) >> 1);
2977 Emit32(encoding);
2978}
2979
2980
2981void Thumb2Assembler::EmitVFPddd(Condition cond, int32_t opcode,
2982 DRegister dd, DRegister dn, DRegister dm) {
2983 CHECK_NE(dd, kNoDRegister);
2984 CHECK_NE(dn, kNoDRegister);
2985 CHECK_NE(dm, kNoDRegister);
2986 CheckCondition(cond);
2987 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2988 B27 | B26 | B25 | B11 | B9 | B8 | opcode |
2989 ((static_cast<int32_t>(dd) >> 4)*B22) |
2990 ((static_cast<int32_t>(dn) & 0xf)*B16) |
2991 ((static_cast<int32_t>(dd) & 0xf)*B12) |
2992 ((static_cast<int32_t>(dn) >> 4)*B7) |
2993 ((static_cast<int32_t>(dm) >> 4)*B5) |
2994 (static_cast<int32_t>(dm) & 0xf);
2995 Emit32(encoding);
2996}
2997
2998
2999void Thumb2Assembler::EmitVFPsd(Condition cond, int32_t opcode,
3000 SRegister sd, DRegister dm) {
3001 CHECK_NE(sd, kNoSRegister);
3002 CHECK_NE(dm, kNoDRegister);
3003 CheckCondition(cond);
3004 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
3005 B27 | B26 | B25 | B11 | B9 | opcode |
3006 ((static_cast<int32_t>(sd) & 1)*B22) |
3007 ((static_cast<int32_t>(sd) >> 1)*B12) |
3008 ((static_cast<int32_t>(dm) >> 4)*B5) |
3009 (static_cast<int32_t>(dm) & 0xf);
3010 Emit32(encoding);
3011}
3012
3013
3014void Thumb2Assembler::EmitVFPds(Condition cond, int32_t opcode,
3015 DRegister dd, SRegister sm) {
3016 CHECK_NE(dd, kNoDRegister);
3017 CHECK_NE(sm, kNoSRegister);
3018 CheckCondition(cond);
3019 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
3020 B27 | B26 | B25 | B11 | B9 | opcode |
3021 ((static_cast<int32_t>(dd) >> 4)*B22) |
3022 ((static_cast<int32_t>(dd) & 0xf)*B12) |
3023 ((static_cast<int32_t>(sm) & 1)*B5) |
3024 (static_cast<int32_t>(sm) >> 1);
3025 Emit32(encoding);
3026}
3027
3028
3029void Thumb2Assembler::vmstat(Condition cond) { // VMRS APSR_nzcv, FPSCR.
Calin Juravleddb7df22014-11-25 20:56:51 +00003030 CHECK_NE(cond, kNoCondition);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003031 CheckCondition(cond);
Calin Juravleddb7df22014-11-25 20:56:51 +00003032 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
3033 B27 | B26 | B25 | B23 | B22 | B21 | B20 | B16 |
3034 (static_cast<int32_t>(PC)*B12) |
3035 B11 | B9 | B4;
3036 Emit32(encoding);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003037}
3038
3039
3040void Thumb2Assembler::svc(uint32_t imm8) {
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08003041 CHECK(IsUint<8>(imm8)) << imm8;
Dave Allison65fcc2c2014-04-28 13:45:27 -07003042 int16_t encoding = B15 | B14 | B12 |
3043 B11 | B10 | B9 | B8 |
3044 imm8;
3045 Emit16(encoding);
3046}
3047
3048
3049void Thumb2Assembler::bkpt(uint16_t imm8) {
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08003050 CHECK(IsUint<8>(imm8)) << imm8;
Dave Allison65fcc2c2014-04-28 13:45:27 -07003051 int16_t encoding = B15 | B13 | B12 |
3052 B11 | B10 | B9 |
3053 imm8;
3054 Emit16(encoding);
3055}
3056
3057// Convert the given IT state to a mask bit given bit 0 of the first
3058// condition and a shift position.
3059static uint8_t ToItMask(ItState s, uint8_t firstcond0, uint8_t shift) {
3060 switch (s) {
3061 case kItOmitted: return 1 << shift;
3062 case kItThen: return firstcond0 << shift;
3063 case kItElse: return !firstcond0 << shift;
3064 }
3065 return 0;
3066}
3067
3068
3069// Set the IT condition in the given position for the given state. This is used
3070// to check that conditional instructions match the preceding IT statement.
3071void Thumb2Assembler::SetItCondition(ItState s, Condition cond, uint8_t index) {
3072 switch (s) {
3073 case kItOmitted: it_conditions_[index] = AL; break;
3074 case kItThen: it_conditions_[index] = cond; break;
3075 case kItElse:
3076 it_conditions_[index] = static_cast<Condition>(static_cast<uint8_t>(cond) ^ 1);
3077 break;
3078 }
3079}
3080
3081
3082void Thumb2Assembler::it(Condition firstcond, ItState i1, ItState i2, ItState i3) {
3083 CheckCondition(AL); // Not allowed in IT block.
3084 uint8_t firstcond0 = static_cast<uint8_t>(firstcond) & 1;
3085
3086 // All conditions to AL.
3087 for (uint8_t i = 0; i < 4; ++i) {
3088 it_conditions_[i] = AL;
3089 }
3090
3091 SetItCondition(kItThen, firstcond, 0);
3092 uint8_t mask = ToItMask(i1, firstcond0, 3);
3093 SetItCondition(i1, firstcond, 1);
3094
3095 if (i1 != kItOmitted) {
3096 mask |= ToItMask(i2, firstcond0, 2);
3097 SetItCondition(i2, firstcond, 2);
3098 if (i2 != kItOmitted) {
3099 mask |= ToItMask(i3, firstcond0, 1);
3100 SetItCondition(i3, firstcond, 3);
3101 if (i3 != kItOmitted) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07003102 mask |= 1U /* 0b0001 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07003103 }
3104 }
3105 }
3106
3107 // Start at first condition.
3108 it_cond_index_ = 0;
3109 next_condition_ = it_conditions_[0];
3110 uint16_t encoding = B15 | B13 | B12 |
3111 B11 | B10 | B9 | B8 |
3112 firstcond << 4 |
3113 mask;
3114 Emit16(encoding);
3115}
3116
3117
3118void Thumb2Assembler::cbz(Register rn, Label* label) {
3119 CheckCondition(AL);
3120 if (label->IsBound()) {
3121 LOG(FATAL) << "cbz can only be used to branch forwards";
Vladimir Markoe8469c12014-11-26 18:09:30 +00003122 UNREACHABLE();
Nicolas Geoffrayd56376c2015-05-21 12:32:34 +00003123 } else if (IsHighRegister(rn)) {
3124 LOG(FATAL) << "cbz can only be used with low registers";
3125 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07003126 } else {
3127 uint16_t branchid = EmitCompareAndBranch(rn, static_cast<uint16_t>(label->position_), false);
3128 label->LinkTo(branchid);
3129 }
3130}
3131
3132
3133void Thumb2Assembler::cbnz(Register rn, Label* label) {
3134 CheckCondition(AL);
3135 if (label->IsBound()) {
3136 LOG(FATAL) << "cbnz can only be used to branch forwards";
Vladimir Markoe8469c12014-11-26 18:09:30 +00003137 UNREACHABLE();
Nicolas Geoffrayd56376c2015-05-21 12:32:34 +00003138 } else if (IsHighRegister(rn)) {
3139 LOG(FATAL) << "cbnz can only be used with low registers";
3140 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07003141 } else {
3142 uint16_t branchid = EmitCompareAndBranch(rn, static_cast<uint16_t>(label->position_), true);
3143 label->LinkTo(branchid);
3144 }
3145}
3146
3147
3148void Thumb2Assembler::blx(Register rm, Condition cond) {
3149 CHECK_NE(rm, kNoRegister);
3150 CheckCondition(cond);
3151 int16_t encoding = B14 | B10 | B9 | B8 | B7 | static_cast<int16_t>(rm) << 3;
3152 Emit16(encoding);
3153}
3154
3155
3156void Thumb2Assembler::bx(Register rm, Condition cond) {
3157 CHECK_NE(rm, kNoRegister);
3158 CheckCondition(cond);
3159 int16_t encoding = B14 | B10 | B9 | B8 | static_cast<int16_t>(rm) << 3;
3160 Emit16(encoding);
3161}
3162
3163
3164void Thumb2Assembler::Push(Register rd, Condition cond) {
3165 str(rd, Address(SP, -kRegisterSize, Address::PreIndex), cond);
3166}
3167
3168
3169void Thumb2Assembler::Pop(Register rd, Condition cond) {
3170 ldr(rd, Address(SP, kRegisterSize, Address::PostIndex), cond);
3171}
3172
3173
3174void Thumb2Assembler::PushList(RegList regs, Condition cond) {
3175 stm(DB_W, SP, regs, cond);
3176}
3177
3178
3179void Thumb2Assembler::PopList(RegList regs, Condition cond) {
3180 ldm(IA_W, SP, regs, cond);
3181}
3182
3183
3184void Thumb2Assembler::Mov(Register rd, Register rm, Condition cond) {
3185 if (cond != AL || rd != rm) {
3186 mov(rd, ShifterOperand(rm), cond);
3187 }
3188}
3189
3190
Dave Allison65fcc2c2014-04-28 13:45:27 -07003191void Thumb2Assembler::Bind(Label* label) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00003192 BindLabel(label, buffer_.Size());
Dave Allison65fcc2c2014-04-28 13:45:27 -07003193}
3194
3195
3196void Thumb2Assembler::Lsl(Register rd, Register rm, uint32_t shift_imm,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003197 Condition cond, SetCc set_cc) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00003198 CHECK_LE(shift_imm, 31u);
Dave Allison45fdb932014-06-25 12:37:10 -07003199 CheckCondition(cond);
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003200 EmitShift(rd, rm, LSL, shift_imm, cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003201}
3202
3203
3204void Thumb2Assembler::Lsr(Register rd, Register rm, uint32_t shift_imm,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003205 Condition cond, SetCc set_cc) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00003206 CHECK(1u <= shift_imm && shift_imm <= 32u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003207 if (shift_imm == 32) shift_imm = 0; // Comply to UAL syntax.
Dave Allison45fdb932014-06-25 12:37:10 -07003208 CheckCondition(cond);
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003209 EmitShift(rd, rm, LSR, shift_imm, cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003210}
3211
3212
3213void Thumb2Assembler::Asr(Register rd, Register rm, uint32_t shift_imm,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003214 Condition cond, SetCc set_cc) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00003215 CHECK(1u <= shift_imm && shift_imm <= 32u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003216 if (shift_imm == 32) shift_imm = 0; // Comply to UAL syntax.
Dave Allison45fdb932014-06-25 12:37:10 -07003217 CheckCondition(cond);
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003218 EmitShift(rd, rm, ASR, shift_imm, cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003219}
3220
3221
3222void Thumb2Assembler::Ror(Register rd, Register rm, uint32_t shift_imm,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003223 Condition cond, SetCc set_cc) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00003224 CHECK(1u <= shift_imm && shift_imm <= 31u);
Dave Allison45fdb932014-06-25 12:37:10 -07003225 CheckCondition(cond);
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003226 EmitShift(rd, rm, ROR, shift_imm, cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003227}
3228
3229
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003230void Thumb2Assembler::Rrx(Register rd, Register rm, Condition cond, SetCc set_cc) {
Dave Allison45fdb932014-06-25 12:37:10 -07003231 CheckCondition(cond);
Vladimir Markof9d741e2015-11-20 15:08:11 +00003232 EmitShift(rd, rm, RRX, 0, cond, set_cc);
Dave Allison45fdb932014-06-25 12:37:10 -07003233}
3234
3235
3236void Thumb2Assembler::Lsl(Register rd, Register rm, Register rn,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003237 Condition cond, SetCc set_cc) {
Dave Allison45fdb932014-06-25 12:37:10 -07003238 CheckCondition(cond);
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003239 EmitShift(rd, rm, LSL, rn, cond, set_cc);
Dave Allison45fdb932014-06-25 12:37:10 -07003240}
3241
3242
3243void Thumb2Assembler::Lsr(Register rd, Register rm, Register rn,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003244 Condition cond, SetCc set_cc) {
Dave Allison45fdb932014-06-25 12:37:10 -07003245 CheckCondition(cond);
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003246 EmitShift(rd, rm, LSR, rn, cond, set_cc);
Dave Allison45fdb932014-06-25 12:37:10 -07003247}
3248
3249
3250void Thumb2Assembler::Asr(Register rd, Register rm, Register rn,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003251 Condition cond, SetCc set_cc) {
Dave Allison45fdb932014-06-25 12:37:10 -07003252 CheckCondition(cond);
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003253 EmitShift(rd, rm, ASR, rn, cond, set_cc);
Dave Allison45fdb932014-06-25 12:37:10 -07003254}
3255
3256
3257void Thumb2Assembler::Ror(Register rd, Register rm, Register rn,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003258 Condition cond, SetCc set_cc) {
Dave Allison45fdb932014-06-25 12:37:10 -07003259 CheckCondition(cond);
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01003260 EmitShift(rd, rm, ROR, rn, cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003261}
3262
3263
3264int32_t Thumb2Assembler::EncodeBranchOffset(int32_t offset, int32_t inst) {
3265 // The offset is off by 4 due to the way the ARM CPUs read PC.
3266 offset -= 4;
3267 offset >>= 1;
3268
3269 uint32_t value = 0;
3270 // There are two different encodings depending on the value of bit 12. In one case
3271 // intermediate values are calculated using the sign bit.
3272 if ((inst & B12) == B12) {
3273 // 25 bits of offset.
3274 uint32_t signbit = (offset >> 31) & 0x1;
3275 uint32_t i1 = (offset >> 22) & 0x1;
3276 uint32_t i2 = (offset >> 21) & 0x1;
3277 uint32_t imm10 = (offset >> 11) & 0x03ff;
3278 uint32_t imm11 = offset & 0x07ff;
3279 uint32_t j1 = (i1 ^ signbit) ? 0 : 1;
3280 uint32_t j2 = (i2 ^ signbit) ? 0 : 1;
3281 value = (signbit << 26) | (j1 << 13) | (j2 << 11) | (imm10 << 16) |
3282 imm11;
3283 // Remove the offset from the current encoding.
3284 inst &= ~(0x3ff << 16 | 0x7ff);
3285 } else {
3286 uint32_t signbit = (offset >> 31) & 0x1;
3287 uint32_t imm6 = (offset >> 11) & 0x03f;
3288 uint32_t imm11 = offset & 0x07ff;
3289 uint32_t j1 = (offset >> 19) & 1;
3290 uint32_t j2 = (offset >> 17) & 1;
3291 value = (signbit << 26) | (j1 << 13) | (j2 << 11) | (imm6 << 16) |
3292 imm11;
3293 // Remove the offset from the current encoding.
3294 inst &= ~(0x3f << 16 | 0x7ff);
3295 }
3296 // Mask out offset bits in current instruction.
3297 inst &= ~(B26 | B13 | B11);
3298 inst |= value;
3299 return inst;
3300}
3301
3302
3303int Thumb2Assembler::DecodeBranchOffset(int32_t instr) {
3304 int32_t imm32;
3305 if ((instr & B12) == B12) {
3306 uint32_t S = (instr >> 26) & 1;
3307 uint32_t J2 = (instr >> 11) & 1;
3308 uint32_t J1 = (instr >> 13) & 1;
3309 uint32_t imm10 = (instr >> 16) & 0x3FF;
3310 uint32_t imm11 = instr & 0x7FF;
3311
3312 uint32_t I1 = ~(J1 ^ S) & 1;
3313 uint32_t I2 = ~(J2 ^ S) & 1;
3314 imm32 = (S << 24) | (I1 << 23) | (I2 << 22) | (imm10 << 12) | (imm11 << 1);
3315 imm32 = (imm32 << 8) >> 8; // sign extend 24 bit immediate.
3316 } else {
3317 uint32_t S = (instr >> 26) & 1;
3318 uint32_t J2 = (instr >> 11) & 1;
3319 uint32_t J1 = (instr >> 13) & 1;
3320 uint32_t imm6 = (instr >> 16) & 0x3F;
3321 uint32_t imm11 = instr & 0x7FF;
3322
3323 imm32 = (S << 20) | (J2 << 19) | (J1 << 18) | (imm6 << 12) | (imm11 << 1);
3324 imm32 = (imm32 << 11) >> 11; // sign extend 21 bit immediate.
3325 }
3326 imm32 += 4;
3327 return imm32;
3328}
3329
Vladimir Markocf93a5c2015-06-16 11:33:24 +00003330uint32_t Thumb2Assembler::GetAdjustedPosition(uint32_t old_position) {
3331 // We can reconstruct the adjustment by going through all the fixups from the beginning
3332 // up to the old_position. Since we expect AdjustedPosition() to be called in a loop
3333 // with increasing old_position, we can use the data from last AdjustedPosition() to
3334 // continue where we left off and the whole loop should be O(m+n) where m is the number
3335 // of positions to adjust and n is the number of fixups.
3336 if (old_position < last_old_position_) {
3337 last_position_adjustment_ = 0u;
3338 last_old_position_ = 0u;
3339 last_fixup_id_ = 0u;
3340 }
3341 while (last_fixup_id_ != fixups_.size()) {
3342 Fixup* fixup = GetFixup(last_fixup_id_);
3343 if (fixup->GetLocation() >= old_position + last_position_adjustment_) {
3344 break;
3345 }
3346 if (fixup->GetSize() != fixup->GetOriginalSize()) {
3347 last_position_adjustment_ += fixup->GetSizeInBytes() - fixup->GetOriginalSizeInBytes();
3348 }
3349 ++last_fixup_id_;
3350 }
3351 last_old_position_ = old_position;
3352 return old_position + last_position_adjustment_;
3353}
3354
3355Literal* Thumb2Assembler::NewLiteral(size_t size, const uint8_t* data) {
3356 DCHECK(size == 4u || size == 8u) << size;
3357 literals_.emplace_back(size, data);
3358 return &literals_.back();
3359}
3360
3361void Thumb2Assembler::LoadLiteral(Register rt, Literal* literal) {
3362 DCHECK_EQ(literal->GetSize(), 4u);
3363 DCHECK(!literal->GetLabel()->IsBound());
3364 bool use32bit = IsForced32Bit() || IsHighRegister(rt);
3365 uint32_t location = buffer_.Size();
3366 Fixup::Size size = use32bit ? Fixup::kLiteral4KiB : Fixup::kLiteral1KiB;
3367 FixupId fixup_id = AddFixup(Fixup::LoadNarrowLiteral(location, rt, size));
3368 Emit16(static_cast<uint16_t>(literal->GetLabel()->position_));
3369 literal->GetLabel()->LinkTo(fixup_id);
3370 if (use32bit) {
3371 Emit16(0);
3372 }
3373 DCHECK_EQ(location + GetFixup(fixup_id)->GetSizeInBytes(), buffer_.Size());
3374}
3375
3376void Thumb2Assembler::LoadLiteral(Register rt, Register rt2, Literal* literal) {
3377 DCHECK_EQ(literal->GetSize(), 8u);
3378 DCHECK(!literal->GetLabel()->IsBound());
3379 uint32_t location = buffer_.Size();
3380 FixupId fixup_id =
3381 AddFixup(Fixup::LoadWideLiteral(location, rt, rt2, Fixup::kLongOrFPLiteral1KiB));
3382 Emit16(static_cast<uint16_t>(literal->GetLabel()->position_));
3383 literal->GetLabel()->LinkTo(fixup_id);
3384 Emit16(0);
3385 DCHECK_EQ(location + GetFixup(fixup_id)->GetSizeInBytes(), buffer_.Size());
3386}
3387
3388void Thumb2Assembler::LoadLiteral(SRegister sd, Literal* literal) {
3389 DCHECK_EQ(literal->GetSize(), 4u);
3390 DCHECK(!literal->GetLabel()->IsBound());
3391 uint32_t location = buffer_.Size();
3392 FixupId fixup_id = AddFixup(Fixup::LoadSingleLiteral(location, sd, Fixup::kLongOrFPLiteral1KiB));
3393 Emit16(static_cast<uint16_t>(literal->GetLabel()->position_));
3394 literal->GetLabel()->LinkTo(fixup_id);
3395 Emit16(0);
3396 DCHECK_EQ(location + GetFixup(fixup_id)->GetSizeInBytes(), buffer_.Size());
3397}
3398
3399void Thumb2Assembler::LoadLiteral(DRegister dd, Literal* literal) {
3400 DCHECK_EQ(literal->GetSize(), 8u);
3401 DCHECK(!literal->GetLabel()->IsBound());
3402 uint32_t location = buffer_.Size();
3403 FixupId fixup_id = AddFixup(Fixup::LoadDoubleLiteral(location, dd, Fixup::kLongOrFPLiteral1KiB));
3404 Emit16(static_cast<uint16_t>(literal->GetLabel()->position_));
3405 literal->GetLabel()->LinkTo(fixup_id);
3406 Emit16(0);
3407 DCHECK_EQ(location + GetFixup(fixup_id)->GetSizeInBytes(), buffer_.Size());
3408}
Dave Allison65fcc2c2014-04-28 13:45:27 -07003409
Dave Allison65fcc2c2014-04-28 13:45:27 -07003410
3411void Thumb2Assembler::AddConstant(Register rd, Register rn, int32_t value,
Vladimir Marko449b1092015-09-08 12:16:45 +01003412 Condition cond, SetCc set_cc) {
3413 if (value == 0 && set_cc != kCcSet) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07003414 if (rd != rn) {
3415 mov(rd, ShifterOperand(rn), cond);
3416 }
3417 return;
3418 }
3419 // We prefer to select the shorter code sequence rather than selecting add for
3420 // positive values and sub for negatives ones, which would slightly improve
3421 // the readability of generated code for some constants.
3422 ShifterOperand shifter_op;
Vladimir Markof5c09c32015-12-17 12:08:08 +00003423 if (ShifterOperandCanHold(rd, rn, ADD, value, set_cc, &shifter_op)) {
Vladimir Marko449b1092015-09-08 12:16:45 +01003424 add(rd, rn, shifter_op, cond, set_cc);
Vladimir Markof5c09c32015-12-17 12:08:08 +00003425 } else if (ShifterOperandCanHold(rd, rn, SUB, -value, set_cc, &shifter_op)) {
Vladimir Marko449b1092015-09-08 12:16:45 +01003426 sub(rd, rn, shifter_op, cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003427 } else {
3428 CHECK(rn != IP);
Vladimir Markof5c09c32015-12-17 12:08:08 +00003429 // If rd != rn, use rd as temp. This alows 16-bit ADD/SUB in more situations than using IP.
3430 Register temp = (rd != rn) ? rd : IP;
3431 if (ShifterOperandCanHold(temp, kNoRegister, MVN, ~value, set_cc, &shifter_op)) {
3432 mvn(temp, shifter_op, cond, kCcKeep);
3433 add(rd, rn, ShifterOperand(temp), cond, set_cc);
3434 } else if (ShifterOperandCanHold(temp, kNoRegister, MVN, ~(-value), set_cc, &shifter_op)) {
3435 mvn(temp, shifter_op, cond, kCcKeep);
3436 sub(rd, rn, ShifterOperand(temp), cond, set_cc);
3437 } else if (High16Bits(-value) == 0) {
3438 movw(temp, Low16Bits(-value), cond);
3439 sub(rd, rn, ShifterOperand(temp), cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003440 } else {
Vladimir Markof5c09c32015-12-17 12:08:08 +00003441 movw(temp, Low16Bits(value), cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003442 uint16_t value_high = High16Bits(value);
3443 if (value_high != 0) {
Vladimir Markof5c09c32015-12-17 12:08:08 +00003444 movt(temp, value_high, cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003445 }
Vladimir Markof5c09c32015-12-17 12:08:08 +00003446 add(rd, rn, ShifterOperand(temp), cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003447 }
3448 }
3449}
3450
Andreas Gampe7cffc3b2015-10-19 21:31:53 -07003451void Thumb2Assembler::CmpConstant(Register rn, int32_t value, Condition cond) {
3452 // We prefer to select the shorter code sequence rather than selecting add for
3453 // positive values and sub for negatives ones, which would slightly improve
3454 // the readability of generated code for some constants.
3455 ShifterOperand shifter_op;
Vladimir Markof5c09c32015-12-17 12:08:08 +00003456 if (ShifterOperandCanHold(kNoRegister, rn, CMP, value, kCcSet, &shifter_op)) {
Andreas Gampe7cffc3b2015-10-19 21:31:53 -07003457 cmp(rn, shifter_op, cond);
Vladimir Markof5c09c32015-12-17 12:08:08 +00003458 } else if (ShifterOperandCanHold(kNoRegister, rn, CMN, ~value, kCcSet, &shifter_op)) {
Andreas Gampe7cffc3b2015-10-19 21:31:53 -07003459 cmn(rn, shifter_op, cond);
3460 } else {
3461 CHECK(rn != IP);
3462 movw(IP, Low16Bits(value), cond);
3463 uint16_t value_high = High16Bits(value);
3464 if (value_high != 0) {
3465 movt(IP, value_high, cond);
3466 }
3467 cmp(rn, ShifterOperand(IP), cond);
3468 }
3469}
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00003470
Dave Allison65fcc2c2014-04-28 13:45:27 -07003471void Thumb2Assembler::LoadImmediate(Register rd, int32_t value, Condition cond) {
3472 ShifterOperand shifter_op;
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00003473 if (ShifterOperandCanHold(rd, R0, MOV, value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07003474 mov(rd, shifter_op, cond);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00003475 } else if (ShifterOperandCanHold(rd, R0, MVN, ~value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07003476 mvn(rd, shifter_op, cond);
3477 } else {
3478 movw(rd, Low16Bits(value), cond);
3479 uint16_t value_high = High16Bits(value);
3480 if (value_high != 0) {
3481 movt(rd, value_high, cond);
3482 }
3483 }
3484}
3485
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003486int32_t Thumb2Assembler::GetAllowedLoadOffsetBits(LoadOperandType type) {
3487 switch (type) {
3488 case kLoadSignedByte:
3489 case kLoadSignedHalfword:
3490 case kLoadUnsignedHalfword:
3491 case kLoadUnsignedByte:
3492 case kLoadWord:
3493 // We can encode imm12 offset.
3494 return 0xfffu;
3495 case kLoadSWord:
3496 case kLoadDWord:
3497 case kLoadWordPair:
3498 // We can encode imm8:'00' offset.
3499 return 0xff << 2;
3500 default:
3501 LOG(FATAL) << "UNREACHABLE";
3502 UNREACHABLE();
3503 }
3504}
3505
3506int32_t Thumb2Assembler::GetAllowedStoreOffsetBits(StoreOperandType type) {
3507 switch (type) {
3508 case kStoreHalfword:
3509 case kStoreByte:
3510 case kStoreWord:
3511 // We can encode imm12 offset.
3512 return 0xfff;
3513 case kStoreSWord:
3514 case kStoreDWord:
3515 case kStoreWordPair:
3516 // We can encode imm8:'00' offset.
3517 return 0xff << 2;
3518 default:
3519 LOG(FATAL) << "UNREACHABLE";
3520 UNREACHABLE();
3521 }
3522}
3523
3524bool Thumb2Assembler::CanSplitLoadStoreOffset(int32_t allowed_offset_bits,
3525 int32_t offset,
3526 /*out*/ int32_t* add_to_base,
3527 /*out*/ int32_t* offset_for_load_store) {
3528 int32_t other_bits = offset & ~allowed_offset_bits;
3529 if (ShifterOperandCanAlwaysHold(other_bits) || ShifterOperandCanAlwaysHold(-other_bits)) {
3530 *add_to_base = offset & ~allowed_offset_bits;
3531 *offset_for_load_store = offset & allowed_offset_bits;
3532 return true;
3533 }
3534 return false;
3535}
3536
3537int32_t Thumb2Assembler::AdjustLoadStoreOffset(int32_t allowed_offset_bits,
3538 Register temp,
3539 Register base,
3540 int32_t offset,
3541 Condition cond) {
3542 DCHECK_NE(offset & ~allowed_offset_bits, 0);
3543 int32_t add_to_base, offset_for_load;
3544 if (CanSplitLoadStoreOffset(allowed_offset_bits, offset, &add_to_base, &offset_for_load)) {
3545 AddConstant(temp, base, add_to_base, cond, kCcKeep);
3546 return offset_for_load;
3547 } else {
3548 LoadImmediate(temp, offset, cond);
3549 add(temp, temp, ShifterOperand(base), cond, kCcKeep);
3550 return 0;
3551 }
3552}
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00003553
Dave Allison65fcc2c2014-04-28 13:45:27 -07003554// Implementation note: this method must emit at most one instruction when
3555// Address::CanHoldLoadOffsetThumb.
3556void Thumb2Assembler::LoadFromOffset(LoadOperandType type,
3557 Register reg,
3558 Register base,
3559 int32_t offset,
3560 Condition cond) {
3561 if (!Address::CanHoldLoadOffsetThumb(type, offset)) {
Roland Levillain775ef492014-11-04 17:43:11 +00003562 CHECK_NE(base, IP);
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003563 // Inlined AdjustLoadStoreOffset() allows us to pull a few more tricks.
3564 int32_t allowed_offset_bits = GetAllowedLoadOffsetBits(type);
3565 DCHECK_NE(offset & ~allowed_offset_bits, 0);
3566 int32_t add_to_base, offset_for_load;
3567 if (CanSplitLoadStoreOffset(allowed_offset_bits, offset, &add_to_base, &offset_for_load)) {
3568 // Use reg for the adjusted base. If it's low reg, we may end up using 16-bit load.
3569 AddConstant(reg, base, add_to_base, cond, kCcKeep);
3570 base = reg;
3571 offset = offset_for_load;
3572 } else {
3573 Register temp = (reg == base) ? IP : reg;
3574 LoadImmediate(temp, offset, cond);
3575 // TODO: Implement indexed load (not available for LDRD) and use it here to avoid the ADD.
3576 // Use reg for the adjusted base. If it's low reg, we may end up using 16-bit load.
3577 add(reg, reg, ShifterOperand((reg == base) ? IP : base), cond, kCcKeep);
3578 base = reg;
3579 offset = 0;
3580 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07003581 }
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003582 DCHECK(Address::CanHoldLoadOffsetThumb(type, offset));
Dave Allison65fcc2c2014-04-28 13:45:27 -07003583 switch (type) {
3584 case kLoadSignedByte:
3585 ldrsb(reg, Address(base, offset), cond);
3586 break;
3587 case kLoadUnsignedByte:
3588 ldrb(reg, Address(base, offset), cond);
3589 break;
3590 case kLoadSignedHalfword:
3591 ldrsh(reg, Address(base, offset), cond);
3592 break;
3593 case kLoadUnsignedHalfword:
3594 ldrh(reg, Address(base, offset), cond);
3595 break;
3596 case kLoadWord:
3597 ldr(reg, Address(base, offset), cond);
3598 break;
3599 case kLoadWordPair:
3600 ldrd(reg, Address(base, offset), cond);
3601 break;
3602 default:
3603 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -07003604 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07003605 }
3606}
3607
Dave Allison65fcc2c2014-04-28 13:45:27 -07003608// Implementation note: this method must emit at most one instruction when
3609// Address::CanHoldLoadOffsetThumb, as expected by JIT::GuardedLoadFromOffset.
3610void Thumb2Assembler::LoadSFromOffset(SRegister reg,
3611 Register base,
3612 int32_t offset,
3613 Condition cond) {
3614 if (!Address::CanHoldLoadOffsetThumb(kLoadSWord, offset)) {
3615 CHECK_NE(base, IP);
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003616 offset = AdjustLoadStoreOffset(GetAllowedLoadOffsetBits(kLoadSWord), IP, base, offset, cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003617 base = IP;
Dave Allison65fcc2c2014-04-28 13:45:27 -07003618 }
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003619 DCHECK(Address::CanHoldLoadOffsetThumb(kLoadSWord, offset));
Dave Allison65fcc2c2014-04-28 13:45:27 -07003620 vldrs(reg, Address(base, offset), cond);
3621}
3622
3623
3624// Implementation note: this method must emit at most one instruction when
3625// Address::CanHoldLoadOffsetThumb, as expected by JIT::GuardedLoadFromOffset.
3626void Thumb2Assembler::LoadDFromOffset(DRegister reg,
3627 Register base,
3628 int32_t offset,
3629 Condition cond) {
3630 if (!Address::CanHoldLoadOffsetThumb(kLoadDWord, offset)) {
3631 CHECK_NE(base, IP);
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003632 offset = AdjustLoadStoreOffset(GetAllowedLoadOffsetBits(kLoadDWord), IP, base, offset, cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003633 base = IP;
Dave Allison65fcc2c2014-04-28 13:45:27 -07003634 }
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003635 DCHECK(Address::CanHoldLoadOffsetThumb(kLoadDWord, offset));
Dave Allison65fcc2c2014-04-28 13:45:27 -07003636 vldrd(reg, Address(base, offset), cond);
3637}
3638
3639
3640// Implementation note: this method must emit at most one instruction when
3641// Address::CanHoldStoreOffsetThumb.
3642void Thumb2Assembler::StoreToOffset(StoreOperandType type,
3643 Register reg,
3644 Register base,
3645 int32_t offset,
3646 Condition cond) {
Roland Levillain775ef492014-11-04 17:43:11 +00003647 Register tmp_reg = kNoRegister;
Dave Allison65fcc2c2014-04-28 13:45:27 -07003648 if (!Address::CanHoldStoreOffsetThumb(type, offset)) {
Roland Levillain775ef492014-11-04 17:43:11 +00003649 CHECK_NE(base, IP);
Roland Levillain23f02f32015-08-25 18:23:20 +01003650 if ((reg != IP) &&
3651 ((type != kStoreWordPair) || (reg + 1 != IP))) {
Roland Levillain775ef492014-11-04 17:43:11 +00003652 tmp_reg = IP;
3653 } else {
Roland Levillain4af147e2015-04-07 13:54:49 +01003654 // Be careful not to use IP twice (for `reg` (or `reg` + 1 in
Roland Levillain23f02f32015-08-25 18:23:20 +01003655 // the case of a word-pair store) and `base`) to build the
3656 // Address object used by the store instruction(s) below.
3657 // Instead, save R5 on the stack (or R6 if R5 is already used by
3658 // `base`), use it as secondary temporary register, and restore
3659 // it after the store instruction has been emitted.
3660 tmp_reg = (base != R5) ? R5 : R6;
Roland Levillain775ef492014-11-04 17:43:11 +00003661 Push(tmp_reg);
3662 if (base == SP) {
3663 offset += kRegisterSize;
3664 }
3665 }
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003666 // TODO: Implement indexed store (not available for STRD), inline AdjustLoadStoreOffset()
3667 // and in the "unsplittable" path get rid of the "add" by using the store indexed instead.
3668 offset = AdjustLoadStoreOffset(GetAllowedStoreOffsetBits(type), tmp_reg, base, offset, cond);
Roland Levillain775ef492014-11-04 17:43:11 +00003669 base = tmp_reg;
Dave Allison65fcc2c2014-04-28 13:45:27 -07003670 }
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003671 DCHECK(Address::CanHoldStoreOffsetThumb(type, offset));
Dave Allison65fcc2c2014-04-28 13:45:27 -07003672 switch (type) {
3673 case kStoreByte:
3674 strb(reg, Address(base, offset), cond);
3675 break;
3676 case kStoreHalfword:
3677 strh(reg, Address(base, offset), cond);
3678 break;
3679 case kStoreWord:
3680 str(reg, Address(base, offset), cond);
3681 break;
3682 case kStoreWordPair:
3683 strd(reg, Address(base, offset), cond);
3684 break;
3685 default:
3686 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -07003687 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07003688 }
Roland Levillain23f02f32015-08-25 18:23:20 +01003689 if ((tmp_reg != kNoRegister) && (tmp_reg != IP)) {
3690 CHECK((tmp_reg == R5) || (tmp_reg == R6));
Roland Levillain775ef492014-11-04 17:43:11 +00003691 Pop(tmp_reg);
3692 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07003693}
3694
3695
3696// Implementation note: this method must emit at most one instruction when
3697// Address::CanHoldStoreOffsetThumb, as expected by JIT::GuardedStoreToOffset.
3698void Thumb2Assembler::StoreSToOffset(SRegister reg,
3699 Register base,
3700 int32_t offset,
3701 Condition cond) {
3702 if (!Address::CanHoldStoreOffsetThumb(kStoreSWord, offset)) {
3703 CHECK_NE(base, IP);
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003704 offset = AdjustLoadStoreOffset(GetAllowedStoreOffsetBits(kStoreSWord), IP, base, offset, cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003705 base = IP;
Dave Allison65fcc2c2014-04-28 13:45:27 -07003706 }
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003707 DCHECK(Address::CanHoldStoreOffsetThumb(kStoreSWord, offset));
Dave Allison65fcc2c2014-04-28 13:45:27 -07003708 vstrs(reg, Address(base, offset), cond);
3709}
3710
3711
3712// Implementation note: this method must emit at most one instruction when
3713// Address::CanHoldStoreOffsetThumb, as expected by JIT::GuardedStoreSToOffset.
3714void Thumb2Assembler::StoreDToOffset(DRegister reg,
3715 Register base,
3716 int32_t offset,
3717 Condition cond) {
3718 if (!Address::CanHoldStoreOffsetThumb(kStoreDWord, offset)) {
3719 CHECK_NE(base, IP);
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003720 offset = AdjustLoadStoreOffset(GetAllowedStoreOffsetBits(kStoreDWord), IP, base, offset, cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003721 base = IP;
Dave Allison65fcc2c2014-04-28 13:45:27 -07003722 }
Vladimir Marko6fd0ffe2015-11-19 21:13:52 +00003723 DCHECK(Address::CanHoldStoreOffsetThumb(kStoreDWord, offset));
Dave Allison65fcc2c2014-04-28 13:45:27 -07003724 vstrd(reg, Address(base, offset), cond);
3725}
3726
3727
3728void Thumb2Assembler::MemoryBarrier(ManagedRegister mscratch) {
3729 CHECK_EQ(mscratch.AsArm().AsCoreRegister(), R12);
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01003730 dmb(SY);
3731}
3732
3733
3734void Thumb2Assembler::dmb(DmbOptions flavor) {
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01003735 int32_t encoding = 0xf3bf8f50; // dmb in T1 encoding.
3736 Emit32(encoding | flavor);
Dave Allison65fcc2c2014-04-28 13:45:27 -07003737}
3738
3739
3740void Thumb2Assembler::CompareAndBranchIfZero(Register r, Label* label) {
Nicolas Geoffray2bcb4312015-07-01 12:22:56 +01003741 if (CanRelocateBranches() && IsLowRegister(r) && !label->IsBound()) {
Nicolas Geoffrayd56376c2015-05-21 12:32:34 +00003742 cbz(r, label);
3743 } else {
3744 cmp(r, ShifterOperand(0));
3745 b(label, EQ);
3746 }
3747}
3748
3749
Dave Allison65fcc2c2014-04-28 13:45:27 -07003750void Thumb2Assembler::CompareAndBranchIfNonZero(Register r, Label* label) {
Nicolas Geoffray2bcb4312015-07-01 12:22:56 +01003751 if (CanRelocateBranches() && IsLowRegister(r) && !label->IsBound()) {
Nicolas Geoffrayd126ba12015-05-20 11:25:27 +01003752 cbnz(r, label);
3753 } else {
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01003754 cmp(r, ShifterOperand(0));
3755 b(label, NE);
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01003756 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07003757}
Andreas Gampe7cffc3b2015-10-19 21:31:53 -07003758
3759JumpTable* Thumb2Assembler::CreateJumpTable(std::vector<Label*>&& labels, Register base_reg) {
3760 jump_tables_.emplace_back(std::move(labels));
3761 JumpTable* table = &jump_tables_.back();
3762 DCHECK(!table->GetLabel()->IsBound());
3763
3764 bool use32bit = IsForced32Bit() || IsHighRegister(base_reg);
3765 uint32_t location = buffer_.Size();
3766 Fixup::Size size = use32bit ? Fixup::kLiteralAddr4KiB : Fixup::kLiteralAddr1KiB;
3767 FixupId fixup_id = AddFixup(Fixup::LoadLiteralAddress(location, base_reg, size));
3768 Emit16(static_cast<uint16_t>(table->GetLabel()->position_));
3769 table->GetLabel()->LinkTo(fixup_id);
3770 if (use32bit) {
3771 Emit16(0);
3772 }
3773 DCHECK_EQ(location + GetFixup(fixup_id)->GetSizeInBytes(), buffer_.Size());
3774
3775 return table;
3776}
3777
3778void Thumb2Assembler::EmitJumpTableDispatch(JumpTable* jump_table, Register displacement_reg) {
3779 CHECK(!IsForced32Bit()) << "Forced 32-bit dispatch not implemented yet";
3780 // 32-bit ADD doesn't support PC as an input, so we need a two-instruction sequence:
3781 // SUB ip, ip, #0
3782 // ADD pc, ip, reg
3783 // TODO: Implement.
3784
3785 // The anchor's position needs to be fixed up before we can compute offsets - so make it a tracked
3786 // label.
3787 BindTrackedLabel(jump_table->GetAnchorLabel());
3788
3789 add(PC, PC, ShifterOperand(displacement_reg));
3790}
3791
Dave Allison65fcc2c2014-04-28 13:45:27 -07003792} // namespace arm
3793} // namespace art