blob: e95db0d6e9e2d153de89311308dfd77c1439fa63 [file] [log] [blame]
Dave Allison65fcc2c2014-04-28 13:45:27 -07001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_thumb2.h"
18
19#include "base/logging.h"
20#include "entrypoints/quick/quick_entrypoints.h"
21#include "offsets.h"
22#include "thread.h"
23#include "utils.h"
24
25namespace art {
26namespace arm {
27
Nicolas Geoffray3d1e7882015-02-03 13:59:52 +000028bool Thumb2Assembler::ShifterOperandCanHold(Register rd ATTRIBUTE_UNUSED,
29 Register rn ATTRIBUTE_UNUSED,
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +000030 Opcode opcode,
31 uint32_t immediate,
32 ShifterOperand* shifter_op) {
33 shifter_op->type_ = ShifterOperand::kImmediate;
34 shifter_op->immed_ = immediate;
35 shifter_op->is_shift_ = false;
36 shifter_op->is_rotate_ = false;
37 switch (opcode) {
38 case ADD:
39 case SUB:
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +000040 if (immediate < (1 << 12)) { // Less than (or equal to) 12 bits can always be done.
41 return true;
42 }
43 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
44
45 case MOV:
46 // TODO: Support less than or equal to 12bits.
47 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
48 case MVN:
49 default:
50 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
51 }
52}
53
Dave Allison65fcc2c2014-04-28 13:45:27 -070054void Thumb2Assembler::and_(Register rd, Register rn, const ShifterOperand& so,
55 Condition cond) {
56 EmitDataProcessing(cond, AND, 0, rn, rd, so);
57}
58
59
60void Thumb2Assembler::eor(Register rd, Register rn, const ShifterOperand& so,
61 Condition cond) {
62 EmitDataProcessing(cond, EOR, 0, rn, rd, so);
63}
64
65
66void Thumb2Assembler::sub(Register rd, Register rn, const ShifterOperand& so,
67 Condition cond) {
68 EmitDataProcessing(cond, SUB, 0, rn, rd, so);
69}
70
71
72void Thumb2Assembler::rsb(Register rd, Register rn, const ShifterOperand& so,
73 Condition cond) {
74 EmitDataProcessing(cond, RSB, 0, rn, rd, so);
75}
76
77
78void Thumb2Assembler::rsbs(Register rd, Register rn, const ShifterOperand& so,
79 Condition cond) {
80 EmitDataProcessing(cond, RSB, 1, rn, rd, so);
81}
82
83
84void Thumb2Assembler::add(Register rd, Register rn, const ShifterOperand& so,
85 Condition cond) {
86 EmitDataProcessing(cond, ADD, 0, rn, rd, so);
87}
88
89
90void Thumb2Assembler::adds(Register rd, Register rn, const ShifterOperand& so,
91 Condition cond) {
92 EmitDataProcessing(cond, ADD, 1, rn, rd, so);
93}
94
95
96void Thumb2Assembler::subs(Register rd, Register rn, const ShifterOperand& so,
97 Condition cond) {
98 EmitDataProcessing(cond, SUB, 1, rn, rd, so);
99}
100
101
102void Thumb2Assembler::adc(Register rd, Register rn, const ShifterOperand& so,
103 Condition cond) {
104 EmitDataProcessing(cond, ADC, 0, rn, rd, so);
105}
106
107
108void Thumb2Assembler::sbc(Register rd, Register rn, const ShifterOperand& so,
109 Condition cond) {
110 EmitDataProcessing(cond, SBC, 0, rn, rd, so);
111}
112
113
114void Thumb2Assembler::rsc(Register rd, Register rn, const ShifterOperand& so,
115 Condition cond) {
116 EmitDataProcessing(cond, RSC, 0, rn, rd, so);
117}
118
119
120void Thumb2Assembler::tst(Register rn, const ShifterOperand& so, Condition cond) {
121 CHECK_NE(rn, PC); // Reserve tst pc instruction for exception handler marker.
122 EmitDataProcessing(cond, TST, 1, rn, R0, so);
123}
124
125
126void Thumb2Assembler::teq(Register rn, const ShifterOperand& so, Condition cond) {
127 CHECK_NE(rn, PC); // Reserve teq pc instruction for exception handler marker.
128 EmitDataProcessing(cond, TEQ, 1, rn, R0, so);
129}
130
131
132void Thumb2Assembler::cmp(Register rn, const ShifterOperand& so, Condition cond) {
133 EmitDataProcessing(cond, CMP, 1, rn, R0, so);
134}
135
136
137void Thumb2Assembler::cmn(Register rn, const ShifterOperand& so, Condition cond) {
138 EmitDataProcessing(cond, CMN, 1, rn, R0, so);
139}
140
141
142void Thumb2Assembler::orr(Register rd, Register rn,
143 const ShifterOperand& so, Condition cond) {
144 EmitDataProcessing(cond, ORR, 0, rn, rd, so);
145}
146
147
148void Thumb2Assembler::orrs(Register rd, Register rn,
149 const ShifterOperand& so, Condition cond) {
150 EmitDataProcessing(cond, ORR, 1, rn, rd, so);
151}
152
153
154void Thumb2Assembler::mov(Register rd, const ShifterOperand& so, Condition cond) {
155 EmitDataProcessing(cond, MOV, 0, R0, rd, so);
156}
157
158
159void Thumb2Assembler::movs(Register rd, const ShifterOperand& so, Condition cond) {
160 EmitDataProcessing(cond, MOV, 1, R0, rd, so);
161}
162
163
164void Thumb2Assembler::bic(Register rd, Register rn, const ShifterOperand& so,
165 Condition cond) {
166 EmitDataProcessing(cond, BIC, 0, rn, rd, so);
167}
168
169
170void Thumb2Assembler::mvn(Register rd, const ShifterOperand& so, Condition cond) {
171 EmitDataProcessing(cond, MVN, 0, R0, rd, so);
172}
173
174
175void Thumb2Assembler::mvns(Register rd, const ShifterOperand& so, Condition cond) {
176 EmitDataProcessing(cond, MVN, 1, R0, rd, so);
177}
178
179
180void Thumb2Assembler::mul(Register rd, Register rn, Register rm, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700181 CheckCondition(cond);
182
Dave Allison65fcc2c2014-04-28 13:45:27 -0700183 if (rd == rm && !IsHighRegister(rd) && !IsHighRegister(rn) && !force_32bit_) {
184 // 16 bit.
185 int16_t encoding = B14 | B9 | B8 | B6 |
186 rn << 3 | rd;
187 Emit16(encoding);
188 } else {
189 // 32 bit.
Andreas Gampec8ccf682014-09-29 20:07:43 -0700190 uint32_t op1 = 0U /* 0b000 */;
191 uint32_t op2 = 0U /* 0b00 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700192 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 |
193 op1 << 20 |
194 B15 | B14 | B13 | B12 |
195 op2 << 4 |
196 static_cast<uint32_t>(rd) << 8 |
197 static_cast<uint32_t>(rn) << 16 |
198 static_cast<uint32_t>(rm);
199
200 Emit32(encoding);
201 }
202}
203
204
205void Thumb2Assembler::mla(Register rd, Register rn, Register rm, Register ra,
206 Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700207 CheckCondition(cond);
208
Andreas Gampec8ccf682014-09-29 20:07:43 -0700209 uint32_t op1 = 0U /* 0b000 */;
210 uint32_t op2 = 0U /* 0b00 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700211 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 |
212 op1 << 20 |
213 op2 << 4 |
214 static_cast<uint32_t>(rd) << 8 |
215 static_cast<uint32_t>(ra) << 12 |
216 static_cast<uint32_t>(rn) << 16 |
217 static_cast<uint32_t>(rm);
218
219 Emit32(encoding);
220}
221
222
223void Thumb2Assembler::mls(Register rd, Register rn, Register rm, Register ra,
224 Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700225 CheckCondition(cond);
226
Andreas Gampec8ccf682014-09-29 20:07:43 -0700227 uint32_t op1 = 0U /* 0b000 */;
228 uint32_t op2 = 01 /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700229 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 |
230 op1 << 20 |
231 op2 << 4 |
232 static_cast<uint32_t>(rd) << 8 |
233 static_cast<uint32_t>(ra) << 12 |
234 static_cast<uint32_t>(rn) << 16 |
235 static_cast<uint32_t>(rm);
236
237 Emit32(encoding);
238}
239
240
241void Thumb2Assembler::umull(Register rd_lo, Register rd_hi, Register rn,
242 Register rm, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700243 CheckCondition(cond);
244
Andreas Gampec8ccf682014-09-29 20:07:43 -0700245 uint32_t op1 = 2U /* 0b010; */;
246 uint32_t op2 = 0U /* 0b0000 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700247 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 | B23 |
248 op1 << 20 |
249 op2 << 4 |
250 static_cast<uint32_t>(rd_lo) << 12 |
251 static_cast<uint32_t>(rd_hi) << 8 |
252 static_cast<uint32_t>(rn) << 16 |
253 static_cast<uint32_t>(rm);
254
255 Emit32(encoding);
256}
257
258
259void Thumb2Assembler::sdiv(Register rd, Register rn, Register rm, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700260 CheckCondition(cond);
261
Andreas Gampec8ccf682014-09-29 20:07:43 -0700262 uint32_t op1 = 1U /* 0b001 */;
263 uint32_t op2 = 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700264 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 | B23 | B20 |
265 op1 << 20 |
266 op2 << 4 |
267 0xf << 12 |
268 static_cast<uint32_t>(rd) << 8 |
269 static_cast<uint32_t>(rn) << 16 |
270 static_cast<uint32_t>(rm);
271
272 Emit32(encoding);
273}
274
275
276void Thumb2Assembler::udiv(Register rd, Register rn, Register rm, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700277 CheckCondition(cond);
278
Andreas Gampec8ccf682014-09-29 20:07:43 -0700279 uint32_t op1 = 1U /* 0b001 */;
280 uint32_t op2 = 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700281 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 | B24 | B23 | B21 | B20 |
282 op1 << 20 |
283 op2 << 4 |
284 0xf << 12 |
285 static_cast<uint32_t>(rd) << 8 |
286 static_cast<uint32_t>(rn) << 16 |
287 static_cast<uint32_t>(rm);
288
289 Emit32(encoding);
290}
291
292
Roland Levillain51d3fc42014-11-13 14:11:42 +0000293void Thumb2Assembler::sbfx(Register rd, Register rn, uint32_t lsb, uint32_t width, Condition cond) {
294 CheckCondition(cond);
295 CHECK_LE(lsb, 31U);
296 CHECK(1U <= width && width <= 32U) << width;
297 uint32_t widthminus1 = width - 1;
298 uint32_t imm2 = lsb & (B1 | B0); // Bits 0-1 of `lsb`.
299 uint32_t imm3 = (lsb & (B4 | B3 | B2)) >> 2; // Bits 2-4 of `lsb`.
300
301 uint32_t op = 20U /* 0b10100 */;
302 int32_t encoding = B31 | B30 | B29 | B28 | B25 |
303 op << 20 |
304 static_cast<uint32_t>(rn) << 16 |
305 imm3 << 12 |
306 static_cast<uint32_t>(rd) << 8 |
307 imm2 << 6 |
308 widthminus1;
309
310 Emit32(encoding);
311}
312
313
Roland Levillain981e4542014-11-14 11:47:14 +0000314void Thumb2Assembler::ubfx(Register rd, Register rn, uint32_t lsb, uint32_t width, Condition cond) {
315 CheckCondition(cond);
316 CHECK_LE(lsb, 31U);
317 CHECK(1U <= width && width <= 32U) << width;
318 uint32_t widthminus1 = width - 1;
319 uint32_t imm2 = lsb & (B1 | B0); // Bits 0-1 of `lsb`.
320 uint32_t imm3 = (lsb & (B4 | B3 | B2)) >> 2; // Bits 2-4 of `lsb`.
321
322 uint32_t op = 28U /* 0b11100 */;
323 int32_t encoding = B31 | B30 | B29 | B28 | B25 |
324 op << 20 |
325 static_cast<uint32_t>(rn) << 16 |
326 imm3 << 12 |
327 static_cast<uint32_t>(rd) << 8 |
328 imm2 << 6 |
329 widthminus1;
330
331 Emit32(encoding);
332}
333
334
Dave Allison65fcc2c2014-04-28 13:45:27 -0700335void Thumb2Assembler::ldr(Register rd, const Address& ad, Condition cond) {
336 EmitLoadStore(cond, true, false, false, false, rd, ad);
337}
338
339
340void Thumb2Assembler::str(Register rd, const Address& ad, Condition cond) {
341 EmitLoadStore(cond, false, false, false, false, rd, ad);
342}
343
344
345void Thumb2Assembler::ldrb(Register rd, const Address& ad, Condition cond) {
346 EmitLoadStore(cond, true, true, false, false, rd, ad);
347}
348
349
350void Thumb2Assembler::strb(Register rd, const Address& ad, Condition cond) {
351 EmitLoadStore(cond, false, true, false, false, rd, ad);
352}
353
354
355void Thumb2Assembler::ldrh(Register rd, const Address& ad, Condition cond) {
356 EmitLoadStore(cond, true, false, true, false, rd, ad);
357}
358
359
360void Thumb2Assembler::strh(Register rd, const Address& ad, Condition cond) {
361 EmitLoadStore(cond, false, false, true, false, rd, ad);
362}
363
364
365void Thumb2Assembler::ldrsb(Register rd, const Address& ad, Condition cond) {
366 EmitLoadStore(cond, true, true, false, true, rd, ad);
367}
368
369
370void Thumb2Assembler::ldrsh(Register rd, const Address& ad, Condition cond) {
371 EmitLoadStore(cond, true, false, true, true, rd, ad);
372}
373
374
375void Thumb2Assembler::ldrd(Register rd, const Address& ad, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700376 CheckCondition(cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700377 CHECK_EQ(rd % 2, 0);
378 // This is different from other loads. The encoding is like ARM.
379 int32_t encoding = B31 | B30 | B29 | B27 | B22 | B20 |
380 static_cast<int32_t>(rd) << 12 |
381 (static_cast<int32_t>(rd) + 1) << 8 |
382 ad.encodingThumbLdrdStrd();
383 Emit32(encoding);
384}
385
386
387void Thumb2Assembler::strd(Register rd, const Address& ad, Condition cond) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700388 CheckCondition(cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700389 CHECK_EQ(rd % 2, 0);
390 // This is different from other loads. The encoding is like ARM.
391 int32_t encoding = B31 | B30 | B29 | B27 | B22 |
392 static_cast<int32_t>(rd) << 12 |
393 (static_cast<int32_t>(rd) + 1) << 8 |
394 ad.encodingThumbLdrdStrd();
395 Emit32(encoding);
396}
397
398
399void Thumb2Assembler::ldm(BlockAddressMode am,
400 Register base,
401 RegList regs,
402 Condition cond) {
Vladimir Markoe8469c12014-11-26 18:09:30 +0000403 CHECK_NE(regs, 0u); // Do not use ldm if there's nothing to load.
404 if (IsPowerOfTwo(regs)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700405 // Thumb doesn't support one reg in the list.
406 // Find the register number.
Vladimir Markoe8469c12014-11-26 18:09:30 +0000407 int reg = CTZ(static_cast<uint32_t>(regs));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700408 CHECK_LT(reg, 16);
Dave Allison45fdb932014-06-25 12:37:10 -0700409 CHECK(am == DB_W); // Only writeback is supported.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700410 ldr(static_cast<Register>(reg), Address(base, kRegisterSize, Address::PostIndex), cond);
411 } else {
412 EmitMultiMemOp(cond, am, true, base, regs);
413 }
414}
415
416
417void Thumb2Assembler::stm(BlockAddressMode am,
418 Register base,
419 RegList regs,
420 Condition cond) {
Vladimir Markoe8469c12014-11-26 18:09:30 +0000421 CHECK_NE(regs, 0u); // Do not use stm if there's nothing to store.
422 if (IsPowerOfTwo(regs)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700423 // Thumb doesn't support one reg in the list.
424 // Find the register number.
Vladimir Markoe8469c12014-11-26 18:09:30 +0000425 int reg = CTZ(static_cast<uint32_t>(regs));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700426 CHECK_LT(reg, 16);
Dave Allison45fdb932014-06-25 12:37:10 -0700427 CHECK(am == IA || am == IA_W);
428 Address::Mode strmode = am == IA ? Address::PreIndex : Address::Offset;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700429 str(static_cast<Register>(reg), Address(base, -kRegisterSize, strmode), cond);
430 } else {
431 EmitMultiMemOp(cond, am, false, base, regs);
432 }
433}
434
435
436bool Thumb2Assembler::vmovs(SRegister sd, float s_imm, Condition cond) {
437 uint32_t imm32 = bit_cast<uint32_t, float>(s_imm);
438 if (((imm32 & ((1 << 19) - 1)) == 0) &&
439 ((((imm32 >> 25) & ((1 << 6) - 1)) == (1 << 5)) ||
440 (((imm32 >> 25) & ((1 << 6) - 1)) == ((1 << 5) -1)))) {
441 uint8_t imm8 = ((imm32 >> 31) << 7) | (((imm32 >> 29) & 1) << 6) |
442 ((imm32 >> 19) & ((1 << 6) -1));
443 EmitVFPsss(cond, B23 | B21 | B20 | ((imm8 >> 4)*B16) | (imm8 & 0xf),
444 sd, S0, S0);
445 return true;
446 }
447 return false;
448}
449
450
451bool Thumb2Assembler::vmovd(DRegister dd, double d_imm, Condition cond) {
452 uint64_t imm64 = bit_cast<uint64_t, double>(d_imm);
453 if (((imm64 & ((1LL << 48) - 1)) == 0) &&
454 ((((imm64 >> 54) & ((1 << 9) - 1)) == (1 << 8)) ||
455 (((imm64 >> 54) & ((1 << 9) - 1)) == ((1 << 8) -1)))) {
456 uint8_t imm8 = ((imm64 >> 63) << 7) | (((imm64 >> 61) & 1) << 6) |
457 ((imm64 >> 48) & ((1 << 6) -1));
458 EmitVFPddd(cond, B23 | B21 | B20 | ((imm8 >> 4)*B16) | B8 | (imm8 & 0xf),
459 dd, D0, D0);
460 return true;
461 }
462 return false;
463}
464
465
466void Thumb2Assembler::vmovs(SRegister sd, SRegister sm, Condition cond) {
467 EmitVFPsss(cond, B23 | B21 | B20 | B6, sd, S0, sm);
468}
469
470
471void Thumb2Assembler::vmovd(DRegister dd, DRegister dm, Condition cond) {
472 EmitVFPddd(cond, B23 | B21 | B20 | B6, dd, D0, dm);
473}
474
475
476void Thumb2Assembler::vadds(SRegister sd, SRegister sn, SRegister sm,
477 Condition cond) {
478 EmitVFPsss(cond, B21 | B20, sd, sn, sm);
479}
480
481
482void Thumb2Assembler::vaddd(DRegister dd, DRegister dn, DRegister dm,
483 Condition cond) {
484 EmitVFPddd(cond, B21 | B20, dd, dn, dm);
485}
486
487
488void Thumb2Assembler::vsubs(SRegister sd, SRegister sn, SRegister sm,
489 Condition cond) {
490 EmitVFPsss(cond, B21 | B20 | B6, sd, sn, sm);
491}
492
493
494void Thumb2Assembler::vsubd(DRegister dd, DRegister dn, DRegister dm,
495 Condition cond) {
496 EmitVFPddd(cond, B21 | B20 | B6, dd, dn, dm);
497}
498
499
500void Thumb2Assembler::vmuls(SRegister sd, SRegister sn, SRegister sm,
501 Condition cond) {
502 EmitVFPsss(cond, B21, sd, sn, sm);
503}
504
505
506void Thumb2Assembler::vmuld(DRegister dd, DRegister dn, DRegister dm,
507 Condition cond) {
508 EmitVFPddd(cond, B21, dd, dn, dm);
509}
510
511
512void Thumb2Assembler::vmlas(SRegister sd, SRegister sn, SRegister sm,
513 Condition cond) {
514 EmitVFPsss(cond, 0, sd, sn, sm);
515}
516
517
518void Thumb2Assembler::vmlad(DRegister dd, DRegister dn, DRegister dm,
519 Condition cond) {
520 EmitVFPddd(cond, 0, dd, dn, dm);
521}
522
523
524void Thumb2Assembler::vmlss(SRegister sd, SRegister sn, SRegister sm,
525 Condition cond) {
526 EmitVFPsss(cond, B6, sd, sn, sm);
527}
528
529
530void Thumb2Assembler::vmlsd(DRegister dd, DRegister dn, DRegister dm,
531 Condition cond) {
532 EmitVFPddd(cond, B6, dd, dn, dm);
533}
534
535
536void Thumb2Assembler::vdivs(SRegister sd, SRegister sn, SRegister sm,
537 Condition cond) {
538 EmitVFPsss(cond, B23, sd, sn, sm);
539}
540
541
542void Thumb2Assembler::vdivd(DRegister dd, DRegister dn, DRegister dm,
543 Condition cond) {
544 EmitVFPddd(cond, B23, dd, dn, dm);
545}
546
547
548void Thumb2Assembler::vabss(SRegister sd, SRegister sm, Condition cond) {
549 EmitVFPsss(cond, B23 | B21 | B20 | B7 | B6, sd, S0, sm);
550}
551
552
553void Thumb2Assembler::vabsd(DRegister dd, DRegister dm, Condition cond) {
554 EmitVFPddd(cond, B23 | B21 | B20 | B7 | B6, dd, D0, dm);
555}
556
557
558void Thumb2Assembler::vnegs(SRegister sd, SRegister sm, Condition cond) {
559 EmitVFPsss(cond, B23 | B21 | B20 | B16 | B6, sd, S0, sm);
560}
561
562
563void Thumb2Assembler::vnegd(DRegister dd, DRegister dm, Condition cond) {
564 EmitVFPddd(cond, B23 | B21 | B20 | B16 | B6, dd, D0, dm);
565}
566
567
568void Thumb2Assembler::vsqrts(SRegister sd, SRegister sm, Condition cond) {
569 EmitVFPsss(cond, B23 | B21 | B20 | B16 | B7 | B6, sd, S0, sm);
570}
571
572void Thumb2Assembler::vsqrtd(DRegister dd, DRegister dm, Condition cond) {
573 EmitVFPddd(cond, B23 | B21 | B20 | B16 | B7 | B6, dd, D0, dm);
574}
575
576
577void Thumb2Assembler::vcvtsd(SRegister sd, DRegister dm, Condition cond) {
578 EmitVFPsd(cond, B23 | B21 | B20 | B18 | B17 | B16 | B8 | B7 | B6, sd, dm);
579}
580
581
582void Thumb2Assembler::vcvtds(DRegister dd, SRegister sm, Condition cond) {
583 EmitVFPds(cond, B23 | B21 | B20 | B18 | B17 | B16 | B7 | B6, dd, sm);
584}
585
586
587void Thumb2Assembler::vcvtis(SRegister sd, SRegister sm, Condition cond) {
588 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B18 | B16 | B7 | B6, sd, S0, sm);
589}
590
591
592void Thumb2Assembler::vcvtid(SRegister sd, DRegister dm, Condition cond) {
593 EmitVFPsd(cond, B23 | B21 | B20 | B19 | B18 | B16 | B8 | B7 | B6, sd, dm);
594}
595
596
597void Thumb2Assembler::vcvtsi(SRegister sd, SRegister sm, Condition cond) {
598 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B7 | B6, sd, S0, sm);
599}
600
601
602void Thumb2Assembler::vcvtdi(DRegister dd, SRegister sm, Condition cond) {
603 EmitVFPds(cond, B23 | B21 | B20 | B19 | B8 | B7 | B6, dd, sm);
604}
605
606
607void Thumb2Assembler::vcvtus(SRegister sd, SRegister sm, Condition cond) {
608 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B18 | B7 | B6, sd, S0, sm);
609}
610
611
612void Thumb2Assembler::vcvtud(SRegister sd, DRegister dm, Condition cond) {
613 EmitVFPsd(cond, B23 | B21 | B20 | B19 | B18 | B8 | B7 | B6, sd, dm);
614}
615
616
617void Thumb2Assembler::vcvtsu(SRegister sd, SRegister sm, Condition cond) {
618 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B6, sd, S0, sm);
619}
620
621
622void Thumb2Assembler::vcvtdu(DRegister dd, SRegister sm, Condition cond) {
623 EmitVFPds(cond, B23 | B21 | B20 | B19 | B8 | B6, dd, sm);
624}
625
626
627void Thumb2Assembler::vcmps(SRegister sd, SRegister sm, Condition cond) {
628 EmitVFPsss(cond, B23 | B21 | B20 | B18 | B6, sd, S0, sm);
629}
630
631
632void Thumb2Assembler::vcmpd(DRegister dd, DRegister dm, Condition cond) {
633 EmitVFPddd(cond, B23 | B21 | B20 | B18 | B6, dd, D0, dm);
634}
635
636
637void Thumb2Assembler::vcmpsz(SRegister sd, Condition cond) {
638 EmitVFPsss(cond, B23 | B21 | B20 | B18 | B16 | B6, sd, S0, S0);
639}
640
641
642void Thumb2Assembler::vcmpdz(DRegister dd, Condition cond) {
643 EmitVFPddd(cond, B23 | B21 | B20 | B18 | B16 | B6, dd, D0, D0);
644}
645
646void Thumb2Assembler::b(Label* label, Condition cond) {
647 EmitBranch(cond, label, false, false);
648}
649
650
651void Thumb2Assembler::bl(Label* label, Condition cond) {
652 CheckCondition(cond);
653 EmitBranch(cond, label, true, false);
654}
655
656
657void Thumb2Assembler::blx(Label* label) {
658 EmitBranch(AL, label, true, true);
659}
660
661
662void Thumb2Assembler::MarkExceptionHandler(Label* label) {
663 EmitDataProcessing(AL, TST, 1, PC, R0, ShifterOperand(0));
664 Label l;
665 b(&l);
666 EmitBranch(AL, label, false, false);
667 Bind(&l);
668}
669
670
671void Thumb2Assembler::Emit32(int32_t value) {
672 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
673 buffer_.Emit<int16_t>(value >> 16);
674 buffer_.Emit<int16_t>(value & 0xffff);
675}
676
677
678void Thumb2Assembler::Emit16(int16_t value) {
679 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
680 buffer_.Emit<int16_t>(value);
681}
682
683
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700684bool Thumb2Assembler::Is32BitDataProcessing(Condition cond ATTRIBUTE_UNUSED,
Dave Allison65fcc2c2014-04-28 13:45:27 -0700685 Opcode opcode,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700686 bool set_cc ATTRIBUTE_UNUSED,
Dave Allison65fcc2c2014-04-28 13:45:27 -0700687 Register rn,
688 Register rd,
689 const ShifterOperand& so) {
690 if (force_32bit_) {
691 return true;
692 }
693
Vladimir Marko5bc561c2014-12-16 17:41:59 +0000694 // Check special case for SP relative ADD and SUB immediate.
695 if ((opcode == ADD || opcode == SUB) && rn == SP && so.IsImmediate()) {
696 // If the immediate is in range, use 16 bit.
697 if (rd == SP) {
698 if (so.GetImmediate() < (1 << 9)) { // 9 bit immediate.
699 return false;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700700 }
Vladimir Marko5bc561c2014-12-16 17:41:59 +0000701 } else if (!IsHighRegister(rd) && opcode == ADD) {
702 if (so.GetImmediate() < (1 << 10)) { // 10 bit immediate.
703 return false;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700704 }
705 }
Vladimir Marko5bc561c2014-12-16 17:41:59 +0000706 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700707
Vladimir Marko5bc561c2014-12-16 17:41:59 +0000708 bool can_contain_high_register = (opcode == MOV)
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800709 || ((opcode == ADD) && (rn == rd) && !set_cc);
Vladimir Marko5bc561c2014-12-16 17:41:59 +0000710
711 if (IsHighRegister(rd) || IsHighRegister(rn)) {
712 if (!can_contain_high_register) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700713 return true;
714 }
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100715
Vladimir Marko5bc561c2014-12-16 17:41:59 +0000716 // There are high register instructions available for this opcode.
717 // However, there is no actual shift available, neither for ADD nor for MOV (ASR/LSR/LSL/ROR).
718 if (so.IsShift() && (so.GetShift() == RRX || so.GetImmediate() != 0u)) {
719 return true;
720 }
721
722 // The ADD and MOV instructions that work with high registers don't have 16-bit
723 // immediate variants.
724 if (so.IsImmediate()) {
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100725 return true;
726 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700727 }
728
729 if (so.IsRegister() && IsHighRegister(so.GetRegister()) && !can_contain_high_register) {
730 return true;
731 }
732
733 // Check for MOV with an ROR.
734 if (opcode == MOV && so.IsRegister() && so.IsShift() && so.GetShift() == ROR) {
735 if (so.GetImmediate() != 0) {
736 return true;
737 }
738 }
739
740 bool rn_is_valid = true;
741
742 // Check for single operand instructions and ADD/SUB.
743 switch (opcode) {
744 case CMP:
745 case MOV:
746 case TST:
747 case MVN:
748 rn_is_valid = false; // There is no Rn for these instructions.
749 break;
750 case TEQ:
751 return true;
752 break;
753 case ADD:
754 case SUB:
755 break;
756 default:
757 if (so.IsRegister() && rd != rn) {
758 return true;
759 }
760 }
761
762 if (so.IsImmediate()) {
763 if (rn_is_valid && rn != rd) {
764 // The only thumb1 instruction with a register and an immediate are ADD and SUB. The
765 // immediate must be 3 bits.
766 if (opcode != ADD && opcode != SUB) {
767 return true;
768 } else {
769 // Check that the immediate is 3 bits for ADD and SUB.
770 if (so.GetImmediate() >= 8) {
771 return true;
772 }
773 }
774 } else {
775 // ADD, SUB, CMP and MOV may be thumb1 only if the immediate is 8 bits.
776 if (!(opcode == ADD || opcode == SUB || opcode == MOV || opcode == CMP)) {
777 return true;
778 } else {
779 if (so.GetImmediate() > 255) {
780 return true;
781 }
782 }
783 }
784 }
785
786 // The instruction can be encoded in 16 bits.
787 return false;
788}
789
790
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700791void Thumb2Assembler::Emit32BitDataProcessing(Condition cond ATTRIBUTE_UNUSED,
Dave Allison65fcc2c2014-04-28 13:45:27 -0700792 Opcode opcode,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700793 bool set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -0700794 Register rn,
795 Register rd,
796 const ShifterOperand& so) {
Andreas Gampec8ccf682014-09-29 20:07:43 -0700797 uint8_t thumb_opcode = 255U /* 0b11111111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700798 switch (opcode) {
Andreas Gampec8ccf682014-09-29 20:07:43 -0700799 case AND: thumb_opcode = 0U /* 0b0000 */; break;
800 case EOR: thumb_opcode = 4U /* 0b0100 */; break;
801 case SUB: thumb_opcode = 13U /* 0b1101 */; break;
802 case RSB: thumb_opcode = 14U /* 0b1110 */; break;
803 case ADD: thumb_opcode = 8U /* 0b1000 */; break;
Andreas Gampe35c68e32014-09-30 08:39:37 -0700804 case ADC: thumb_opcode = 10U /* 0b1010 */; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700805 case SBC: thumb_opcode = 11U /* 0b1011 */; break;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700806 case RSC: break;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700807 case TST: thumb_opcode = 0U /* 0b0000 */; set_cc = true; rd = PC; break;
808 case TEQ: thumb_opcode = 4U /* 0b0100 */; set_cc = true; rd = PC; break;
809 case CMP: thumb_opcode = 13U /* 0b1101 */; set_cc = true; rd = PC; break;
810 case CMN: thumb_opcode = 8U /* 0b1000 */; set_cc = true; rd = PC; break;
811 case ORR: thumb_opcode = 2U /* 0b0010 */; break;
812 case MOV: thumb_opcode = 2U /* 0b0010 */; rn = PC; break;
813 case BIC: thumb_opcode = 1U /* 0b0001 */; break;
814 case MVN: thumb_opcode = 3U /* 0b0011 */; rn = PC; break;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700815 default:
816 break;
817 }
818
Andreas Gampec8ccf682014-09-29 20:07:43 -0700819 if (thumb_opcode == 255U /* 0b11111111 */) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700820 LOG(FATAL) << "Invalid thumb2 opcode " << opcode;
Vladimir Markoe8469c12014-11-26 18:09:30 +0000821 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -0700822 }
823
824 int32_t encoding = 0;
825 if (so.IsImmediate()) {
826 // Check special cases.
Nicolas Geoffray96f89a22014-07-11 10:57:49 +0100827 if ((opcode == SUB || opcode == ADD) && (so.GetImmediate() < (1u << 12))) {
Guillaume "Vermeille" Sanchezdc62c482015-03-11 14:30:31 +0000828 if (!set_cc) {
829 if (opcode == SUB) {
830 thumb_opcode = 5U;
831 } else if (opcode == ADD) {
832 thumb_opcode = 0U;
833 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700834 }
835 uint32_t imm = so.GetImmediate();
Dave Allison65fcc2c2014-04-28 13:45:27 -0700836
837 uint32_t i = (imm >> 11) & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700838 uint32_t imm3 = (imm >> 8) & 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700839 uint32_t imm8 = imm & 0xff;
840
Guillaume "Vermeille" Sanchezdc62c482015-03-11 14:30:31 +0000841 encoding = B31 | B30 | B29 | B28 |
842 (set_cc ? B20 : B25) |
843 thumb_opcode << 21 |
844 rn << 16 |
845 rd << 8 |
846 i << 26 |
847 imm3 << 12 |
848 imm8;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700849 } else {
850 // Modified immediate.
Dave Allison45fdb932014-06-25 12:37:10 -0700851 uint32_t imm = ModifiedImmediate(so.encodingThumb());
Dave Allison65fcc2c2014-04-28 13:45:27 -0700852 if (imm == kInvalidModifiedImmediate) {
853 LOG(FATAL) << "Immediate value cannot fit in thumb2 modified immediate";
Vladimir Markoe8469c12014-11-26 18:09:30 +0000854 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -0700855 }
856 encoding = B31 | B30 | B29 | B28 |
857 thumb_opcode << 21 |
Guillaume "Vermeille" Sanchezdc62c482015-03-11 14:30:31 +0000858 (set_cc ? B20 : 0) |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700859 rn << 16 |
860 rd << 8 |
861 imm;
862 }
863 } else if (so.IsRegister()) {
Guillaume "Vermeille" Sanchezdc62c482015-03-11 14:30:31 +0000864 // Register (possibly shifted)
865 encoding = B31 | B30 | B29 | B27 | B25 |
866 thumb_opcode << 21 |
867 (set_cc ? B20 : 0) |
868 rn << 16 |
869 rd << 8 |
870 so.encodingThumb();
Dave Allison65fcc2c2014-04-28 13:45:27 -0700871 }
872 Emit32(encoding);
873}
874
875
876void Thumb2Assembler::Emit16BitDataProcessing(Condition cond,
877 Opcode opcode,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700878 bool set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -0700879 Register rn,
880 Register rd,
881 const ShifterOperand& so) {
882 if (opcode == ADD || opcode == SUB) {
883 Emit16BitAddSub(cond, opcode, set_cc, rn, rd, so);
884 return;
885 }
Andreas Gampec8ccf682014-09-29 20:07:43 -0700886 uint8_t thumb_opcode = 255U /* 0b11111111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700887 // Thumb1.
Andreas Gampec8ccf682014-09-29 20:07:43 -0700888 uint8_t dp_opcode = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700889 uint8_t opcode_shift = 6;
890 uint8_t rd_shift = 0;
891 uint8_t rn_shift = 3;
892 uint8_t immediate_shift = 0;
893 bool use_immediate = false;
894 uint8_t immediate = 0;
895
896 if (opcode == MOV && so.IsRegister() && so.IsShift()) {
897 // Convert shifted mov operand2 into 16 bit opcodes.
898 dp_opcode = 0;
899 opcode_shift = 11;
900
901 use_immediate = true;
902 immediate = so.GetImmediate();
903 immediate_shift = 6;
904
905 rn = so.GetRegister();
906
907 switch (so.GetShift()) {
Andreas Gampec8ccf682014-09-29 20:07:43 -0700908 case LSL: thumb_opcode = 0U /* 0b00 */; break;
909 case LSR: thumb_opcode = 1U /* 0b01 */; break;
910 case ASR: thumb_opcode = 2U /* 0b10 */; break;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700911 case ROR:
912 // ROR doesn't allow immediates.
Andreas Gampec8ccf682014-09-29 20:07:43 -0700913 thumb_opcode = 7U /* 0b111 */;
914 dp_opcode = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700915 opcode_shift = 6;
916 use_immediate = false;
917 break;
918 case RRX: break;
919 default:
920 break;
921 }
922 } else {
923 if (so.IsImmediate()) {
924 use_immediate = true;
925 immediate = so.GetImmediate();
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800926 } else {
927 // Adjust rn and rd: only two registers will be emitted.
928 switch (opcode) {
929 case AND:
930 case ORR:
931 case EOR:
932 case RSB:
933 case ADC:
934 case SBC:
935 case BIC: {
936 if (rn == rd) {
937 rn = so.GetRegister();
938 } else {
939 CHECK_EQ(rd, so.GetRegister());
940 }
941 break;
942 }
943 case CMP:
944 case CMN: {
945 CHECK_EQ(rd, 0);
946 rd = rn;
947 rn = so.GetRegister();
948 break;
949 }
Andreas Gampe7b7e5242015-02-02 19:17:11 -0800950 case TST:
951 case TEQ:
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800952 case MVN: {
953 CHECK_EQ(rn, 0);
954 rn = so.GetRegister();
955 break;
956 }
957 default:
958 break;
959 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700960 }
961
962 switch (opcode) {
Andreas Gampec8ccf682014-09-29 20:07:43 -0700963 case AND: thumb_opcode = 0U /* 0b0000 */; break;
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800964 case ORR: thumb_opcode = 12U /* 0b1100 */; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700965 case EOR: thumb_opcode = 1U /* 0b0001 */; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700966 case RSB: thumb_opcode = 9U /* 0b1001 */; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700967 case ADC: thumb_opcode = 5U /* 0b0101 */; break;
968 case SBC: thumb_opcode = 6U /* 0b0110 */; break;
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800969 case BIC: thumb_opcode = 14U /* 0b1110 */; break;
970 case TST: thumb_opcode = 8U /* 0b1000 */; CHECK(!use_immediate); break;
971 case MVN: thumb_opcode = 15U /* 0b1111 */; CHECK(!use_immediate); break;
972 case CMP: {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700973 if (use_immediate) {
974 // T2 encoding.
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800975 dp_opcode = 0;
976 opcode_shift = 11;
977 thumb_opcode = 5U /* 0b101 */;
978 rd_shift = 8;
979 rn_shift = 8;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700980 } else {
Andreas Gampec8ccf682014-09-29 20:07:43 -0700981 thumb_opcode = 10U /* 0b1010 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700982 }
983
984 break;
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800985 }
Nicolas Geoffray96f89a22014-07-11 10:57:49 +0100986 case CMN: {
Andreas Gampe513ea0c2015-02-02 13:17:52 -0800987 CHECK(!use_immediate);
Andreas Gampec8ccf682014-09-29 20:07:43 -0700988 thumb_opcode = 11U /* 0b1011 */;
Nicolas Geoffray96f89a22014-07-11 10:57:49 +0100989 break;
990 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700991 case MOV:
992 dp_opcode = 0;
993 if (use_immediate) {
994 // T2 encoding.
995 opcode_shift = 11;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700996 thumb_opcode = 4U /* 0b100 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700997 rd_shift = 8;
998 rn_shift = 8;
999 } else {
1000 rn = so.GetRegister();
1001 if (IsHighRegister(rn) || IsHighRegister(rd)) {
1002 // Special mov for high registers.
Andreas Gampec8ccf682014-09-29 20:07:43 -07001003 dp_opcode = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001004 opcode_shift = 7;
1005 // Put the top bit of rd into the bottom bit of the opcode.
Andreas Gampec8ccf682014-09-29 20:07:43 -07001006 thumb_opcode = 12U /* 0b0001100 */ | static_cast<uint32_t>(rd) >> 3;
1007 rd = static_cast<Register>(static_cast<uint32_t>(rd) & 7U /* 0b111 */);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001008 } else {
1009 thumb_opcode = 0;
1010 }
1011 }
1012 break;
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001013
1014 case TEQ:
1015 case RSC:
Dave Allison65fcc2c2014-04-28 13:45:27 -07001016 default:
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001017 LOG(FATAL) << "Invalid thumb1 opcode " << opcode;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001018 break;
1019 }
1020 }
1021
Andreas Gampec8ccf682014-09-29 20:07:43 -07001022 if (thumb_opcode == 255U /* 0b11111111 */) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001023 LOG(FATAL) << "Invalid thumb1 opcode " << opcode;
Vladimir Markoe8469c12014-11-26 18:09:30 +00001024 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001025 }
1026
1027 int16_t encoding = dp_opcode << 14 |
1028 (thumb_opcode << opcode_shift) |
1029 rd << rd_shift |
1030 rn << rn_shift |
1031 (use_immediate ? (immediate << immediate_shift) : 0);
1032
1033 Emit16(encoding);
1034}
1035
1036
1037// ADD and SUB are complex enough to warrant their own emitter.
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001038void Thumb2Assembler::Emit16BitAddSub(Condition cond ATTRIBUTE_UNUSED,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001039 Opcode opcode,
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001040 bool set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001041 Register rn,
1042 Register rd,
1043 const ShifterOperand& so) {
1044 uint8_t dp_opcode = 0;
1045 uint8_t opcode_shift = 6;
1046 uint8_t rd_shift = 0;
1047 uint8_t rn_shift = 3;
1048 uint8_t immediate_shift = 0;
1049 bool use_immediate = false;
Vladimir Markoac0341e2014-12-18 19:56:49 +00001050 uint32_t immediate = 0; // Should be at most 9 bits but keep the full immediate for CHECKs.
Dave Allison65fcc2c2014-04-28 13:45:27 -07001051 uint8_t thumb_opcode;;
1052
1053 if (so.IsImmediate()) {
1054 use_immediate = true;
1055 immediate = so.GetImmediate();
1056 }
1057
1058 switch (opcode) {
1059 case ADD:
1060 if (so.IsRegister()) {
1061 Register rm = so.GetRegister();
Andreas Gampe513ea0c2015-02-02 13:17:52 -08001062 if (rn == rd && !set_cc) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001063 // Can use T2 encoding (allows 4 bit registers)
Andreas Gampec8ccf682014-09-29 20:07:43 -07001064 dp_opcode = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001065 opcode_shift = 10;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001066 thumb_opcode = 1U /* 0b0001 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001067 // Make Rn also contain the top bit of rd.
1068 rn = static_cast<Register>(static_cast<uint32_t>(rm) |
Andreas Gampec8ccf682014-09-29 20:07:43 -07001069 (static_cast<uint32_t>(rd) & 8U /* 0b1000 */) << 1);
1070 rd = static_cast<Register>(static_cast<uint32_t>(rd) & 7U /* 0b111 */);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001071 } else {
1072 // T1.
1073 opcode_shift = 9;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001074 thumb_opcode = 12U /* 0b01100 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001075 immediate = static_cast<uint32_t>(so.GetRegister());
1076 use_immediate = true;
1077 immediate_shift = 6;
1078 }
1079 } else {
1080 // Immediate.
1081 if (rd == SP && rn == SP) {
1082 // ADD sp, sp, #imm
Andreas Gampec8ccf682014-09-29 20:07:43 -07001083 dp_opcode = 2U /* 0b10 */;
1084 thumb_opcode = 3U /* 0b11 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001085 opcode_shift = 12;
Vladimir Markoac0341e2014-12-18 19:56:49 +00001086 CHECK_LT(immediate, (1u << 9));
1087 CHECK_EQ((immediate & 3u /* 0b11 */), 0u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001088
1089 // Remove rd and rn from instruction by orring it with immed and clearing bits.
1090 rn = R0;
1091 rd = R0;
1092 rd_shift = 0;
1093 rn_shift = 0;
1094 immediate >>= 2;
1095 } else if (rd != SP && rn == SP) {
1096 // ADD rd, SP, #imm
Andreas Gampec8ccf682014-09-29 20:07:43 -07001097 dp_opcode = 2U /* 0b10 */;
1098 thumb_opcode = 5U /* 0b101 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001099 opcode_shift = 11;
Vladimir Markoac0341e2014-12-18 19:56:49 +00001100 CHECK_LT(immediate, (1u << 10));
1101 CHECK_EQ((immediate & 3u /* 0b11 */), 0u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001102
1103 // Remove rn from instruction.
1104 rn = R0;
1105 rn_shift = 0;
1106 rd_shift = 8;
1107 immediate >>= 2;
1108 } else if (rn != rd) {
1109 // Must use T1.
1110 opcode_shift = 9;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001111 thumb_opcode = 14U /* 0b01110 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001112 immediate_shift = 6;
1113 } else {
1114 // T2 encoding.
1115 opcode_shift = 11;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001116 thumb_opcode = 6U /* 0b110 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001117 rd_shift = 8;
1118 rn_shift = 8;
1119 }
1120 }
1121 break;
1122
1123 case SUB:
1124 if (so.IsRegister()) {
1125 // T1.
1126 opcode_shift = 9;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001127 thumb_opcode = 13U /* 0b01101 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001128 immediate = static_cast<uint32_t>(so.GetRegister());
1129 use_immediate = true;
1130 immediate_shift = 6;
1131 } else {
1132 if (rd == SP && rn == SP) {
1133 // SUB sp, sp, #imm
Andreas Gampec8ccf682014-09-29 20:07:43 -07001134 dp_opcode = 2U /* 0b10 */;
1135 thumb_opcode = 0x61 /* 0b1100001 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001136 opcode_shift = 7;
Vladimir Markoac0341e2014-12-18 19:56:49 +00001137 CHECK_LT(immediate, (1u << 9));
1138 CHECK_EQ((immediate & 3u /* 0b11 */), 0u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001139
1140 // Remove rd and rn from instruction by orring it with immed and clearing bits.
1141 rn = R0;
1142 rd = R0;
1143 rd_shift = 0;
1144 rn_shift = 0;
1145 immediate >>= 2;
1146 } else if (rn != rd) {
1147 // Must use T1.
1148 opcode_shift = 9;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001149 thumb_opcode = 15U /* 0b01111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001150 immediate_shift = 6;
1151 } else {
1152 // T2 encoding.
1153 opcode_shift = 11;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001154 thumb_opcode = 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001155 rd_shift = 8;
1156 rn_shift = 8;
1157 }
1158 }
1159 break;
1160 default:
1161 LOG(FATAL) << "This opcode is not an ADD or SUB: " << opcode;
Vladimir Markoe8469c12014-11-26 18:09:30 +00001162 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001163 }
1164
1165 int16_t encoding = dp_opcode << 14 |
1166 (thumb_opcode << opcode_shift) |
1167 rd << rd_shift |
1168 rn << rn_shift |
1169 (use_immediate ? (immediate << immediate_shift) : 0);
1170
1171 Emit16(encoding);
1172}
1173
1174
1175void Thumb2Assembler::EmitDataProcessing(Condition cond,
1176 Opcode opcode,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001177 bool set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001178 Register rn,
1179 Register rd,
1180 const ShifterOperand& so) {
1181 CHECK_NE(rd, kNoRegister);
1182 CheckCondition(cond);
1183
1184 if (Is32BitDataProcessing(cond, opcode, set_cc, rn, rd, so)) {
1185 Emit32BitDataProcessing(cond, opcode, set_cc, rn, rd, so);
1186 } else {
1187 Emit16BitDataProcessing(cond, opcode, set_cc, rn, rd, so);
1188 }
1189}
1190
Dave Allison45fdb932014-06-25 12:37:10 -07001191void Thumb2Assembler::EmitShift(Register rd, Register rm, Shift shift, uint8_t amount, bool setcc) {
1192 CHECK_LT(amount, (1 << 5));
1193 if (IsHighRegister(rd) || IsHighRegister(rm) || shift == ROR || shift == RRX) {
1194 uint16_t opcode = 0;
1195 switch (shift) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001196 case LSL: opcode = 0U /* 0b00 */; break;
1197 case LSR: opcode = 1U /* 0b01 */; break;
1198 case ASR: opcode = 2U /* 0b10 */; break;
1199 case ROR: opcode = 3U /* 0b11 */; break;
1200 case RRX: opcode = 3U /* 0b11 */; amount = 0; break;
Dave Allison45fdb932014-06-25 12:37:10 -07001201 default:
1202 LOG(FATAL) << "Unsupported thumb2 shift opcode";
Vladimir Markoe8469c12014-11-26 18:09:30 +00001203 UNREACHABLE();
Dave Allison45fdb932014-06-25 12:37:10 -07001204 }
1205 // 32 bit.
1206 int32_t encoding = B31 | B30 | B29 | B27 | B25 | B22 |
1207 0xf << 16 | (setcc ? B20 : 0);
1208 uint32_t imm3 = amount >> 2;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001209 uint32_t imm2 = amount & 3U /* 0b11 */;
Dave Allison45fdb932014-06-25 12:37:10 -07001210 encoding |= imm3 << 12 | imm2 << 6 | static_cast<int16_t>(rm) |
1211 static_cast<int16_t>(rd) << 8 | opcode << 4;
1212 Emit32(encoding);
1213 } else {
1214 // 16 bit shift
1215 uint16_t opcode = 0;
1216 switch (shift) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001217 case LSL: opcode = 0U /* 0b00 */; break;
1218 case LSR: opcode = 1U /* 0b01 */; break;
1219 case ASR: opcode = 2U /* 0b10 */; break;
Dave Allison45fdb932014-06-25 12:37:10 -07001220 default:
Vladimir Markoe8469c12014-11-26 18:09:30 +00001221 LOG(FATAL) << "Unsupported thumb2 shift opcode";
1222 UNREACHABLE();
Dave Allison45fdb932014-06-25 12:37:10 -07001223 }
1224 int16_t encoding = opcode << 11 | amount << 6 | static_cast<int16_t>(rm) << 3 |
1225 static_cast<int16_t>(rd);
1226 Emit16(encoding);
1227 }
1228}
1229
1230void Thumb2Assembler::EmitShift(Register rd, Register rn, Shift shift, Register rm, bool setcc) {
1231 CHECK_NE(shift, RRX);
1232 bool must_be_32bit = false;
1233 if (IsHighRegister(rd) || IsHighRegister(rm) || IsHighRegister(rn) || rd != rn) {
1234 must_be_32bit = true;
1235 }
1236
1237 if (must_be_32bit) {
1238 uint16_t opcode = 0;
1239 switch (shift) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001240 case LSL: opcode = 0U /* 0b00 */; break;
1241 case LSR: opcode = 1U /* 0b01 */; break;
1242 case ASR: opcode = 2U /* 0b10 */; break;
1243 case ROR: opcode = 3U /* 0b11 */; break;
Dave Allison45fdb932014-06-25 12:37:10 -07001244 default:
1245 LOG(FATAL) << "Unsupported thumb2 shift opcode";
Vladimir Markoe8469c12014-11-26 18:09:30 +00001246 UNREACHABLE();
Dave Allison45fdb932014-06-25 12:37:10 -07001247 }
1248 // 32 bit.
1249 int32_t encoding = B31 | B30 | B29 | B28 | B27 | B25 |
1250 0xf << 12 | (setcc ? B20 : 0);
1251 encoding |= static_cast<int16_t>(rn) << 16 | static_cast<int16_t>(rm) |
1252 static_cast<int16_t>(rd) << 8 | opcode << 21;
1253 Emit32(encoding);
1254 } else {
1255 uint16_t opcode = 0;
1256 switch (shift) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001257 case LSL: opcode = 2U /* 0b0010 */; break;
1258 case LSR: opcode = 3U /* 0b0011 */; break;
1259 case ASR: opcode = 4U /* 0b0100 */; break;
Dave Allison45fdb932014-06-25 12:37:10 -07001260 default:
Vladimir Markoe8469c12014-11-26 18:09:30 +00001261 LOG(FATAL) << "Unsupported thumb2 shift opcode";
1262 UNREACHABLE();
Dave Allison45fdb932014-06-25 12:37:10 -07001263 }
1264 int16_t encoding = B14 | opcode << 6 | static_cast<int16_t>(rm) << 3 |
1265 static_cast<int16_t>(rd);
1266 Emit16(encoding);
1267 }
1268}
1269
1270
Dave Allison65fcc2c2014-04-28 13:45:27 -07001271
1272void Thumb2Assembler::Branch::Emit(AssemblerBuffer* buffer) const {
1273 bool link = type_ == kUnconditionalLinkX || type_ == kUnconditionalLink;
1274 bool x = type_ == kUnconditionalX || type_ == kUnconditionalLinkX;
1275 int32_t offset = target_ - location_;
1276
1277 if (size_ == k32Bit) {
1278 int32_t encoding = B31 | B30 | B29 | B28 | B15;
1279 if (link) {
1280 // BL or BLX immediate.
1281 encoding |= B14;
1282 if (!x) {
1283 encoding |= B12;
1284 } else {
1285 // Bottom bit of offset must be 0.
1286 CHECK_EQ((offset & 1), 0);
1287 }
1288 } else {
1289 if (x) {
1290 LOG(FATAL) << "Invalid use of BX";
Vladimir Markoe8469c12014-11-26 18:09:30 +00001291 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001292 } else {
1293 if (cond_ == AL) {
1294 // Can use the T4 encoding allowing a 24 bit offset.
1295 if (!x) {
1296 encoding |= B12;
1297 }
1298 } else {
1299 // Must be T3 encoding with a 20 bit offset.
1300 encoding |= cond_ << 22;
1301 }
1302 }
1303 }
1304 encoding = Thumb2Assembler::EncodeBranchOffset(offset, encoding);
1305 buffer->Store<int16_t>(location_, static_cast<int16_t>(encoding >> 16));
1306 buffer->Store<int16_t>(location_+2, static_cast<int16_t>(encoding & 0xffff));
1307 } else {
1308 if (IsCompareAndBranch()) {
1309 offset -= 4;
1310 uint16_t i = (offset >> 6) & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001311 uint16_t imm5 = (offset >> 1) & 31U /* 0b11111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001312 int16_t encoding = B15 | B13 | B12 |
1313 (type_ == kCompareAndBranchNonZero ? B11 : 0) |
1314 static_cast<uint32_t>(rn_) |
1315 B8 |
1316 i << 9 |
1317 imm5 << 3;
1318 buffer->Store<int16_t>(location_, encoding);
1319 } else {
1320 offset -= 4; // Account for PC offset.
1321 int16_t encoding;
1322 // 16 bit.
1323 if (cond_ == AL) {
1324 encoding = B15 | B14 | B13 |
1325 ((offset >> 1) & 0x7ff);
1326 } else {
1327 encoding = B15 | B14 | B12 |
1328 cond_ << 8 | ((offset >> 1) & 0xff);
1329 }
1330 buffer->Store<int16_t>(location_, encoding);
1331 }
1332 }
1333}
1334
1335
1336uint16_t Thumb2Assembler::EmitCompareAndBranch(Register rn, uint16_t prev, bool n) {
1337 uint32_t location = buffer_.Size();
1338
1339 // This is always unresolved as it must be a forward branch.
1340 Emit16(prev); // Previous link.
1341 return AddBranch(n ? Branch::kCompareAndBranchNonZero : Branch::kCompareAndBranchZero,
1342 location, rn);
1343}
1344
1345
1346// NOTE: this only support immediate offsets, not [rx,ry].
1347// TODO: support [rx,ry] instructions.
1348void Thumb2Assembler::EmitLoadStore(Condition cond,
1349 bool load,
1350 bool byte,
1351 bool half,
1352 bool is_signed,
1353 Register rd,
1354 const Address& ad) {
1355 CHECK_NE(rd, kNoRegister);
1356 CheckCondition(cond);
1357 bool must_be_32bit = force_32bit_;
1358 if (IsHighRegister(rd)) {
1359 must_be_32bit = true;
1360 }
1361
1362 Register rn = ad.GetRegister();
Dave Allison45fdb932014-06-25 12:37:10 -07001363 if (IsHighRegister(rn) && rn != SP && rn != PC) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001364 must_be_32bit = true;
1365 }
1366
1367 if (is_signed || ad.GetOffset() < 0 || ad.GetMode() != Address::Offset) {
1368 must_be_32bit = true;
1369 }
1370
Dave Allison45fdb932014-06-25 12:37:10 -07001371 if (ad.IsImmediate()) {
1372 // Immediate offset
1373 int32_t offset = ad.GetOffset();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001374
Dave Allison45fdb932014-06-25 12:37:10 -07001375 // The 16 bit SP relative instruction can only have a 10 bit offset.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001376 if (rn == SP && offset >= (1 << 10)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001377 must_be_32bit = true;
1378 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001379
1380 if (byte) {
Dave Allison45fdb932014-06-25 12:37:10 -07001381 // 5 bit offset, no shift.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001382 if (offset >= (1 << 5)) {
Dave Allison45fdb932014-06-25 12:37:10 -07001383 must_be_32bit = true;
1384 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001385 } else if (half) {
Dave Allison45fdb932014-06-25 12:37:10 -07001386 // 6 bit offset, shifted by 1.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001387 if (offset >= (1 << 6)) {
Dave Allison45fdb932014-06-25 12:37:10 -07001388 must_be_32bit = true;
1389 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001390 } else {
Dave Allison45fdb932014-06-25 12:37:10 -07001391 // 7 bit offset, shifted by 2.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001392 if (offset >= (1 << 7)) {
Dave Allison45fdb932014-06-25 12:37:10 -07001393 must_be_32bit = true;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001394 }
1395 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001396
Dave Allison45fdb932014-06-25 12:37:10 -07001397 if (must_be_32bit) {
1398 int32_t encoding = B31 | B30 | B29 | B28 | B27 |
1399 (load ? B20 : 0) |
1400 (is_signed ? B24 : 0) |
1401 static_cast<uint32_t>(rd) << 12 |
1402 ad.encodingThumb(true) |
1403 (byte ? 0 : half ? B21 : B22);
1404 Emit32(encoding);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001405 } else {
Dave Allison45fdb932014-06-25 12:37:10 -07001406 // 16 bit thumb1.
1407 uint8_t opA = 0;
1408 bool sp_relative = false;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001409
1410 if (byte) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001411 opA = 7U /* 0b0111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001412 } else if (half) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001413 opA = 8U /* 0b1000 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001414 } else {
Dave Allison45fdb932014-06-25 12:37:10 -07001415 if (rn == SP) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001416 opA = 9U /* 0b1001 */;
Dave Allison45fdb932014-06-25 12:37:10 -07001417 sp_relative = true;
1418 } else {
Andreas Gampec8ccf682014-09-29 20:07:43 -07001419 opA = 6U /* 0b0110 */;
Dave Allison45fdb932014-06-25 12:37:10 -07001420 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001421 }
Dave Allison45fdb932014-06-25 12:37:10 -07001422 int16_t encoding = opA << 12 |
1423 (load ? B11 : 0);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001424
Dave Allison45fdb932014-06-25 12:37:10 -07001425 CHECK_GE(offset, 0);
1426 if (sp_relative) {
1427 // SP relative, 10 bit offset.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001428 CHECK_LT(offset, (1 << 10));
Andreas Gampec8ccf682014-09-29 20:07:43 -07001429 CHECK_EQ((offset & 3 /* 0b11 */), 0);
Dave Allison45fdb932014-06-25 12:37:10 -07001430 encoding |= rd << 8 | offset >> 2;
1431 } else {
1432 // No SP relative. The offset is shifted right depending on
1433 // the size of the load/store.
1434 encoding |= static_cast<uint32_t>(rd);
1435
1436 if (byte) {
1437 // 5 bit offset, no shift.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001438 CHECK_LT(offset, (1 << 5));
Dave Allison45fdb932014-06-25 12:37:10 -07001439 } else if (half) {
1440 // 6 bit offset, shifted by 1.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001441 CHECK_LT(offset, (1 << 6));
Andreas Gampec8ccf682014-09-29 20:07:43 -07001442 CHECK_EQ((offset & 1 /* 0b1 */), 0);
Dave Allison45fdb932014-06-25 12:37:10 -07001443 offset >>= 1;
1444 } else {
1445 // 7 bit offset, shifted by 2.
Dave Allison0bb9ade2014-06-26 17:57:36 -07001446 CHECK_LT(offset, (1 << 7));
Andreas Gampec8ccf682014-09-29 20:07:43 -07001447 CHECK_EQ((offset & 3 /* 0b11 */), 0);
Dave Allison45fdb932014-06-25 12:37:10 -07001448 offset >>= 2;
1449 }
1450 encoding |= rn << 3 | offset << 6;
1451 }
1452
1453 Emit16(encoding);
1454 }
1455 } else {
1456 // Register shift.
1457 if (ad.GetRegister() == PC) {
1458 // PC relative literal encoding.
1459 int32_t offset = ad.GetOffset();
Dave Allison0bb9ade2014-06-26 17:57:36 -07001460 if (must_be_32bit || offset < 0 || offset >= (1 << 10) || !load) {
Dave Allison45fdb932014-06-25 12:37:10 -07001461 int32_t up = B23;
1462 if (offset < 0) {
1463 offset = -offset;
1464 up = 0;
1465 }
1466 CHECK_LT(offset, (1 << 12));
1467 int32_t encoding = 0x1f << 27 | 0xf << 16 | B22 | (load ? B20 : 0) |
1468 offset | up |
1469 static_cast<uint32_t>(rd) << 12;
1470 Emit32(encoding);
1471 } else {
1472 // 16 bit literal load.
1473 CHECK_GE(offset, 0);
1474 CHECK_LT(offset, (1 << 10));
1475 int32_t encoding = B14 | (load ? B11 : 0) | static_cast<uint32_t>(rd) << 8 | offset >> 2;
1476 Emit16(encoding);
1477 }
1478 } else {
1479 if (ad.GetShiftCount() != 0) {
1480 // If there is a shift count this must be 32 bit.
1481 must_be_32bit = true;
1482 } else if (IsHighRegister(ad.GetRegisterOffset())) {
1483 must_be_32bit = true;
1484 }
1485
1486 if (must_be_32bit) {
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01001487 int32_t encoding = 0x1f << 27 | (load ? B20 : 0) | static_cast<uint32_t>(rd) << 12 |
Dave Allison45fdb932014-06-25 12:37:10 -07001488 ad.encodingThumb(true);
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01001489 if (half) {
1490 encoding |= B21;
1491 } else if (!byte) {
1492 encoding |= B22;
1493 }
Dave Allison45fdb932014-06-25 12:37:10 -07001494 Emit32(encoding);
1495 } else {
1496 // 16 bit register offset.
1497 int32_t encoding = B14 | B12 | (load ? B11 : 0) | static_cast<uint32_t>(rd) |
1498 ad.encodingThumb(false);
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01001499 if (byte) {
1500 encoding |= B10;
1501 } else if (half) {
1502 encoding |= B9;
1503 }
Dave Allison45fdb932014-06-25 12:37:10 -07001504 Emit16(encoding);
1505 }
1506 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07001507 }
1508}
1509
1510
1511void Thumb2Assembler::EmitMultiMemOp(Condition cond,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001512 BlockAddressMode bam,
Dave Allison65fcc2c2014-04-28 13:45:27 -07001513 bool load,
1514 Register base,
1515 RegList regs) {
1516 CHECK_NE(base, kNoRegister);
1517 CheckCondition(cond);
1518 bool must_be_32bit = force_32bit_;
1519
Vladimir Markoe8469c12014-11-26 18:09:30 +00001520 if (!must_be_32bit && base == SP && bam == (load ? IA_W : DB_W) &&
1521 (regs & 0xff00 & ~(1 << (load ? PC : LR))) == 0) {
1522 // Use 16-bit PUSH/POP.
1523 int16_t encoding = B15 | B13 | B12 | (load ? B11 : 0) | B10 |
1524 ((regs & (1 << (load ? PC : LR))) != 0 ? B8 : 0) | (regs & 0x00ff);
1525 Emit16(encoding);
1526 return;
1527 }
1528
Dave Allison65fcc2c2014-04-28 13:45:27 -07001529 if ((regs & 0xff00) != 0) {
1530 must_be_32bit = true;
1531 }
1532
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001533 bool w_bit = bam == IA_W || bam == DB_W || bam == DA_W || bam == IB_W;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001534 // 16 bit always uses writeback.
1535 if (!w_bit) {
1536 must_be_32bit = true;
1537 }
1538
1539 if (must_be_32bit) {
1540 uint32_t op = 0;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001541 switch (bam) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001542 case IA:
1543 case IA_W:
Andreas Gampec8ccf682014-09-29 20:07:43 -07001544 op = 1U /* 0b01 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001545 break;
1546 case DB:
1547 case DB_W:
Andreas Gampec8ccf682014-09-29 20:07:43 -07001548 op = 2U /* 0b10 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001549 break;
1550 case DA:
1551 case IB:
1552 case DA_W:
1553 case IB_W:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001554 LOG(FATAL) << "LDM/STM mode not supported on thumb: " << bam;
Vladimir Markoe8469c12014-11-26 18:09:30 +00001555 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001556 }
1557 if (load) {
1558 // Cannot have SP in the list.
1559 CHECK_EQ((regs & (1 << SP)), 0);
1560 } else {
1561 // Cannot have PC or SP in the list.
1562 CHECK_EQ((regs & (1 << PC | 1 << SP)), 0);
1563 }
1564 int32_t encoding = B31 | B30 | B29 | B27 |
1565 (op << 23) |
1566 (load ? B20 : 0) |
1567 base << 16 |
1568 regs |
1569 (w_bit << 21);
1570 Emit32(encoding);
1571 } else {
1572 int16_t encoding = B15 | B14 |
1573 (load ? B11 : 0) |
1574 base << 8 |
1575 regs;
1576 Emit16(encoding);
1577 }
1578}
1579
1580
1581void Thumb2Assembler::EmitBranch(Condition cond, Label* label, bool link, bool x) {
1582 uint32_t pc = buffer_.Size();
1583 Branch::Type branch_type;
1584 if (cond == AL) {
1585 if (link) {
1586 if (x) {
1587 branch_type = Branch::kUnconditionalLinkX; // BLX.
1588 } else {
1589 branch_type = Branch::kUnconditionalLink; // BX.
1590 }
1591 } else {
1592 branch_type = Branch::kUnconditional; // B.
1593 }
1594 } else {
1595 branch_type = Branch::kConditional; // B<cond>.
1596 }
1597
1598 if (label->IsBound()) {
1599 Branch::Size size = AddBranch(branch_type, pc, label->Position(), cond); // Resolved branch.
1600
1601 // The branch is to a bound label which means that it's a backwards branch. We know the
1602 // current size of it so we can emit the appropriate space. Note that if it's a 16 bit
1603 // branch the size may change if it so happens that other branches change size that change
1604 // the distance to the target and that distance puts this branch over the limit for 16 bits.
1605 if (size == Branch::k16Bit) {
Nicolas Geoffray8d486732014-07-16 16:23:40 +01001606 DCHECK(!force_32bit_branches_);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001607 Emit16(0); // Space for a 16 bit branch.
1608 } else {
1609 Emit32(0); // Space for a 32 bit branch.
1610 }
1611 } else {
1612 // Branch is to an unbound label. Emit space for it.
1613 uint16_t branch_id = AddBranch(branch_type, pc, cond); // Unresolved branch.
Nicolas Geoffray8d486732014-07-16 16:23:40 +01001614 if (force_32bit_branches_ || force_32bit_) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001615 Emit16(static_cast<uint16_t>(label->position_)); // Emit current label link.
1616 Emit16(0); // another 16 bits.
1617 } else {
1618 Emit16(static_cast<uint16_t>(label->position_)); // Emit current label link.
1619 }
1620 label->LinkTo(branch_id); // Link to the branch ID.
1621 }
1622}
1623
1624
1625void Thumb2Assembler::clz(Register rd, Register rm, Condition cond) {
1626 CHECK_NE(rd, kNoRegister);
1627 CHECK_NE(rm, kNoRegister);
1628 CheckCondition(cond);
1629 CHECK_NE(rd, PC);
1630 CHECK_NE(rm, PC);
1631 int32_t encoding = B31 | B30 | B29 | B28 | B27 |
1632 B25 | B23 | B21 | B20 |
1633 static_cast<uint32_t>(rm) << 16 |
1634 0xf << 12 |
1635 static_cast<uint32_t>(rd) << 8 |
1636 B7 |
1637 static_cast<uint32_t>(rm);
1638 Emit32(encoding);
1639}
1640
1641
1642void Thumb2Assembler::movw(Register rd, uint16_t imm16, Condition cond) {
1643 CheckCondition(cond);
1644 bool must_be_32bit = force_32bit_;
1645 if (IsHighRegister(rd)|| imm16 >= 256u) {
1646 must_be_32bit = true;
1647 }
1648
1649 if (must_be_32bit) {
1650 // Use encoding T3.
Andreas Gampec8ccf682014-09-29 20:07:43 -07001651 uint32_t imm4 = (imm16 >> 12) & 15U /* 0b1111 */;
1652 uint32_t i = (imm16 >> 11) & 1U /* 0b1 */;
1653 uint32_t imm3 = (imm16 >> 8) & 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001654 uint32_t imm8 = imm16 & 0xff;
1655 int32_t encoding = B31 | B30 | B29 | B28 |
1656 B25 | B22 |
1657 static_cast<uint32_t>(rd) << 8 |
1658 i << 26 |
1659 imm4 << 16 |
1660 imm3 << 12 |
1661 imm8;
1662 Emit32(encoding);
1663 } else {
1664 int16_t encoding = B13 | static_cast<uint16_t>(rd) << 8 |
1665 imm16;
1666 Emit16(encoding);
1667 }
1668}
1669
1670
1671void Thumb2Assembler::movt(Register rd, uint16_t imm16, Condition cond) {
1672 CheckCondition(cond);
1673 // Always 32 bits.
Andreas Gampec8ccf682014-09-29 20:07:43 -07001674 uint32_t imm4 = (imm16 >> 12) & 15U /* 0b1111 */;
1675 uint32_t i = (imm16 >> 11) & 1U /* 0b1 */;
1676 uint32_t imm3 = (imm16 >> 8) & 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001677 uint32_t imm8 = imm16 & 0xff;
1678 int32_t encoding = B31 | B30 | B29 | B28 |
1679 B25 | B23 | B22 |
1680 static_cast<uint32_t>(rd) << 8 |
1681 i << 26 |
1682 imm4 << 16 |
1683 imm3 << 12 |
1684 imm8;
1685 Emit32(encoding);
1686}
1687
1688
1689void Thumb2Assembler::ldrex(Register rt, Register rn, uint16_t imm, Condition cond) {
1690 CHECK_NE(rn, kNoRegister);
1691 CHECK_NE(rt, kNoRegister);
1692 CheckCondition(cond);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001693 CHECK_LT(imm, (1u << 10));
1694
1695 int32_t encoding = B31 | B30 | B29 | B27 | B22 | B20 |
1696 static_cast<uint32_t>(rn) << 16 |
1697 static_cast<uint32_t>(rt) << 12 |
1698 0xf << 8 |
1699 imm >> 2;
1700 Emit32(encoding);
1701}
1702
1703
1704void Thumb2Assembler::ldrex(Register rt, Register rn, Condition cond) {
1705 ldrex(rt, rn, 0, cond);
1706}
1707
1708
1709void Thumb2Assembler::strex(Register rd,
1710 Register rt,
1711 Register rn,
1712 uint16_t imm,
1713 Condition cond) {
1714 CHECK_NE(rn, kNoRegister);
1715 CHECK_NE(rd, kNoRegister);
1716 CHECK_NE(rt, kNoRegister);
1717 CheckCondition(cond);
1718 CHECK_LT(imm, (1u << 10));
1719
1720 int32_t encoding = B31 | B30 | B29 | B27 | B22 |
1721 static_cast<uint32_t>(rn) << 16 |
1722 static_cast<uint32_t>(rt) << 12 |
1723 static_cast<uint32_t>(rd) << 8 |
1724 imm >> 2;
1725 Emit32(encoding);
1726}
1727
1728
Calin Juravle52c48962014-12-16 17:02:57 +00001729void Thumb2Assembler::ldrexd(Register rt, Register rt2, Register rn, Condition cond) {
1730 CHECK_NE(rn, kNoRegister);
1731 CHECK_NE(rt, kNoRegister);
1732 CHECK_NE(rt2, kNoRegister);
1733 CHECK_NE(rt, rt2);
1734 CheckCondition(cond);
1735
1736 int32_t encoding = B31 | B30 | B29 | B27 | B23 | B22 | B20 |
1737 static_cast<uint32_t>(rn) << 16 |
1738 static_cast<uint32_t>(rt) << 12 |
1739 static_cast<uint32_t>(rt2) << 8 |
1740 B6 | B5 | B4 | B3 | B2 | B1 | B0;
1741 Emit32(encoding);
1742}
1743
1744
Dave Allison65fcc2c2014-04-28 13:45:27 -07001745void Thumb2Assembler::strex(Register rd,
1746 Register rt,
1747 Register rn,
1748 Condition cond) {
1749 strex(rd, rt, rn, 0, cond);
1750}
1751
1752
Calin Juravle52c48962014-12-16 17:02:57 +00001753void Thumb2Assembler::strexd(Register rd, Register rt, Register rt2, Register rn, Condition cond) {
1754 CHECK_NE(rd, kNoRegister);
1755 CHECK_NE(rn, kNoRegister);
1756 CHECK_NE(rt, kNoRegister);
1757 CHECK_NE(rt2, kNoRegister);
1758 CHECK_NE(rt, rt2);
1759 CHECK_NE(rd, rt);
1760 CHECK_NE(rd, rt2);
1761 CheckCondition(cond);
1762
1763 int32_t encoding = B31 | B30 | B29 | B27 | B23 | B22 |
1764 static_cast<uint32_t>(rn) << 16 |
1765 static_cast<uint32_t>(rt) << 12 |
1766 static_cast<uint32_t>(rt2) << 8 |
1767 B6 | B5 | B4 |
1768 static_cast<uint32_t>(rd);
1769 Emit32(encoding);
1770}
1771
1772
Dave Allison65fcc2c2014-04-28 13:45:27 -07001773void Thumb2Assembler::clrex(Condition cond) {
1774 CheckCondition(cond);
1775 int32_t encoding = B31 | B30 | B29 | B27 | B28 | B25 | B24 | B23 |
1776 B21 | B20 |
1777 0xf << 16 |
1778 B15 |
1779 0xf << 8 |
1780 B5 |
1781 0xf;
1782 Emit32(encoding);
1783}
1784
1785
1786void Thumb2Assembler::nop(Condition cond) {
1787 CheckCondition(cond);
Andreas Gampec8ccf682014-09-29 20:07:43 -07001788 uint16_t encoding = B15 | B13 | B12 |
Dave Allison65fcc2c2014-04-28 13:45:27 -07001789 B11 | B10 | B9 | B8;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001790 Emit16(static_cast<int16_t>(encoding));
Dave Allison65fcc2c2014-04-28 13:45:27 -07001791}
1792
1793
1794void Thumb2Assembler::vmovsr(SRegister sn, Register rt, Condition cond) {
1795 CHECK_NE(sn, kNoSRegister);
1796 CHECK_NE(rt, kNoRegister);
1797 CHECK_NE(rt, SP);
1798 CHECK_NE(rt, PC);
1799 CheckCondition(cond);
1800 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1801 B27 | B26 | B25 |
1802 ((static_cast<int32_t>(sn) >> 1)*B16) |
1803 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
1804 ((static_cast<int32_t>(sn) & 1)*B7) | B4;
1805 Emit32(encoding);
1806}
1807
1808
1809void Thumb2Assembler::vmovrs(Register rt, SRegister sn, Condition cond) {
1810 CHECK_NE(sn, kNoSRegister);
1811 CHECK_NE(rt, kNoRegister);
1812 CHECK_NE(rt, SP);
1813 CHECK_NE(rt, PC);
1814 CheckCondition(cond);
1815 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1816 B27 | B26 | B25 | B20 |
1817 ((static_cast<int32_t>(sn) >> 1)*B16) |
1818 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
1819 ((static_cast<int32_t>(sn) & 1)*B7) | B4;
1820 Emit32(encoding);
1821}
1822
1823
1824void Thumb2Assembler::vmovsrr(SRegister sm, Register rt, Register rt2,
1825 Condition cond) {
1826 CHECK_NE(sm, kNoSRegister);
1827 CHECK_NE(sm, S31);
1828 CHECK_NE(rt, kNoRegister);
1829 CHECK_NE(rt, SP);
1830 CHECK_NE(rt, PC);
1831 CHECK_NE(rt2, kNoRegister);
1832 CHECK_NE(rt2, SP);
1833 CHECK_NE(rt2, PC);
1834 CheckCondition(cond);
1835 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1836 B27 | B26 | B22 |
1837 (static_cast<int32_t>(rt2)*B16) |
1838 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
1839 ((static_cast<int32_t>(sm) & 1)*B5) | B4 |
1840 (static_cast<int32_t>(sm) >> 1);
1841 Emit32(encoding);
1842}
1843
1844
1845void Thumb2Assembler::vmovrrs(Register rt, Register rt2, SRegister sm,
1846 Condition cond) {
1847 CHECK_NE(sm, kNoSRegister);
1848 CHECK_NE(sm, S31);
1849 CHECK_NE(rt, kNoRegister);
1850 CHECK_NE(rt, SP);
1851 CHECK_NE(rt, PC);
1852 CHECK_NE(rt2, kNoRegister);
1853 CHECK_NE(rt2, SP);
1854 CHECK_NE(rt2, PC);
1855 CHECK_NE(rt, rt2);
1856 CheckCondition(cond);
1857 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1858 B27 | B26 | B22 | B20 |
1859 (static_cast<int32_t>(rt2)*B16) |
1860 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
1861 ((static_cast<int32_t>(sm) & 1)*B5) | B4 |
1862 (static_cast<int32_t>(sm) >> 1);
1863 Emit32(encoding);
1864}
1865
1866
1867void Thumb2Assembler::vmovdrr(DRegister dm, Register rt, Register rt2,
1868 Condition cond) {
1869 CHECK_NE(dm, kNoDRegister);
1870 CHECK_NE(rt, kNoRegister);
1871 CHECK_NE(rt, SP);
1872 CHECK_NE(rt, PC);
1873 CHECK_NE(rt2, kNoRegister);
1874 CHECK_NE(rt2, SP);
1875 CHECK_NE(rt2, PC);
1876 CheckCondition(cond);
1877 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1878 B27 | B26 | B22 |
1879 (static_cast<int32_t>(rt2)*B16) |
1880 (static_cast<int32_t>(rt)*B12) | B11 | B9 | B8 |
1881 ((static_cast<int32_t>(dm) >> 4)*B5) | B4 |
1882 (static_cast<int32_t>(dm) & 0xf);
1883 Emit32(encoding);
1884}
1885
1886
1887void Thumb2Assembler::vmovrrd(Register rt, Register rt2, DRegister dm,
1888 Condition cond) {
1889 CHECK_NE(dm, kNoDRegister);
1890 CHECK_NE(rt, kNoRegister);
1891 CHECK_NE(rt, SP);
1892 CHECK_NE(rt, PC);
1893 CHECK_NE(rt2, kNoRegister);
1894 CHECK_NE(rt2, SP);
1895 CHECK_NE(rt2, PC);
1896 CHECK_NE(rt, rt2);
1897 CheckCondition(cond);
1898 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1899 B27 | B26 | B22 | B20 |
1900 (static_cast<int32_t>(rt2)*B16) |
1901 (static_cast<int32_t>(rt)*B12) | B11 | B9 | B8 |
1902 ((static_cast<int32_t>(dm) >> 4)*B5) | B4 |
1903 (static_cast<int32_t>(dm) & 0xf);
1904 Emit32(encoding);
1905}
1906
1907
1908void Thumb2Assembler::vldrs(SRegister sd, const Address& ad, Condition cond) {
1909 const Address& addr = static_cast<const Address&>(ad);
1910 CHECK_NE(sd, kNoSRegister);
1911 CheckCondition(cond);
1912 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1913 B27 | B26 | B24 | B20 |
1914 ((static_cast<int32_t>(sd) & 1)*B22) |
1915 ((static_cast<int32_t>(sd) >> 1)*B12) |
1916 B11 | B9 | addr.vencoding();
1917 Emit32(encoding);
1918}
1919
1920
1921void Thumb2Assembler::vstrs(SRegister sd, const Address& ad, Condition cond) {
1922 const Address& addr = static_cast<const Address&>(ad);
1923 CHECK_NE(static_cast<Register>(addr.encodingArm() & (0xf << kRnShift)), PC);
1924 CHECK_NE(sd, kNoSRegister);
1925 CheckCondition(cond);
1926 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1927 B27 | B26 | B24 |
1928 ((static_cast<int32_t>(sd) & 1)*B22) |
1929 ((static_cast<int32_t>(sd) >> 1)*B12) |
1930 B11 | B9 | addr.vencoding();
1931 Emit32(encoding);
1932}
1933
1934
1935void Thumb2Assembler::vldrd(DRegister dd, const Address& ad, Condition cond) {
1936 const Address& addr = static_cast<const Address&>(ad);
1937 CHECK_NE(dd, kNoDRegister);
1938 CheckCondition(cond);
1939 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1940 B27 | B26 | B24 | B20 |
1941 ((static_cast<int32_t>(dd) >> 4)*B22) |
1942 ((static_cast<int32_t>(dd) & 0xf)*B12) |
1943 B11 | B9 | B8 | addr.vencoding();
1944 Emit32(encoding);
1945}
1946
1947
1948void Thumb2Assembler::vstrd(DRegister dd, const Address& ad, Condition cond) {
1949 const Address& addr = static_cast<const Address&>(ad);
1950 CHECK_NE(static_cast<Register>(addr.encodingArm() & (0xf << kRnShift)), PC);
1951 CHECK_NE(dd, kNoDRegister);
1952 CheckCondition(cond);
1953 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1954 B27 | B26 | B24 |
1955 ((static_cast<int32_t>(dd) >> 4)*B22) |
1956 ((static_cast<int32_t>(dd) & 0xf)*B12) |
1957 B11 | B9 | B8 | addr.vencoding();
1958 Emit32(encoding);
1959}
1960
1961
1962void Thumb2Assembler::vpushs(SRegister reg, int nregs, Condition cond) {
1963 EmitVPushPop(static_cast<uint32_t>(reg), nregs, true, false, cond);
1964}
1965
1966
1967void Thumb2Assembler::vpushd(DRegister reg, int nregs, Condition cond) {
1968 EmitVPushPop(static_cast<uint32_t>(reg), nregs, true, true, cond);
1969}
1970
1971
1972void Thumb2Assembler::vpops(SRegister reg, int nregs, Condition cond) {
1973 EmitVPushPop(static_cast<uint32_t>(reg), nregs, false, false, cond);
1974}
1975
1976
1977void Thumb2Assembler::vpopd(DRegister reg, int nregs, Condition cond) {
1978 EmitVPushPop(static_cast<uint32_t>(reg), nregs, false, true, cond);
1979}
1980
1981
1982void Thumb2Assembler::EmitVPushPop(uint32_t reg, int nregs, bool push, bool dbl, Condition cond) {
1983 CheckCondition(cond);
1984
1985 uint32_t D;
1986 uint32_t Vd;
1987 if (dbl) {
1988 // Encoded as D:Vd.
1989 D = (reg >> 4) & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001990 Vd = reg & 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001991 } else {
1992 // Encoded as Vd:D.
1993 D = reg & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001994 Vd = (reg >> 1) & 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001995 }
1996 int32_t encoding = B27 | B26 | B21 | B19 | B18 | B16 |
1997 B11 | B9 |
1998 (dbl ? B8 : 0) |
1999 (push ? B24 : (B23 | B20)) |
Andreas Gampec8ccf682014-09-29 20:07:43 -07002000 14U /* 0b1110 */ << 28 |
Dave Allison65fcc2c2014-04-28 13:45:27 -07002001 nregs << (dbl ? 1 : 0) |
2002 D << 22 |
2003 Vd << 12;
2004 Emit32(encoding);
2005}
2006
2007
2008void Thumb2Assembler::EmitVFPsss(Condition cond, int32_t opcode,
2009 SRegister sd, SRegister sn, SRegister sm) {
2010 CHECK_NE(sd, kNoSRegister);
2011 CHECK_NE(sn, kNoSRegister);
2012 CHECK_NE(sm, kNoSRegister);
2013 CheckCondition(cond);
2014 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2015 B27 | B26 | B25 | B11 | B9 | opcode |
2016 ((static_cast<int32_t>(sd) & 1)*B22) |
2017 ((static_cast<int32_t>(sn) >> 1)*B16) |
2018 ((static_cast<int32_t>(sd) >> 1)*B12) |
2019 ((static_cast<int32_t>(sn) & 1)*B7) |
2020 ((static_cast<int32_t>(sm) & 1)*B5) |
2021 (static_cast<int32_t>(sm) >> 1);
2022 Emit32(encoding);
2023}
2024
2025
2026void Thumb2Assembler::EmitVFPddd(Condition cond, int32_t opcode,
2027 DRegister dd, DRegister dn, DRegister dm) {
2028 CHECK_NE(dd, kNoDRegister);
2029 CHECK_NE(dn, kNoDRegister);
2030 CHECK_NE(dm, kNoDRegister);
2031 CheckCondition(cond);
2032 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2033 B27 | B26 | B25 | B11 | B9 | B8 | opcode |
2034 ((static_cast<int32_t>(dd) >> 4)*B22) |
2035 ((static_cast<int32_t>(dn) & 0xf)*B16) |
2036 ((static_cast<int32_t>(dd) & 0xf)*B12) |
2037 ((static_cast<int32_t>(dn) >> 4)*B7) |
2038 ((static_cast<int32_t>(dm) >> 4)*B5) |
2039 (static_cast<int32_t>(dm) & 0xf);
2040 Emit32(encoding);
2041}
2042
2043
2044void Thumb2Assembler::EmitVFPsd(Condition cond, int32_t opcode,
2045 SRegister sd, DRegister dm) {
2046 CHECK_NE(sd, kNoSRegister);
2047 CHECK_NE(dm, kNoDRegister);
2048 CheckCondition(cond);
2049 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2050 B27 | B26 | B25 | B11 | B9 | opcode |
2051 ((static_cast<int32_t>(sd) & 1)*B22) |
2052 ((static_cast<int32_t>(sd) >> 1)*B12) |
2053 ((static_cast<int32_t>(dm) >> 4)*B5) |
2054 (static_cast<int32_t>(dm) & 0xf);
2055 Emit32(encoding);
2056}
2057
2058
2059void Thumb2Assembler::EmitVFPds(Condition cond, int32_t opcode,
2060 DRegister dd, SRegister sm) {
2061 CHECK_NE(dd, kNoDRegister);
2062 CHECK_NE(sm, kNoSRegister);
2063 CheckCondition(cond);
2064 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2065 B27 | B26 | B25 | B11 | B9 | opcode |
2066 ((static_cast<int32_t>(dd) >> 4)*B22) |
2067 ((static_cast<int32_t>(dd) & 0xf)*B12) |
2068 ((static_cast<int32_t>(sm) & 1)*B5) |
2069 (static_cast<int32_t>(sm) >> 1);
2070 Emit32(encoding);
2071}
2072
2073
2074void Thumb2Assembler::vmstat(Condition cond) { // VMRS APSR_nzcv, FPSCR.
Calin Juravleddb7df22014-11-25 20:56:51 +00002075 CHECK_NE(cond, kNoCondition);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002076 CheckCondition(cond);
Calin Juravleddb7df22014-11-25 20:56:51 +00002077 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
2078 B27 | B26 | B25 | B23 | B22 | B21 | B20 | B16 |
2079 (static_cast<int32_t>(PC)*B12) |
2080 B11 | B9 | B4;
2081 Emit32(encoding);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002082}
2083
2084
2085void Thumb2Assembler::svc(uint32_t imm8) {
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08002086 CHECK(IsUint<8>(imm8)) << imm8;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002087 int16_t encoding = B15 | B14 | B12 |
2088 B11 | B10 | B9 | B8 |
2089 imm8;
2090 Emit16(encoding);
2091}
2092
2093
2094void Thumb2Assembler::bkpt(uint16_t imm8) {
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08002095 CHECK(IsUint<8>(imm8)) << imm8;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002096 int16_t encoding = B15 | B13 | B12 |
2097 B11 | B10 | B9 |
2098 imm8;
2099 Emit16(encoding);
2100}
2101
2102// Convert the given IT state to a mask bit given bit 0 of the first
2103// condition and a shift position.
2104static uint8_t ToItMask(ItState s, uint8_t firstcond0, uint8_t shift) {
2105 switch (s) {
2106 case kItOmitted: return 1 << shift;
2107 case kItThen: return firstcond0 << shift;
2108 case kItElse: return !firstcond0 << shift;
2109 }
2110 return 0;
2111}
2112
2113
2114// Set the IT condition in the given position for the given state. This is used
2115// to check that conditional instructions match the preceding IT statement.
2116void Thumb2Assembler::SetItCondition(ItState s, Condition cond, uint8_t index) {
2117 switch (s) {
2118 case kItOmitted: it_conditions_[index] = AL; break;
2119 case kItThen: it_conditions_[index] = cond; break;
2120 case kItElse:
2121 it_conditions_[index] = static_cast<Condition>(static_cast<uint8_t>(cond) ^ 1);
2122 break;
2123 }
2124}
2125
2126
2127void Thumb2Assembler::it(Condition firstcond, ItState i1, ItState i2, ItState i3) {
2128 CheckCondition(AL); // Not allowed in IT block.
2129 uint8_t firstcond0 = static_cast<uint8_t>(firstcond) & 1;
2130
2131 // All conditions to AL.
2132 for (uint8_t i = 0; i < 4; ++i) {
2133 it_conditions_[i] = AL;
2134 }
2135
2136 SetItCondition(kItThen, firstcond, 0);
2137 uint8_t mask = ToItMask(i1, firstcond0, 3);
2138 SetItCondition(i1, firstcond, 1);
2139
2140 if (i1 != kItOmitted) {
2141 mask |= ToItMask(i2, firstcond0, 2);
2142 SetItCondition(i2, firstcond, 2);
2143 if (i2 != kItOmitted) {
2144 mask |= ToItMask(i3, firstcond0, 1);
2145 SetItCondition(i3, firstcond, 3);
2146 if (i3 != kItOmitted) {
Andreas Gampec8ccf682014-09-29 20:07:43 -07002147 mask |= 1U /* 0b0001 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002148 }
2149 }
2150 }
2151
2152 // Start at first condition.
2153 it_cond_index_ = 0;
2154 next_condition_ = it_conditions_[0];
2155 uint16_t encoding = B15 | B13 | B12 |
2156 B11 | B10 | B9 | B8 |
2157 firstcond << 4 |
2158 mask;
2159 Emit16(encoding);
2160}
2161
2162
2163void Thumb2Assembler::cbz(Register rn, Label* label) {
2164 CheckCondition(AL);
2165 if (label->IsBound()) {
2166 LOG(FATAL) << "cbz can only be used to branch forwards";
Vladimir Markoe8469c12014-11-26 18:09:30 +00002167 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07002168 } else {
2169 uint16_t branchid = EmitCompareAndBranch(rn, static_cast<uint16_t>(label->position_), false);
2170 label->LinkTo(branchid);
2171 }
2172}
2173
2174
2175void Thumb2Assembler::cbnz(Register rn, Label* label) {
2176 CheckCondition(AL);
2177 if (label->IsBound()) {
2178 LOG(FATAL) << "cbnz can only be used to branch forwards";
Vladimir Markoe8469c12014-11-26 18:09:30 +00002179 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07002180 } else {
2181 uint16_t branchid = EmitCompareAndBranch(rn, static_cast<uint16_t>(label->position_), true);
2182 label->LinkTo(branchid);
2183 }
2184}
2185
2186
2187void Thumb2Assembler::blx(Register rm, Condition cond) {
2188 CHECK_NE(rm, kNoRegister);
2189 CheckCondition(cond);
2190 int16_t encoding = B14 | B10 | B9 | B8 | B7 | static_cast<int16_t>(rm) << 3;
2191 Emit16(encoding);
2192}
2193
2194
2195void Thumb2Assembler::bx(Register rm, Condition cond) {
2196 CHECK_NE(rm, kNoRegister);
2197 CheckCondition(cond);
2198 int16_t encoding = B14 | B10 | B9 | B8 | static_cast<int16_t>(rm) << 3;
2199 Emit16(encoding);
2200}
2201
2202
2203void Thumb2Assembler::Push(Register rd, Condition cond) {
2204 str(rd, Address(SP, -kRegisterSize, Address::PreIndex), cond);
2205}
2206
2207
2208void Thumb2Assembler::Pop(Register rd, Condition cond) {
2209 ldr(rd, Address(SP, kRegisterSize, Address::PostIndex), cond);
2210}
2211
2212
2213void Thumb2Assembler::PushList(RegList regs, Condition cond) {
2214 stm(DB_W, SP, regs, cond);
2215}
2216
2217
2218void Thumb2Assembler::PopList(RegList regs, Condition cond) {
2219 ldm(IA_W, SP, regs, cond);
2220}
2221
2222
2223void Thumb2Assembler::Mov(Register rd, Register rm, Condition cond) {
2224 if (cond != AL || rd != rm) {
2225 mov(rd, ShifterOperand(rm), cond);
2226 }
2227}
2228
2229
2230// A branch has changed size. Make a hole for it.
2231void Thumb2Assembler::MakeHoleForBranch(uint32_t location, uint32_t delta) {
2232 // Move the contents of the buffer using: Move(newposition, oldposition)
2233 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
2234 buffer_.Move(location + delta, location);
2235}
2236
2237
2238void Thumb2Assembler::Bind(Label* label) {
2239 CHECK(!label->IsBound());
2240 uint32_t bound_pc = buffer_.Size();
2241 std::vector<Branch*> changed_branches;
2242
2243 while (label->IsLinked()) {
2244 uint16_t position = label->Position(); // Branch id for linked branch.
2245 Branch* branch = GetBranch(position); // Get the branch at this id.
2246 bool changed = branch->Resolve(bound_pc); // Branch can be resolved now.
2247 uint32_t branch_location = branch->GetLocation();
2248 uint16_t next = buffer_.Load<uint16_t>(branch_location); // Get next in chain.
2249 if (changed) {
Nicolas Geoffray8d486732014-07-16 16:23:40 +01002250 DCHECK(!force_32bit_branches_);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002251 MakeHoleForBranch(branch->GetLocation(), 2);
2252 if (branch->IsCompareAndBranch()) {
2253 // A cbz/cbnz instruction has changed size. There is no valid encoding for
2254 // a 32 bit cbz/cbnz so we need to change this to an instruction pair:
2255 // cmp rn, #0
2256 // b<eq|ne> target
2257 bool n = branch->GetType() == Branch::kCompareAndBranchNonZero;
2258 Condition cond = n ? NE : EQ;
2259 branch->Move(2); // Move the branch forward by 2 bytes.
2260 branch->ResetTypeAndCondition(Branch::kConditional, cond);
2261 branch->ResetSize(Branch::k16Bit);
2262
2263 // Now add a compare instruction in the place the branch was.
Andreas Gampe277ccbd2014-11-03 21:36:10 -08002264 buffer_.Store<int16_t>(branch_location,
2265 B13 | B11 | static_cast<int16_t>(branch->GetRegister()) << 8);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002266
2267 // Since have moved made a hole in the code we need to reload the
2268 // current pc.
2269 bound_pc = buffer_.Size();
2270
2271 // Now resolve the newly added branch.
2272 changed = branch->Resolve(bound_pc);
2273 if (changed) {
2274 MakeHoleForBranch(branch->GetLocation(), 2);
2275 changed_branches.push_back(branch);
2276 }
2277 } else {
2278 changed_branches.push_back(branch);
2279 }
2280 }
2281 label->position_ = next; // Move to next.
2282 }
2283 label->BindTo(bound_pc);
2284
2285 // Now relocate any changed branches. Do this until there are no more changes.
2286 std::vector<Branch*> branches_to_process = changed_branches;
2287 while (branches_to_process.size() != 0) {
2288 changed_branches.clear();
2289 for (auto& changed_branch : branches_to_process) {
2290 for (auto& branch : branches_) {
2291 bool changed = branch->Relocate(changed_branch->GetLocation(), 2);
2292 if (changed) {
2293 changed_branches.push_back(branch);
2294 }
2295 }
2296 branches_to_process = changed_branches;
2297 }
2298 }
2299}
2300
2301
2302void Thumb2Assembler::EmitBranches() {
2303 for (auto& branch : branches_) {
2304 branch->Emit(&buffer_);
2305 }
2306}
2307
2308
2309void Thumb2Assembler::Lsl(Register rd, Register rm, uint32_t shift_imm,
Dave Allison45fdb932014-06-25 12:37:10 -07002310 bool setcc, Condition cond) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00002311 CHECK_LE(shift_imm, 31u);
Dave Allison45fdb932014-06-25 12:37:10 -07002312 CheckCondition(cond);
2313 EmitShift(rd, rm, LSL, shift_imm, setcc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002314}
2315
2316
2317void Thumb2Assembler::Lsr(Register rd, Register rm, uint32_t shift_imm,
Dave Allison45fdb932014-06-25 12:37:10 -07002318 bool setcc, Condition cond) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00002319 CHECK(1u <= shift_imm && shift_imm <= 32u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002320 if (shift_imm == 32) shift_imm = 0; // Comply to UAL syntax.
Dave Allison45fdb932014-06-25 12:37:10 -07002321 CheckCondition(cond);
2322 EmitShift(rd, rm, LSR, shift_imm, setcc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002323}
2324
2325
2326void Thumb2Assembler::Asr(Register rd, Register rm, uint32_t shift_imm,
Dave Allison45fdb932014-06-25 12:37:10 -07002327 bool setcc, Condition cond) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00002328 CHECK(1u <= shift_imm && shift_imm <= 32u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002329 if (shift_imm == 32) shift_imm = 0; // Comply to UAL syntax.
Dave Allison45fdb932014-06-25 12:37:10 -07002330 CheckCondition(cond);
2331 EmitShift(rd, rm, ASR, shift_imm, setcc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002332}
2333
2334
2335void Thumb2Assembler::Ror(Register rd, Register rm, uint32_t shift_imm,
Dave Allison45fdb932014-06-25 12:37:10 -07002336 bool setcc, Condition cond) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00002337 CHECK(1u <= shift_imm && shift_imm <= 31u);
Dave Allison45fdb932014-06-25 12:37:10 -07002338 CheckCondition(cond);
2339 EmitShift(rd, rm, ROR, shift_imm, setcc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002340}
2341
2342
Dave Allison45fdb932014-06-25 12:37:10 -07002343void Thumb2Assembler::Rrx(Register rd, Register rm, bool setcc, Condition cond) {
2344 CheckCondition(cond);
2345 EmitShift(rd, rm, RRX, rm, setcc);
2346}
2347
2348
2349void Thumb2Assembler::Lsl(Register rd, Register rm, Register rn,
2350 bool setcc, Condition cond) {
2351 CheckCondition(cond);
2352 EmitShift(rd, rm, LSL, rn, setcc);
2353}
2354
2355
2356void Thumb2Assembler::Lsr(Register rd, Register rm, Register rn,
2357 bool setcc, Condition cond) {
2358 CheckCondition(cond);
2359 EmitShift(rd, rm, LSR, rn, setcc);
2360}
2361
2362
2363void Thumb2Assembler::Asr(Register rd, Register rm, Register rn,
2364 bool setcc, Condition cond) {
2365 CheckCondition(cond);
2366 EmitShift(rd, rm, ASR, rn, setcc);
2367}
2368
2369
2370void Thumb2Assembler::Ror(Register rd, Register rm, Register rn,
2371 bool setcc, Condition cond) {
2372 CheckCondition(cond);
2373 EmitShift(rd, rm, ROR, rn, setcc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002374}
2375
2376
2377int32_t Thumb2Assembler::EncodeBranchOffset(int32_t offset, int32_t inst) {
2378 // The offset is off by 4 due to the way the ARM CPUs read PC.
2379 offset -= 4;
2380 offset >>= 1;
2381
2382 uint32_t value = 0;
2383 // There are two different encodings depending on the value of bit 12. In one case
2384 // intermediate values are calculated using the sign bit.
2385 if ((inst & B12) == B12) {
2386 // 25 bits of offset.
2387 uint32_t signbit = (offset >> 31) & 0x1;
2388 uint32_t i1 = (offset >> 22) & 0x1;
2389 uint32_t i2 = (offset >> 21) & 0x1;
2390 uint32_t imm10 = (offset >> 11) & 0x03ff;
2391 uint32_t imm11 = offset & 0x07ff;
2392 uint32_t j1 = (i1 ^ signbit) ? 0 : 1;
2393 uint32_t j2 = (i2 ^ signbit) ? 0 : 1;
2394 value = (signbit << 26) | (j1 << 13) | (j2 << 11) | (imm10 << 16) |
2395 imm11;
2396 // Remove the offset from the current encoding.
2397 inst &= ~(0x3ff << 16 | 0x7ff);
2398 } else {
2399 uint32_t signbit = (offset >> 31) & 0x1;
2400 uint32_t imm6 = (offset >> 11) & 0x03f;
2401 uint32_t imm11 = offset & 0x07ff;
2402 uint32_t j1 = (offset >> 19) & 1;
2403 uint32_t j2 = (offset >> 17) & 1;
2404 value = (signbit << 26) | (j1 << 13) | (j2 << 11) | (imm6 << 16) |
2405 imm11;
2406 // Remove the offset from the current encoding.
2407 inst &= ~(0x3f << 16 | 0x7ff);
2408 }
2409 // Mask out offset bits in current instruction.
2410 inst &= ~(B26 | B13 | B11);
2411 inst |= value;
2412 return inst;
2413}
2414
2415
2416int Thumb2Assembler::DecodeBranchOffset(int32_t instr) {
2417 int32_t imm32;
2418 if ((instr & B12) == B12) {
2419 uint32_t S = (instr >> 26) & 1;
2420 uint32_t J2 = (instr >> 11) & 1;
2421 uint32_t J1 = (instr >> 13) & 1;
2422 uint32_t imm10 = (instr >> 16) & 0x3FF;
2423 uint32_t imm11 = instr & 0x7FF;
2424
2425 uint32_t I1 = ~(J1 ^ S) & 1;
2426 uint32_t I2 = ~(J2 ^ S) & 1;
2427 imm32 = (S << 24) | (I1 << 23) | (I2 << 22) | (imm10 << 12) | (imm11 << 1);
2428 imm32 = (imm32 << 8) >> 8; // sign extend 24 bit immediate.
2429 } else {
2430 uint32_t S = (instr >> 26) & 1;
2431 uint32_t J2 = (instr >> 11) & 1;
2432 uint32_t J1 = (instr >> 13) & 1;
2433 uint32_t imm6 = (instr >> 16) & 0x3F;
2434 uint32_t imm11 = instr & 0x7FF;
2435
2436 imm32 = (S << 20) | (J2 << 19) | (J1 << 18) | (imm6 << 12) | (imm11 << 1);
2437 imm32 = (imm32 << 11) >> 11; // sign extend 21 bit immediate.
2438 }
2439 imm32 += 4;
2440 return imm32;
2441}
2442
2443
2444void Thumb2Assembler::AddConstant(Register rd, int32_t value, Condition cond) {
2445 AddConstant(rd, rd, value, cond);
2446}
2447
2448
2449void Thumb2Assembler::AddConstant(Register rd, Register rn, int32_t value,
2450 Condition cond) {
2451 if (value == 0) {
2452 if (rd != rn) {
2453 mov(rd, ShifterOperand(rn), cond);
2454 }
2455 return;
2456 }
2457 // We prefer to select the shorter code sequence rather than selecting add for
2458 // positive values and sub for negatives ones, which would slightly improve
2459 // the readability of generated code for some constants.
2460 ShifterOperand shifter_op;
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002461 if (ShifterOperandCanHold(rd, rn, ADD, value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002462 add(rd, rn, shifter_op, cond);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002463 } else if (ShifterOperandCanHold(rd, rn, SUB, -value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002464 sub(rd, rn, shifter_op, cond);
2465 } else {
2466 CHECK(rn != IP);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002467 if (ShifterOperandCanHold(rd, rn, MVN, ~value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002468 mvn(IP, shifter_op, cond);
2469 add(rd, rn, ShifterOperand(IP), cond);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002470 } else if (ShifterOperandCanHold(rd, rn, MVN, ~(-value), &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002471 mvn(IP, shifter_op, cond);
2472 sub(rd, rn, ShifterOperand(IP), cond);
2473 } else {
2474 movw(IP, Low16Bits(value), cond);
2475 uint16_t value_high = High16Bits(value);
2476 if (value_high != 0) {
2477 movt(IP, value_high, cond);
2478 }
2479 add(rd, rn, ShifterOperand(IP), cond);
2480 }
2481 }
2482}
2483
2484
2485void Thumb2Assembler::AddConstantSetFlags(Register rd, Register rn, int32_t value,
2486 Condition cond) {
2487 ShifterOperand shifter_op;
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002488 if (ShifterOperandCanHold(rd, rn, ADD, value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002489 adds(rd, rn, shifter_op, cond);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002490 } else if (ShifterOperandCanHold(rd, rn, ADD, -value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002491 subs(rd, rn, shifter_op, cond);
2492 } else {
2493 CHECK(rn != IP);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002494 if (ShifterOperandCanHold(rd, rn, MVN, ~value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002495 mvn(IP, shifter_op, cond);
2496 adds(rd, rn, ShifterOperand(IP), cond);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002497 } else if (ShifterOperandCanHold(rd, rn, MVN, ~(-value), &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002498 mvn(IP, shifter_op, cond);
2499 subs(rd, rn, ShifterOperand(IP), cond);
2500 } else {
2501 movw(IP, Low16Bits(value), cond);
2502 uint16_t value_high = High16Bits(value);
2503 if (value_high != 0) {
2504 movt(IP, value_high, cond);
2505 }
2506 adds(rd, rn, ShifterOperand(IP), cond);
2507 }
2508 }
2509}
2510
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002511
Dave Allison65fcc2c2014-04-28 13:45:27 -07002512void Thumb2Assembler::LoadImmediate(Register rd, int32_t value, Condition cond) {
2513 ShifterOperand shifter_op;
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002514 if (ShifterOperandCanHold(rd, R0, MOV, value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002515 mov(rd, shifter_op, cond);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002516 } else if (ShifterOperandCanHold(rd, R0, MVN, ~value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07002517 mvn(rd, shifter_op, cond);
2518 } else {
2519 movw(rd, Low16Bits(value), cond);
2520 uint16_t value_high = High16Bits(value);
2521 if (value_high != 0) {
2522 movt(rd, value_high, cond);
2523 }
2524 }
2525}
2526
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00002527
Dave Allison65fcc2c2014-04-28 13:45:27 -07002528// Implementation note: this method must emit at most one instruction when
2529// Address::CanHoldLoadOffsetThumb.
2530void Thumb2Assembler::LoadFromOffset(LoadOperandType type,
2531 Register reg,
2532 Register base,
2533 int32_t offset,
2534 Condition cond) {
2535 if (!Address::CanHoldLoadOffsetThumb(type, offset)) {
Roland Levillain775ef492014-11-04 17:43:11 +00002536 CHECK_NE(base, IP);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002537 LoadImmediate(IP, offset, cond);
2538 add(IP, IP, ShifterOperand(base), cond);
2539 base = IP;
2540 offset = 0;
2541 }
2542 CHECK(Address::CanHoldLoadOffsetThumb(type, offset));
2543 switch (type) {
2544 case kLoadSignedByte:
2545 ldrsb(reg, Address(base, offset), cond);
2546 break;
2547 case kLoadUnsignedByte:
2548 ldrb(reg, Address(base, offset), cond);
2549 break;
2550 case kLoadSignedHalfword:
2551 ldrsh(reg, Address(base, offset), cond);
2552 break;
2553 case kLoadUnsignedHalfword:
2554 ldrh(reg, Address(base, offset), cond);
2555 break;
2556 case kLoadWord:
2557 ldr(reg, Address(base, offset), cond);
2558 break;
2559 case kLoadWordPair:
2560 ldrd(reg, Address(base, offset), cond);
2561 break;
2562 default:
2563 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -07002564 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07002565 }
2566}
2567
2568
2569// Implementation note: this method must emit at most one instruction when
2570// Address::CanHoldLoadOffsetThumb, as expected by JIT::GuardedLoadFromOffset.
2571void Thumb2Assembler::LoadSFromOffset(SRegister reg,
2572 Register base,
2573 int32_t offset,
2574 Condition cond) {
2575 if (!Address::CanHoldLoadOffsetThumb(kLoadSWord, offset)) {
2576 CHECK_NE(base, IP);
2577 LoadImmediate(IP, offset, cond);
2578 add(IP, IP, ShifterOperand(base), cond);
2579 base = IP;
2580 offset = 0;
2581 }
2582 CHECK(Address::CanHoldLoadOffsetThumb(kLoadSWord, offset));
2583 vldrs(reg, Address(base, offset), cond);
2584}
2585
2586
2587// Implementation note: this method must emit at most one instruction when
2588// Address::CanHoldLoadOffsetThumb, as expected by JIT::GuardedLoadFromOffset.
2589void Thumb2Assembler::LoadDFromOffset(DRegister reg,
2590 Register base,
2591 int32_t offset,
2592 Condition cond) {
2593 if (!Address::CanHoldLoadOffsetThumb(kLoadDWord, offset)) {
2594 CHECK_NE(base, IP);
2595 LoadImmediate(IP, offset, cond);
2596 add(IP, IP, ShifterOperand(base), cond);
2597 base = IP;
2598 offset = 0;
2599 }
2600 CHECK(Address::CanHoldLoadOffsetThumb(kLoadDWord, offset));
2601 vldrd(reg, Address(base, offset), cond);
2602}
2603
2604
2605// Implementation note: this method must emit at most one instruction when
2606// Address::CanHoldStoreOffsetThumb.
2607void Thumb2Assembler::StoreToOffset(StoreOperandType type,
2608 Register reg,
2609 Register base,
2610 int32_t offset,
2611 Condition cond) {
Roland Levillain775ef492014-11-04 17:43:11 +00002612 Register tmp_reg = kNoRegister;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002613 if (!Address::CanHoldStoreOffsetThumb(type, offset)) {
Roland Levillain775ef492014-11-04 17:43:11 +00002614 CHECK_NE(base, IP);
2615 if (reg != IP) {
2616 tmp_reg = IP;
2617 } else {
2618 // Be careful not to use IP twice (for `reg` and to build the
2619 // Address object used by the store instruction(s) below).
2620 // Instead, save R5 on the stack (or R6 if R5 is not available),
2621 // use it as secondary temporary register, and restore it after
2622 // the store instruction has been emitted.
2623 tmp_reg = base != R5 ? R5 : R6;
2624 Push(tmp_reg);
2625 if (base == SP) {
2626 offset += kRegisterSize;
2627 }
2628 }
2629 LoadImmediate(tmp_reg, offset, cond);
2630 add(tmp_reg, tmp_reg, ShifterOperand(base), cond);
2631 base = tmp_reg;
Dave Allison65fcc2c2014-04-28 13:45:27 -07002632 offset = 0;
2633 }
2634 CHECK(Address::CanHoldStoreOffsetThumb(type, offset));
2635 switch (type) {
2636 case kStoreByte:
2637 strb(reg, Address(base, offset), cond);
2638 break;
2639 case kStoreHalfword:
2640 strh(reg, Address(base, offset), cond);
2641 break;
2642 case kStoreWord:
2643 str(reg, Address(base, offset), cond);
2644 break;
2645 case kStoreWordPair:
2646 strd(reg, Address(base, offset), cond);
2647 break;
2648 default:
2649 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -07002650 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07002651 }
Roland Levillain775ef492014-11-04 17:43:11 +00002652 if (tmp_reg != kNoRegister && tmp_reg != IP) {
2653 DCHECK(tmp_reg == R5 || tmp_reg == R6);
2654 Pop(tmp_reg);
2655 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07002656}
2657
2658
2659// Implementation note: this method must emit at most one instruction when
2660// Address::CanHoldStoreOffsetThumb, as expected by JIT::GuardedStoreToOffset.
2661void Thumb2Assembler::StoreSToOffset(SRegister reg,
2662 Register base,
2663 int32_t offset,
2664 Condition cond) {
2665 if (!Address::CanHoldStoreOffsetThumb(kStoreSWord, offset)) {
2666 CHECK_NE(base, IP);
2667 LoadImmediate(IP, offset, cond);
2668 add(IP, IP, ShifterOperand(base), cond);
2669 base = IP;
2670 offset = 0;
2671 }
2672 CHECK(Address::CanHoldStoreOffsetThumb(kStoreSWord, offset));
2673 vstrs(reg, Address(base, offset), cond);
2674}
2675
2676
2677// Implementation note: this method must emit at most one instruction when
2678// Address::CanHoldStoreOffsetThumb, as expected by JIT::GuardedStoreSToOffset.
2679void Thumb2Assembler::StoreDToOffset(DRegister reg,
2680 Register base,
2681 int32_t offset,
2682 Condition cond) {
2683 if (!Address::CanHoldStoreOffsetThumb(kStoreDWord, offset)) {
2684 CHECK_NE(base, IP);
2685 LoadImmediate(IP, offset, cond);
2686 add(IP, IP, ShifterOperand(base), cond);
2687 base = IP;
2688 offset = 0;
2689 }
2690 CHECK(Address::CanHoldStoreOffsetThumb(kStoreDWord, offset));
2691 vstrd(reg, Address(base, offset), cond);
2692}
2693
2694
2695void Thumb2Assembler::MemoryBarrier(ManagedRegister mscratch) {
2696 CHECK_EQ(mscratch.AsArm().AsCoreRegister(), R12);
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01002697 dmb(SY);
2698}
2699
2700
2701void Thumb2Assembler::dmb(DmbOptions flavor) {
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01002702 int32_t encoding = 0xf3bf8f50; // dmb in T1 encoding.
2703 Emit32(encoding | flavor);
Dave Allison65fcc2c2014-04-28 13:45:27 -07002704}
2705
2706
2707void Thumb2Assembler::CompareAndBranchIfZero(Register r, Label* label) {
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01002708 if (force_32bit_branches_) {
2709 cmp(r, ShifterOperand(0));
2710 b(label, EQ);
2711 } else {
2712 cbz(r, label);
2713 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07002714}
2715
2716
2717void Thumb2Assembler::CompareAndBranchIfNonZero(Register r, Label* label) {
Nicolas Geoffray1a43dd72014-07-17 15:15:34 +01002718 if (force_32bit_branches_) {
2719 cmp(r, ShifterOperand(0));
2720 b(label, NE);
2721 } else {
2722 cbnz(r, label);
2723 }
Dave Allison65fcc2c2014-04-28 13:45:27 -07002724}
2725} // namespace arm
2726} // namespace art