blob: 19a43b209936a6c100a7d3ac2982188f896e8449 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "dex/compiler_ir.h"
18#include "dex/compiler_internals.h"
19#include "dex/quick/mir_to_lir-inl.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "mirror/array.h"
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -080022#include "mirror/object-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "verifier/method_verifier.h"
24
25namespace art {
26
27/*
28 * This source files contains "gen" codegen routines that should
29 * be applicable to most targets. Only mid-level support utilities
30 * and "op" calls may be used here.
31 */
32
33/*
buzbeeb48819d2013-09-14 16:15:25 -070034 * Generate a kPseudoBarrier marker to indicate the boundary of special
Brian Carlstrom7940e442013-07-12 13:46:57 -070035 * blocks.
36 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070037void Mir2Lir::GenBarrier() {
Brian Carlstrom7940e442013-07-12 13:46:57 -070038 LIR* barrier = NewLIR0(kPseudoBarrier);
39 /* Mark all resources as being clobbered */
buzbeeb48819d2013-09-14 16:15:25 -070040 DCHECK(!barrier->flags.use_def_invalid);
41 barrier->u.m.def_mask = ENCODE_ALL;
Brian Carlstrom7940e442013-07-12 13:46:57 -070042}
43
buzbee0d829482013-10-11 15:24:55 -070044// TODO: need to do some work to split out targets with
Brian Carlstrom7940e442013-07-12 13:46:57 -070045// condition codes and those without
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070046LIR* Mir2Lir::GenCheck(ConditionCode c_code, ThrowKind kind) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070047 DCHECK_NE(cu_->instruction_set, kMips);
48 LIR* tgt = RawLIR(0, kPseudoThrowTarget, kind, current_dalvik_offset_);
49 LIR* branch = OpCondBranch(c_code, tgt);
50 // Remember branch target - will process later
51 throw_launchpads_.Insert(tgt);
52 return branch;
53}
54
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070055LIR* Mir2Lir::GenImmedCheck(ConditionCode c_code, int reg, int imm_val, ThrowKind kind) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070056 LIR* tgt = RawLIR(0, kPseudoThrowTarget, kind, current_dalvik_offset_, reg, imm_val);
57 LIR* branch;
58 if (c_code == kCondAl) {
59 branch = OpUnconditionalBranch(tgt);
60 } else {
61 branch = OpCmpImmBranch(c_code, reg, imm_val, tgt);
62 }
63 // Remember branch target - will process later
64 throw_launchpads_.Insert(tgt);
65 return branch;
66}
67
68/* Perform null-check on a register. */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070069LIR* Mir2Lir::GenNullCheck(int s_reg, int m_reg, int opt_flags) {
Ian Rogersa9a82542013-10-04 11:17:26 -070070 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070071 return NULL;
72 }
73 return GenImmedCheck(kCondEq, m_reg, 0, kThrowNullPointer);
74}
75
76/* Perform check on two registers */
77LIR* Mir2Lir::GenRegRegCheck(ConditionCode c_code, int reg1, int reg2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070078 ThrowKind kind) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070079 LIR* tgt = RawLIR(0, kPseudoThrowTarget, kind, current_dalvik_offset_, reg1, reg2);
80 LIR* branch = OpCmpBranch(c_code, reg1, reg2, tgt);
81 // Remember branch target - will process later
82 throw_launchpads_.Insert(tgt);
83 return branch;
84}
85
86void Mir2Lir::GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
87 RegLocation rl_src2, LIR* taken,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070088 LIR* fall_through) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070089 ConditionCode cond;
90 switch (opcode) {
91 case Instruction::IF_EQ:
92 cond = kCondEq;
93 break;
94 case Instruction::IF_NE:
95 cond = kCondNe;
96 break;
97 case Instruction::IF_LT:
98 cond = kCondLt;
99 break;
100 case Instruction::IF_GE:
101 cond = kCondGe;
102 break;
103 case Instruction::IF_GT:
104 cond = kCondGt;
105 break;
106 case Instruction::IF_LE:
107 cond = kCondLe;
108 break;
109 default:
110 cond = static_cast<ConditionCode>(0);
111 LOG(FATAL) << "Unexpected opcode " << opcode;
112 }
113
114 // Normalize such that if either operand is constant, src2 will be constant
115 if (rl_src1.is_const) {
116 RegLocation rl_temp = rl_src1;
117 rl_src1 = rl_src2;
118 rl_src2 = rl_temp;
119 cond = FlipComparisonOrder(cond);
120 }
121
122 rl_src1 = LoadValue(rl_src1, kCoreReg);
123 // Is this really an immediate comparison?
124 if (rl_src2.is_const) {
125 // If it's already live in a register or not easily materialized, just keep going
126 RegLocation rl_temp = UpdateLoc(rl_src2);
127 if ((rl_temp.location == kLocDalvikFrame) &&
128 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src2))) {
129 // OK - convert this to a compare immediate and branch
130 OpCmpImmBranch(cond, rl_src1.low_reg, mir_graph_->ConstantValue(rl_src2), taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 return;
132 }
133 }
134 rl_src2 = LoadValue(rl_src2, kCoreReg);
135 OpCmpBranch(cond, rl_src1.low_reg, rl_src2.low_reg, taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700136}
137
138void Mir2Lir::GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src, LIR* taken,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700139 LIR* fall_through) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700140 ConditionCode cond;
141 rl_src = LoadValue(rl_src, kCoreReg);
142 switch (opcode) {
143 case Instruction::IF_EQZ:
144 cond = kCondEq;
145 break;
146 case Instruction::IF_NEZ:
147 cond = kCondNe;
148 break;
149 case Instruction::IF_LTZ:
150 cond = kCondLt;
151 break;
152 case Instruction::IF_GEZ:
153 cond = kCondGe;
154 break;
155 case Instruction::IF_GTZ:
156 cond = kCondGt;
157 break;
158 case Instruction::IF_LEZ:
159 cond = kCondLe;
160 break;
161 default:
162 cond = static_cast<ConditionCode>(0);
163 LOG(FATAL) << "Unexpected opcode " << opcode;
164 }
165 OpCmpImmBranch(cond, rl_src.low_reg, 0, taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166}
167
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700168void Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700169 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
170 if (rl_src.location == kLocPhysReg) {
171 OpRegCopy(rl_result.low_reg, rl_src.low_reg);
172 } else {
173 LoadValueDirect(rl_src, rl_result.low_reg);
174 }
175 OpRegRegImm(kOpAsr, rl_result.high_reg, rl_result.low_reg, 31);
176 StoreValueWide(rl_dest, rl_result);
177}
178
179void Mir2Lir::GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700180 RegLocation rl_src) {
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700181 rl_src = LoadValue(rl_src, kCoreReg);
182 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
183 OpKind op = kOpInvalid;
184 switch (opcode) {
185 case Instruction::INT_TO_BYTE:
186 op = kOp2Byte;
187 break;
188 case Instruction::INT_TO_SHORT:
189 op = kOp2Short;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700190 break;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700191 case Instruction::INT_TO_CHAR:
192 op = kOp2Char;
193 break;
194 default:
195 LOG(ERROR) << "Bad int conversion type";
196 }
197 OpRegReg(op, rl_result.low_reg, rl_src.low_reg);
198 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700199}
200
201/*
202 * Let helper function take care of everything. Will call
203 * Array::AllocFromCode(type_idx, method, count);
204 * Note: AllocFromCode will handle checks for errNegativeArraySize.
205 */
206void Mir2Lir::GenNewArray(uint32_t type_idx, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700207 RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700208 FlushAllRegs(); /* Everything to home location */
Ian Rogers848871b2013-08-05 10:56:33 -0700209 ThreadOffset func_offset(-1);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800210 const DexFile* dex_file = cu_->dex_file;
211 CompilerDriver* driver = cu_->compiler_driver;
212 if (cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx, *dex_file,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700213 type_idx)) {
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800214 bool is_type_initialized; // Ignored as an array does not have an initializer.
215 bool use_direct_type_ptr;
216 uintptr_t direct_type_ptr;
217 if (kEmbedClassInCode &&
218 driver->CanEmbedTypeInCode(*dex_file, type_idx,
219 &is_type_initialized, &use_direct_type_ptr, &direct_type_ptr)) {
220 // The fast path.
221 if (!use_direct_type_ptr) {
222 // Use the literal pool and a PC-relative load from a data word.
223 LIR* data_target = ScanLiteralPool(class_literal_list_, type_idx, 0);
224 if (data_target == nullptr) {
225 data_target = AddWordData(&class_literal_list_, type_idx);
226 }
227 LIR* load_pc_rel = OpPcRelLoad(TargetReg(kArg0), data_target);
228 AppendLIR(load_pc_rel);
229 func_offset = QUICK_ENTRYPOINT_OFFSET(pAllocArrayResolved);
230 CallRuntimeHelperRegMethodRegLocation(func_offset, TargetReg(kArg0), rl_src, true);
231 } else {
232 // Use the direct pointer.
233 func_offset = QUICK_ENTRYPOINT_OFFSET(pAllocArrayResolved);
234 CallRuntimeHelperImmMethodRegLocation(func_offset, direct_type_ptr, rl_src, true);
235 }
236 } else {
237 // The slow path.
238 DCHECK_EQ(func_offset.Int32Value(), -1);
239 func_offset = QUICK_ENTRYPOINT_OFFSET(pAllocArray);
240 CallRuntimeHelperImmMethodRegLocation(func_offset, type_idx, rl_src, true);
241 }
242 DCHECK_NE(func_offset.Int32Value(), -1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700243 } else {
Ian Rogers848871b2013-08-05 10:56:33 -0700244 func_offset= QUICK_ENTRYPOINT_OFFSET(pAllocArrayWithAccessCheck);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800245 CallRuntimeHelperImmMethodRegLocation(func_offset, type_idx, rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700246 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700247 RegLocation rl_result = GetReturn(false);
248 StoreValue(rl_dest, rl_result);
249}
250
251/*
252 * Similar to GenNewArray, but with post-allocation initialization.
253 * Verifier guarantees we're dealing with an array class. Current
254 * code throws runtime exception "bad Filled array req" for 'D' and 'J'.
255 * Current code also throws internal unimp if not 'L', '[' or 'I'.
256 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700257void Mir2Lir::GenFilledNewArray(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700258 int elems = info->num_arg_words;
259 int type_idx = info->index;
260 FlushAllRegs(); /* Everything to home location */
Ian Rogers848871b2013-08-05 10:56:33 -0700261 ThreadOffset func_offset(-1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700262 if (cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx, *cu_->dex_file,
263 type_idx)) {
Ian Rogers848871b2013-08-05 10:56:33 -0700264 func_offset = QUICK_ENTRYPOINT_OFFSET(pCheckAndAllocArray);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700265 } else {
Ian Rogers848871b2013-08-05 10:56:33 -0700266 func_offset = QUICK_ENTRYPOINT_OFFSET(pCheckAndAllocArrayWithAccessCheck);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700267 }
268 CallRuntimeHelperImmMethodImm(func_offset, type_idx, elems, true);
269 FreeTemp(TargetReg(kArg2));
270 FreeTemp(TargetReg(kArg1));
271 /*
272 * NOTE: the implicit target for Instruction::FILLED_NEW_ARRAY is the
273 * return region. Because AllocFromCode placed the new array
274 * in kRet0, we'll just lock it into place. When debugger support is
275 * added, it may be necessary to additionally copy all return
276 * values to a home location in thread-local storage
277 */
278 LockTemp(TargetReg(kRet0));
279
280 // TODO: use the correct component size, currently all supported types
281 // share array alignment with ints (see comment at head of function)
282 size_t component_size = sizeof(int32_t);
283
284 // Having a range of 0 is legal
285 if (info->is_range && (elems > 0)) {
286 /*
287 * Bit of ugliness here. We're going generate a mem copy loop
288 * on the register range, but it is possible that some regs
289 * in the range have been promoted. This is unlikely, but
290 * before generating the copy, we'll just force a flush
291 * of any regs in the source range that have been promoted to
292 * home location.
293 */
294 for (int i = 0; i < elems; i++) {
295 RegLocation loc = UpdateLoc(info->args[i]);
296 if (loc.location == kLocPhysReg) {
297 StoreBaseDisp(TargetReg(kSp), SRegOffset(loc.s_reg_low),
298 loc.low_reg, kWord);
299 }
300 }
301 /*
302 * TUNING note: generated code here could be much improved, but
303 * this is an uncommon operation and isn't especially performance
304 * critical.
305 */
306 int r_src = AllocTemp();
307 int r_dst = AllocTemp();
308 int r_idx = AllocTemp();
309 int r_val = INVALID_REG;
Brian Carlstromdf629502013-07-17 22:39:56 -0700310 switch (cu_->instruction_set) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311 case kThumb2:
312 r_val = TargetReg(kLr);
313 break;
314 case kX86:
315 FreeTemp(TargetReg(kRet0));
316 r_val = AllocTemp();
317 break;
318 case kMips:
319 r_val = AllocTemp();
320 break;
321 default: LOG(FATAL) << "Unexpected instruction set: " << cu_->instruction_set;
322 }
323 // Set up source pointer
324 RegLocation rl_first = info->args[0];
325 OpRegRegImm(kOpAdd, r_src, TargetReg(kSp), SRegOffset(rl_first.s_reg_low));
326 // Set up the target pointer
327 OpRegRegImm(kOpAdd, r_dst, TargetReg(kRet0),
328 mirror::Array::DataOffset(component_size).Int32Value());
329 // Set up the loop counter (known to be > 0)
330 LoadConstant(r_idx, elems - 1);
331 // Generate the copy loop. Going backwards for convenience
332 LIR* target = NewLIR0(kPseudoTargetLabel);
333 // Copy next element
334 LoadBaseIndexed(r_src, r_idx, r_val, 2, kWord);
335 StoreBaseIndexed(r_dst, r_idx, r_val, 2, kWord);
336 FreeTemp(r_val);
337 OpDecAndBranch(kCondGe, r_idx, target);
338 if (cu_->instruction_set == kX86) {
339 // Restore the target pointer
340 OpRegRegImm(kOpAdd, TargetReg(kRet0), r_dst,
341 -mirror::Array::DataOffset(component_size).Int32Value());
342 }
343 } else if (!info->is_range) {
344 // TUNING: interleave
345 for (int i = 0; i < elems; i++) {
346 RegLocation rl_arg = LoadValue(info->args[i], kCoreReg);
347 StoreBaseDisp(TargetReg(kRet0),
348 mirror::Array::DataOffset(component_size).Int32Value() +
349 i * 4, rl_arg.low_reg, kWord);
350 // If the LoadValue caused a temp to be allocated, free it
351 if (IsTemp(rl_arg.low_reg)) {
352 FreeTemp(rl_arg.low_reg);
353 }
354 }
355 }
356 if (info->result.location != kLocInvalid) {
357 StoreValue(info->result, GetReturn(false /* not fp */));
358 }
359}
360
361void Mir2Lir::GenSput(uint32_t field_idx, RegLocation rl_src, bool is_long_or_double,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700362 bool is_object) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700363 int field_offset;
Ian Rogers5ddb4102014-01-07 08:58:46 -0800364 int storage_index;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700365 bool is_volatile;
366 bool is_referrers_class;
Ian Rogers5ddb4102014-01-07 08:58:46 -0800367 bool is_initialized;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700368 bool fast_path = cu_->compiler_driver->ComputeStaticFieldInfo(
Ian Rogers9b297bf2013-09-06 11:11:25 -0700369 field_idx, mir_graph_->GetCurrentDexCompilationUnit(), true,
Ian Rogers5ddb4102014-01-07 08:58:46 -0800370 &field_offset, &storage_index, &is_referrers_class, &is_volatile, &is_initialized);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700371 if (fast_path && !SLOW_FIELD_PATH) {
372 DCHECK_GE(field_offset, 0);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800373 int r_base;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700374 if (is_referrers_class) {
375 // Fast path, static storage base is this method's class
376 RegLocation rl_method = LoadCurrMethod();
Ian Rogers5ddb4102014-01-07 08:58:46 -0800377 r_base = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700378 LoadWordDisp(rl_method.low_reg,
Ian Rogers5ddb4102014-01-07 08:58:46 -0800379 mirror::ArtMethod::DeclaringClassOffset().Int32Value(), r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700380 if (IsTemp(rl_method.low_reg)) {
381 FreeTemp(rl_method.low_reg);
382 }
383 } else {
384 // Medium path, static storage base in a different class which requires checks that the other
385 // class is initialized.
386 // TODO: remove initialized check now that we are initializing classes in the compiler driver.
Ian Rogers5ddb4102014-01-07 08:58:46 -0800387 DCHECK_GE(storage_index, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700388 // May do runtime call so everything to home locations.
389 FlushAllRegs();
390 // Using fixed register to sync with possible call to runtime support.
391 int r_method = TargetReg(kArg1);
392 LockTemp(r_method);
393 LoadCurrMethodDirect(r_method);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800394 r_base = TargetReg(kArg0);
395 LockTemp(r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700396 LoadWordDisp(r_method,
Ian Rogers5ddb4102014-01-07 08:58:46 -0800397 mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
398 r_base);
399 LoadWordDisp(r_base, mirror::Array::DataOffset(sizeof(mirror::Object*)).Int32Value() +
400 sizeof(int32_t*) * storage_index, r_base);
401 // r_base now points at static storage (Class*) or NULL if the type is not yet resolved.
402 if (!is_initialized) {
403 // Check if r_base is NULL or a not yet initialized class.
404 // TUNING: fast path should fall through
405 LIR* unresolved_branch = OpCmpImmBranch(kCondEq, r_base, 0, NULL);
406 int r_tmp = TargetReg(kArg2);
407 LockTemp(r_tmp);
408 // TODO: Fuse the compare of a constant with memory on X86 and avoid the load.
409 LoadWordDisp(r_base, mirror::Class::StatusOffset().Int32Value(), r_tmp);
410 LIR* initialized_branch = OpCmpImmBranch(kCondGe, r_tmp, mirror::Class::kStatusInitialized,
411 NULL);
412
413 LIR* unresolved_target = NewLIR0(kPseudoTargetLabel);
414 unresolved_branch->target = unresolved_target;
415 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(pInitializeStaticStorage), storage_index,
416 true);
417 // Copy helper's result into r_base, a no-op on all but MIPS.
418 OpRegCopy(r_base, TargetReg(kRet0));
419
420 LIR* initialized_target = NewLIR0(kPseudoTargetLabel);
421 initialized_branch->target = initialized_target;
422
423 FreeTemp(r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700424 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700425 FreeTemp(r_method);
426 }
427 // rBase now holds static storage base
428 if (is_long_or_double) {
429 rl_src = LoadValueWide(rl_src, kAnyReg);
430 } else {
431 rl_src = LoadValue(rl_src, kAnyReg);
432 }
433 if (is_volatile) {
434 GenMemBarrier(kStoreStore);
435 }
436 if (is_long_or_double) {
Ian Rogers5ddb4102014-01-07 08:58:46 -0800437 StoreBaseDispWide(r_base, field_offset, rl_src.low_reg,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700438 rl_src.high_reg);
439 } else {
Ian Rogers5ddb4102014-01-07 08:58:46 -0800440 StoreWordDisp(r_base, field_offset, rl_src.low_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700441 }
442 if (is_volatile) {
443 GenMemBarrier(kStoreLoad);
444 }
445 if (is_object && !mir_graph_->IsConstantNullRef(rl_src)) {
Ian Rogers5ddb4102014-01-07 08:58:46 -0800446 MarkGCCard(rl_src.low_reg, r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700447 }
Ian Rogers5ddb4102014-01-07 08:58:46 -0800448 FreeTemp(r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700449 } else {
450 FlushAllRegs(); // Everything to home locations
Ian Rogers848871b2013-08-05 10:56:33 -0700451 ThreadOffset setter_offset =
452 is_long_or_double ? QUICK_ENTRYPOINT_OFFSET(pSet64Static)
453 : (is_object ? QUICK_ENTRYPOINT_OFFSET(pSetObjStatic)
454 : QUICK_ENTRYPOINT_OFFSET(pSet32Static));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700455 CallRuntimeHelperImmRegLocation(setter_offset, field_idx, rl_src, true);
456 }
457}
458
459void Mir2Lir::GenSget(uint32_t field_idx, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700460 bool is_long_or_double, bool is_object) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700461 int field_offset;
Ian Rogers5ddb4102014-01-07 08:58:46 -0800462 int storage_index;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700463 bool is_volatile;
464 bool is_referrers_class;
Ian Rogers5ddb4102014-01-07 08:58:46 -0800465 bool is_initialized;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700466 bool fast_path = cu_->compiler_driver->ComputeStaticFieldInfo(
Ian Rogers9b297bf2013-09-06 11:11:25 -0700467 field_idx, mir_graph_->GetCurrentDexCompilationUnit(), false,
Ian Rogers5ddb4102014-01-07 08:58:46 -0800468 &field_offset, &storage_index, &is_referrers_class, &is_volatile, &is_initialized);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700469 if (fast_path && !SLOW_FIELD_PATH) {
470 DCHECK_GE(field_offset, 0);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800471 int r_base;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700472 if (is_referrers_class) {
473 // Fast path, static storage base is this method's class
474 RegLocation rl_method = LoadCurrMethod();
Ian Rogers5ddb4102014-01-07 08:58:46 -0800475 r_base = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700476 LoadWordDisp(rl_method.low_reg,
Ian Rogers5ddb4102014-01-07 08:58:46 -0800477 mirror::ArtMethod::DeclaringClassOffset().Int32Value(), r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700478 } else {
479 // Medium path, static storage base in a different class which requires checks that the other
480 // class is initialized
Ian Rogers5ddb4102014-01-07 08:58:46 -0800481 DCHECK_GE(storage_index, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700482 // May do runtime call so everything to home locations.
483 FlushAllRegs();
484 // Using fixed register to sync with possible call to runtime support.
485 int r_method = TargetReg(kArg1);
486 LockTemp(r_method);
487 LoadCurrMethodDirect(r_method);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800488 r_base = TargetReg(kArg0);
489 LockTemp(r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700490 LoadWordDisp(r_method,
Ian Rogers5ddb4102014-01-07 08:58:46 -0800491 mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
492 r_base);
493 LoadWordDisp(r_base, mirror::Array::DataOffset(sizeof(mirror::Object*)).Int32Value() +
494 sizeof(int32_t*) * storage_index, r_base);
495 // r_base now points at static storage (Class*) or NULL if the type is not yet resolved.
496 if (!is_initialized) {
497 // Check if r_base is NULL or a not yet initialized class.
498 // TUNING: fast path should fall through
499 LIR* unresolved_branch = OpCmpImmBranch(kCondEq, r_base, 0, NULL);
500 int r_tmp = TargetReg(kArg2);
501 LockTemp(r_tmp);
502 // TODO: Fuse the compare of a constant with memory on X86 and avoid the load.
503 LoadWordDisp(r_base, mirror::Class::StatusOffset().Int32Value(), r_tmp);
504 LIR* initialized_branch = OpCmpImmBranch(kCondGe, r_tmp, mirror::Class::kStatusInitialized,
505 NULL);
506
507 LIR* unresolved_target = NewLIR0(kPseudoTargetLabel);
508 unresolved_branch->target = unresolved_target;
509 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(pInitializeStaticStorage), storage_index,
510 true);
511 // Copy helper's result into r_base, a no-op on all but MIPS.
512 OpRegCopy(r_base, TargetReg(kRet0));
513
514 LIR* initialized_target = NewLIR0(kPseudoTargetLabel);
515 initialized_branch->target = initialized_target;
516
517 FreeTemp(r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700518 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700519 FreeTemp(r_method);
520 }
Ian Rogers5ddb4102014-01-07 08:58:46 -0800521 // r_base now holds static storage base
Brian Carlstrom7940e442013-07-12 13:46:57 -0700522 RegLocation rl_result = EvalLoc(rl_dest, kAnyReg, true);
523 if (is_volatile) {
524 GenMemBarrier(kLoadLoad);
525 }
526 if (is_long_or_double) {
Ian Rogers5ddb4102014-01-07 08:58:46 -0800527 LoadBaseDispWide(r_base, field_offset, rl_result.low_reg,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700528 rl_result.high_reg, INVALID_SREG);
529 } else {
Ian Rogers5ddb4102014-01-07 08:58:46 -0800530 LoadWordDisp(r_base, field_offset, rl_result.low_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700531 }
Ian Rogers5ddb4102014-01-07 08:58:46 -0800532 FreeTemp(r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700533 if (is_long_or_double) {
534 StoreValueWide(rl_dest, rl_result);
535 } else {
536 StoreValue(rl_dest, rl_result);
537 }
538 } else {
539 FlushAllRegs(); // Everything to home locations
Ian Rogers848871b2013-08-05 10:56:33 -0700540 ThreadOffset getterOffset =
541 is_long_or_double ? QUICK_ENTRYPOINT_OFFSET(pGet64Static)
542 :(is_object ? QUICK_ENTRYPOINT_OFFSET(pGetObjStatic)
543 : QUICK_ENTRYPOINT_OFFSET(pGet32Static));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700544 CallRuntimeHelperImm(getterOffset, field_idx, true);
545 if (is_long_or_double) {
546 RegLocation rl_result = GetReturnWide(rl_dest.fp);
547 StoreValueWide(rl_dest, rl_result);
548 } else {
549 RegLocation rl_result = GetReturn(rl_dest.fp);
550 StoreValue(rl_dest, rl_result);
551 }
552 }
553}
554
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700555void Mir2Lir::HandleSuspendLaunchPads() {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700556 int num_elems = suspend_launchpads_.Size();
Ian Rogers848871b2013-08-05 10:56:33 -0700557 ThreadOffset helper_offset = QUICK_ENTRYPOINT_OFFSET(pTestSuspend);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700558 for (int i = 0; i < num_elems; i++) {
559 ResetRegPool();
560 ResetDefTracking();
561 LIR* lab = suspend_launchpads_.Get(i);
buzbee0d829482013-10-11 15:24:55 -0700562 LIR* resume_lab = reinterpret_cast<LIR*>(UnwrapPointer(lab->operands[0]));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700563 current_dalvik_offset_ = lab->operands[1];
564 AppendLIR(lab);
565 int r_tgt = CallHelperSetup(helper_offset);
566 CallHelper(r_tgt, helper_offset, true /* MarkSafepointPC */);
567 OpUnconditionalBranch(resume_lab);
568 }
569}
570
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700571void Mir2Lir::HandleIntrinsicLaunchPads() {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700572 int num_elems = intrinsic_launchpads_.Size();
573 for (int i = 0; i < num_elems; i++) {
574 ResetRegPool();
575 ResetDefTracking();
576 LIR* lab = intrinsic_launchpads_.Get(i);
buzbee0d829482013-10-11 15:24:55 -0700577 CallInfo* info = reinterpret_cast<CallInfo*>(UnwrapPointer(lab->operands[0]));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700578 current_dalvik_offset_ = info->offset;
579 AppendLIR(lab);
580 // NOTE: GenInvoke handles MarkSafepointPC
581 GenInvoke(info);
buzbee0d829482013-10-11 15:24:55 -0700582 LIR* resume_lab = reinterpret_cast<LIR*>(UnwrapPointer(lab->operands[2]));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700583 if (resume_lab != NULL) {
584 OpUnconditionalBranch(resume_lab);
585 }
586 }
587}
588
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700589void Mir2Lir::HandleThrowLaunchPads() {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700590 int num_elems = throw_launchpads_.Size();
591 for (int i = 0; i < num_elems; i++) {
592 ResetRegPool();
593 ResetDefTracking();
594 LIR* lab = throw_launchpads_.Get(i);
595 current_dalvik_offset_ = lab->operands[1];
596 AppendLIR(lab);
Ian Rogers848871b2013-08-05 10:56:33 -0700597 ThreadOffset func_offset(-1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700598 int v1 = lab->operands[2];
599 int v2 = lab->operands[3];
600 bool target_x86 = (cu_->instruction_set == kX86);
601 switch (lab->operands[0]) {
602 case kThrowNullPointer:
Ian Rogers848871b2013-08-05 10:56:33 -0700603 func_offset = QUICK_ENTRYPOINT_OFFSET(pThrowNullPointer);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700604 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700605 case kThrowConstantArrayBounds: // v1 is length reg (for Arm/Mips), v2 constant index
Brian Carlstrom7940e442013-07-12 13:46:57 -0700606 // v1 holds the constant array index. Mips/Arm uses v2 for length, x86 reloads.
607 if (target_x86) {
608 OpRegMem(kOpMov, TargetReg(kArg1), v1, mirror::Array::LengthOffset().Int32Value());
609 } else {
610 OpRegCopy(TargetReg(kArg1), v1);
611 }
612 // Make sure the following LoadConstant doesn't mess with kArg1.
613 LockTemp(TargetReg(kArg1));
614 LoadConstant(TargetReg(kArg0), v2);
Ian Rogers848871b2013-08-05 10:56:33 -0700615 func_offset = QUICK_ENTRYPOINT_OFFSET(pThrowArrayBounds);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700616 break;
617 case kThrowArrayBounds:
618 // Move v1 (array index) to kArg0 and v2 (array length) to kArg1
619 if (v2 != TargetReg(kArg0)) {
620 OpRegCopy(TargetReg(kArg0), v1);
621 if (target_x86) {
622 // x86 leaves the array pointer in v2, so load the array length that the handler expects
623 OpRegMem(kOpMov, TargetReg(kArg1), v2, mirror::Array::LengthOffset().Int32Value());
624 } else {
625 OpRegCopy(TargetReg(kArg1), v2);
626 }
627 } else {
628 if (v1 == TargetReg(kArg1)) {
629 // Swap v1 and v2, using kArg2 as a temp
630 OpRegCopy(TargetReg(kArg2), v1);
631 if (target_x86) {
632 // x86 leaves the array pointer in v2; load the array length that the handler expects
633 OpRegMem(kOpMov, TargetReg(kArg1), v2, mirror::Array::LengthOffset().Int32Value());
634 } else {
635 OpRegCopy(TargetReg(kArg1), v2);
636 }
637 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2));
638 } else {
639 if (target_x86) {
640 // x86 leaves the array pointer in v2; load the array length that the handler expects
641 OpRegMem(kOpMov, TargetReg(kArg1), v2, mirror::Array::LengthOffset().Int32Value());
642 } else {
643 OpRegCopy(TargetReg(kArg1), v2);
644 }
645 OpRegCopy(TargetReg(kArg0), v1);
646 }
647 }
Ian Rogers848871b2013-08-05 10:56:33 -0700648 func_offset = QUICK_ENTRYPOINT_OFFSET(pThrowArrayBounds);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700649 break;
650 case kThrowDivZero:
Ian Rogers848871b2013-08-05 10:56:33 -0700651 func_offset = QUICK_ENTRYPOINT_OFFSET(pThrowDivZero);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700652 break;
653 case kThrowNoSuchMethod:
654 OpRegCopy(TargetReg(kArg0), v1);
655 func_offset =
Ian Rogers848871b2013-08-05 10:56:33 -0700656 QUICK_ENTRYPOINT_OFFSET(pThrowNoSuchMethod);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700657 break;
658 case kThrowStackOverflow:
Ian Rogers848871b2013-08-05 10:56:33 -0700659 func_offset = QUICK_ENTRYPOINT_OFFSET(pThrowStackOverflow);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700660 // Restore stack alignment
661 if (target_x86) {
662 OpRegImm(kOpAdd, TargetReg(kSp), frame_size_);
663 } else {
664 OpRegImm(kOpAdd, TargetReg(kSp), (num_core_spills_ + num_fp_spills_) * 4);
665 }
666 break;
667 default:
668 LOG(FATAL) << "Unexpected throw kind: " << lab->operands[0];
669 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000670 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 int r_tgt = CallHelperSetup(func_offset);
672 CallHelper(r_tgt, func_offset, true /* MarkSafepointPC */);
673 }
674}
675
676void Mir2Lir::GenIGet(uint32_t field_idx, int opt_flags, OpSize size,
677 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700678 bool is_object) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700679 int field_offset;
680 bool is_volatile;
681
Ian Rogers9b297bf2013-09-06 11:11:25 -0700682 bool fast_path = FastInstance(field_idx, false, &field_offset, &is_volatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700683
684 if (fast_path && !SLOW_FIELD_PATH) {
685 RegLocation rl_result;
686 RegisterClass reg_class = oat_reg_class_by_size(size);
687 DCHECK_GE(field_offset, 0);
688 rl_obj = LoadValue(rl_obj, kCoreReg);
689 if (is_long_or_double) {
690 DCHECK(rl_dest.wide);
691 GenNullCheck(rl_obj.s_reg_low, rl_obj.low_reg, opt_flags);
692 if (cu_->instruction_set == kX86) {
693 rl_result = EvalLoc(rl_dest, reg_class, true);
694 GenNullCheck(rl_obj.s_reg_low, rl_obj.low_reg, opt_flags);
695 LoadBaseDispWide(rl_obj.low_reg, field_offset, rl_result.low_reg,
696 rl_result.high_reg, rl_obj.s_reg_low);
697 if (is_volatile) {
698 GenMemBarrier(kLoadLoad);
699 }
700 } else {
701 int reg_ptr = AllocTemp();
702 OpRegRegImm(kOpAdd, reg_ptr, rl_obj.low_reg, field_offset);
703 rl_result = EvalLoc(rl_dest, reg_class, true);
704 LoadBaseDispWide(reg_ptr, 0, rl_result.low_reg, rl_result.high_reg, INVALID_SREG);
705 if (is_volatile) {
706 GenMemBarrier(kLoadLoad);
707 }
708 FreeTemp(reg_ptr);
709 }
710 StoreValueWide(rl_dest, rl_result);
711 } else {
712 rl_result = EvalLoc(rl_dest, reg_class, true);
713 GenNullCheck(rl_obj.s_reg_low, rl_obj.low_reg, opt_flags);
714 LoadBaseDisp(rl_obj.low_reg, field_offset, rl_result.low_reg,
715 kWord, rl_obj.s_reg_low);
716 if (is_volatile) {
717 GenMemBarrier(kLoadLoad);
718 }
719 StoreValue(rl_dest, rl_result);
720 }
721 } else {
Ian Rogers848871b2013-08-05 10:56:33 -0700722 ThreadOffset getterOffset =
723 is_long_or_double ? QUICK_ENTRYPOINT_OFFSET(pGet64Instance)
724 : (is_object ? QUICK_ENTRYPOINT_OFFSET(pGetObjInstance)
725 : QUICK_ENTRYPOINT_OFFSET(pGet32Instance));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700726 CallRuntimeHelperImmRegLocation(getterOffset, field_idx, rl_obj, true);
727 if (is_long_or_double) {
728 RegLocation rl_result = GetReturnWide(rl_dest.fp);
729 StoreValueWide(rl_dest, rl_result);
730 } else {
731 RegLocation rl_result = GetReturn(rl_dest.fp);
732 StoreValue(rl_dest, rl_result);
733 }
734 }
735}
736
737void Mir2Lir::GenIPut(uint32_t field_idx, int opt_flags, OpSize size,
738 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700739 bool is_object) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700740 int field_offset;
741 bool is_volatile;
742
Ian Rogers9b297bf2013-09-06 11:11:25 -0700743 bool fast_path = FastInstance(field_idx, true, &field_offset, &is_volatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700744 if (fast_path && !SLOW_FIELD_PATH) {
745 RegisterClass reg_class = oat_reg_class_by_size(size);
746 DCHECK_GE(field_offset, 0);
747 rl_obj = LoadValue(rl_obj, kCoreReg);
748 if (is_long_or_double) {
749 int reg_ptr;
750 rl_src = LoadValueWide(rl_src, kAnyReg);
751 GenNullCheck(rl_obj.s_reg_low, rl_obj.low_reg, opt_flags);
752 reg_ptr = AllocTemp();
753 OpRegRegImm(kOpAdd, reg_ptr, rl_obj.low_reg, field_offset);
754 if (is_volatile) {
755 GenMemBarrier(kStoreStore);
756 }
757 StoreBaseDispWide(reg_ptr, 0, rl_src.low_reg, rl_src.high_reg);
758 if (is_volatile) {
759 GenMemBarrier(kLoadLoad);
760 }
761 FreeTemp(reg_ptr);
762 } else {
763 rl_src = LoadValue(rl_src, reg_class);
764 GenNullCheck(rl_obj.s_reg_low, rl_obj.low_reg, opt_flags);
765 if (is_volatile) {
766 GenMemBarrier(kStoreStore);
767 }
768 StoreBaseDisp(rl_obj.low_reg, field_offset, rl_src.low_reg, kWord);
769 if (is_volatile) {
770 GenMemBarrier(kLoadLoad);
771 }
772 if (is_object && !mir_graph_->IsConstantNullRef(rl_src)) {
773 MarkGCCard(rl_src.low_reg, rl_obj.low_reg);
774 }
775 }
776 } else {
Ian Rogers848871b2013-08-05 10:56:33 -0700777 ThreadOffset setter_offset =
778 is_long_or_double ? QUICK_ENTRYPOINT_OFFSET(pSet64Instance)
779 : (is_object ? QUICK_ENTRYPOINT_OFFSET(pSetObjInstance)
780 : QUICK_ENTRYPOINT_OFFSET(pSet32Instance));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700781 CallRuntimeHelperImmRegLocationRegLocation(setter_offset, field_idx, rl_obj, rl_src, true);
782 }
783}
784
Ian Rogersa9a82542013-10-04 11:17:26 -0700785void Mir2Lir::GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
786 RegLocation rl_src) {
787 bool needs_range_check = !(opt_flags & MIR_IGNORE_RANGE_CHECK);
788 bool needs_null_check = !((cu_->disable_opt & (1 << kNullCheckElimination)) &&
789 (opt_flags & MIR_IGNORE_NULL_CHECK));
790 ThreadOffset helper = needs_range_check
791 ? (needs_null_check ? QUICK_ENTRYPOINT_OFFSET(pAputObjectWithNullAndBoundCheck)
792 : QUICK_ENTRYPOINT_OFFSET(pAputObjectWithBoundCheck))
793 : QUICK_ENTRYPOINT_OFFSET(pAputObject);
794 CallRuntimeHelperRegLocationRegLocationRegLocation(helper, rl_array, rl_index, rl_src, true);
795}
796
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700797void Mir2Lir::GenConstClass(uint32_t type_idx, RegLocation rl_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700798 RegLocation rl_method = LoadCurrMethod();
799 int res_reg = AllocTemp();
800 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
801 if (!cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
802 *cu_->dex_file,
803 type_idx)) {
804 // Call out to helper which resolves type and verifies access.
805 // Resolved type returned in kRet0.
Ian Rogers848871b2013-08-05 10:56:33 -0700806 CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(pInitializeTypeAndVerifyAccess),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700807 type_idx, rl_method.low_reg, true);
808 RegLocation rl_result = GetReturn(false);
809 StoreValue(rl_dest, rl_result);
810 } else {
811 // We're don't need access checks, load type from dex cache
812 int32_t dex_cache_offset =
Brian Carlstromea46f952013-07-30 01:26:50 -0700813 mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700814 LoadWordDisp(rl_method.low_reg, dex_cache_offset, res_reg);
815 int32_t offset_of_type =
816 mirror::Array::DataOffset(sizeof(mirror::Class*)).Int32Value() + (sizeof(mirror::Class*)
817 * type_idx);
818 LoadWordDisp(res_reg, offset_of_type, rl_result.low_reg);
819 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file,
820 type_idx) || SLOW_TYPE_PATH) {
821 // Slow path, at runtime test if type is null and if so initialize
822 FlushAllRegs();
823 LIR* branch1 = OpCmpImmBranch(kCondEq, rl_result.low_reg, 0, NULL);
824 // Resolved, store and hop over following code
825 StoreValue(rl_dest, rl_result);
826 /*
827 * Because we have stores of the target value on two paths,
828 * clobber temp tracking for the destination using the ssa name
829 */
830 ClobberSReg(rl_dest.s_reg_low);
831 LIR* branch2 = OpUnconditionalBranch(0);
832 // TUNING: move slow path to end & remove unconditional branch
833 LIR* target1 = NewLIR0(kPseudoTargetLabel);
834 // Call out to helper, which will return resolved type in kArg0
Ian Rogers848871b2013-08-05 10:56:33 -0700835 CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(pInitializeType), type_idx,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700836 rl_method.low_reg, true);
837 RegLocation rl_result = GetReturn(false);
838 StoreValue(rl_dest, rl_result);
839 /*
840 * Because we have stores of the target value on two paths,
841 * clobber temp tracking for the destination using the ssa name
842 */
843 ClobberSReg(rl_dest.s_reg_low);
844 // Rejoin code paths
845 LIR* target2 = NewLIR0(kPseudoTargetLabel);
846 branch1->target = target1;
847 branch2->target = target2;
848 } else {
849 // Fast path, we're done - just store result
850 StoreValue(rl_dest, rl_result);
851 }
852 }
853}
854
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700855void Mir2Lir::GenConstString(uint32_t string_idx, RegLocation rl_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700856 /* NOTE: Most strings should be available at compile time */
857 int32_t offset_of_string = mirror::Array::DataOffset(sizeof(mirror::String*)).Int32Value() +
858 (sizeof(mirror::String*) * string_idx);
859 if (!cu_->compiler_driver->CanAssumeStringIsPresentInDexCache(
860 *cu_->dex_file, string_idx) || SLOW_STRING_PATH) {
861 // slow path, resolve string if not in dex cache
862 FlushAllRegs();
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700863 LockCallTemps(); // Using explicit registers
Brian Carlstrom7940e442013-07-12 13:46:57 -0700864 LoadCurrMethodDirect(TargetReg(kArg2));
865 LoadWordDisp(TargetReg(kArg2),
Brian Carlstromea46f952013-07-30 01:26:50 -0700866 mirror::ArtMethod::DexCacheStringsOffset().Int32Value(), TargetReg(kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700867 // Might call out to helper, which will return resolved string in kRet0
Ian Rogers848871b2013-08-05 10:56:33 -0700868 int r_tgt = CallHelperSetup(QUICK_ENTRYPOINT_OFFSET(pResolveString));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700869 LoadWordDisp(TargetReg(kArg0), offset_of_string, TargetReg(kRet0));
870 LoadConstant(TargetReg(kArg1), string_idx);
871 if (cu_->instruction_set == kThumb2) {
872 OpRegImm(kOpCmp, TargetReg(kRet0), 0); // Is resolved?
873 GenBarrier();
874 // For testing, always force through helper
875 if (!EXERCISE_SLOWEST_STRING_PATH) {
876 OpIT(kCondEq, "T");
877 }
878 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2)); // .eq
879 LIR* call_inst = OpReg(kOpBlx, r_tgt); // .eq, helper(Method*, string_idx)
880 MarkSafepointPC(call_inst);
881 FreeTemp(r_tgt);
882 } else if (cu_->instruction_set == kMips) {
883 LIR* branch = OpCmpImmBranch(kCondNe, TargetReg(kRet0), 0, NULL);
884 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2)); // .eq
885 LIR* call_inst = OpReg(kOpBlx, r_tgt);
886 MarkSafepointPC(call_inst);
887 FreeTemp(r_tgt);
888 LIR* target = NewLIR0(kPseudoTargetLabel);
889 branch->target = target;
890 } else {
891 DCHECK_EQ(cu_->instruction_set, kX86);
Ian Rogers848871b2013-08-05 10:56:33 -0700892 CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(pResolveString), TargetReg(kArg2),
Ian Rogers7655f292013-07-29 11:07:13 -0700893 TargetReg(kArg1), true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700894 }
895 GenBarrier();
896 StoreValue(rl_dest, GetReturn(false));
897 } else {
898 RegLocation rl_method = LoadCurrMethod();
899 int res_reg = AllocTemp();
900 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
901 LoadWordDisp(rl_method.low_reg,
Brian Carlstromea46f952013-07-30 01:26:50 -0700902 mirror::ArtMethod::DexCacheStringsOffset().Int32Value(), res_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700903 LoadWordDisp(res_reg, offset_of_string, rl_result.low_reg);
904 StoreValue(rl_dest, rl_result);
905 }
906}
907
908/*
909 * Let helper function take care of everything. Will
910 * call Class::NewInstanceFromCode(type_idx, method);
911 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700912void Mir2Lir::GenNewInstance(uint32_t type_idx, RegLocation rl_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700913 FlushAllRegs(); /* Everything to home location */
914 // alloc will always check for resolution, do we also need to verify
915 // access because the verifier was unable to?
Ian Rogers848871b2013-08-05 10:56:33 -0700916 ThreadOffset func_offset(-1);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800917 const DexFile* dex_file = cu_->dex_file;
918 CompilerDriver* driver = cu_->compiler_driver;
919 if (driver->CanAccessInstantiableTypeWithoutChecks(
920 cu_->method_idx, *dex_file, type_idx)) {
921 bool is_type_initialized;
922 bool use_direct_type_ptr;
923 uintptr_t direct_type_ptr;
924 if (kEmbedClassInCode &&
925 driver->CanEmbedTypeInCode(*dex_file, type_idx,
926 &is_type_initialized, &use_direct_type_ptr, &direct_type_ptr)) {
927 // The fast path.
928 if (!use_direct_type_ptr) {
929 // Use the literal pool and a PC-relative load from a data word.
930 LIR* data_target = ScanLiteralPool(class_literal_list_, type_idx, 0);
931 if (data_target == nullptr) {
932 data_target = AddWordData(&class_literal_list_, type_idx);
933 }
934 LIR* load_pc_rel = OpPcRelLoad(TargetReg(kArg0), data_target);
935 AppendLIR(load_pc_rel);
936 if (!is_type_initialized) {
937 func_offset = QUICK_ENTRYPOINT_OFFSET(pAllocObjectResolved);
938 CallRuntimeHelperRegMethod(func_offset, TargetReg(kArg0), true);
939 } else {
940 func_offset = QUICK_ENTRYPOINT_OFFSET(pAllocObjectInitialized);
941 CallRuntimeHelperRegMethod(func_offset, TargetReg(kArg0), true);
942 }
943 } else {
944 // Use the direct pointer.
945 if (!is_type_initialized) {
946 func_offset = QUICK_ENTRYPOINT_OFFSET(pAllocObjectResolved);
947 CallRuntimeHelperImmMethod(func_offset, direct_type_ptr, true);
948 } else {
949 func_offset = QUICK_ENTRYPOINT_OFFSET(pAllocObjectInitialized);
950 CallRuntimeHelperImmMethod(func_offset, direct_type_ptr, true);
951 }
952 }
953 } else {
954 // The slow path.
955 DCHECK_EQ(func_offset.Int32Value(), -1);
956 func_offset = QUICK_ENTRYPOINT_OFFSET(pAllocObject);
957 CallRuntimeHelperImmMethod(func_offset, type_idx, true);
958 }
959 DCHECK_NE(func_offset.Int32Value(), -1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700960 } else {
Ian Rogers848871b2013-08-05 10:56:33 -0700961 func_offset = QUICK_ENTRYPOINT_OFFSET(pAllocObjectWithAccessCheck);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800962 CallRuntimeHelperImmMethod(func_offset, type_idx, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700963 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700964 RegLocation rl_result = GetReturn(false);
965 StoreValue(rl_dest, rl_result);
966}
967
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700968void Mir2Lir::GenThrow(RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700969 FlushAllRegs();
Ian Rogers7655f292013-07-29 11:07:13 -0700970 CallRuntimeHelperRegLocation(QUICK_ENTRYPOINT_OFFSET(pDeliverException), rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700971}
972
973// For final classes there are no sub-classes to check and so we can answer the instance-of
974// question with simple comparisons.
975void Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
976 RegLocation rl_src) {
977 RegLocation object = LoadValue(rl_src, kCoreReg);
978 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
979 int result_reg = rl_result.low_reg;
980 if (result_reg == object.low_reg) {
981 result_reg = AllocTypedTemp(false, kCoreReg);
982 }
983 LoadConstant(result_reg, 0); // assume false
984 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.low_reg, 0, NULL);
985
986 int check_class = AllocTypedTemp(false, kCoreReg);
987 int object_class = AllocTypedTemp(false, kCoreReg);
988
989 LoadCurrMethodDirect(check_class);
990 if (use_declaring_class) {
Brian Carlstromea46f952013-07-30 01:26:50 -0700991 LoadWordDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700992 check_class);
993 LoadWordDisp(object.low_reg, mirror::Object::ClassOffset().Int32Value(), object_class);
994 } else {
Brian Carlstromea46f952013-07-30 01:26:50 -0700995 LoadWordDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700996 check_class);
997 LoadWordDisp(object.low_reg, mirror::Object::ClassOffset().Int32Value(), object_class);
998 int32_t offset_of_type =
999 mirror::Array::DataOffset(sizeof(mirror::Class*)).Int32Value() +
1000 (sizeof(mirror::Class*) * type_idx);
1001 LoadWordDisp(check_class, offset_of_type, check_class);
1002 }
1003
1004 LIR* ne_branchover = NULL;
1005 if (cu_->instruction_set == kThumb2) {
1006 OpRegReg(kOpCmp, check_class, object_class); // Same?
1007 OpIT(kCondEq, ""); // if-convert the test
1008 LoadConstant(result_reg, 1); // .eq case - load true
1009 } else {
1010 ne_branchover = OpCmpBranch(kCondNe, check_class, object_class, NULL);
1011 LoadConstant(result_reg, 1); // eq case - load true
1012 }
1013 LIR* target = NewLIR0(kPseudoTargetLabel);
1014 null_branchover->target = target;
1015 if (ne_branchover != NULL) {
1016 ne_branchover->target = target;
1017 }
1018 FreeTemp(object_class);
1019 FreeTemp(check_class);
1020 if (IsTemp(result_reg)) {
1021 OpRegCopy(rl_result.low_reg, result_reg);
1022 FreeTemp(result_reg);
1023 }
1024 StoreValue(rl_dest, rl_result);
1025}
1026
1027void Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1028 bool type_known_abstract, bool use_declaring_class,
1029 bool can_assume_type_is_in_dex_cache,
1030 uint32_t type_idx, RegLocation rl_dest,
1031 RegLocation rl_src) {
1032 FlushAllRegs();
1033 // May generate a call - use explicit registers
1034 LockCallTemps();
1035 LoadCurrMethodDirect(TargetReg(kArg1)); // kArg1 <= current Method*
1036 int class_reg = TargetReg(kArg2); // kArg2 will hold the Class*
1037 if (needs_access_check) {
1038 // Check we have access to type_idx and if not throw IllegalAccessError,
1039 // returns Class* in kArg0
Ian Rogers848871b2013-08-05 10:56:33 -07001040 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(pInitializeTypeAndVerifyAccess),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001041 type_idx, true);
1042 OpRegCopy(class_reg, TargetReg(kRet0)); // Align usage with fast path
1043 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); // kArg0 <= ref
1044 } else if (use_declaring_class) {
1045 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); // kArg0 <= ref
1046 LoadWordDisp(TargetReg(kArg1),
Brian Carlstromea46f952013-07-30 01:26:50 -07001047 mirror::ArtMethod::DeclaringClassOffset().Int32Value(), class_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001048 } else {
1049 // Load dex cache entry into class_reg (kArg2)
1050 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); // kArg0 <= ref
1051 LoadWordDisp(TargetReg(kArg1),
Brian Carlstromea46f952013-07-30 01:26:50 -07001052 mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(), class_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001053 int32_t offset_of_type =
1054 mirror::Array::DataOffset(sizeof(mirror::Class*)).Int32Value() + (sizeof(mirror::Class*)
1055 * type_idx);
1056 LoadWordDisp(class_reg, offset_of_type, class_reg);
1057 if (!can_assume_type_is_in_dex_cache) {
1058 // Need to test presence of type in dex cache at runtime
1059 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
1060 // Not resolved
1061 // Call out to helper, which will return resolved type in kRet0
Ian Rogers848871b2013-08-05 10:56:33 -07001062 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(pInitializeType), type_idx, true);
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001063 OpRegCopy(TargetReg(kArg2), TargetReg(kRet0)); // Align usage with fast path
Brian Carlstrom7940e442013-07-12 13:46:57 -07001064 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); /* reload Ref */
1065 // Rejoin code paths
1066 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
1067 hop_branch->target = hop_target;
1068 }
1069 }
1070 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result */
1071 RegLocation rl_result = GetReturn(false);
1072 if (cu_->instruction_set == kMips) {
1073 // On MIPS rArg0 != rl_result, place false in result if branch is taken.
1074 LoadConstant(rl_result.low_reg, 0);
1075 }
1076 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetReg(kArg0), 0, NULL);
1077
1078 /* load object->klass_ */
1079 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
1080 LoadWordDisp(TargetReg(kArg0), mirror::Object::ClassOffset().Int32Value(), TargetReg(kArg1));
1081 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class */
1082 LIR* branchover = NULL;
1083 if (type_known_final) {
1084 // rl_result == ref == null == 0.
1085 if (cu_->instruction_set == kThumb2) {
1086 OpRegReg(kOpCmp, TargetReg(kArg1), TargetReg(kArg2)); // Same?
1087 OpIT(kCondEq, "E"); // if-convert the test
1088 LoadConstant(rl_result.low_reg, 1); // .eq case - load true
1089 LoadConstant(rl_result.low_reg, 0); // .ne case - load false
1090 } else {
1091 LoadConstant(rl_result.low_reg, 0); // ne case - load false
1092 branchover = OpCmpBranch(kCondNe, TargetReg(kArg1), TargetReg(kArg2), NULL);
1093 LoadConstant(rl_result.low_reg, 1); // eq case - load true
1094 }
1095 } else {
1096 if (cu_->instruction_set == kThumb2) {
Ian Rogers848871b2013-08-05 10:56:33 -07001097 int r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(pInstanceofNonTrivial));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001098 if (!type_known_abstract) {
1099 /* Uses conditional nullification */
1100 OpRegReg(kOpCmp, TargetReg(kArg1), TargetReg(kArg2)); // Same?
1101 OpIT(kCondEq, "EE"); // if-convert the test
1102 LoadConstant(TargetReg(kArg0), 1); // .eq case - load true
1103 }
1104 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2)); // .ne case - arg0 <= class
1105 OpReg(kOpBlx, r_tgt); // .ne case: helper(class, ref->class)
1106 FreeTemp(r_tgt);
1107 } else {
1108 if (!type_known_abstract) {
1109 /* Uses branchovers */
1110 LoadConstant(rl_result.low_reg, 1); // assume true
1111 branchover = OpCmpBranch(kCondEq, TargetReg(kArg1), TargetReg(kArg2), NULL);
1112 }
1113 if (cu_->instruction_set != kX86) {
Ian Rogers848871b2013-08-05 10:56:33 -07001114 int r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(pInstanceofNonTrivial));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001115 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2)); // .ne case - arg0 <= class
1116 OpReg(kOpBlx, r_tgt); // .ne case: helper(class, ref->class)
1117 FreeTemp(r_tgt);
1118 } else {
1119 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2));
Ian Rogers848871b2013-08-05 10:56:33 -07001120 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(pInstanceofNonTrivial));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001121 }
1122 }
1123 }
1124 // TODO: only clobber when type isn't final?
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001125 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001126 /* branch targets here */
1127 LIR* target = NewLIR0(kPseudoTargetLabel);
1128 StoreValue(rl_dest, rl_result);
1129 branch1->target = target;
1130 if (branchover != NULL) {
1131 branchover->target = target;
1132 }
1133}
1134
1135void Mir2Lir::GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src) {
1136 bool type_known_final, type_known_abstract, use_declaring_class;
1137 bool needs_access_check = !cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
1138 *cu_->dex_file,
1139 type_idx,
1140 &type_known_final,
1141 &type_known_abstract,
1142 &use_declaring_class);
1143 bool can_assume_type_is_in_dex_cache = !needs_access_check &&
1144 cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file, type_idx);
1145
1146 if ((use_declaring_class || can_assume_type_is_in_dex_cache) && type_known_final) {
1147 GenInstanceofFinal(use_declaring_class, type_idx, rl_dest, rl_src);
1148 } else {
1149 GenInstanceofCallingHelper(needs_access_check, type_known_final, type_known_abstract,
1150 use_declaring_class, can_assume_type_is_in_dex_cache,
1151 type_idx, rl_dest, rl_src);
1152 }
1153}
1154
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001155void Mir2Lir::GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001156 bool type_known_final, type_known_abstract, use_declaring_class;
1157 bool needs_access_check = !cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
1158 *cu_->dex_file,
1159 type_idx,
1160 &type_known_final,
1161 &type_known_abstract,
1162 &use_declaring_class);
1163 // Note: currently type_known_final is unused, as optimizing will only improve the performance
1164 // of the exception throw path.
1165 DexCompilationUnit* cu = mir_graph_->GetCurrentDexCompilationUnit();
1166 const MethodReference mr(cu->GetDexFile(), cu->GetDexMethodIndex());
1167 if (!needs_access_check && cu_->compiler_driver->IsSafeCast(mr, insn_idx)) {
1168 // Verifier type analysis proved this check cast would never cause an exception.
1169 return;
1170 }
1171 FlushAllRegs();
1172 // May generate a call - use explicit registers
1173 LockCallTemps();
1174 LoadCurrMethodDirect(TargetReg(kArg1)); // kArg1 <= current Method*
1175 int class_reg = TargetReg(kArg2); // kArg2 will hold the Class*
1176 if (needs_access_check) {
1177 // Check we have access to type_idx and if not throw IllegalAccessError,
1178 // returns Class* in kRet0
1179 // InitializeTypeAndVerifyAccess(idx, method)
Ian Rogers848871b2013-08-05 10:56:33 -07001180 CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(pInitializeTypeAndVerifyAccess),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001181 type_idx, TargetReg(kArg1), true);
1182 OpRegCopy(class_reg, TargetReg(kRet0)); // Align usage with fast path
1183 } else if (use_declaring_class) {
1184 LoadWordDisp(TargetReg(kArg1),
Brian Carlstromea46f952013-07-30 01:26:50 -07001185 mirror::ArtMethod::DeclaringClassOffset().Int32Value(), class_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001186 } else {
1187 // Load dex cache entry into class_reg (kArg2)
1188 LoadWordDisp(TargetReg(kArg1),
Brian Carlstromea46f952013-07-30 01:26:50 -07001189 mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(), class_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001190 int32_t offset_of_type =
1191 mirror::Array::DataOffset(sizeof(mirror::Class*)).Int32Value() +
1192 (sizeof(mirror::Class*) * type_idx);
1193 LoadWordDisp(class_reg, offset_of_type, class_reg);
1194 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file, type_idx)) {
1195 // Need to test presence of type in dex cache at runtime
1196 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
1197 // Not resolved
1198 // Call out to helper, which will return resolved type in kArg0
1199 // InitializeTypeFromCode(idx, method)
Ian Rogers848871b2013-08-05 10:56:33 -07001200 CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(pInitializeType), type_idx,
Ian Rogers7655f292013-07-29 11:07:13 -07001201 TargetReg(kArg1), true);
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001202 OpRegCopy(class_reg, TargetReg(kRet0)); // Align usage with fast path
Brian Carlstrom7940e442013-07-12 13:46:57 -07001203 // Rejoin code paths
1204 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
1205 hop_branch->target = hop_target;
1206 }
1207 }
1208 // At this point, class_reg (kArg2) has class
1209 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); // kArg0 <= ref
1210 /* Null is OK - continue */
1211 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetReg(kArg0), 0, NULL);
1212 /* load object->klass_ */
1213 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
1214 LoadWordDisp(TargetReg(kArg0), mirror::Object::ClassOffset().Int32Value(), TargetReg(kArg1));
1215 /* kArg1 now contains object->klass_ */
1216 LIR* branch2 = NULL;
1217 if (!type_known_abstract) {
1218 branch2 = OpCmpBranch(kCondEq, TargetReg(kArg1), class_reg, NULL);
1219 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001220 CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(pCheckCast), TargetReg(kArg2),
1221 TargetReg(kArg1), true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001222 /* branch target here */
1223 LIR* target = NewLIR0(kPseudoTargetLabel);
1224 branch1->target = target;
1225 if (branch2 != NULL) {
1226 branch2->target = target;
1227 }
1228}
1229
1230void Mir2Lir::GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001231 RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001232 RegLocation rl_result;
1233 if (cu_->instruction_set == kThumb2) {
1234 /*
1235 * NOTE: This is the one place in the code in which we might have
1236 * as many as six live temporary registers. There are 5 in the normal
1237 * set for Arm. Until we have spill capabilities, temporarily add
1238 * lr to the temp set. It is safe to do this locally, but note that
1239 * lr is used explicitly elsewhere in the code generator and cannot
1240 * normally be used as a general temp register.
1241 */
1242 MarkTemp(TargetReg(kLr)); // Add lr to the temp pool
1243 FreeTemp(TargetReg(kLr)); // and make it available
1244 }
1245 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1246 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1247 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1248 // The longs may overlap - use intermediate temp if so
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001249 if ((rl_result.low_reg == rl_src1.high_reg) || (rl_result.low_reg == rl_src2.high_reg)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001250 int t_reg = AllocTemp();
1251 OpRegRegReg(first_op, t_reg, rl_src1.low_reg, rl_src2.low_reg);
1252 OpRegRegReg(second_op, rl_result.high_reg, rl_src1.high_reg, rl_src2.high_reg);
1253 OpRegCopy(rl_result.low_reg, t_reg);
1254 FreeTemp(t_reg);
1255 } else {
1256 OpRegRegReg(first_op, rl_result.low_reg, rl_src1.low_reg, rl_src2.low_reg);
1257 OpRegRegReg(second_op, rl_result.high_reg, rl_src1.high_reg,
1258 rl_src2.high_reg);
1259 }
1260 /*
1261 * NOTE: If rl_dest refers to a frame variable in a large frame, the
1262 * following StoreValueWide might need to allocate a temp register.
1263 * To further work around the lack of a spill capability, explicitly
1264 * free any temps from rl_src1 & rl_src2 that aren't still live in rl_result.
1265 * Remove when spill is functional.
1266 */
1267 FreeRegLocTemps(rl_result, rl_src1);
1268 FreeRegLocTemps(rl_result, rl_src2);
1269 StoreValueWide(rl_dest, rl_result);
1270 if (cu_->instruction_set == kThumb2) {
1271 Clobber(TargetReg(kLr));
1272 UnmarkTemp(TargetReg(kLr)); // Remove lr from the temp pool
1273 }
1274}
1275
1276
1277void Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001278 RegLocation rl_src1, RegLocation rl_shift) {
Ian Rogers848871b2013-08-05 10:56:33 -07001279 ThreadOffset func_offset(-1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001280
1281 switch (opcode) {
1282 case Instruction::SHL_LONG:
1283 case Instruction::SHL_LONG_2ADDR:
Ian Rogers7655f292013-07-29 11:07:13 -07001284 func_offset = QUICK_ENTRYPOINT_OFFSET(pShlLong);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001285 break;
1286 case Instruction::SHR_LONG:
1287 case Instruction::SHR_LONG_2ADDR:
Ian Rogers7655f292013-07-29 11:07:13 -07001288 func_offset = QUICK_ENTRYPOINT_OFFSET(pShrLong);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001289 break;
1290 case Instruction::USHR_LONG:
1291 case Instruction::USHR_LONG_2ADDR:
Ian Rogers7655f292013-07-29 11:07:13 -07001292 func_offset = QUICK_ENTRYPOINT_OFFSET(pUshrLong);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001293 break;
1294 default:
1295 LOG(FATAL) << "Unexpected case";
1296 }
1297 FlushAllRegs(); /* Send everything to home location */
1298 CallRuntimeHelperRegLocationRegLocation(func_offset, rl_src1, rl_shift, false);
1299 RegLocation rl_result = GetReturnWide(false);
1300 StoreValueWide(rl_dest, rl_result);
1301}
1302
1303
1304void Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001305 RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001306 OpKind op = kOpBkpt;
1307 bool is_div_rem = false;
1308 bool check_zero = false;
1309 bool unary = false;
1310 RegLocation rl_result;
1311 bool shift_op = false;
1312 switch (opcode) {
1313 case Instruction::NEG_INT:
1314 op = kOpNeg;
1315 unary = true;
1316 break;
1317 case Instruction::NOT_INT:
1318 op = kOpMvn;
1319 unary = true;
1320 break;
1321 case Instruction::ADD_INT:
1322 case Instruction::ADD_INT_2ADDR:
1323 op = kOpAdd;
1324 break;
1325 case Instruction::SUB_INT:
1326 case Instruction::SUB_INT_2ADDR:
1327 op = kOpSub;
1328 break;
1329 case Instruction::MUL_INT:
1330 case Instruction::MUL_INT_2ADDR:
1331 op = kOpMul;
1332 break;
1333 case Instruction::DIV_INT:
1334 case Instruction::DIV_INT_2ADDR:
1335 check_zero = true;
1336 op = kOpDiv;
1337 is_div_rem = true;
1338 break;
1339 /* NOTE: returns in kArg1 */
1340 case Instruction::REM_INT:
1341 case Instruction::REM_INT_2ADDR:
1342 check_zero = true;
1343 op = kOpRem;
1344 is_div_rem = true;
1345 break;
1346 case Instruction::AND_INT:
1347 case Instruction::AND_INT_2ADDR:
1348 op = kOpAnd;
1349 break;
1350 case Instruction::OR_INT:
1351 case Instruction::OR_INT_2ADDR:
1352 op = kOpOr;
1353 break;
1354 case Instruction::XOR_INT:
1355 case Instruction::XOR_INT_2ADDR:
1356 op = kOpXor;
1357 break;
1358 case Instruction::SHL_INT:
1359 case Instruction::SHL_INT_2ADDR:
1360 shift_op = true;
1361 op = kOpLsl;
1362 break;
1363 case Instruction::SHR_INT:
1364 case Instruction::SHR_INT_2ADDR:
1365 shift_op = true;
1366 op = kOpAsr;
1367 break;
1368 case Instruction::USHR_INT:
1369 case Instruction::USHR_INT_2ADDR:
1370 shift_op = true;
1371 op = kOpLsr;
1372 break;
1373 default:
1374 LOG(FATAL) << "Invalid word arith op: " << opcode;
1375 }
1376 if (!is_div_rem) {
1377 if (unary) {
1378 rl_src1 = LoadValue(rl_src1, kCoreReg);
1379 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1380 OpRegReg(op, rl_result.low_reg, rl_src1.low_reg);
1381 } else {
1382 if (shift_op) {
1383 int t_reg = INVALID_REG;
1384 if (cu_->instruction_set == kX86) {
1385 // X86 doesn't require masking and must use ECX
1386 t_reg = TargetReg(kCount); // rCX
1387 LoadValueDirectFixed(rl_src2, t_reg);
1388 } else {
1389 rl_src2 = LoadValue(rl_src2, kCoreReg);
1390 t_reg = AllocTemp();
1391 OpRegRegImm(kOpAnd, t_reg, rl_src2.low_reg, 31);
1392 }
1393 rl_src1 = LoadValue(rl_src1, kCoreReg);
1394 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1395 OpRegRegReg(op, rl_result.low_reg, rl_src1.low_reg, t_reg);
1396 FreeTemp(t_reg);
1397 } else {
1398 rl_src1 = LoadValue(rl_src1, kCoreReg);
1399 rl_src2 = LoadValue(rl_src2, kCoreReg);
1400 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1401 OpRegRegReg(op, rl_result.low_reg, rl_src1.low_reg, rl_src2.low_reg);
1402 }
1403 }
1404 StoreValue(rl_dest, rl_result);
1405 } else {
Dave Allison70202782013-10-22 17:52:19 -07001406 bool done = false; // Set to true if we happen to find a way to use a real instruction.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001407 if (cu_->instruction_set == kMips) {
1408 rl_src1 = LoadValue(rl_src1, kCoreReg);
1409 rl_src2 = LoadValue(rl_src2, kCoreReg);
1410 if (check_zero) {
1411 GenImmedCheck(kCondEq, rl_src2.low_reg, 0, kThrowDivZero);
1412 }
1413 rl_result = GenDivRem(rl_dest, rl_src1.low_reg, rl_src2.low_reg, op == kOpDiv);
Dave Allison70202782013-10-22 17:52:19 -07001414 done = true;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001415 } else if (cu_->instruction_set == kX86) {
1416 rl_result = GenDivRem(rl_dest, rl_src1, rl_src2, op == kOpDiv, check_zero);
1417 done = true;
Dave Allison70202782013-10-22 17:52:19 -07001418 } else if (cu_->instruction_set == kThumb2) {
1419 if (cu_->GetInstructionSetFeatures().HasDivideInstruction()) {
1420 // Use ARM SDIV instruction for division. For remainder we also need to
1421 // calculate using a MUL and subtract.
1422 rl_src1 = LoadValue(rl_src1, kCoreReg);
1423 rl_src2 = LoadValue(rl_src2, kCoreReg);
1424 if (check_zero) {
1425 GenImmedCheck(kCondEq, rl_src2.low_reg, 0, kThrowDivZero);
1426 }
1427 rl_result = GenDivRem(rl_dest, rl_src1.low_reg, rl_src2.low_reg, op == kOpDiv);
1428 done = true;
1429 }
1430 }
1431
1432 // If we haven't already generated the code use the callout function.
1433 if (!done) {
Ian Rogers848871b2013-08-05 10:56:33 -07001434 ThreadOffset func_offset = QUICK_ENTRYPOINT_OFFSET(pIdivmod);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001435 FlushAllRegs(); /* Send everything to home location */
1436 LoadValueDirectFixed(rl_src2, TargetReg(kArg1));
1437 int r_tgt = CallHelperSetup(func_offset);
1438 LoadValueDirectFixed(rl_src1, TargetReg(kArg0));
1439 if (check_zero) {
1440 GenImmedCheck(kCondEq, TargetReg(kArg1), 0, kThrowDivZero);
1441 }
Dave Allison70202782013-10-22 17:52:19 -07001442 // NOTE: callout here is not a safepoint.
Brian Carlstromdf629502013-07-17 22:39:56 -07001443 CallHelper(r_tgt, func_offset, false /* not a safepoint */);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001444 if (op == kOpDiv)
1445 rl_result = GetReturn(false);
1446 else
1447 rl_result = GetReturnAlt();
1448 }
1449 StoreValue(rl_dest, rl_result);
1450 }
1451}
1452
1453/*
1454 * The following are the first-level codegen routines that analyze the format
1455 * of each bytecode then either dispatch special purpose codegen routines
1456 * or produce corresponding Thumb instructions directly.
1457 */
1458
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001459static bool IsPowerOfTwo(int x) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001460 return (x & (x - 1)) == 0;
1461}
1462
1463// Returns true if no more than two bits are set in 'x'.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001464static bool IsPopCountLE2(unsigned int x) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001465 x &= x - 1;
1466 return (x & (x - 1)) == 0;
1467}
1468
1469// Returns the index of the lowest set bit in 'x'.
buzbee0d829482013-10-11 15:24:55 -07001470static int32_t LowestSetBit(uint32_t x) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001471 int bit_posn = 0;
1472 while ((x & 0xf) == 0) {
1473 bit_posn += 4;
1474 x >>= 4;
1475 }
1476 while ((x & 1) == 0) {
1477 bit_posn++;
1478 x >>= 1;
1479 }
1480 return bit_posn;
1481}
1482
1483// Returns true if it added instructions to 'cu' to divide 'rl_src' by 'lit'
1484// and store the result in 'rl_dest'.
buzbee11b63d12013-08-27 07:34:17 -07001485bool Mir2Lir::HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001486 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001487 if ((lit < 2) || ((cu_->instruction_set != kThumb2) && !IsPowerOfTwo(lit))) {
1488 return false;
1489 }
1490 // No divide instruction for Arm, so check for more special cases
1491 if ((cu_->instruction_set == kThumb2) && !IsPowerOfTwo(lit)) {
buzbee11b63d12013-08-27 07:34:17 -07001492 return SmallLiteralDivRem(dalvik_opcode, is_div, rl_src, rl_dest, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001493 }
1494 int k = LowestSetBit(lit);
1495 if (k >= 30) {
1496 // Avoid special cases.
1497 return false;
1498 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001499 rl_src = LoadValue(rl_src, kCoreReg);
1500 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee11b63d12013-08-27 07:34:17 -07001501 if (is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001502 int t_reg = AllocTemp();
1503 if (lit == 2) {
1504 // Division by 2 is by far the most common division by constant.
1505 OpRegRegImm(kOpLsr, t_reg, rl_src.low_reg, 32 - k);
1506 OpRegRegReg(kOpAdd, t_reg, t_reg, rl_src.low_reg);
1507 OpRegRegImm(kOpAsr, rl_result.low_reg, t_reg, k);
1508 } else {
1509 OpRegRegImm(kOpAsr, t_reg, rl_src.low_reg, 31);
1510 OpRegRegImm(kOpLsr, t_reg, t_reg, 32 - k);
1511 OpRegRegReg(kOpAdd, t_reg, t_reg, rl_src.low_reg);
1512 OpRegRegImm(kOpAsr, rl_result.low_reg, t_reg, k);
1513 }
1514 } else {
1515 int t_reg1 = AllocTemp();
1516 int t_reg2 = AllocTemp();
1517 if (lit == 2) {
1518 OpRegRegImm(kOpLsr, t_reg1, rl_src.low_reg, 32 - k);
1519 OpRegRegReg(kOpAdd, t_reg2, t_reg1, rl_src.low_reg);
1520 OpRegRegImm(kOpAnd, t_reg2, t_reg2, lit -1);
1521 OpRegRegReg(kOpSub, rl_result.low_reg, t_reg2, t_reg1);
1522 } else {
1523 OpRegRegImm(kOpAsr, t_reg1, rl_src.low_reg, 31);
1524 OpRegRegImm(kOpLsr, t_reg1, t_reg1, 32 - k);
1525 OpRegRegReg(kOpAdd, t_reg2, t_reg1, rl_src.low_reg);
1526 OpRegRegImm(kOpAnd, t_reg2, t_reg2, lit - 1);
1527 OpRegRegReg(kOpSub, rl_result.low_reg, t_reg2, t_reg1);
1528 }
1529 }
1530 StoreValue(rl_dest, rl_result);
1531 return true;
1532}
1533
1534// Returns true if it added instructions to 'cu' to multiply 'rl_src' by 'lit'
1535// and store the result in 'rl_dest'.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001536bool Mir2Lir::HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001537 // Can we simplify this multiplication?
1538 bool power_of_two = false;
1539 bool pop_count_le2 = false;
1540 bool power_of_two_minus_one = false;
1541 if (lit < 2) {
1542 // Avoid special cases.
1543 return false;
1544 } else if (IsPowerOfTwo(lit)) {
1545 power_of_two = true;
1546 } else if (IsPopCountLE2(lit)) {
1547 pop_count_le2 = true;
1548 } else if (IsPowerOfTwo(lit + 1)) {
1549 power_of_two_minus_one = true;
1550 } else {
1551 return false;
1552 }
1553 rl_src = LoadValue(rl_src, kCoreReg);
1554 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1555 if (power_of_two) {
1556 // Shift.
1557 OpRegRegImm(kOpLsl, rl_result.low_reg, rl_src.low_reg, LowestSetBit(lit));
1558 } else if (pop_count_le2) {
1559 // Shift and add and shift.
1560 int first_bit = LowestSetBit(lit);
1561 int second_bit = LowestSetBit(lit ^ (1 << first_bit));
1562 GenMultiplyByTwoBitMultiplier(rl_src, rl_result, lit, first_bit, second_bit);
1563 } else {
1564 // Reverse subtract: (src << (shift + 1)) - src.
1565 DCHECK(power_of_two_minus_one);
1566 // TUNING: rsb dst, src, src lsl#LowestSetBit(lit + 1)
1567 int t_reg = AllocTemp();
1568 OpRegRegImm(kOpLsl, t_reg, rl_src.low_reg, LowestSetBit(lit + 1));
1569 OpRegRegReg(kOpSub, rl_result.low_reg, t_reg, rl_src.low_reg);
1570 }
1571 StoreValue(rl_dest, rl_result);
1572 return true;
1573}
1574
1575void Mir2Lir::GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001576 int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001577 RegLocation rl_result;
1578 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1579 int shift_op = false;
1580 bool is_div = false;
1581
1582 switch (opcode) {
1583 case Instruction::RSUB_INT_LIT8:
1584 case Instruction::RSUB_INT: {
1585 rl_src = LoadValue(rl_src, kCoreReg);
1586 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1587 if (cu_->instruction_set == kThumb2) {
1588 OpRegRegImm(kOpRsub, rl_result.low_reg, rl_src.low_reg, lit);
1589 } else {
1590 OpRegReg(kOpNeg, rl_result.low_reg, rl_src.low_reg);
1591 OpRegImm(kOpAdd, rl_result.low_reg, lit);
1592 }
1593 StoreValue(rl_dest, rl_result);
1594 return;
1595 }
1596
1597 case Instruction::SUB_INT:
1598 case Instruction::SUB_INT_2ADDR:
1599 lit = -lit;
1600 // Intended fallthrough
1601 case Instruction::ADD_INT:
1602 case Instruction::ADD_INT_2ADDR:
1603 case Instruction::ADD_INT_LIT8:
1604 case Instruction::ADD_INT_LIT16:
1605 op = kOpAdd;
1606 break;
1607 case Instruction::MUL_INT:
1608 case Instruction::MUL_INT_2ADDR:
1609 case Instruction::MUL_INT_LIT8:
1610 case Instruction::MUL_INT_LIT16: {
1611 if (HandleEasyMultiply(rl_src, rl_dest, lit)) {
1612 return;
1613 }
1614 op = kOpMul;
1615 break;
1616 }
1617 case Instruction::AND_INT:
1618 case Instruction::AND_INT_2ADDR:
1619 case Instruction::AND_INT_LIT8:
1620 case Instruction::AND_INT_LIT16:
1621 op = kOpAnd;
1622 break;
1623 case Instruction::OR_INT:
1624 case Instruction::OR_INT_2ADDR:
1625 case Instruction::OR_INT_LIT8:
1626 case Instruction::OR_INT_LIT16:
1627 op = kOpOr;
1628 break;
1629 case Instruction::XOR_INT:
1630 case Instruction::XOR_INT_2ADDR:
1631 case Instruction::XOR_INT_LIT8:
1632 case Instruction::XOR_INT_LIT16:
1633 op = kOpXor;
1634 break;
1635 case Instruction::SHL_INT_LIT8:
1636 case Instruction::SHL_INT:
1637 case Instruction::SHL_INT_2ADDR:
1638 lit &= 31;
1639 shift_op = true;
1640 op = kOpLsl;
1641 break;
1642 case Instruction::SHR_INT_LIT8:
1643 case Instruction::SHR_INT:
1644 case Instruction::SHR_INT_2ADDR:
1645 lit &= 31;
1646 shift_op = true;
1647 op = kOpAsr;
1648 break;
1649 case Instruction::USHR_INT_LIT8:
1650 case Instruction::USHR_INT:
1651 case Instruction::USHR_INT_2ADDR:
1652 lit &= 31;
1653 shift_op = true;
1654 op = kOpLsr;
1655 break;
1656
1657 case Instruction::DIV_INT:
1658 case Instruction::DIV_INT_2ADDR:
1659 case Instruction::DIV_INT_LIT8:
1660 case Instruction::DIV_INT_LIT16:
1661 case Instruction::REM_INT:
1662 case Instruction::REM_INT_2ADDR:
1663 case Instruction::REM_INT_LIT8:
1664 case Instruction::REM_INT_LIT16: {
1665 if (lit == 0) {
1666 GenImmedCheck(kCondAl, 0, 0, kThrowDivZero);
1667 return;
1668 }
buzbee11b63d12013-08-27 07:34:17 -07001669 if ((opcode == Instruction::DIV_INT) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -07001670 (opcode == Instruction::DIV_INT_2ADDR) ||
buzbee11b63d12013-08-27 07:34:17 -07001671 (opcode == Instruction::DIV_INT_LIT8) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -07001672 (opcode == Instruction::DIV_INT_LIT16)) {
1673 is_div = true;
1674 } else {
1675 is_div = false;
1676 }
buzbee11b63d12013-08-27 07:34:17 -07001677 if (HandleEasyDivRem(opcode, is_div, rl_src, rl_dest, lit)) {
1678 return;
1679 }
Dave Allison70202782013-10-22 17:52:19 -07001680
1681 bool done = false;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001682 if (cu_->instruction_set == kMips) {
1683 rl_src = LoadValue(rl_src, kCoreReg);
1684 rl_result = GenDivRemLit(rl_dest, rl_src.low_reg, lit, is_div);
Dave Allison70202782013-10-22 17:52:19 -07001685 done = true;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001686 } else if (cu_->instruction_set == kX86) {
1687 rl_result = GenDivRemLit(rl_dest, rl_src, lit, is_div);
1688 done = true;
Dave Allison70202782013-10-22 17:52:19 -07001689 } else if (cu_->instruction_set == kThumb2) {
1690 if (cu_->GetInstructionSetFeatures().HasDivideInstruction()) {
1691 // Use ARM SDIV instruction for division. For remainder we also need to
1692 // calculate using a MUL and subtract.
1693 rl_src = LoadValue(rl_src, kCoreReg);
1694 rl_result = GenDivRemLit(rl_dest, rl_src.low_reg, lit, is_div);
1695 done = true;
1696 }
1697 }
1698
1699 if (!done) {
1700 FlushAllRegs(); /* Everything to home location. */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001701 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
1702 Clobber(TargetReg(kArg0));
Ian Rogers848871b2013-08-05 10:56:33 -07001703 ThreadOffset func_offset = QUICK_ENTRYPOINT_OFFSET(pIdivmod);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001704 CallRuntimeHelperRegImm(func_offset, TargetReg(kArg0), lit, false);
1705 if (is_div)
1706 rl_result = GetReturn(false);
1707 else
1708 rl_result = GetReturnAlt();
1709 }
1710 StoreValue(rl_dest, rl_result);
1711 return;
1712 }
1713 default:
1714 LOG(FATAL) << "Unexpected opcode " << opcode;
1715 }
1716 rl_src = LoadValue(rl_src, kCoreReg);
1717 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Dave Allison70202782013-10-22 17:52:19 -07001718 // Avoid shifts by literal 0 - no support in Thumb. Change to copy.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001719 if (shift_op && (lit == 0)) {
1720 OpRegCopy(rl_result.low_reg, rl_src.low_reg);
1721 } else {
1722 OpRegRegImm(op, rl_result.low_reg, rl_src.low_reg, lit);
1723 }
1724 StoreValue(rl_dest, rl_result);
1725}
1726
1727void Mir2Lir::GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001728 RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001729 RegLocation rl_result;
1730 OpKind first_op = kOpBkpt;
1731 OpKind second_op = kOpBkpt;
1732 bool call_out = false;
1733 bool check_zero = false;
Ian Rogers848871b2013-08-05 10:56:33 -07001734 ThreadOffset func_offset(-1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001735 int ret_reg = TargetReg(kRet0);
1736
1737 switch (opcode) {
1738 case Instruction::NOT_LONG:
1739 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1740 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1741 // Check for destructive overlap
1742 if (rl_result.low_reg == rl_src2.high_reg) {
1743 int t_reg = AllocTemp();
1744 OpRegCopy(t_reg, rl_src2.high_reg);
1745 OpRegReg(kOpMvn, rl_result.low_reg, rl_src2.low_reg);
1746 OpRegReg(kOpMvn, rl_result.high_reg, t_reg);
1747 FreeTemp(t_reg);
1748 } else {
1749 OpRegReg(kOpMvn, rl_result.low_reg, rl_src2.low_reg);
1750 OpRegReg(kOpMvn, rl_result.high_reg, rl_src2.high_reg);
1751 }
1752 StoreValueWide(rl_dest, rl_result);
1753 return;
1754 case Instruction::ADD_LONG:
1755 case Instruction::ADD_LONG_2ADDR:
1756 if (cu_->instruction_set != kThumb2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001757 GenAddLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001758 return;
1759 }
1760 first_op = kOpAdd;
1761 second_op = kOpAdc;
1762 break;
1763 case Instruction::SUB_LONG:
1764 case Instruction::SUB_LONG_2ADDR:
1765 if (cu_->instruction_set != kThumb2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001766 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001767 return;
1768 }
1769 first_op = kOpSub;
1770 second_op = kOpSbc;
1771 break;
1772 case Instruction::MUL_LONG:
1773 case Instruction::MUL_LONG_2ADDR:
1774 if (cu_->instruction_set == kThumb2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001775 GenMulLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001776 return;
1777 } else {
1778 call_out = true;
1779 ret_reg = TargetReg(kRet0);
Ian Rogers7655f292013-07-29 11:07:13 -07001780 func_offset = QUICK_ENTRYPOINT_OFFSET(pLmul);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001781 }
1782 break;
1783 case Instruction::DIV_LONG:
1784 case Instruction::DIV_LONG_2ADDR:
1785 call_out = true;
1786 check_zero = true;
1787 ret_reg = TargetReg(kRet0);
Ian Rogers7655f292013-07-29 11:07:13 -07001788 func_offset = QUICK_ENTRYPOINT_OFFSET(pLdiv);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001789 break;
1790 case Instruction::REM_LONG:
1791 case Instruction::REM_LONG_2ADDR:
1792 call_out = true;
1793 check_zero = true;
Ian Rogersa9a82542013-10-04 11:17:26 -07001794 func_offset = QUICK_ENTRYPOINT_OFFSET(pLmod);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001795 /* NOTE - for Arm, result is in kArg2/kArg3 instead of kRet0/kRet1 */
1796 ret_reg = (cu_->instruction_set == kThumb2) ? TargetReg(kArg2) : TargetReg(kRet0);
1797 break;
1798 case Instruction::AND_LONG_2ADDR:
1799 case Instruction::AND_LONG:
1800 if (cu_->instruction_set == kX86) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001801 return GenAndLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001802 }
1803 first_op = kOpAnd;
1804 second_op = kOpAnd;
1805 break;
1806 case Instruction::OR_LONG:
1807 case Instruction::OR_LONG_2ADDR:
1808 if (cu_->instruction_set == kX86) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001809 GenOrLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001810 return;
1811 }
1812 first_op = kOpOr;
1813 second_op = kOpOr;
1814 break;
1815 case Instruction::XOR_LONG:
1816 case Instruction::XOR_LONG_2ADDR:
1817 if (cu_->instruction_set == kX86) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001818 GenXorLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001819 return;
1820 }
1821 first_op = kOpXor;
1822 second_op = kOpXor;
1823 break;
1824 case Instruction::NEG_LONG: {
1825 GenNegLong(rl_dest, rl_src2);
1826 return;
1827 }
1828 default:
1829 LOG(FATAL) << "Invalid long arith op";
1830 }
1831 if (!call_out) {
1832 GenLong3Addr(first_op, second_op, rl_dest, rl_src1, rl_src2);
1833 } else {
1834 FlushAllRegs(); /* Send everything to home location */
1835 if (check_zero) {
1836 LoadValueDirectWideFixed(rl_src2, TargetReg(kArg2), TargetReg(kArg3));
1837 int r_tgt = CallHelperSetup(func_offset);
1838 GenDivZeroCheck(TargetReg(kArg2), TargetReg(kArg3));
1839 LoadValueDirectWideFixed(rl_src1, TargetReg(kArg0), TargetReg(kArg1));
1840 // NOTE: callout here is not a safepoint
1841 CallHelper(r_tgt, func_offset, false /* not safepoint */);
1842 } else {
1843 CallRuntimeHelperRegLocationRegLocation(func_offset, rl_src1, rl_src2, false);
1844 }
1845 // Adjust return regs in to handle case of rem returning kArg2/kArg3
1846 if (ret_reg == TargetReg(kRet0))
1847 rl_result = GetReturnWide(false);
1848 else
1849 rl_result = GetReturnWideAlt();
1850 StoreValueWide(rl_dest, rl_result);
1851 }
1852}
1853
Ian Rogers848871b2013-08-05 10:56:33 -07001854void Mir2Lir::GenConversionCall(ThreadOffset func_offset,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001855 RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001856 /*
1857 * Don't optimize the register usage since it calls out to support
1858 * functions
1859 */
1860 FlushAllRegs(); /* Send everything to home location */
1861 if (rl_src.wide) {
1862 LoadValueDirectWideFixed(rl_src, rl_src.fp ? TargetReg(kFArg0) : TargetReg(kArg0),
1863 rl_src.fp ? TargetReg(kFArg1) : TargetReg(kArg1));
1864 } else {
1865 LoadValueDirectFixed(rl_src, rl_src.fp ? TargetReg(kFArg0) : TargetReg(kArg0));
1866 }
1867 CallRuntimeHelperRegLocation(func_offset, rl_src, false);
1868 if (rl_dest.wide) {
1869 RegLocation rl_result;
1870 rl_result = GetReturnWide(rl_dest.fp);
1871 StoreValueWide(rl_dest, rl_result);
1872 } else {
1873 RegLocation rl_result;
1874 rl_result = GetReturn(rl_dest.fp);
1875 StoreValue(rl_dest, rl_result);
1876 }
1877}
1878
1879/* Check if we need to check for pending suspend request */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001880void Mir2Lir::GenSuspendTest(int opt_flags) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001881 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
1882 return;
1883 }
1884 FlushAllRegs();
1885 LIR* branch = OpTestSuspend(NULL);
1886 LIR* ret_lab = NewLIR0(kPseudoTargetLabel);
buzbee0d829482013-10-11 15:24:55 -07001887 LIR* target = RawLIR(current_dalvik_offset_, kPseudoSuspendTarget, WrapPointer(ret_lab),
1888 current_dalvik_offset_);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001889 branch->target = target;
1890 suspend_launchpads_.Insert(target);
1891}
1892
1893/* Check if we need to check for pending suspend request */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001894void Mir2Lir::GenSuspendTestAndBranch(int opt_flags, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001895 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
1896 OpUnconditionalBranch(target);
1897 return;
1898 }
1899 OpTestSuspend(target);
1900 LIR* launch_pad =
buzbee0d829482013-10-11 15:24:55 -07001901 RawLIR(current_dalvik_offset_, kPseudoSuspendTarget, WrapPointer(target),
1902 current_dalvik_offset_);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001903 FlushAllRegs();
1904 OpUnconditionalBranch(launch_pad);
1905 suspend_launchpads_.Insert(launch_pad);
1906}
1907
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001908/* Call out to helper assembly routine that will null check obj and then lock it. */
1909void Mir2Lir::GenMonitorEnter(int opt_flags, RegLocation rl_src) {
1910 FlushAllRegs();
1911 CallRuntimeHelperRegLocation(QUICK_ENTRYPOINT_OFFSET(pLockObject), rl_src, true);
1912}
1913
1914/* Call out to helper assembly routine that will null check obj and then unlock it. */
1915void Mir2Lir::GenMonitorExit(int opt_flags, RegLocation rl_src) {
1916 FlushAllRegs();
1917 CallRuntimeHelperRegLocation(QUICK_ENTRYPOINT_OFFSET(pUnlockObject), rl_src, true);
1918}
1919
Bill Buzbeed61ba4b2014-01-13 21:44:01 +00001920/* Generic code for generating a wide constant into a VR. */
1921void Mir2Lir::GenConstWide(RegLocation rl_dest, int64_t value) {
1922 RegLocation rl_result = EvalLoc(rl_dest, kAnyReg, true);
1923 LoadConstantWide(rl_result.low_reg, rl_result.high_reg, value);
1924 StoreValueWide(rl_dest, rl_result);
1925}
1926
Brian Carlstrom7940e442013-07-12 13:46:57 -07001927} // namespace art