blob: 97732e2c12d8f9e24c858ab78525d7d8973db5e8 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Maxim Kazantsev6dccdc22014-08-18 18:43:55 +070017#include <cstdarg>
Nicolas Geoffrayf3e2cc42014-02-18 18:37:26 +000018#include <inttypes.h>
Maxim Kazantsev6dccdc22014-08-18 18:43:55 +070019#include <string>
Nicolas Geoffrayf3e2cc42014-02-18 18:37:26 +000020
Elliott Hughes8366ca02014-11-17 12:02:05 -080021#include "arch/instruction_set_features.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070022#include "backend_x86.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "codegen_x86.h"
24#include "dex/compiler_internals.h"
25#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070026#include "dex/reg_storage_eq.h"
Ian Rogers7e70b002014-10-08 11:47:24 -070027#include "mirror/array-inl.h"
Vladimir Markof4da6752014-08-01 19:04:18 +010028#include "mirror/art_method.h"
Mark Mendelle19c91f2014-02-25 08:19:08 -080029#include "mirror/string.h"
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -070030#include "oat.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070031#include "x86_lir.h"
Tong Shen547cdfd2014-08-05 01:54:19 -070032#include "utils/dwarf_cfi.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070033
Brian Carlstrom7940e442013-07-12 13:46:57 -070034namespace art {
35
Vladimir Marko089142c2014-06-05 10:57:05 +010036static constexpr RegStorage core_regs_arr_32[] = {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070037 rs_rAX, rs_rCX, rs_rDX, rs_rBX, rs_rX86_SP_32, rs_rBP, rs_rSI, rs_rDI,
38};
Vladimir Marko089142c2014-06-05 10:57:05 +010039static constexpr RegStorage core_regs_arr_64[] = {
Dmitry Petrochenko76af0d32014-06-05 21:15:08 +070040 rs_rAX, rs_rCX, rs_rDX, rs_rBX, rs_rX86_SP_32, rs_rBP, rs_rSI, rs_rDI,
buzbee091cc402014-03-31 10:14:40 -070041 rs_r8, rs_r9, rs_r10, rs_r11, rs_r12, rs_r13, rs_r14, rs_r15
Brian Carlstrom7940e442013-07-12 13:46:57 -070042};
Vladimir Marko089142c2014-06-05 10:57:05 +010043static constexpr RegStorage core_regs_arr_64q[] = {
Dmitry Petrochenko0999a6f2014-05-22 12:26:50 +070044 rs_r0q, rs_r1q, rs_r2q, rs_r3q, rs_rX86_SP_64, rs_r5q, rs_r6q, rs_r7q,
Dmitry Petrochenkoa20468c2014-04-30 13:40:19 +070045 rs_r8q, rs_r9q, rs_r10q, rs_r11q, rs_r12q, rs_r13q, rs_r14q, rs_r15q
Dmitry Petrochenko0999a6f2014-05-22 12:26:50 +070046};
Vladimir Marko089142c2014-06-05 10:57:05 +010047static constexpr RegStorage sp_regs_arr_32[] = {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070048 rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7,
49};
Vladimir Marko089142c2014-06-05 10:57:05 +010050static constexpr RegStorage sp_regs_arr_64[] = {
buzbee091cc402014-03-31 10:14:40 -070051 rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7,
buzbee091cc402014-03-31 10:14:40 -070052 rs_fr8, rs_fr9, rs_fr10, rs_fr11, rs_fr12, rs_fr13, rs_fr14, rs_fr15
Brian Carlstrom7940e442013-07-12 13:46:57 -070053};
Vladimir Marko089142c2014-06-05 10:57:05 +010054static constexpr RegStorage dp_regs_arr_32[] = {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070055 rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7,
56};
Vladimir Marko089142c2014-06-05 10:57:05 +010057static constexpr RegStorage dp_regs_arr_64[] = {
buzbee091cc402014-03-31 10:14:40 -070058 rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7,
buzbee091cc402014-03-31 10:14:40 -070059 rs_dr8, rs_dr9, rs_dr10, rs_dr11, rs_dr12, rs_dr13, rs_dr14, rs_dr15
Brian Carlstrom7940e442013-07-12 13:46:57 -070060};
Serguei Katkovc3801912014-07-08 17:21:53 +070061static constexpr RegStorage xp_regs_arr_32[] = {
62 rs_xr0, rs_xr1, rs_xr2, rs_xr3, rs_xr4, rs_xr5, rs_xr6, rs_xr7,
63};
64static constexpr RegStorage xp_regs_arr_64[] = {
65 rs_xr0, rs_xr1, rs_xr2, rs_xr3, rs_xr4, rs_xr5, rs_xr6, rs_xr7,
66 rs_xr8, rs_xr9, rs_xr10, rs_xr11, rs_xr12, rs_xr13, rs_xr14, rs_xr15
67};
Vladimir Marko089142c2014-06-05 10:57:05 +010068static constexpr RegStorage reserved_regs_arr_32[] = {rs_rX86_SP_32};
Dmitry Petrochenko76af0d32014-06-05 21:15:08 +070069static constexpr RegStorage reserved_regs_arr_64[] = {rs_rX86_SP_32};
Vladimir Marko089142c2014-06-05 10:57:05 +010070static constexpr RegStorage reserved_regs_arr_64q[] = {rs_rX86_SP_64};
71static constexpr RegStorage core_temps_arr_32[] = {rs_rAX, rs_rCX, rs_rDX, rs_rBX};
72static constexpr RegStorage core_temps_arr_64[] = {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070073 rs_rAX, rs_rCX, rs_rDX, rs_rSI, rs_rDI,
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070074 rs_r8, rs_r9, rs_r10, rs_r11
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070075};
Serguei Katkovc3801912014-07-08 17:21:53 +070076
77// How to add register to be available for promotion:
78// 1) Remove register from array defining temp
79// 2) Update ClobberCallerSave
80// 3) Update JNI compiler ABI:
81// 3.1) add reg in JniCallingConvention method
82// 3.2) update CoreSpillMask/FpSpillMask
83// 4) Update entrypoints
84// 4.1) Update constants in asm_support_x86_64.h for new frame size
85// 4.2) Remove entry in SmashCallerSaves
86// 4.3) Update jni_entrypoints to spill/unspill new callee save reg
87// 4.4) Update quick_entrypoints to spill/unspill new callee save reg
88// 5) Update runtime ABI
89// 5.1) Update quick_method_frame_info with new required spills
90// 5.2) Update QuickArgumentVisitor with new offsets to gprs and xmms
91// Note that you cannot use register corresponding to incoming args
92// according to ABI and QCG needs one additional XMM temp for
93// bulk copy in preparation to call.
Vladimir Marko089142c2014-06-05 10:57:05 +010094static constexpr RegStorage core_temps_arr_64q[] = {
Dmitry Petrochenko0999a6f2014-05-22 12:26:50 +070095 rs_r0q, rs_r1q, rs_r2q, rs_r6q, rs_r7q,
Dmitry Petrochenko0999a6f2014-05-22 12:26:50 +070096 rs_r8q, rs_r9q, rs_r10q, rs_r11q
Dmitry Petrochenko0999a6f2014-05-22 12:26:50 +070097};
Vladimir Marko089142c2014-06-05 10:57:05 +010098static constexpr RegStorage sp_temps_arr_32[] = {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070099 rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7,
100};
Vladimir Marko089142c2014-06-05 10:57:05 +0100101static constexpr RegStorage sp_temps_arr_64[] = {
buzbee091cc402014-03-31 10:14:40 -0700102 rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7,
Serguei Katkovc3801912014-07-08 17:21:53 +0700103 rs_fr8, rs_fr9, rs_fr10, rs_fr11
buzbee091cc402014-03-31 10:14:40 -0700104};
Vladimir Marko089142c2014-06-05 10:57:05 +0100105static constexpr RegStorage dp_temps_arr_32[] = {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700106 rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7,
107};
Vladimir Marko089142c2014-06-05 10:57:05 +0100108static constexpr RegStorage dp_temps_arr_64[] = {
buzbee091cc402014-03-31 10:14:40 -0700109 rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7,
Serguei Katkovc3801912014-07-08 17:21:53 +0700110 rs_dr8, rs_dr9, rs_dr10, rs_dr11
buzbee091cc402014-03-31 10:14:40 -0700111};
112
Vladimir Marko089142c2014-06-05 10:57:05 +0100113static constexpr RegStorage xp_temps_arr_32[] = {
Mark Mendellfe945782014-05-22 09:52:36 -0400114 rs_xr0, rs_xr1, rs_xr2, rs_xr3, rs_xr4, rs_xr5, rs_xr6, rs_xr7,
115};
Vladimir Marko089142c2014-06-05 10:57:05 +0100116static constexpr RegStorage xp_temps_arr_64[] = {
Mark Mendellfe945782014-05-22 09:52:36 -0400117 rs_xr0, rs_xr1, rs_xr2, rs_xr3, rs_xr4, rs_xr5, rs_xr6, rs_xr7,
Serguei Katkovc3801912014-07-08 17:21:53 +0700118 rs_xr8, rs_xr9, rs_xr10, rs_xr11
Mark Mendellfe945782014-05-22 09:52:36 -0400119};
120
Vladimir Marko089142c2014-06-05 10:57:05 +0100121static constexpr ArrayRef<const RegStorage> empty_pool;
122static constexpr ArrayRef<const RegStorage> core_regs_32(core_regs_arr_32);
123static constexpr ArrayRef<const RegStorage> core_regs_64(core_regs_arr_64);
124static constexpr ArrayRef<const RegStorage> core_regs_64q(core_regs_arr_64q);
125static constexpr ArrayRef<const RegStorage> sp_regs_32(sp_regs_arr_32);
126static constexpr ArrayRef<const RegStorage> sp_regs_64(sp_regs_arr_64);
127static constexpr ArrayRef<const RegStorage> dp_regs_32(dp_regs_arr_32);
128static constexpr ArrayRef<const RegStorage> dp_regs_64(dp_regs_arr_64);
Serguei Katkovc3801912014-07-08 17:21:53 +0700129static constexpr ArrayRef<const RegStorage> xp_regs_32(xp_regs_arr_32);
130static constexpr ArrayRef<const RegStorage> xp_regs_64(xp_regs_arr_64);
Vladimir Marko089142c2014-06-05 10:57:05 +0100131static constexpr ArrayRef<const RegStorage> reserved_regs_32(reserved_regs_arr_32);
132static constexpr ArrayRef<const RegStorage> reserved_regs_64(reserved_regs_arr_64);
133static constexpr ArrayRef<const RegStorage> reserved_regs_64q(reserved_regs_arr_64q);
134static constexpr ArrayRef<const RegStorage> core_temps_32(core_temps_arr_32);
135static constexpr ArrayRef<const RegStorage> core_temps_64(core_temps_arr_64);
136static constexpr ArrayRef<const RegStorage> core_temps_64q(core_temps_arr_64q);
137static constexpr ArrayRef<const RegStorage> sp_temps_32(sp_temps_arr_32);
138static constexpr ArrayRef<const RegStorage> sp_temps_64(sp_temps_arr_64);
139static constexpr ArrayRef<const RegStorage> dp_temps_32(dp_temps_arr_32);
140static constexpr ArrayRef<const RegStorage> dp_temps_64(dp_temps_arr_64);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700141
Vladimir Marko089142c2014-06-05 10:57:05 +0100142static constexpr ArrayRef<const RegStorage> xp_temps_32(xp_temps_arr_32);
143static constexpr ArrayRef<const RegStorage> xp_temps_64(xp_temps_arr_64);
Mark Mendellfe945782014-05-22 09:52:36 -0400144
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700145RegLocation X86Mir2Lir::LocCReturn() {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000146 return x86_loc_c_return;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147}
148
buzbeea0cd2d72014-06-01 09:33:49 -0700149RegLocation X86Mir2Lir::LocCReturnRef() {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700150 return cu_->target64 ? x86_64_loc_c_return_ref : x86_loc_c_return_ref;
buzbeea0cd2d72014-06-01 09:33:49 -0700151}
152
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700153RegLocation X86Mir2Lir::LocCReturnWide() {
Elena Sayapinadd644502014-07-01 18:39:52 +0700154 return cu_->target64 ? x86_64_loc_c_return_wide : x86_loc_c_return_wide;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700155}
156
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700157RegLocation X86Mir2Lir::LocCReturnFloat() {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000158 return x86_loc_c_return_float;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700159}
160
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700161RegLocation X86Mir2Lir::LocCReturnDouble() {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000162 return x86_loc_c_return_double;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700163}
164
Ian Rogersb28c1c02014-11-08 11:21:21 -0800165// 32-bit reg storage locations for 32-bit targets.
166static const RegStorage RegStorage32FromSpecialTargetRegister_Target32[] {
167 RegStorage::InvalidReg(), // kSelf - Thread pointer.
168 RegStorage::InvalidReg(), // kSuspend - Used to reduce suspend checks for some targets.
169 RegStorage::InvalidReg(), // kLr - no register as the return address is pushed on entry.
170 RegStorage::InvalidReg(), // kPc - not exposed on X86 see kX86StartOfMethod.
171 rs_rX86_SP_32, // kSp
172 rs_rAX, // kArg0
173 rs_rCX, // kArg1
174 rs_rDX, // kArg2
175 rs_rBX, // kArg3
176 RegStorage::InvalidReg(), // kArg4
177 RegStorage::InvalidReg(), // kArg5
178 RegStorage::InvalidReg(), // kArg6
179 RegStorage::InvalidReg(), // kArg7
180 rs_rAX, // kFArg0
181 rs_rCX, // kFArg1
182 rs_rDX, // kFArg2
183 rs_rBX, // kFArg3
184 RegStorage::InvalidReg(), // kFArg4
185 RegStorage::InvalidReg(), // kFArg5
186 RegStorage::InvalidReg(), // kFArg6
187 RegStorage::InvalidReg(), // kFArg7
188 RegStorage::InvalidReg(), // kFArg8
189 RegStorage::InvalidReg(), // kFArg9
190 RegStorage::InvalidReg(), // kFArg10
191 RegStorage::InvalidReg(), // kFArg11
192 RegStorage::InvalidReg(), // kFArg12
193 RegStorage::InvalidReg(), // kFArg13
194 RegStorage::InvalidReg(), // kFArg14
195 RegStorage::InvalidReg(), // kFArg15
196 rs_rAX, // kRet0
197 rs_rDX, // kRet1
198 rs_rAX, // kInvokeTgt
199 rs_rAX, // kHiddenArg - used to hold the method index before copying to fr0.
200 rs_fr0, // kHiddenFpArg
201 rs_rCX, // kCount
202};
203
204// 32-bit reg storage locations for 64-bit targets.
205static const RegStorage RegStorage32FromSpecialTargetRegister_Target64[] {
206 RegStorage::InvalidReg(), // kSelf - Thread pointer.
207 RegStorage::InvalidReg(), // kSuspend - Used to reduce suspend checks for some targets.
208 RegStorage::InvalidReg(), // kLr - no register as the return address is pushed on entry.
Mark Mendell27dee8b2014-12-01 19:06:12 -0500209 RegStorage(kRIPReg), // kPc
Ian Rogersb28c1c02014-11-08 11:21:21 -0800210 rs_rX86_SP_32, // kSp
211 rs_rDI, // kArg0
212 rs_rSI, // kArg1
213 rs_rDX, // kArg2
214 rs_rCX, // kArg3
215 rs_r8, // kArg4
216 rs_r9, // kArg5
217 RegStorage::InvalidReg(), // kArg6
218 RegStorage::InvalidReg(), // kArg7
219 rs_fr0, // kFArg0
220 rs_fr1, // kFArg1
221 rs_fr2, // kFArg2
222 rs_fr3, // kFArg3
223 rs_fr4, // kFArg4
224 rs_fr5, // kFArg5
225 rs_fr6, // kFArg6
226 rs_fr7, // kFArg7
227 RegStorage::InvalidReg(), // kFArg8
228 RegStorage::InvalidReg(), // kFArg9
229 RegStorage::InvalidReg(), // kFArg10
230 RegStorage::InvalidReg(), // kFArg11
231 RegStorage::InvalidReg(), // kFArg12
232 RegStorage::InvalidReg(), // kFArg13
233 RegStorage::InvalidReg(), // kFArg14
234 RegStorage::InvalidReg(), // kFArg15
235 rs_rAX, // kRet0
236 rs_rDX, // kRet1
237 rs_rAX, // kInvokeTgt
238 rs_rAX, // kHiddenArg
239 RegStorage::InvalidReg(), // kHiddenFpArg
240 rs_rCX, // kCount
241};
242static_assert(arraysize(RegStorage32FromSpecialTargetRegister_Target32) ==
243 arraysize(RegStorage32FromSpecialTargetRegister_Target64),
244 "Mismatch in RegStorage array sizes");
245
Chao-ying Fua77ee512014-07-01 17:43:41 -0700246// Return a target-dependent special register for 32-bit.
Ian Rogersb28c1c02014-11-08 11:21:21 -0800247RegStorage X86Mir2Lir::TargetReg32(SpecialTargetRegister reg) const {
248 DCHECK_EQ(RegStorage32FromSpecialTargetRegister_Target32[kCount], rs_rCX);
249 DCHECK_EQ(RegStorage32FromSpecialTargetRegister_Target64[kCount], rs_rCX);
250 DCHECK_LT(reg, arraysize(RegStorage32FromSpecialTargetRegister_Target32));
251 return cu_->target64 ? RegStorage32FromSpecialTargetRegister_Target64[reg]
252 : RegStorage32FromSpecialTargetRegister_Target32[reg];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700253}
254
Chao-ying Fua77ee512014-07-01 17:43:41 -0700255RegStorage X86Mir2Lir::TargetReg(SpecialTargetRegister reg) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700256 UNUSED(reg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700257 LOG(FATAL) << "Do not use this function!!!";
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700258 UNREACHABLE();
Chao-ying Fua77ee512014-07-01 17:43:41 -0700259}
260
Brian Carlstrom7940e442013-07-12 13:46:57 -0700261/*
262 * Decode the register id.
263 */
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100264ResourceMask X86Mir2Lir::GetRegMaskCommon(const RegStorage& reg) const {
265 /* Double registers in x86 are just a single FP register. This is always just a single bit. */
266 return ResourceMask::Bit(
267 /* FP register starts at bit position 16 */
268 ((reg.IsFloat() || reg.StorageSize() > 8) ? kX86FPReg0 : 0) + reg.GetRegNum());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700269}
270
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100271ResourceMask X86Mir2Lir::GetPCUseDefEncoding() const {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100272 return kEncodeNone;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700273}
274
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100275void X86Mir2Lir::SetupTargetResourceMasks(LIR* lir, uint64_t flags,
276 ResourceMask* use_mask, ResourceMask* def_mask) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700277 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
buzbeeb48819d2013-09-14 16:15:25 -0700278 DCHECK(!lir->flags.use_def_invalid);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700279
280 // X86-specific resource map setup here.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700281 if (flags & REG_USE_SP) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100282 use_mask->SetBit(kX86RegSP);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700283 }
284
285 if (flags & REG_DEF_SP) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100286 def_mask->SetBit(kX86RegSP);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700287 }
288
289 if (flags & REG_DEFA) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100290 SetupRegMask(def_mask, rs_rAX.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700291 }
292
293 if (flags & REG_DEFD) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100294 SetupRegMask(def_mask, rs_rDX.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700295 }
296 if (flags & REG_USEA) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100297 SetupRegMask(use_mask, rs_rAX.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700298 }
299
300 if (flags & REG_USEC) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100301 SetupRegMask(use_mask, rs_rCX.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700302 }
303
304 if (flags & REG_USED) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100305 SetupRegMask(use_mask, rs_rDX.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700306 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000307
308 if (flags & REG_USEB) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100309 SetupRegMask(use_mask, rs_rBX.GetReg());
Vladimir Marko70b797d2013-12-03 15:25:24 +0000310 }
Mark Mendell4028a6c2014-02-19 20:06:20 -0800311
312 // Fixup hard to describe instruction: Uses rAX, rCX, rDI; sets rDI.
313 if (lir->opcode == kX86RepneScasw) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100314 SetupRegMask(use_mask, rs_rAX.GetReg());
315 SetupRegMask(use_mask, rs_rCX.GetReg());
316 SetupRegMask(use_mask, rs_rDI.GetReg());
317 SetupRegMask(def_mask, rs_rDI.GetReg());
Mark Mendell4028a6c2014-02-19 20:06:20 -0800318 }
Serguei Katkove90501d2014-03-12 15:56:54 +0700319
320 if (flags & USE_FP_STACK) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100321 use_mask->SetBit(kX86FPStack);
322 def_mask->SetBit(kX86FPStack);
Serguei Katkove90501d2014-03-12 15:56:54 +0700323 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700324}
325
326/* For dumping instructions */
327static const char* x86RegName[] = {
328 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
329 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
330};
331
332static const char* x86CondName[] = {
333 "O",
334 "NO",
335 "B/NAE/C",
336 "NB/AE/NC",
337 "Z/EQ",
338 "NZ/NE",
339 "BE/NA",
340 "NBE/A",
341 "S",
342 "NS",
343 "P/PE",
344 "NP/PO",
345 "L/NGE",
346 "NL/GE",
347 "LE/NG",
348 "NLE/G"
349};
350
351/*
352 * Interpret a format string and build a string no longer than size
353 * See format key in Assemble.cc.
354 */
355std::string X86Mir2Lir::BuildInsnString(const char *fmt, LIR *lir, unsigned char* base_addr) {
356 std::string buf;
357 size_t i = 0;
358 size_t fmt_len = strlen(fmt);
359 while (i < fmt_len) {
360 if (fmt[i] != '!') {
361 buf += fmt[i];
362 i++;
363 } else {
364 i++;
365 DCHECK_LT(i, fmt_len);
366 char operand_number_ch = fmt[i];
367 i++;
368 if (operand_number_ch == '!') {
369 buf += "!";
370 } else {
371 int operand_number = operand_number_ch - '0';
372 DCHECK_LT(operand_number, 6); // Expect upto 6 LIR operands.
373 DCHECK_LT(i, fmt_len);
374 int operand = lir->operands[operand_number];
375 switch (fmt[i]) {
376 case 'c':
377 DCHECK_LT(static_cast<size_t>(operand), sizeof(x86CondName));
378 buf += x86CondName[operand];
379 break;
380 case 'd':
381 buf += StringPrintf("%d", operand);
382 break;
Yixin Shou5192cbb2014-07-01 13:48:17 -0400383 case 'q': {
384 int64_t value = static_cast<int64_t>(static_cast<int64_t>(operand) << 32 |
385 static_cast<uint32_t>(lir->operands[operand_number+1]));
386 buf +=StringPrintf("%" PRId64, value);
Haitao Fenge70f1792014-08-09 08:31:02 +0800387 break;
Yixin Shou5192cbb2014-07-01 13:48:17 -0400388 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700389 case 'p': {
buzbee0d829482013-10-11 15:24:55 -0700390 EmbeddedData *tab_rec = reinterpret_cast<EmbeddedData*>(UnwrapPointer(operand));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700391 buf += StringPrintf("0x%08x", tab_rec->offset);
392 break;
393 }
394 case 'r':
buzbee091cc402014-03-31 10:14:40 -0700395 if (RegStorage::IsFloat(operand)) {
396 int fp_reg = RegStorage::RegNum(operand);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700397 buf += StringPrintf("xmm%d", fp_reg);
398 } else {
buzbee091cc402014-03-31 10:14:40 -0700399 int reg_num = RegStorage::RegNum(operand);
400 DCHECK_LT(static_cast<size_t>(reg_num), sizeof(x86RegName));
401 buf += x86RegName[reg_num];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700402 }
403 break;
404 case 't':
Ian Rogers107c31e2014-01-23 20:55:29 -0800405 buf += StringPrintf("0x%08" PRIxPTR " (L%p)",
406 reinterpret_cast<uintptr_t>(base_addr) + lir->offset + operand,
407 lir->target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700408 break;
409 default:
410 buf += StringPrintf("DecodeError '%c'", fmt[i]);
411 break;
412 }
413 i++;
414 }
415 }
416 }
417 return buf;
418}
419
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100420void X86Mir2Lir::DumpResourceMask(LIR *x86LIR, const ResourceMask& mask, const char *prefix) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700421 char buf[256];
422 buf[0] = 0;
423
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100424 if (mask.Equals(kEncodeAll)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700425 strcpy(buf, "all");
426 } else {
427 char num[8];
428 int i;
429
430 for (i = 0; i < kX86RegEnd; i++) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100431 if (mask.HasBit(i)) {
Ian Rogers988e6ea2014-01-08 11:30:50 -0800432 snprintf(num, arraysize(num), "%d ", i);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700433 strcat(buf, num);
434 }
435 }
436
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100437 if (mask.HasBit(ResourceMask::kCCode)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700438 strcat(buf, "cc ");
439 }
440 /* Memory bits */
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100441 if (x86LIR && (mask.HasBit(ResourceMask::kDalvikReg))) {
Ian Rogers988e6ea2014-01-08 11:30:50 -0800442 snprintf(buf + strlen(buf), arraysize(buf) - strlen(buf), "dr%d%s",
443 DECODE_ALIAS_INFO_REG(x86LIR->flags.alias_info),
444 (DECODE_ALIAS_INFO_WIDE(x86LIR->flags.alias_info)) ? "(+1)" : "");
Brian Carlstrom7940e442013-07-12 13:46:57 -0700445 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100446 if (mask.HasBit(ResourceMask::kLiteral)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700447 strcat(buf, "lit ");
448 }
449
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100450 if (mask.HasBit(ResourceMask::kHeapRef)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700451 strcat(buf, "heap ");
452 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100453 if (mask.HasBit(ResourceMask::kMustNotAlias)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700454 strcat(buf, "noalias ");
455 }
456 }
457 if (buf[0]) {
458 LOG(INFO) << prefix << ": " << buf;
459 }
460}
461
462void X86Mir2Lir::AdjustSpillMask() {
463 // Adjustment for LR spilling, x86 has no LR so nothing to do here
buzbee091cc402014-03-31 10:14:40 -0700464 core_spill_mask_ |= (1 << rs_rRET.GetRegNum());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700465 num_core_spills_++;
466}
467
Mark Mendelle87f9b52014-04-30 14:13:18 -0400468RegStorage X86Mir2Lir::AllocateByteRegister() {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700469 RegStorage reg = AllocTypedTemp(false, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +0700470 if (!cu_->target64) {
Ian Rogersb28c1c02014-11-08 11:21:21 -0800471 DCHECK_LT(reg.GetRegNum(), rs_rX86_SP_32.GetRegNum());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700472 }
473 return reg;
474}
475
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700476RegStorage X86Mir2Lir::Get128BitRegister(RegStorage reg) {
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700477 return GetRegInfo(reg)->Master()->GetReg();
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700478}
479
Ian Rogersb28c1c02014-11-08 11:21:21 -0800480bool X86Mir2Lir::IsByteRegister(RegStorage reg) const {
481 return cu_->target64 || reg.GetRegNum() < rs_rX86_SP_32.GetRegNum();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400482}
483
Brian Carlstrom7940e442013-07-12 13:46:57 -0700484/* Clobber all regs that might be used by an external C call */
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000485void X86Mir2Lir::ClobberCallerSave() {
Elena Sayapinadd644502014-07-01 18:39:52 +0700486 if (cu_->target64) {
Serguei Katkovc3801912014-07-08 17:21:53 +0700487 Clobber(rs_rAX);
488 Clobber(rs_rCX);
489 Clobber(rs_rDX);
490 Clobber(rs_rSI);
491 Clobber(rs_rDI);
492
Chao-ying Fu35ec2b52014-06-16 16:40:31 -0700493 Clobber(rs_r8);
494 Clobber(rs_r9);
495 Clobber(rs_r10);
496 Clobber(rs_r11);
497
498 Clobber(rs_fr8);
499 Clobber(rs_fr9);
500 Clobber(rs_fr10);
501 Clobber(rs_fr11);
Serguei Katkovc3801912014-07-08 17:21:53 +0700502 } else {
503 Clobber(rs_rAX);
504 Clobber(rs_rCX);
505 Clobber(rs_rDX);
506 Clobber(rs_rBX);
Chao-ying Fu35ec2b52014-06-16 16:40:31 -0700507 }
Serguei Katkovc3801912014-07-08 17:21:53 +0700508
509 Clobber(rs_fr0);
510 Clobber(rs_fr1);
511 Clobber(rs_fr2);
512 Clobber(rs_fr3);
513 Clobber(rs_fr4);
514 Clobber(rs_fr5);
515 Clobber(rs_fr6);
516 Clobber(rs_fr7);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700517}
518
519RegLocation X86Mir2Lir::GetReturnWideAlt() {
520 RegLocation res = LocCReturnWide();
Ian Rogersb28c1c02014-11-08 11:21:21 -0800521 DCHECK_EQ(res.reg.GetLowReg(), rs_rAX.GetReg());
522 DCHECK_EQ(res.reg.GetHighReg(), rs_rDX.GetReg());
buzbee091cc402014-03-31 10:14:40 -0700523 Clobber(rs_rAX);
524 Clobber(rs_rDX);
525 MarkInUse(rs_rAX);
526 MarkInUse(rs_rDX);
527 MarkWide(res.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700528 return res;
529}
530
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700531RegLocation X86Mir2Lir::GetReturnAlt() {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700532 RegLocation res = LocCReturn();
buzbee091cc402014-03-31 10:14:40 -0700533 res.reg.SetReg(rs_rDX.GetReg());
534 Clobber(rs_rDX);
535 MarkInUse(rs_rDX);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700536 return res;
537}
538
Brian Carlstrom7940e442013-07-12 13:46:57 -0700539/* To be used when explicitly managing register use */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700540void X86Mir2Lir::LockCallTemps() {
Ian Rogersb28c1c02014-11-08 11:21:21 -0800541 LockTemp(TargetReg32(kArg0));
542 LockTemp(TargetReg32(kArg1));
543 LockTemp(TargetReg32(kArg2));
544 LockTemp(TargetReg32(kArg3));
Elena Sayapinadd644502014-07-01 18:39:52 +0700545 if (cu_->target64) {
Ian Rogersb28c1c02014-11-08 11:21:21 -0800546 LockTemp(TargetReg32(kArg4));
547 LockTemp(TargetReg32(kArg5));
548 LockTemp(TargetReg32(kFArg0));
549 LockTemp(TargetReg32(kFArg1));
550 LockTemp(TargetReg32(kFArg2));
551 LockTemp(TargetReg32(kFArg3));
552 LockTemp(TargetReg32(kFArg4));
553 LockTemp(TargetReg32(kFArg5));
554 LockTemp(TargetReg32(kFArg6));
555 LockTemp(TargetReg32(kFArg7));
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700556 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700557}
558
559/* To be used when explicitly managing register use */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700560void X86Mir2Lir::FreeCallTemps() {
Ian Rogersb28c1c02014-11-08 11:21:21 -0800561 FreeTemp(TargetReg32(kArg0));
562 FreeTemp(TargetReg32(kArg1));
563 FreeTemp(TargetReg32(kArg2));
564 FreeTemp(TargetReg32(kArg3));
Vladimir Markobfe400b2014-12-19 19:27:26 +0000565 FreeTemp(TargetReg32(kHiddenArg));
Elena Sayapinadd644502014-07-01 18:39:52 +0700566 if (cu_->target64) {
Ian Rogersb28c1c02014-11-08 11:21:21 -0800567 FreeTemp(TargetReg32(kArg4));
568 FreeTemp(TargetReg32(kArg5));
569 FreeTemp(TargetReg32(kFArg0));
570 FreeTemp(TargetReg32(kFArg1));
571 FreeTemp(TargetReg32(kFArg2));
572 FreeTemp(TargetReg32(kFArg3));
573 FreeTemp(TargetReg32(kFArg4));
574 FreeTemp(TargetReg32(kFArg5));
575 FreeTemp(TargetReg32(kFArg6));
576 FreeTemp(TargetReg32(kFArg7));
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700577 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700578}
579
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800580bool X86Mir2Lir::ProvidesFullMemoryBarrier(X86OpCode opcode) {
581 switch (opcode) {
582 case kX86LockCmpxchgMR:
583 case kX86LockCmpxchgAR:
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700584 case kX86LockCmpxchg64M:
585 case kX86LockCmpxchg64A:
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800586 case kX86XchgMR:
587 case kX86Mfence:
588 // Atomic memory instructions provide full barrier.
589 return true;
590 default:
591 break;
592 }
593
594 // Conservative if cannot prove it provides full barrier.
595 return false;
596}
597
Andreas Gampeb14329f2014-05-15 11:16:06 -0700598bool X86Mir2Lir::GenMemBarrier(MemBarrierKind barrier_kind) {
Elliott Hughes8366ca02014-11-17 12:02:05 -0800599 if (!cu_->GetInstructionSetFeatures()->IsSmp()) {
600 return false;
601 }
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800602 // Start off with using the last LIR as the barrier. If it is not enough, then we will update it.
603 LIR* mem_barrier = last_lir_insn_;
604
Andreas Gampeb14329f2014-05-15 11:16:06 -0700605 bool ret = false;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800606 /*
Hans Boehm48f5c472014-06-27 14:50:10 -0700607 * According to the JSR-133 Cookbook, for x86 only StoreLoad/AnyAny barriers need memory fence.
608 * All other barriers (LoadAny, AnyStore, StoreStore) are nops due to the x86 memory model.
609 * For those cases, all we need to ensure is that there is a scheduling barrier in place.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800610 */
Hans Boehm48f5c472014-06-27 14:50:10 -0700611 if (barrier_kind == kAnyAny) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800612 // If no LIR exists already that can be used a barrier, then generate an mfence.
613 if (mem_barrier == nullptr) {
614 mem_barrier = NewLIR0(kX86Mfence);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700615 ret = true;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800616 }
617
618 // If last instruction does not provide full barrier, then insert an mfence.
619 if (ProvidesFullMemoryBarrier(static_cast<X86OpCode>(mem_barrier->opcode)) == false) {
620 mem_barrier = NewLIR0(kX86Mfence);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700621 ret = true;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800622 }
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700623 } else if (barrier_kind == kNTStoreStore) {
624 mem_barrier = NewLIR0(kX86Sfence);
625 ret = true;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800626 }
627
628 // Now ensure that a scheduling barrier is in place.
629 if (mem_barrier == nullptr) {
630 GenBarrier();
631 } else {
632 // Mark as a scheduling barrier.
633 DCHECK(!mem_barrier->flags.use_def_invalid);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100634 mem_barrier->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800635 }
Andreas Gampeb14329f2014-05-15 11:16:06 -0700636 return ret;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700637}
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000638
Brian Carlstrom7940e442013-07-12 13:46:57 -0700639void X86Mir2Lir::CompilerInitializeRegAlloc() {
Elena Sayapinadd644502014-07-01 18:39:52 +0700640 if (cu_->target64) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100641 reg_pool_.reset(new (arena_) RegisterPool(this, arena_, core_regs_64, core_regs_64q, sp_regs_64,
642 dp_regs_64, reserved_regs_64, reserved_regs_64q,
643 core_temps_64, core_temps_64q,
644 sp_temps_64, dp_temps_64));
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700645 } else {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100646 reg_pool_.reset(new (arena_) RegisterPool(this, arena_, core_regs_32, empty_pool, sp_regs_32,
647 dp_regs_32, reserved_regs_32, empty_pool,
648 core_temps_32, empty_pool,
649 sp_temps_32, dp_temps_32));
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700650 }
buzbee091cc402014-03-31 10:14:40 -0700651
652 // Target-specific adjustments.
653
Mark Mendellfe945782014-05-22 09:52:36 -0400654 // Add in XMM registers.
Serguei Katkovc3801912014-07-08 17:21:53 +0700655 const ArrayRef<const RegStorage> *xp_regs = cu_->target64 ? &xp_regs_64 : &xp_regs_32;
656 for (RegStorage reg : *xp_regs) {
Mark Mendellfe945782014-05-22 09:52:36 -0400657 RegisterInfo* info = new (arena_) RegisterInfo(reg, GetRegMaskCommon(reg));
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100658 reginfo_map_[reg.GetReg()] = info;
Serguei Katkovc3801912014-07-08 17:21:53 +0700659 }
660 const ArrayRef<const RegStorage> *xp_temps = cu_->target64 ? &xp_temps_64 : &xp_temps_32;
661 for (RegStorage reg : *xp_temps) {
662 RegisterInfo* xp_reg_info = GetRegInfo(reg);
663 xp_reg_info->SetIsTemp(true);
Mark Mendellfe945782014-05-22 09:52:36 -0400664 }
665
Mark Mendell27dee8b2014-12-01 19:06:12 -0500666 // Special Handling for x86_64 RIP addressing.
667 if (cu_->target64) {
668 RegisterInfo* info = new (arena_) RegisterInfo(RegStorage(kRIPReg), kEncodeNone);
669 reginfo_map_[kRIPReg] = info;
670 }
671
buzbee091cc402014-03-31 10:14:40 -0700672 // Alias single precision xmm to double xmms.
673 // TODO: as needed, add larger vector sizes - alias all to the largest.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100674 for (RegisterInfo* info : reg_pool_->sp_regs_) {
buzbee091cc402014-03-31 10:14:40 -0700675 int sp_reg_num = info->GetReg().GetRegNum();
Mark Mendellfe945782014-05-22 09:52:36 -0400676 RegStorage xp_reg = RegStorage::Solo128(sp_reg_num);
677 RegisterInfo* xp_reg_info = GetRegInfo(xp_reg);
678 // 128-bit xmm vector register's master storage should refer to itself.
679 DCHECK_EQ(xp_reg_info, xp_reg_info->Master());
680
681 // Redirect 32-bit vector's master storage to 128-bit vector.
682 info->SetMaster(xp_reg_info);
683
Dmitry Petrochenko76af0d32014-06-05 21:15:08 +0700684 RegStorage dp_reg = RegStorage::FloatSolo64(sp_reg_num);
buzbee091cc402014-03-31 10:14:40 -0700685 RegisterInfo* dp_reg_info = GetRegInfo(dp_reg);
Mark Mendellfe945782014-05-22 09:52:36 -0400686 // Redirect 64-bit vector's master storage to 128-bit vector.
687 dp_reg_info->SetMaster(xp_reg_info);
Dmitry Petrochenko76af0d32014-06-05 21:15:08 +0700688 // Singles should show a single 32-bit mask bit, at first referring to the low half.
689 DCHECK_EQ(info->StorageMask(), 0x1U);
690 }
691
Elena Sayapinadd644502014-07-01 18:39:52 +0700692 if (cu_->target64) {
Dmitry Petrochenko76af0d32014-06-05 21:15:08 +0700693 // Alias 32bit W registers to corresponding 64bit X registers.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100694 for (RegisterInfo* info : reg_pool_->core_regs_) {
Dmitry Petrochenko76af0d32014-06-05 21:15:08 +0700695 int x_reg_num = info->GetReg().GetRegNum();
696 RegStorage x_reg = RegStorage::Solo64(x_reg_num);
697 RegisterInfo* x_reg_info = GetRegInfo(x_reg);
698 // 64bit X register's master storage should refer to itself.
699 DCHECK_EQ(x_reg_info, x_reg_info->Master());
700 // Redirect 32bit W master storage to 64bit X.
701 info->SetMaster(x_reg_info);
702 // 32bit W should show a single 32-bit mask bit, at first referring to the low half.
703 DCHECK_EQ(info->StorageMask(), 0x1U);
704 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700705 }
buzbee091cc402014-03-31 10:14:40 -0700706
707 // Don't start allocating temps at r0/s0/d0 or you may clobber return regs in early-exit methods.
708 // TODO: adjust for x86/hard float calling convention.
709 reg_pool_->next_core_reg_ = 2;
710 reg_pool_->next_sp_reg_ = 2;
711 reg_pool_->next_dp_reg_ = 1;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700712}
713
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700714int X86Mir2Lir::VectorRegisterSize() {
715 return 128;
716}
717
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700718int X86Mir2Lir::NumReservableVectorRegisters(bool long_or_fp) {
719 int num_vector_temps = cu_->target64 ? xp_temps_64.size() : xp_temps_32.size();
720
721 // Leave a few temps for use by backend as scratch.
722 return long_or_fp ? num_vector_temps - 2 : num_vector_temps - 1;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700723}
724
Brian Carlstrom7940e442013-07-12 13:46:57 -0700725void X86Mir2Lir::SpillCoreRegs() {
726 if (num_core_spills_ == 0) {
727 return;
728 }
729 // Spill mask not including fake return address register
buzbee091cc402014-03-31 10:14:40 -0700730 uint32_t mask = core_spill_mask_ & ~(1 << rs_rRET.GetRegNum());
Ian Rogersb28c1c02014-11-08 11:21:21 -0800731 int offset =
732 frame_size_ - (GetInstructionSetPointerSize(cu_->instruction_set) * num_core_spills_);
Serguei Katkovc3801912014-07-08 17:21:53 +0700733 OpSize size = cu_->target64 ? k64 : k32;
Ian Rogersb28c1c02014-11-08 11:21:21 -0800734 const RegStorage rs_rSP = cu_->target64 ? rs_rX86_SP_64 : rs_rX86_SP_32;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700735 for (int reg = 0; mask; mask >>= 1, reg++) {
736 if (mask & 0x1) {
Ian Rogersb28c1c02014-11-08 11:21:21 -0800737 StoreBaseDisp(rs_rSP, offset,
738 cu_->target64 ? RegStorage::Solo64(reg) : RegStorage::Solo32(reg),
Serguei Katkovc3801912014-07-08 17:21:53 +0700739 size, kNotVolatile);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700740 offset += GetInstructionSetPointerSize(cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700741 }
742 }
743}
744
745void X86Mir2Lir::UnSpillCoreRegs() {
746 if (num_core_spills_ == 0) {
747 return;
748 }
749 // Spill mask not including fake return address register
buzbee091cc402014-03-31 10:14:40 -0700750 uint32_t mask = core_spill_mask_ & ~(1 << rs_rRET.GetRegNum());
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700751 int offset = frame_size_ - (GetInstructionSetPointerSize(cu_->instruction_set) * num_core_spills_);
Serguei Katkovc3801912014-07-08 17:21:53 +0700752 OpSize size = cu_->target64 ? k64 : k32;
Ian Rogersb28c1c02014-11-08 11:21:21 -0800753 const RegStorage rs_rSP = cu_->target64 ? rs_rX86_SP_64 : rs_rX86_SP_32;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700754 for (int reg = 0; mask; mask >>= 1, reg++) {
755 if (mask & 0x1) {
Ian Rogersb28c1c02014-11-08 11:21:21 -0800756 LoadBaseDisp(rs_rSP, offset, cu_->target64 ? RegStorage::Solo64(reg) : RegStorage::Solo32(reg),
Serguei Katkovc3801912014-07-08 17:21:53 +0700757 size, kNotVolatile);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700758 offset += GetInstructionSetPointerSize(cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700759 }
760 }
761}
762
Serguei Katkovc3801912014-07-08 17:21:53 +0700763void X86Mir2Lir::SpillFPRegs() {
764 if (num_fp_spills_ == 0) {
765 return;
766 }
767 uint32_t mask = fp_spill_mask_;
Ian Rogersb28c1c02014-11-08 11:21:21 -0800768 int offset = frame_size_ -
769 (GetInstructionSetPointerSize(cu_->instruction_set) * (num_fp_spills_ + num_core_spills_));
770 const RegStorage rs_rSP = cu_->target64 ? rs_rX86_SP_64 : rs_rX86_SP_32;
Serguei Katkovc3801912014-07-08 17:21:53 +0700771 for (int reg = 0; mask; mask >>= 1, reg++) {
772 if (mask & 0x1) {
Ian Rogersb28c1c02014-11-08 11:21:21 -0800773 StoreBaseDisp(rs_rSP, offset, RegStorage::FloatSolo64(reg), k64, kNotVolatile);
Serguei Katkovc3801912014-07-08 17:21:53 +0700774 offset += sizeof(double);
775 }
776 }
777}
778void X86Mir2Lir::UnSpillFPRegs() {
779 if (num_fp_spills_ == 0) {
780 return;
781 }
782 uint32_t mask = fp_spill_mask_;
Ian Rogersb28c1c02014-11-08 11:21:21 -0800783 int offset = frame_size_ -
784 (GetInstructionSetPointerSize(cu_->instruction_set) * (num_fp_spills_ + num_core_spills_));
785 const RegStorage rs_rSP = cu_->target64 ? rs_rX86_SP_64 : rs_rX86_SP_32;
Serguei Katkovc3801912014-07-08 17:21:53 +0700786 for (int reg = 0; mask; mask >>= 1, reg++) {
787 if (mask & 0x1) {
Ian Rogersb28c1c02014-11-08 11:21:21 -0800788 LoadBaseDisp(rs_rSP, offset, RegStorage::FloatSolo64(reg),
Serguei Katkovc3801912014-07-08 17:21:53 +0700789 k64, kNotVolatile);
790 offset += sizeof(double);
791 }
792 }
793}
794
795
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700796bool X86Mir2Lir::IsUnconditionalBranch(LIR* lir) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700797 return (lir->opcode == kX86Jmp8 || lir->opcode == kX86Jmp32);
798}
799
Vladimir Marko674744e2014-04-24 15:18:26 +0100800RegisterClass X86Mir2Lir::RegClassForFieldLoadStore(OpSize size, bool is_volatile) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700801 // X86_64 can handle any size.
Elena Sayapinadd644502014-07-01 18:39:52 +0700802 if (cu_->target64) {
Chao-ying Fu06839f82014-08-14 15:59:17 -0700803 return RegClassBySize(size);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700804 }
805
Vladimir Marko674744e2014-04-24 15:18:26 +0100806 if (UNLIKELY(is_volatile)) {
807 // On x86, atomic 64-bit load/store requires an fp register.
808 // Smaller aligned load/store is atomic for both core and fp registers.
809 if (size == k64 || size == kDouble) {
810 return kFPReg;
811 }
812 }
813 return RegClassBySize(size);
814}
815
Elena Sayapinadd644502014-07-01 18:39:52 +0700816X86Mir2Lir::X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena)
Mark Mendell55d0eac2014-02-06 11:02:52 -0800817 : Mir2Lir(cu, mir_graph, arena),
Serguei Katkov717a3e42014-11-13 17:19:42 +0600818 in_to_reg_storage_x86_64_mapper_(this), in_to_reg_storage_x86_mapper_(this),
Ian Rogersdd7624d2014-03-14 17:43:00 -0700819 base_of_code_(nullptr), store_method_addr_(false), store_method_addr_used_(false),
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100820 method_address_insns_(arena->Adapter()),
821 class_type_address_insns_(arena->Adapter()),
822 call_method_insns_(arena->Adapter()),
Elena Sayapinadd644502014-07-01 18:39:52 +0700823 stack_decrement_(nullptr), stack_increment_(nullptr),
Mark Mendelld65c51a2014-04-29 16:55:20 -0400824 const_vectors_(nullptr) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100825 method_address_insns_.reserve(100);
826 class_type_address_insns_.reserve(100);
827 call_method_insns_.reserve(100);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400828 store_method_addr_used_ = false;
Ian Rogersdd7624d2014-03-14 17:43:00 -0700829 for (int i = 0; i < kX86Last; i++) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700830 DCHECK_EQ(X86Mir2Lir::EncodingMap[i].opcode, i)
831 << "Encoding order for " << X86Mir2Lir::EncodingMap[i].name
832 << " is wrong: expecting " << i << ", seeing "
833 << static_cast<int>(X86Mir2Lir::EncodingMap[i].opcode);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700834 }
835}
836
837Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
838 ArenaAllocator* const arena) {
Elena Sayapinadd644502014-07-01 18:39:52 +0700839 return new X86Mir2Lir(cu, mir_graph, arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700840}
841
Andreas Gampe98430592014-07-27 19:44:50 -0700842// Not used in x86(-64)
843RegStorage X86Mir2Lir::LoadHelper(QuickEntrypointEnum trampoline) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700844 UNUSED(trampoline);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700845 LOG(FATAL) << "Unexpected use of LoadHelper in x86";
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700846 UNREACHABLE();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700847}
848
Dave Allisonb373e092014-02-20 16:06:36 -0800849LIR* X86Mir2Lir::CheckSuspendUsingLoad() {
Dave Allison69dfe512014-07-11 17:11:58 +0000850 // First load the pointer in fs:[suspend-trigger] into eax
851 // Then use a test instruction to indirect via that address.
Dave Allisondfd3b472014-07-16 16:04:32 -0700852 if (cu_->target64) {
853 NewLIR2(kX86Mov64RT, rs_rAX.GetReg(),
854 Thread::ThreadSuspendTriggerOffset<8>().Int32Value());
855 } else {
856 NewLIR2(kX86Mov32RT, rs_rAX.GetReg(),
857 Thread::ThreadSuspendTriggerOffset<4>().Int32Value());
858 }
Dave Allison69dfe512014-07-11 17:11:58 +0000859 return NewLIR3(kX86Test32RM, rs_rAX.GetReg(), rs_rAX.GetReg(), 0);
Dave Allisonb373e092014-02-20 16:06:36 -0800860}
861
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700862uint64_t X86Mir2Lir::GetTargetInstFlags(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700863 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700864 return X86Mir2Lir::EncodingMap[opcode].flags;
865}
866
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700867const char* X86Mir2Lir::GetTargetInstName(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700868 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700869 return X86Mir2Lir::EncodingMap[opcode].name;
870}
871
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700872const char* X86Mir2Lir::GetTargetInstFmt(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700873 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700874 return X86Mir2Lir::EncodingMap[opcode].fmt;
875}
876
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000877void X86Mir2Lir::GenConstWide(RegLocation rl_dest, int64_t value) {
878 // Can we do this directly to memory?
879 rl_dest = UpdateLocWide(rl_dest);
880 if ((rl_dest.location == kLocDalvikFrame) ||
881 (rl_dest.location == kLocCompilerTemp)) {
882 int32_t val_lo = Low32Bits(value);
883 int32_t val_hi = High32Bits(value);
Ian Rogersb28c1c02014-11-08 11:21:21 -0800884 int r_base = rs_rX86_SP_32.GetReg();
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000885 int displacement = SRegOffset(rl_dest.s_reg_low);
886
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100887 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
buzbee2700f7e2014-03-07 09:46:20 -0800888 LIR * store = NewLIR3(kX86Mov32MI, r_base, displacement + LOWORD_OFFSET, val_lo);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000889 AnnotateDalvikRegAccess(store, (displacement + LOWORD_OFFSET) >> 2,
890 false /* is_load */, true /* is64bit */);
buzbee2700f7e2014-03-07 09:46:20 -0800891 store = NewLIR3(kX86Mov32MI, r_base, displacement + HIWORD_OFFSET, val_hi);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000892 AnnotateDalvikRegAccess(store, (displacement + HIWORD_OFFSET) >> 2,
893 false /* is_load */, true /* is64bit */);
894 return;
895 }
896
897 // Just use the standard code to do the generation.
898 Mir2Lir::GenConstWide(rl_dest, value);
899}
Mark Mendelle02d48f2014-01-15 11:19:23 -0800900
901// TODO: Merge with existing RegLocation dumper in vreg_analysis.cc
902void X86Mir2Lir::DumpRegLocation(RegLocation loc) {
903 LOG(INFO) << "location: " << loc.location << ','
904 << (loc.wide ? " w" : " ")
905 << (loc.defined ? " D" : " ")
906 << (loc.is_const ? " c" : " ")
907 << (loc.fp ? " F" : " ")
908 << (loc.core ? " C" : " ")
909 << (loc.ref ? " r" : " ")
910 << (loc.high_word ? " h" : " ")
911 << (loc.home ? " H" : " ")
buzbee2700f7e2014-03-07 09:46:20 -0800912 << ", low: " << static_cast<int>(loc.reg.GetLowReg())
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000913 << ", high: " << static_cast<int>(loc.reg.GetHighReg())
Mark Mendelle02d48f2014-01-15 11:19:23 -0800914 << ", s_reg: " << loc.s_reg_low
915 << ", orig: " << loc.orig_sreg;
916}
917
Mark Mendell67c39c42014-01-31 17:28:00 -0800918void X86Mir2Lir::Materialize() {
919 // A good place to put the analysis before starting.
920 AnalyzeMIR();
921
922 // Now continue with regular code generation.
923 Mir2Lir::Materialize();
924}
925
Jeff Hao49161ce2014-03-12 11:05:25 -0700926void X86Mir2Lir::LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -0800927 SpecialTargetRegister symbolic_reg) {
928 /*
929 * For x86, just generate a 32 bit move immediate instruction, that will be filled
930 * in at 'link time'. For now, put a unique value based on target to ensure that
931 * code deduplication works.
932 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700933 int target_method_idx = target_method.dex_method_index;
934 const DexFile* target_dex_file = target_method.dex_file;
935 const DexFile::MethodId& target_method_id = target_dex_file->GetMethodId(target_method_idx);
936 uintptr_t target_method_id_ptr = reinterpret_cast<uintptr_t>(&target_method_id);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800937
Jeff Hao49161ce2014-03-12 11:05:25 -0700938 // Generate the move instruction with the unique pointer and save index, dex_file, and type.
Andreas Gampeccc60262014-07-04 18:02:38 -0700939 LIR *move = RawLIR(current_dalvik_offset_, kX86Mov32RI,
940 TargetReg(symbolic_reg, kNotWide).GetReg(),
Jeff Hao49161ce2014-03-12 11:05:25 -0700941 static_cast<int>(target_method_id_ptr), target_method_idx,
942 WrapPointer(const_cast<DexFile*>(target_dex_file)), type);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800943 AppendLIR(move);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100944 method_address_insns_.push_back(move);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800945}
946
Fred Shihe7f82e22014-08-06 10:46:37 -0700947void X86Mir2Lir::LoadClassType(const DexFile& dex_file, uint32_t type_idx,
948 SpecialTargetRegister symbolic_reg) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800949 /*
950 * For x86, just generate a 32 bit move immediate instruction, that will be filled
951 * in at 'link time'. For now, put a unique value based on target to ensure that
952 * code deduplication works.
953 */
Fred Shihe7f82e22014-08-06 10:46:37 -0700954 const DexFile::TypeId& id = dex_file.GetTypeId(type_idx);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800955 uintptr_t ptr = reinterpret_cast<uintptr_t>(&id);
956
957 // Generate the move instruction with the unique pointer and save index and type.
Andreas Gampeccc60262014-07-04 18:02:38 -0700958 LIR *move = RawLIR(current_dalvik_offset_, kX86Mov32RI,
959 TargetReg(symbolic_reg, kNotWide).GetReg(),
Fred Shihe7f82e22014-08-06 10:46:37 -0700960 static_cast<int>(ptr), type_idx,
961 WrapPointer(const_cast<DexFile*>(&dex_file)));
Mark Mendell55d0eac2014-02-06 11:02:52 -0800962 AppendLIR(move);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100963 class_type_address_insns_.push_back(move);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800964}
965
Vladimir Markof4da6752014-08-01 19:04:18 +0100966LIR* X86Mir2Lir::CallWithLinkerFixup(const MethodReference& target_method, InvokeType type) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800967 /*
968 * For x86, just generate a 32 bit call relative instruction, that will be filled
Vladimir Markof4da6752014-08-01 19:04:18 +0100969 * in at 'link time'.
Mark Mendell55d0eac2014-02-06 11:02:52 -0800970 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700971 int target_method_idx = target_method.dex_method_index;
972 const DexFile* target_dex_file = target_method.dex_file;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800973
Jeff Hao49161ce2014-03-12 11:05:25 -0700974 // Generate the call instruction with the unique pointer and save index, dex_file, and type.
Vladimir Markof4da6752014-08-01 19:04:18 +0100975 // NOTE: Method deduplication takes linker patches into account, so we can just pass 0
976 // as a placeholder for the offset.
977 LIR* call = RawLIR(current_dalvik_offset_, kX86CallI, 0,
Jeff Hao49161ce2014-03-12 11:05:25 -0700978 target_method_idx, WrapPointer(const_cast<DexFile*>(target_dex_file)), type);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800979 AppendLIR(call);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100980 call_method_insns_.push_back(call);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800981 return call;
982}
983
Vladimir Markof4da6752014-08-01 19:04:18 +0100984static LIR* GenInvokeNoInlineCall(Mir2Lir* mir_to_lir, InvokeType type) {
985 QuickEntrypointEnum trampoline;
986 switch (type) {
987 case kInterface:
988 trampoline = kQuickInvokeInterfaceTrampolineWithAccessCheck;
989 break;
990 case kDirect:
991 trampoline = kQuickInvokeDirectTrampolineWithAccessCheck;
992 break;
993 case kStatic:
994 trampoline = kQuickInvokeStaticTrampolineWithAccessCheck;
995 break;
996 case kSuper:
997 trampoline = kQuickInvokeSuperTrampolineWithAccessCheck;
998 break;
999 case kVirtual:
1000 trampoline = kQuickInvokeVirtualTrampolineWithAccessCheck;
1001 break;
1002 default:
1003 LOG(FATAL) << "Unexpected invoke type";
1004 trampoline = kQuickInvokeInterfaceTrampolineWithAccessCheck;
1005 }
1006 return mir_to_lir->InvokeTrampoline(kOpBlx, RegStorage::InvalidReg(), trampoline);
1007}
1008
1009LIR* X86Mir2Lir::GenCallInsn(const MirMethodLoweringInfo& method_info) {
1010 LIR* call_insn;
1011 if (method_info.FastPath()) {
1012 if (method_info.DirectCode() == static_cast<uintptr_t>(-1)) {
1013 // We can have the linker fixup a call relative.
1014 call_insn = CallWithLinkerFixup(method_info.GetTargetMethod(), method_info.GetSharpType());
1015 } else {
1016 call_insn = OpMem(kOpBlx, TargetReg(kArg0, kRef),
Mathieu Chartier2d721012014-11-10 11:08:06 -08001017 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset(
1018 cu_->target64 ? 8 : 4).Int32Value());
Vladimir Markof4da6752014-08-01 19:04:18 +01001019 }
1020 } else {
1021 call_insn = GenInvokeNoInlineCall(this, method_info.GetSharpType());
1022 }
1023 return call_insn;
1024}
1025
Mark Mendell55d0eac2014-02-06 11:02:52 -08001026void X86Mir2Lir::InstallLiteralPools() {
1027 // These are handled differently for x86.
1028 DCHECK(code_literal_list_ == nullptr);
1029 DCHECK(method_literal_list_ == nullptr);
1030 DCHECK(class_literal_list_ == nullptr);
1031
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001032
Mark Mendelld65c51a2014-04-29 16:55:20 -04001033 if (const_vectors_ != nullptr) {
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001034 // Vector literals must be 16-byte aligned. The header that is placed
1035 // in the code section causes misalignment so we take it into account.
1036 // Otherwise, we are sure that for x86 method is aligned to 16.
1037 DCHECK_EQ(GetInstructionSetAlignment(cu_->instruction_set), 16u);
1038 uint32_t bytes_to_fill = (0x10 - ((code_buffer_.size() + sizeof(OatQuickMethodHeader)) & 0xF)) & 0xF;
1039 while (bytes_to_fill > 0) {
1040 code_buffer_.push_back(0);
1041 bytes_to_fill--;
Mark Mendelld65c51a2014-04-29 16:55:20 -04001042 }
1043
Mark Mendelld65c51a2014-04-29 16:55:20 -04001044 for (LIR *p = const_vectors_; p != nullptr; p = p->next) {
Tong Shen547cdfd2014-08-05 01:54:19 -07001045 PushWord(&code_buffer_, p->operands[0]);
1046 PushWord(&code_buffer_, p->operands[1]);
1047 PushWord(&code_buffer_, p->operands[2]);
1048 PushWord(&code_buffer_, p->operands[3]);
Mark Mendelld65c51a2014-04-29 16:55:20 -04001049 }
1050 }
1051
Mark Mendell55d0eac2014-02-06 11:02:52 -08001052 // Handle the fixups for methods.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001053 for (LIR* p : method_address_insns_) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001054 DCHECK_EQ(p->opcode, kX86Mov32RI);
Jeff Hao49161ce2014-03-12 11:05:25 -07001055 uint32_t target_method_idx = p->operands[2];
1056 const DexFile* target_dex_file =
1057 reinterpret_cast<const DexFile*>(UnwrapPointer(p->operands[3]));
Mark Mendell55d0eac2014-02-06 11:02:52 -08001058
1059 // The offset to patch is the last 4 bytes of the instruction.
1060 int patch_offset = p->offset + p->flags.size - 4;
Vladimir Markof4da6752014-08-01 19:04:18 +01001061 patches_.push_back(LinkerPatch::MethodPatch(patch_offset,
1062 target_dex_file, target_method_idx));
Mark Mendell55d0eac2014-02-06 11:02:52 -08001063 }
1064
1065 // Handle the fixups for class types.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001066 for (LIR* p : class_type_address_insns_) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001067 DCHECK_EQ(p->opcode, kX86Mov32RI);
Fred Shihe7f82e22014-08-06 10:46:37 -07001068
1069 const DexFile* class_dex_file =
1070 reinterpret_cast<const DexFile*>(UnwrapPointer(p->operands[3]));
Vladimir Markof4da6752014-08-01 19:04:18 +01001071 uint32_t target_type_idx = p->operands[2];
Mark Mendell55d0eac2014-02-06 11:02:52 -08001072
1073 // The offset to patch is the last 4 bytes of the instruction.
1074 int patch_offset = p->offset + p->flags.size - 4;
Vladimir Markof4da6752014-08-01 19:04:18 +01001075 patches_.push_back(LinkerPatch::TypePatch(patch_offset,
1076 class_dex_file, target_type_idx));
Mark Mendell55d0eac2014-02-06 11:02:52 -08001077 }
1078
1079 // And now the PC-relative calls to methods.
Vladimir Markof4da6752014-08-01 19:04:18 +01001080 patches_.reserve(call_method_insns_.size());
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001081 for (LIR* p : call_method_insns_) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001082 DCHECK_EQ(p->opcode, kX86CallI);
Jeff Hao49161ce2014-03-12 11:05:25 -07001083 uint32_t target_method_idx = p->operands[1];
1084 const DexFile* target_dex_file =
1085 reinterpret_cast<const DexFile*>(UnwrapPointer(p->operands[2]));
Mark Mendell55d0eac2014-02-06 11:02:52 -08001086
1087 // The offset to patch is the last 4 bytes of the instruction.
1088 int patch_offset = p->offset + p->flags.size - 4;
Vladimir Markof4da6752014-08-01 19:04:18 +01001089 patches_.push_back(LinkerPatch::RelativeCodePatch(patch_offset,
1090 target_dex_file, target_method_idx));
Mark Mendell55d0eac2014-02-06 11:02:52 -08001091 }
1092
1093 // And do the normal processing.
1094 Mir2Lir::InstallLiteralPools();
1095}
1096
DaniilSokolov70c4f062014-06-24 17:34:00 -07001097bool X86Mir2Lir::GenInlinedArrayCopyCharArray(CallInfo* info) {
DaniilSokolov70c4f062014-06-24 17:34:00 -07001098 RegLocation rl_src = info->args[0];
1099 RegLocation rl_srcPos = info->args[1];
1100 RegLocation rl_dst = info->args[2];
1101 RegLocation rl_dstPos = info->args[3];
1102 RegLocation rl_length = info->args[4];
1103 if (rl_srcPos.is_const && (mir_graph_->ConstantValue(rl_srcPos) < 0)) {
1104 return false;
1105 }
1106 if (rl_dstPos.is_const && (mir_graph_->ConstantValue(rl_dstPos) < 0)) {
1107 return false;
1108 }
1109 ClobberCallerSave();
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001110 LockCallTemps(); // Using fixed registers.
1111 RegStorage tmp_reg = cu_->target64 ? rs_r11 : rs_rBX;
1112 LoadValueDirectFixed(rl_src, rs_rAX);
1113 LoadValueDirectFixed(rl_dst, rs_rCX);
1114 LIR* src_dst_same = OpCmpBranch(kCondEq, rs_rAX, rs_rCX, nullptr);
1115 LIR* src_null_branch = OpCmpImmBranch(kCondEq, rs_rAX, 0, nullptr);
1116 LIR* dst_null_branch = OpCmpImmBranch(kCondEq, rs_rCX, 0, nullptr);
1117 LoadValueDirectFixed(rl_length, rs_rDX);
1118 // If the length of the copy is > 128 characters (256 bytes) or negative then go slow path.
1119 LIR* len_too_big = OpCmpImmBranch(kCondHi, rs_rDX, 128, nullptr);
1120 LoadValueDirectFixed(rl_src, rs_rAX);
1121 LoadWordDisp(rs_rAX, mirror::Array::LengthOffset().Int32Value(), rs_rAX);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001122 LIR* src_bad_len = nullptr;
avignatef9f0ed42014-09-17 22:35:07 +07001123 LIR* src_bad_off = nullptr;
DaniilSokolov70c4f062014-06-24 17:34:00 -07001124 LIR* srcPos_negative = nullptr;
1125 if (!rl_srcPos.is_const) {
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001126 LoadValueDirectFixed(rl_srcPos, tmp_reg);
1127 srcPos_negative = OpCmpImmBranch(kCondLt, tmp_reg, 0, nullptr);
avignatef9f0ed42014-09-17 22:35:07 +07001128 // src_pos < src_len
1129 src_bad_off = OpCmpBranch(kCondLt, rs_rAX, tmp_reg, nullptr);
1130 // src_len - src_pos < copy_len
1131 OpRegRegReg(kOpSub, tmp_reg, rs_rAX, tmp_reg);
1132 src_bad_len = OpCmpBranch(kCondLt, tmp_reg, rs_rDX, nullptr);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001133 } else {
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001134 int32_t pos_val = mir_graph_->ConstantValue(rl_srcPos.orig_sreg);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001135 if (pos_val == 0) {
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001136 src_bad_len = OpCmpBranch(kCondLt, rs_rAX, rs_rDX, nullptr);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001137 } else {
avignatef9f0ed42014-09-17 22:35:07 +07001138 // src_pos < src_len
1139 src_bad_off = OpCmpImmBranch(kCondLt, rs_rAX, pos_val, nullptr);
1140 // src_len - src_pos < copy_len
1141 OpRegRegImm(kOpSub, tmp_reg, rs_rAX, pos_val);
1142 src_bad_len = OpCmpBranch(kCondLt, tmp_reg, rs_rDX, nullptr);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001143 }
1144 }
1145 LIR* dstPos_negative = nullptr;
1146 LIR* dst_bad_len = nullptr;
avignatef9f0ed42014-09-17 22:35:07 +07001147 LIR* dst_bad_off = nullptr;
DaniilSokolov70c4f062014-06-24 17:34:00 -07001148 LoadValueDirectFixed(rl_dst, rs_rAX);
1149 LoadWordDisp(rs_rAX, mirror::Array::LengthOffset().Int32Value(), rs_rAX);
1150 if (!rl_dstPos.is_const) {
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001151 LoadValueDirectFixed(rl_dstPos, tmp_reg);
1152 dstPos_negative = OpCmpImmBranch(kCondLt, tmp_reg, 0, nullptr);
avignatef9f0ed42014-09-17 22:35:07 +07001153 // dst_pos < dst_len
1154 dst_bad_off = OpCmpBranch(kCondLt, rs_rAX, tmp_reg, nullptr);
1155 // dst_len - dst_pos < copy_len
1156 OpRegRegReg(kOpSub, tmp_reg, rs_rAX, tmp_reg);
1157 dst_bad_len = OpCmpBranch(kCondLt, tmp_reg, rs_rDX, nullptr);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001158 } else {
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001159 int32_t pos_val = mir_graph_->ConstantValue(rl_dstPos.orig_sreg);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001160 if (pos_val == 0) {
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001161 dst_bad_len = OpCmpBranch(kCondLt, rs_rAX, rs_rDX, nullptr);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001162 } else {
avignatef9f0ed42014-09-17 22:35:07 +07001163 // dst_pos < dst_len
1164 dst_bad_off = OpCmpImmBranch(kCondLt, rs_rAX, pos_val, nullptr);
1165 // dst_len - dst_pos < copy_len
1166 OpRegRegImm(kOpSub, tmp_reg, rs_rAX, pos_val);
1167 dst_bad_len = OpCmpBranch(kCondLt, tmp_reg, rs_rDX, nullptr);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001168 }
1169 }
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001170 // Everything is checked now.
1171 LoadValueDirectFixed(rl_src, rs_rAX);
1172 LoadValueDirectFixed(rl_dst, tmp_reg);
1173 LoadValueDirectFixed(rl_srcPos, rs_rCX);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001174 NewLIR5(kX86Lea32RA, rs_rAX.GetReg(), rs_rAX.GetReg(),
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001175 rs_rCX.GetReg(), 1, mirror::Array::DataOffset(2).Int32Value());
1176 // RAX now holds the address of the first src element to be copied.
DaniilSokolov70c4f062014-06-24 17:34:00 -07001177
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001178 LoadValueDirectFixed(rl_dstPos, rs_rCX);
1179 NewLIR5(kX86Lea32RA, tmp_reg.GetReg(), tmp_reg.GetReg(),
1180 rs_rCX.GetReg(), 1, mirror::Array::DataOffset(2).Int32Value() );
1181 // RBX now holds the address of the first dst element to be copied.
DaniilSokolov70c4f062014-06-24 17:34:00 -07001182
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001183 // Check if the number of elements to be copied is odd or even. If odd
DaniilSokolov70c4f062014-06-24 17:34:00 -07001184 // then copy the first element (so that the remaining number of elements
1185 // is even).
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001186 LoadValueDirectFixed(rl_length, rs_rCX);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001187 OpRegImm(kOpAnd, rs_rCX, 1);
1188 LIR* jmp_to_begin_loop = OpCmpImmBranch(kCondEq, rs_rCX, 0, nullptr);
1189 OpRegImm(kOpSub, rs_rDX, 1);
1190 LoadBaseIndexedDisp(rs_rAX, rs_rDX, 1, 0, rs_rCX, kSignedHalf);
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001191 StoreBaseIndexedDisp(tmp_reg, rs_rDX, 1, 0, rs_rCX, kSignedHalf);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001192
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001193 // Since the remaining number of elements is even, we will copy by
DaniilSokolov70c4f062014-06-24 17:34:00 -07001194 // two elements at a time.
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001195 LIR* beginLoop = NewLIR0(kPseudoTargetLabel);
1196 LIR* jmp_to_ret = OpCmpImmBranch(kCondEq, rs_rDX, 0, nullptr);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001197 OpRegImm(kOpSub, rs_rDX, 2);
1198 LoadBaseIndexedDisp(rs_rAX, rs_rDX, 1, 0, rs_rCX, kSingle);
DaniilSokolov5a5e8562014-07-17 18:58:15 -07001199 StoreBaseIndexedDisp(tmp_reg, rs_rDX, 1, 0, rs_rCX, kSingle);
DaniilSokolov70c4f062014-06-24 17:34:00 -07001200 OpUnconditionalBranch(beginLoop);
1201 LIR *check_failed = NewLIR0(kPseudoTargetLabel);
1202 LIR* launchpad_branch = OpUnconditionalBranch(nullptr);
1203 LIR *return_point = NewLIR0(kPseudoTargetLabel);
1204 jmp_to_ret->target = return_point;
1205 jmp_to_begin_loop->target = beginLoop;
1206 src_dst_same->target = check_failed;
DaniilSokolov70c4f062014-06-24 17:34:00 -07001207 len_too_big->target = check_failed;
1208 src_null_branch->target = check_failed;
1209 if (srcPos_negative != nullptr)
1210 srcPos_negative ->target = check_failed;
avignatef9f0ed42014-09-17 22:35:07 +07001211 if (src_bad_off != nullptr)
1212 src_bad_off->target = check_failed;
DaniilSokolov70c4f062014-06-24 17:34:00 -07001213 if (src_bad_len != nullptr)
1214 src_bad_len->target = check_failed;
1215 dst_null_branch->target = check_failed;
1216 if (dstPos_negative != nullptr)
1217 dstPos_negative->target = check_failed;
avignatef9f0ed42014-09-17 22:35:07 +07001218 if (dst_bad_off != nullptr)
1219 dst_bad_off->target = check_failed;
DaniilSokolov70c4f062014-06-24 17:34:00 -07001220 if (dst_bad_len != nullptr)
1221 dst_bad_len->target = check_failed;
1222 AddIntrinsicSlowPath(info, launchpad_branch, return_point);
Serguei Katkov9863daf2014-09-04 15:21:32 +07001223 ClobberCallerSave(); // We must clobber everything because slow path will return here
DaniilSokolov70c4f062014-06-24 17:34:00 -07001224 return true;
1225}
1226
1227
Mark Mendell4028a6c2014-02-19 20:06:20 -08001228/*
1229 * Fast string.index_of(I) & (II). Inline check for simple case of char <= 0xffff,
1230 * otherwise bails to standard library code.
1231 */
1232bool X86Mir2Lir::GenInlinedIndexOf(CallInfo* info, bool zero_based) {
Mark Mendell4028a6c2014-02-19 20:06:20 -08001233 RegLocation rl_obj = info->args[0];
1234 RegLocation rl_char = info->args[1];
buzbeea44d4f52014-03-05 11:26:39 -08001235 RegLocation rl_start; // Note: only present in III flavor or IndexOf.
nikolay serdjuk8bd698f2014-08-01 09:24:06 +07001236 // RBX is promotable in 64-bit mode.
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001237 RegStorage rs_tmp = cu_->target64 ? rs_r11 : rs_rBX;
1238 int start_value = -1;
Mark Mendell4028a6c2014-02-19 20:06:20 -08001239
1240 uint32_t char_value =
1241 rl_char.is_const ? mir_graph_->ConstantValue(rl_char.orig_sreg) : 0;
1242
1243 if (char_value > 0xFFFF) {
1244 // We have to punt to the real String.indexOf.
1245 return false;
1246 }
1247
1248 // Okay, we are commited to inlining this.
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001249 // EAX: 16 bit character being searched.
1250 // ECX: count: number of words to be searched.
1251 // EDI: String being searched.
1252 // EDX: temporary during execution.
1253 // EBX or R11: temporary during execution (depending on mode).
1254 // REP SCASW: search instruction.
1255
nikolay serdjuk8bd698f2014-08-01 09:24:06 +07001256 FlushAllRegs();
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001257
buzbeea0cd2d72014-06-01 09:33:49 -07001258 RegLocation rl_return = GetReturn(kCoreReg);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001259 RegLocation rl_dest = InlineTarget(info);
1260
1261 // Is the string non-NULL?
buzbee2700f7e2014-03-07 09:46:20 -08001262 LoadValueDirectFixed(rl_obj, rs_rDX);
1263 GenNullCheck(rs_rDX, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001264 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Mark Mendell4028a6c2014-02-19 20:06:20 -08001265
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001266 LIR *slowpath_branch = nullptr, *length_compare = nullptr;
1267
1268 // We need the value in EAX.
Mark Mendell4028a6c2014-02-19 20:06:20 -08001269 if (rl_char.is_const) {
buzbee2700f7e2014-03-07 09:46:20 -08001270 LoadConstantNoClobber(rs_rAX, char_value);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001271 } else {
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001272 // Does the character fit in 16 bits? Compare it at runtime.
buzbee2700f7e2014-03-07 09:46:20 -08001273 LoadValueDirectFixed(rl_char, rs_rAX);
Mingyao Yang3a74d152014-04-21 15:39:44 -07001274 slowpath_branch = OpCmpImmBranch(kCondGt, rs_rAX, 0xFFFF, nullptr);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001275 }
1276
1277 // From here down, we know that we are looking for a char that fits in 16 bits.
Mark Mendelle19c91f2014-02-25 08:19:08 -08001278 // Location of reference to data array within the String object.
1279 int value_offset = mirror::String::ValueOffset().Int32Value();
1280 // Location of count within the String object.
1281 int count_offset = mirror::String::CountOffset().Int32Value();
1282 // Starting offset within data array.
1283 int offset_offset = mirror::String::OffsetOffset().Int32Value();
1284 // Start of char data with array_.
1285 int data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Int32Value();
Mark Mendell4028a6c2014-02-19 20:06:20 -08001286
Dave Allison69dfe512014-07-11 17:11:58 +00001287 // Compute the number of words to search in to rCX.
1288 Load32Disp(rs_rDX, count_offset, rs_rCX);
1289
Dave Allisondfd3b472014-07-16 16:04:32 -07001290 // Possible signal here due to null pointer dereference.
1291 // Note that the signal handler will expect the top word of
1292 // the stack to be the ArtMethod*. If the PUSH edi instruction
1293 // below is ahead of the load above then this will not be true
1294 // and the signal handler will not work.
1295 MarkPossibleNullPointerException(0);
Dave Allison69dfe512014-07-11 17:11:58 +00001296
Dave Allisondfd3b472014-07-16 16:04:32 -07001297 if (!cu_->target64) {
nikolay serdjuk8bd698f2014-08-01 09:24:06 +07001298 // EDI is promotable in 32-bit mode.
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001299 NewLIR1(kX86Push32R, rs_rDI.GetReg());
1300 }
Mark Mendell4028a6c2014-02-19 20:06:20 -08001301
Mark Mendell4028a6c2014-02-19 20:06:20 -08001302 if (zero_based) {
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001303 // Start index is not present.
Mark Mendell4028a6c2014-02-19 20:06:20 -08001304 // We have to handle an empty string. Use special instruction JECXZ.
1305 length_compare = NewLIR0(kX86Jecxz8);
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001306
1307 // Copy the number of words to search in a temporary register.
1308 // We will use the register at the end to calculate result.
1309 OpRegReg(kOpMov, rs_tmp, rs_rCX);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001310 } else {
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001311 // Start index is present.
buzbeea44d4f52014-03-05 11:26:39 -08001312 rl_start = info->args[2];
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001313
Mark Mendell4028a6c2014-02-19 20:06:20 -08001314 // We have to offset by the start index.
1315 if (rl_start.is_const) {
1316 start_value = mir_graph_->ConstantValue(rl_start.orig_sreg);
1317 start_value = std::max(start_value, 0);
1318
1319 // Is the start > count?
buzbee2700f7e2014-03-07 09:46:20 -08001320 length_compare = OpCmpImmBranch(kCondLe, rs_rCX, start_value, nullptr);
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001321 OpRegImm(kOpMov, rs_rDI, start_value);
1322
1323 // Copy the number of words to search in a temporary register.
1324 // We will use the register at the end to calculate result.
1325 OpRegReg(kOpMov, rs_tmp, rs_rCX);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001326
1327 if (start_value != 0) {
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001328 // Decrease the number of words to search by the start index.
buzbee2700f7e2014-03-07 09:46:20 -08001329 OpRegImm(kOpSub, rs_rCX, start_value);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001330 }
1331 } else {
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001332 // Handle "start index < 0" case.
1333 if (!cu_->target64 && rl_start.location != kLocPhysReg) {
Alexei Zavjalova1758d82014-04-17 01:55:43 +07001334 // Load the start index from stack, remembering that we pushed EDI.
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001335 int displacement = SRegOffset(rl_start.s_reg_low) + sizeof(uint32_t);
Vladimir Marko74de63b2014-08-19 15:00:34 +01001336 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Ian Rogersb28c1c02014-11-08 11:21:21 -08001337 Load32Disp(rs_rX86_SP_32, displacement, rs_rDI);
Vladimir Marko74de63b2014-08-19 15:00:34 +01001338 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
1339 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
1340 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - 1;
1341 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001342 } else {
1343 LoadValueDirectFixed(rl_start, rs_rDI);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001344 }
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001345 OpRegReg(kOpXor, rs_tmp, rs_tmp);
1346 OpRegReg(kOpCmp, rs_rDI, rs_tmp);
1347 OpCondRegReg(kOpCmov, kCondLt, rs_rDI, rs_tmp);
1348
1349 // The length of the string should be greater than the start index.
1350 length_compare = OpCmpBranch(kCondLe, rs_rCX, rs_rDI, nullptr);
1351
1352 // Copy the number of words to search in a temporary register.
1353 // We will use the register at the end to calculate result.
1354 OpRegReg(kOpMov, rs_tmp, rs_rCX);
1355
1356 // Decrease the number of words to search by the start index.
1357 OpRegReg(kOpSub, rs_rCX, rs_rDI);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001358 }
1359 }
Mark Mendell4028a6c2014-02-19 20:06:20 -08001360
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001361 // Load the address of the string into EDI.
1362 // In case of start index we have to add the address to existing value in EDI.
Mark Mendelle19c91f2014-02-25 08:19:08 -08001363 // The string starts at VALUE(String) + 2 * OFFSET(String) + DATA_OFFSET.
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001364 if (zero_based || (!zero_based && rl_start.is_const && start_value == 0)) {
1365 Load32Disp(rs_rDX, offset_offset, rs_rDI);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001366 } else {
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001367 OpRegMem(kOpAdd, rs_rDI, rs_rDX, offset_offset);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001368 }
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001369 OpRegImm(kOpLsl, rs_rDI, 1);
1370 OpRegMem(kOpAdd, rs_rDI, rs_rDX, value_offset);
1371 OpRegImm(kOpAdd, rs_rDI, data_offset);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001372
1373 // EDI now contains the start of the string to be searched.
1374 // We are all prepared to do the search for the character.
1375 NewLIR0(kX86RepneScasw);
1376
1377 // Did we find a match?
1378 LIR* failed_branch = OpCondBranch(kCondNe, nullptr);
1379
1380 // yes, we matched. Compute the index of the result.
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001381 OpRegReg(kOpSub, rs_tmp, rs_rCX);
1382 NewLIR3(kX86Lea32RM, rl_return.reg.GetReg(), rs_tmp.GetReg(), -1);
1383
Mark Mendell4028a6c2014-02-19 20:06:20 -08001384 LIR *all_done = NewLIR1(kX86Jmp8, 0);
1385
1386 // Failed to match; return -1.
1387 LIR *not_found = NewLIR0(kPseudoTargetLabel);
1388 length_compare->target = not_found;
1389 failed_branch->target = not_found;
buzbee2700f7e2014-03-07 09:46:20 -08001390 LoadConstantNoClobber(rl_return.reg, -1);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001391
1392 // And join up at the end.
1393 all_done->target = NewLIR0(kPseudoTargetLabel);
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001394
1395 if (!cu_->target64)
1396 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
Mark Mendell4028a6c2014-02-19 20:06:20 -08001397
1398 // Out of line code returns here.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001399 if (slowpath_branch != nullptr) {
Mark Mendell4028a6c2014-02-19 20:06:20 -08001400 LIR *return_point = NewLIR0(kPseudoTargetLabel);
Mingyao Yang3a74d152014-04-21 15:39:44 -07001401 AddIntrinsicSlowPath(info, slowpath_branch, return_point);
Serguei Katkov9863daf2014-09-04 15:21:32 +07001402 ClobberCallerSave(); // We must clobber everything because slow path will return here
Mark Mendell4028a6c2014-02-19 20:06:20 -08001403 }
1404
1405 StoreValue(rl_dest, rl_return);
1406 return true;
1407}
1408
Tong Shen35e1e6a2014-07-30 09:31:22 -07001409static bool ARTRegIDToDWARFRegID(bool is_x86_64, int art_reg_id, int* dwarf_reg_id) {
1410 if (is_x86_64) {
1411 switch (art_reg_id) {
Andreas Gampebda27222014-07-30 23:21:36 -07001412 case 3 : *dwarf_reg_id = 3; return true; // %rbx
Tong Shen35e1e6a2014-07-30 09:31:22 -07001413 // This is the only discrepancy between ART & DWARF register numbering.
Andreas Gampebda27222014-07-30 23:21:36 -07001414 case 5 : *dwarf_reg_id = 6; return true; // %rbp
1415 case 12: *dwarf_reg_id = 12; return true; // %r12
1416 case 13: *dwarf_reg_id = 13; return true; // %r13
1417 case 14: *dwarf_reg_id = 14; return true; // %r14
1418 case 15: *dwarf_reg_id = 15; return true; // %r15
1419 default: return false; // Should not get here
Tong Shen35e1e6a2014-07-30 09:31:22 -07001420 }
1421 } else {
1422 switch (art_reg_id) {
Andreas Gampebda27222014-07-30 23:21:36 -07001423 case 5: *dwarf_reg_id = 5; return true; // %ebp
1424 case 6: *dwarf_reg_id = 6; return true; // %esi
1425 case 7: *dwarf_reg_id = 7; return true; // %edi
1426 default: return false; // Should not get here
Tong Shen35e1e6a2014-07-30 09:31:22 -07001427 }
1428 }
1429}
1430
Tong Shen547cdfd2014-08-05 01:54:19 -07001431std::vector<uint8_t>* X86Mir2Lir::ReturnFrameDescriptionEntry() {
1432 std::vector<uint8_t>* cfi_info = new std::vector<uint8_t>;
Mark Mendellae9fd932014-02-10 16:14:35 -08001433
1434 // Generate the FDE for the method.
1435 DCHECK_NE(data_offset_, 0U);
1436
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001437 WriteFDEHeader(cfi_info, cu_->target64);
1438 WriteFDEAddressRange(cfi_info, data_offset_, cu_->target64);
Tong Shen35e1e6a2014-07-30 09:31:22 -07001439
Mark Mendellae9fd932014-02-10 16:14:35 -08001440 // The instructions in the FDE.
1441 if (stack_decrement_ != nullptr) {
1442 // Advance LOC to just past the stack decrement.
1443 uint32_t pc = NEXT_LIR(stack_decrement_)->offset;
Tong Shen547cdfd2014-08-05 01:54:19 -07001444 DW_CFA_advance_loc(cfi_info, pc);
Mark Mendellae9fd932014-02-10 16:14:35 -08001445
1446 // Now update the offset to the call frame: DW_CFA_def_cfa_offset frame_size.
Tong Shen547cdfd2014-08-05 01:54:19 -07001447 DW_CFA_def_cfa_offset(cfi_info, frame_size_);
Mark Mendellae9fd932014-02-10 16:14:35 -08001448
Tong Shen35e1e6a2014-07-30 09:31:22 -07001449 // Handle register spills
1450 const uint32_t kSpillInstLen = (cu_->target64) ? 5 : 4;
1451 const int kDataAlignmentFactor = (cu_->target64) ? -8 : -4;
1452 uint32_t mask = core_spill_mask_ & ~(1 << rs_rRET.GetRegNum());
1453 int offset = -(GetInstructionSetPointerSize(cu_->instruction_set) * num_core_spills_);
1454 for (int reg = 0; mask; mask >>= 1, reg++) {
1455 if (mask & 0x1) {
1456 pc += kSpillInstLen;
1457
1458 // Advance LOC to pass this instruction
Tong Shen547cdfd2014-08-05 01:54:19 -07001459 DW_CFA_advance_loc(cfi_info, kSpillInstLen);
Tong Shen35e1e6a2014-07-30 09:31:22 -07001460
1461 int dwarf_reg_id;
1462 if (ARTRegIDToDWARFRegID(cu_->target64, reg, &dwarf_reg_id)) {
Tong Shen547cdfd2014-08-05 01:54:19 -07001463 // DW_CFA_offset_extended_sf reg offset
1464 DW_CFA_offset_extended_sf(cfi_info, dwarf_reg_id, offset / kDataAlignmentFactor);
Tong Shen35e1e6a2014-07-30 09:31:22 -07001465 }
1466
1467 offset += GetInstructionSetPointerSize(cu_->instruction_set);
1468 }
1469 }
1470
Mark Mendellae9fd932014-02-10 16:14:35 -08001471 // We continue with that stack until the epilogue.
1472 if (stack_increment_ != nullptr) {
1473 uint32_t new_pc = NEXT_LIR(stack_increment_)->offset;
Tong Shen547cdfd2014-08-05 01:54:19 -07001474 DW_CFA_advance_loc(cfi_info, new_pc - pc);
Mark Mendellae9fd932014-02-10 16:14:35 -08001475
1476 // We probably have code snippets after the epilogue, so save the
1477 // current state: DW_CFA_remember_state.
Tong Shen547cdfd2014-08-05 01:54:19 -07001478 DW_CFA_remember_state(cfi_info);
Mark Mendellae9fd932014-02-10 16:14:35 -08001479
Tong Shen35e1e6a2014-07-30 09:31:22 -07001480 // We have now popped the stack: DW_CFA_def_cfa_offset 4/8.
1481 // There is only the return PC on the stack now.
Tong Shen547cdfd2014-08-05 01:54:19 -07001482 DW_CFA_def_cfa_offset(cfi_info, GetInstructionSetPointerSize(cu_->instruction_set));
Mark Mendellae9fd932014-02-10 16:14:35 -08001483
1484 // Everything after that is the same as before the epilogue.
1485 // Stack bump was followed by RET instruction.
1486 LIR *post_ret_insn = NEXT_LIR(NEXT_LIR(stack_increment_));
1487 if (post_ret_insn != nullptr) {
1488 pc = new_pc;
1489 new_pc = post_ret_insn->offset;
Tong Shen547cdfd2014-08-05 01:54:19 -07001490 DW_CFA_advance_loc(cfi_info, new_pc - pc);
Mark Mendellae9fd932014-02-10 16:14:35 -08001491 // Restore the state: DW_CFA_restore_state.
Tong Shen547cdfd2014-08-05 01:54:19 -07001492 DW_CFA_restore_state(cfi_info);
Mark Mendellae9fd932014-02-10 16:14:35 -08001493 }
1494 }
1495 }
1496
Tong Shen547cdfd2014-08-05 01:54:19 -07001497 PadCFI(cfi_info);
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001498 WriteCFILength(cfi_info, cu_->target64);
Mark Mendellae9fd932014-02-10 16:14:35 -08001499
Mark Mendellae9fd932014-02-10 16:14:35 -08001500 return cfi_info;
1501}
1502
Mark Mendelld65c51a2014-04-29 16:55:20 -04001503void X86Mir2Lir::GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir) {
1504 switch (static_cast<ExtendedMIROpcode>(mir->dalvikInsn.opcode)) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001505 case kMirOpReserveVectorRegisters:
1506 ReserveVectorRegisters(mir);
1507 break;
1508 case kMirOpReturnVectorRegisters:
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001509 ReturnVectorRegisters(mir);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001510 break;
Mark Mendelld65c51a2014-04-29 16:55:20 -04001511 case kMirOpConstVector:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001512 GenConst128(mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -04001513 break;
Mark Mendellfe945782014-05-22 09:52:36 -04001514 case kMirOpMoveVector:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001515 GenMoveVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001516 break;
1517 case kMirOpPackedMultiply:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001518 GenMultiplyVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001519 break;
1520 case kMirOpPackedAddition:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001521 GenAddVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001522 break;
1523 case kMirOpPackedSubtract:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001524 GenSubtractVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001525 break;
1526 case kMirOpPackedShiftLeft:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001527 GenShiftLeftVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001528 break;
1529 case kMirOpPackedSignedShiftRight:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001530 GenSignedShiftRightVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001531 break;
1532 case kMirOpPackedUnsignedShiftRight:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001533 GenUnsignedShiftRightVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001534 break;
1535 case kMirOpPackedAnd:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001536 GenAndVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001537 break;
1538 case kMirOpPackedOr:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001539 GenOrVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001540 break;
1541 case kMirOpPackedXor:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001542 GenXorVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001543 break;
1544 case kMirOpPackedAddReduce:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001545 GenAddReduceVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001546 break;
1547 case kMirOpPackedReduce:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001548 GenReduceVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001549 break;
1550 case kMirOpPackedSet:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001551 GenSetVector(mir);
Mark Mendellfe945782014-05-22 09:52:36 -04001552 break;
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -07001553 case kMirOpMemBarrier:
1554 GenMemBarrier(static_cast<MemBarrierKind>(mir->dalvikInsn.vA));
1555 break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001556 case kMirOpPackedArrayGet:
1557 GenPackedArrayGet(bb, mir);
1558 break;
1559 case kMirOpPackedArrayPut:
1560 GenPackedArrayPut(bb, mir);
1561 break;
Mark Mendelld65c51a2014-04-29 16:55:20 -04001562 default:
1563 break;
1564 }
1565}
1566
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001567void X86Mir2Lir::ReserveVectorRegisters(MIR* mir) {
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001568 for (uint32_t i = mir->dalvikInsn.vA; i <= mir->dalvikInsn.vB; i++) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001569 RegStorage xp_reg = RegStorage::Solo128(i);
1570 RegisterInfo *xp_reg_info = GetRegInfo(xp_reg);
1571 Clobber(xp_reg);
1572
1573 for (RegisterInfo *info = xp_reg_info->GetAliasChain();
1574 info != nullptr;
1575 info = info->GetAliasChain()) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001576 ArenaVector<RegisterInfo*>* regs =
1577 info->GetReg().IsSingle() ? &reg_pool_->sp_regs_ : &reg_pool_->dp_regs_;
1578 auto it = std::find(regs->begin(), regs->end(), info);
1579 DCHECK(it != regs->end());
1580 regs->erase(it);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001581 }
1582 }
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001583}
1584
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001585void X86Mir2Lir::ReturnVectorRegisters(MIR* mir) {
1586 for (uint32_t i = mir->dalvikInsn.vA; i <= mir->dalvikInsn.vB; i++) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001587 RegStorage xp_reg = RegStorage::Solo128(i);
1588 RegisterInfo *xp_reg_info = GetRegInfo(xp_reg);
1589
1590 for (RegisterInfo *info = xp_reg_info->GetAliasChain();
1591 info != nullptr;
1592 info = info->GetAliasChain()) {
1593 if (info->GetReg().IsSingle()) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001594 reg_pool_->sp_regs_.push_back(info);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001595 } else {
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001596 reg_pool_->dp_regs_.push_back(info);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001597 }
1598 }
1599 }
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001600}
1601
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001602void X86Mir2Lir::GenConst128(MIR* mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001603 RegStorage rs_dest = RegStorage::Solo128(mir->dalvikInsn.vA);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001604 Clobber(rs_dest);
1605
Mark Mendelld65c51a2014-04-29 16:55:20 -04001606 uint32_t *args = mir->dalvikInsn.arg;
Mark Mendellfe945782014-05-22 09:52:36 -04001607 int reg = rs_dest.GetReg();
Mark Mendelld65c51a2014-04-29 16:55:20 -04001608 // Check for all 0 case.
1609 if (args[0] == 0 && args[1] == 0 && args[2] == 0 && args[3] == 0) {
1610 NewLIR2(kX86XorpsRR, reg, reg);
1611 return;
1612 }
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001613
1614 // Append the mov const vector to reg opcode.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001615 AppendOpcodeWithConst(kX86MovdqaRM, reg, mir);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001616}
1617
1618void X86Mir2Lir::AppendOpcodeWithConst(X86OpCode opcode, int reg, MIR* mir) {
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001619 // To deal with correct memory ordering, reverse order of constants.
1620 int32_t constants[4];
1621 constants[3] = mir->dalvikInsn.arg[0];
1622 constants[2] = mir->dalvikInsn.arg[1];
1623 constants[1] = mir->dalvikInsn.arg[2];
1624 constants[0] = mir->dalvikInsn.arg[3];
1625
1626 // Search if there is already a constant in pool with this value.
1627 LIR *data_target = ScanVectorLiteral(constants);
Mark Mendelld65c51a2014-04-29 16:55:20 -04001628 if (data_target == nullptr) {
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001629 data_target = AddVectorLiteral(constants);
Mark Mendelld65c51a2014-04-29 16:55:20 -04001630 }
1631
Mark Mendelld65c51a2014-04-29 16:55:20 -04001632 // Load the proper value from the literal area.
1633 // We don't know the proper offset for the value, so pick one that will force
Mark Mendell27dee8b2014-12-01 19:06:12 -05001634 // 4 byte offset. We will fix this up in the assembler later to have the
1635 // right value.
1636 LIR* load;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001637 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
Mark Mendell27dee8b2014-12-01 19:06:12 -05001638 if (cu_->target64) {
1639 load = NewLIR3(opcode, reg, kRIPReg, 256 /* bogus */);
1640 } else {
1641 // Address the start of the method.
1642 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
1643 if (rl_method.wide) {
1644 rl_method = LoadValueWide(rl_method, kCoreReg);
1645 } else {
1646 rl_method = LoadValue(rl_method, kCoreReg);
1647 }
1648
1649 load = NewLIR3(opcode, reg, rl_method.reg.GetReg(), 256 /* bogus */);
1650
1651 // The literal pool needs position independent logic.
1652 store_method_addr_used_ = true;
1653 }
Mark Mendelld65c51a2014-04-29 16:55:20 -04001654 load->flags.fixup = kFixupLoad;
1655 load->target = data_target;
Mark Mendelld65c51a2014-04-29 16:55:20 -04001656}
1657
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001658void X86Mir2Lir::GenMoveVector(MIR* mir) {
Mark Mendellfe945782014-05-22 09:52:36 -04001659 // We only support 128 bit registers.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001660 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1661 RegStorage rs_dest = RegStorage::Solo128(mir->dalvikInsn.vA);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001662 Clobber(rs_dest);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001663 RegStorage rs_src = RegStorage::Solo128(mir->dalvikInsn.vB);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001664 NewLIR2(kX86MovdqaRR, rs_dest.GetReg(), rs_src.GetReg());
Mark Mendellfe945782014-05-22 09:52:36 -04001665}
1666
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001667void X86Mir2Lir::GenMultiplyVectorSignedByte(RegStorage rs_dest_src1, RegStorage rs_src2) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001668 /*
1669 * Emulate the behavior of a kSignedByte by separating out the 16 values in the two XMM
1670 * and multiplying 8 at a time before recombining back into one XMM register.
1671 *
1672 * let xmm1, xmm2 be real srcs (keep low bits of 16bit lanes)
1673 * xmm3 is tmp (operate on high bits of 16bit lanes)
1674 *
1675 * xmm3 = xmm1
1676 * xmm1 = xmm1 .* xmm2
1677 * xmm1 = xmm1 & 0x00ff00ff00ff00ff00ff00ff00ff00ff // xmm1 now has low bits
1678 * xmm3 = xmm3 .>> 8
1679 * xmm2 = xmm2 & 0xff00ff00ff00ff00ff00ff00ff00ff00
1680 * xmm2 = xmm2 .* xmm3 // xmm2 now has high bits
1681 * xmm1 = xmm1 | xmm2 // combine results
1682 */
1683
1684 // Copy xmm1.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001685 RegStorage rs_src1_high_tmp = Get128BitRegister(AllocTempDouble());
1686 RegStorage rs_dest_high_tmp = Get128BitRegister(AllocTempDouble());
1687 NewLIR2(kX86MovdqaRR, rs_src1_high_tmp.GetReg(), rs_src2.GetReg());
1688 NewLIR2(kX86MovdqaRR, rs_dest_high_tmp.GetReg(), rs_dest_src1.GetReg());
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001689
1690 // Multiply low bits.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001691 // x7 *= x3
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001692 NewLIR2(kX86PmullwRR, rs_dest_src1.GetReg(), rs_src2.GetReg());
1693
1694 // xmm1 now has low bits.
1695 AndMaskVectorRegister(rs_dest_src1, 0x00FF00FF, 0x00FF00FF, 0x00FF00FF, 0x00FF00FF);
1696
1697 // Prepare high bits for multiplication.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001698 NewLIR2(kX86PsrlwRI, rs_src1_high_tmp.GetReg(), 0x8);
1699 AndMaskVectorRegister(rs_dest_high_tmp, 0xFF00FF00, 0xFF00FF00, 0xFF00FF00, 0xFF00FF00);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001700
1701 // Multiply high bits and xmm2 now has high bits.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001702 NewLIR2(kX86PmullwRR, rs_src1_high_tmp.GetReg(), rs_dest_high_tmp.GetReg());
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001703
1704 // Combine back into dest XMM register.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001705 NewLIR2(kX86PorRR, rs_dest_src1.GetReg(), rs_src1_high_tmp.GetReg());
1706}
1707
1708void X86Mir2Lir::GenMultiplyVectorLong(RegStorage rs_dest_src1, RegStorage rs_src2) {
1709 /*
1710 * We need to emulate the packed long multiply.
1711 * For kMirOpPackedMultiply xmm1, xmm0:
1712 * - xmm1 is src/dest
1713 * - xmm0 is src
1714 * - Get xmm2 and xmm3 as temp
1715 * - Idea is to multiply the lower 32 of each operand with the higher 32 of the other.
1716 * - Then add the two results.
1717 * - Move it to the upper 32 of the destination
1718 * - Then multiply the lower 32-bits of the operands and add the result to the destination.
1719 *
1720 * (op dest src )
1721 * movdqa %xmm2, %xmm1
1722 * movdqa %xmm3, %xmm0
1723 * psrlq %xmm3, $0x20
1724 * pmuludq %xmm3, %xmm2
1725 * psrlq %xmm1, $0x20
1726 * pmuludq %xmm1, %xmm0
1727 * paddq %xmm1, %xmm3
1728 * psllq %xmm1, $0x20
1729 * pmuludq %xmm2, %xmm0
1730 * paddq %xmm1, %xmm2
1731 *
1732 * When both the operands are the same, then we need to calculate the lower-32 * higher-32
1733 * calculation only once. Thus we don't need the xmm3 temp above. That sequence becomes:
1734 *
1735 * (op dest src )
1736 * movdqa %xmm2, %xmm1
1737 * psrlq %xmm1, $0x20
1738 * pmuludq %xmm1, %xmm0
1739 * paddq %xmm1, %xmm1
1740 * psllq %xmm1, $0x20
1741 * pmuludq %xmm2, %xmm0
1742 * paddq %xmm1, %xmm2
1743 *
1744 */
1745
1746 bool both_operands_same = (rs_dest_src1.GetReg() == rs_src2.GetReg());
1747
1748 RegStorage rs_tmp_vector_1;
1749 RegStorage rs_tmp_vector_2;
1750 rs_tmp_vector_1 = Get128BitRegister(AllocTempDouble());
1751 NewLIR2(kX86MovdqaRR, rs_tmp_vector_1.GetReg(), rs_dest_src1.GetReg());
1752
1753 if (both_operands_same == false) {
1754 rs_tmp_vector_2 = Get128BitRegister(AllocTempDouble());
1755 NewLIR2(kX86MovdqaRR, rs_tmp_vector_2.GetReg(), rs_src2.GetReg());
1756 NewLIR2(kX86PsrlqRI, rs_tmp_vector_2.GetReg(), 0x20);
1757 NewLIR2(kX86PmuludqRR, rs_tmp_vector_2.GetReg(), rs_tmp_vector_1.GetReg());
1758 }
1759
1760 NewLIR2(kX86PsrlqRI, rs_dest_src1.GetReg(), 0x20);
1761 NewLIR2(kX86PmuludqRR, rs_dest_src1.GetReg(), rs_src2.GetReg());
1762
1763 if (both_operands_same == false) {
1764 NewLIR2(kX86PaddqRR, rs_dest_src1.GetReg(), rs_tmp_vector_2.GetReg());
1765 } else {
1766 NewLIR2(kX86PaddqRR, rs_dest_src1.GetReg(), rs_dest_src1.GetReg());
1767 }
1768
1769 NewLIR2(kX86PsllqRI, rs_dest_src1.GetReg(), 0x20);
1770 NewLIR2(kX86PmuludqRR, rs_tmp_vector_1.GetReg(), rs_src2.GetReg());
1771 NewLIR2(kX86PaddqRR, rs_dest_src1.GetReg(), rs_tmp_vector_1.GetReg());
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001772}
1773
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001774void X86Mir2Lir::GenMultiplyVector(MIR* mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001775 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1776 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
1777 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001778 Clobber(rs_dest_src1);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001779 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04001780 int opcode = 0;
1781 switch (opsize) {
1782 case k32:
1783 opcode = kX86PmulldRR;
1784 break;
1785 case kSignedHalf:
1786 opcode = kX86PmullwRR;
1787 break;
1788 case kSingle:
1789 opcode = kX86MulpsRR;
1790 break;
1791 case kDouble:
1792 opcode = kX86MulpdRR;
1793 break;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001794 case kSignedByte:
1795 // HW doesn't support 16x16 byte multiplication so emulate it.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001796 GenMultiplyVectorSignedByte(rs_dest_src1, rs_src2);
1797 return;
1798 case k64:
1799 GenMultiplyVectorLong(rs_dest_src1, rs_src2);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001800 return;
Mark Mendellfe945782014-05-22 09:52:36 -04001801 default:
1802 LOG(FATAL) << "Unsupported vector multiply " << opsize;
1803 break;
1804 }
1805 NewLIR2(opcode, rs_dest_src1.GetReg(), rs_src2.GetReg());
1806}
1807
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001808void X86Mir2Lir::GenAddVector(MIR* mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001809 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1810 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
1811 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001812 Clobber(rs_dest_src1);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001813 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04001814 int opcode = 0;
1815 switch (opsize) {
1816 case k32:
1817 opcode = kX86PadddRR;
1818 break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001819 case k64:
1820 opcode = kX86PaddqRR;
1821 break;
Mark Mendellfe945782014-05-22 09:52:36 -04001822 case kSignedHalf:
1823 case kUnsignedHalf:
1824 opcode = kX86PaddwRR;
1825 break;
1826 case kUnsignedByte:
1827 case kSignedByte:
1828 opcode = kX86PaddbRR;
1829 break;
1830 case kSingle:
1831 opcode = kX86AddpsRR;
1832 break;
1833 case kDouble:
1834 opcode = kX86AddpdRR;
1835 break;
1836 default:
1837 LOG(FATAL) << "Unsupported vector addition " << opsize;
1838 break;
1839 }
1840 NewLIR2(opcode, rs_dest_src1.GetReg(), rs_src2.GetReg());
1841}
1842
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001843void X86Mir2Lir::GenSubtractVector(MIR* mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001844 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1845 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
1846 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001847 Clobber(rs_dest_src1);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001848 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04001849 int opcode = 0;
1850 switch (opsize) {
1851 case k32:
1852 opcode = kX86PsubdRR;
1853 break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001854 case k64:
1855 opcode = kX86PsubqRR;
1856 break;
Mark Mendellfe945782014-05-22 09:52:36 -04001857 case kSignedHalf:
1858 case kUnsignedHalf:
1859 opcode = kX86PsubwRR;
1860 break;
1861 case kUnsignedByte:
1862 case kSignedByte:
1863 opcode = kX86PsubbRR;
1864 break;
1865 case kSingle:
1866 opcode = kX86SubpsRR;
1867 break;
1868 case kDouble:
1869 opcode = kX86SubpdRR;
1870 break;
1871 default:
1872 LOG(FATAL) << "Unsupported vector subtraction " << opsize;
1873 break;
1874 }
1875 NewLIR2(opcode, rs_dest_src1.GetReg(), rs_src2.GetReg());
1876}
1877
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001878void X86Mir2Lir::GenShiftByteVector(MIR* mir) {
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001879 // Destination does not need clobbered because it has already been as part
1880 // of the general packed shift handler (caller of this method).
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001881 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001882
1883 int opcode = 0;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001884 switch (static_cast<ExtendedMIROpcode>(mir->dalvikInsn.opcode)) {
1885 case kMirOpPackedShiftLeft:
1886 opcode = kX86PsllwRI;
1887 break;
1888 case kMirOpPackedSignedShiftRight:
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001889 case kMirOpPackedUnsignedShiftRight:
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001890 // TODO Add support for emulated byte shifts.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001891 default:
1892 LOG(FATAL) << "Unsupported shift operation on byte vector " << opcode;
1893 break;
1894 }
1895
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001896 // Clear xmm register and return if shift more than byte length.
1897 int imm = mir->dalvikInsn.vB;
1898 if (imm >= 8) {
1899 NewLIR2(kX86PxorRR, rs_dest_src1.GetReg(), rs_dest_src1.GetReg());
1900 return;
1901 }
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001902
1903 // Shift lower values.
1904 NewLIR2(opcode, rs_dest_src1.GetReg(), imm);
1905
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001906 /*
1907 * The above shift will shift the whole word, but that means
1908 * both the bytes will shift as well. To emulate a byte level
1909 * shift, we can just throw away the lower (8 - N) bits of the
1910 * upper byte, and we are done.
1911 */
1912 uint8_t byte_mask = 0xFF << imm;
1913 uint32_t int_mask = byte_mask;
1914 int_mask = int_mask << 8 | byte_mask;
1915 int_mask = int_mask << 8 | byte_mask;
1916 int_mask = int_mask << 8 | byte_mask;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001917
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001918 // And the destination with the mask
1919 AndMaskVectorRegister(rs_dest_src1, int_mask, int_mask, int_mask, int_mask);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001920}
1921
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001922void X86Mir2Lir::GenShiftLeftVector(MIR* mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001923 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1924 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
1925 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001926 Clobber(rs_dest_src1);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001927 int imm = mir->dalvikInsn.vB;
Mark Mendellfe945782014-05-22 09:52:36 -04001928 int opcode = 0;
1929 switch (opsize) {
1930 case k32:
1931 opcode = kX86PslldRI;
1932 break;
1933 case k64:
1934 opcode = kX86PsllqRI;
1935 break;
1936 case kSignedHalf:
1937 case kUnsignedHalf:
1938 opcode = kX86PsllwRI;
1939 break;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001940 case kSignedByte:
1941 case kUnsignedByte:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001942 GenShiftByteVector(mir);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001943 return;
Mark Mendellfe945782014-05-22 09:52:36 -04001944 default:
1945 LOG(FATAL) << "Unsupported vector shift left " << opsize;
1946 break;
1947 }
1948 NewLIR2(opcode, rs_dest_src1.GetReg(), imm);
1949}
1950
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001951void X86Mir2Lir::GenSignedShiftRightVector(MIR* mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001952 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1953 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
1954 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001955 Clobber(rs_dest_src1);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001956 int imm = mir->dalvikInsn.vB;
Mark Mendellfe945782014-05-22 09:52:36 -04001957 int opcode = 0;
1958 switch (opsize) {
1959 case k32:
1960 opcode = kX86PsradRI;
1961 break;
1962 case kSignedHalf:
1963 case kUnsignedHalf:
1964 opcode = kX86PsrawRI;
1965 break;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001966 case kSignedByte:
1967 case kUnsignedByte:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001968 GenShiftByteVector(mir);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001969 return;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001970 case k64:
1971 // TODO Implement emulated shift algorithm.
Mark Mendellfe945782014-05-22 09:52:36 -04001972 default:
1973 LOG(FATAL) << "Unsupported vector signed shift right " << opsize;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001974 UNREACHABLE();
Mark Mendellfe945782014-05-22 09:52:36 -04001975 }
1976 NewLIR2(opcode, rs_dest_src1.GetReg(), imm);
1977}
1978
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001979void X86Mir2Lir::GenUnsignedShiftRightVector(MIR* mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001980 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1981 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
1982 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001983 Clobber(rs_dest_src1);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001984 int imm = mir->dalvikInsn.vB;
Mark Mendellfe945782014-05-22 09:52:36 -04001985 int opcode = 0;
1986 switch (opsize) {
1987 case k32:
1988 opcode = kX86PsrldRI;
1989 break;
1990 case k64:
1991 opcode = kX86PsrlqRI;
1992 break;
1993 case kSignedHalf:
1994 case kUnsignedHalf:
1995 opcode = kX86PsrlwRI;
1996 break;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001997 case kSignedByte:
1998 case kUnsignedByte:
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001999 GenShiftByteVector(mir);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002000 return;
Mark Mendellfe945782014-05-22 09:52:36 -04002001 default:
2002 LOG(FATAL) << "Unsupported vector unsigned shift right " << opsize;
2003 break;
2004 }
2005 NewLIR2(opcode, rs_dest_src1.GetReg(), imm);
2006}
2007
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002008void X86Mir2Lir::GenAndVector(MIR* mir) {
Mark Mendellfe945782014-05-22 09:52:36 -04002009 // We only support 128 bit registers.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002010 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
2011 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002012 Clobber(rs_dest_src1);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002013 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04002014 NewLIR2(kX86PandRR, rs_dest_src1.GetReg(), rs_src2.GetReg());
2015}
2016
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002017void X86Mir2Lir::GenOrVector(MIR* mir) {
Mark Mendellfe945782014-05-22 09:52:36 -04002018 // We only support 128 bit registers.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002019 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
2020 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002021 Clobber(rs_dest_src1);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002022 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04002023 NewLIR2(kX86PorRR, rs_dest_src1.GetReg(), rs_src2.GetReg());
2024}
2025
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002026void X86Mir2Lir::GenXorVector(MIR* mir) {
Mark Mendellfe945782014-05-22 09:52:36 -04002027 // We only support 128 bit registers.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002028 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
2029 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002030 Clobber(rs_dest_src1);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002031 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04002032 NewLIR2(kX86PxorRR, rs_dest_src1.GetReg(), rs_src2.GetReg());
2033}
2034
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002035void X86Mir2Lir::AndMaskVectorRegister(RegStorage rs_src1, uint32_t m1, uint32_t m2, uint32_t m3, uint32_t m4) {
2036 MaskVectorRegister(kX86PandRM, rs_src1, m1, m2, m3, m4);
2037}
2038
2039void X86Mir2Lir::MaskVectorRegister(X86OpCode opcode, RegStorage rs_src1, uint32_t m0, uint32_t m1, uint32_t m2, uint32_t m3) {
2040 // Create temporary MIR as container for 128-bit binary mask.
2041 MIR const_mir;
2042 MIR* const_mirp = &const_mir;
2043 const_mirp->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpConstVector);
2044 const_mirp->dalvikInsn.arg[0] = m0;
2045 const_mirp->dalvikInsn.arg[1] = m1;
2046 const_mirp->dalvikInsn.arg[2] = m2;
2047 const_mirp->dalvikInsn.arg[3] = m3;
2048
2049 // Mask vector with const from literal pool.
2050 AppendOpcodeWithConst(opcode, rs_src1.GetReg(), const_mirp);
2051}
2052
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002053void X86Mir2Lir::GenAddReduceVector(MIR* mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002054 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002055 RegStorage vector_src = RegStorage::Solo128(mir->dalvikInsn.vB);
2056 bool is_wide = opsize == k64 || opsize == kDouble;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002057
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002058 // Get the location of the virtual register. Since this bytecode is overloaded
2059 // for different types (and sizes), we need different logic for each path.
2060 // The design of bytecode uses same VR for source and destination.
2061 RegLocation rl_src, rl_dest, rl_result;
2062 if (is_wide) {
2063 rl_src = mir_graph_->GetSrcWide(mir, 0);
2064 rl_dest = mir_graph_->GetDestWide(mir);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002065 } else {
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002066 rl_src = mir_graph_->GetSrc(mir, 0);
2067 rl_dest = mir_graph_->GetDest(mir);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002068 }
2069
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002070 // We need a temp for byte and short values
2071 RegStorage temp;
2072
2073 // There is a different path depending on type and size.
2074 if (opsize == kSingle) {
2075 // Handle float case.
2076 // TODO Add support for fast math (not value safe) and do horizontal add in that case.
2077
2078 rl_src = LoadValue(rl_src, kFPReg);
2079 rl_result = EvalLoc(rl_dest, kFPReg, true);
2080
2081 // Since we are doing an add-reduce, we move the reg holding the VR
2082 // into the result so we include it in result.
2083 OpRegCopy(rl_result.reg, rl_src.reg);
2084 NewLIR2(kX86AddssRR, rl_result.reg.GetReg(), vector_src.GetReg());
2085
2086 // Since FP must keep order of operation for value safety, we shift to low
2087 // 32-bits and add to result.
2088 for (int i = 0; i < 3; i++) {
2089 NewLIR3(kX86ShufpsRRI, vector_src.GetReg(), vector_src.GetReg(), 0x39);
2090 NewLIR2(kX86AddssRR, rl_result.reg.GetReg(), vector_src.GetReg());
2091 }
2092
2093 StoreValue(rl_dest, rl_result);
2094 } else if (opsize == kDouble) {
2095 // Handle double case.
2096 rl_src = LoadValueWide(rl_src, kFPReg);
2097 rl_result = EvalLocWide(rl_dest, kFPReg, true);
2098 LOG(FATAL) << "Unsupported vector add reduce for double.";
2099 } else if (opsize == k64) {
2100 /*
2101 * Handle long case:
2102 * 1) Reduce the vector register to lower half (with addition).
2103 * 1-1) Get an xmm temp and fill it with vector register.
2104 * 1-2) Shift the xmm temp by 8-bytes.
2105 * 1-3) Add the xmm temp to vector register that is being reduced.
2106 * 2) Allocate temp GP / GP pair.
2107 * 2-1) In 64-bit case, use movq to move result to a 64-bit GP.
2108 * 2-2) In 32-bit case, use movd twice to move to 32-bit GP pair.
2109 * 3) Finish the add reduction by doing what add-long/2addr does,
2110 * but instead of having a VR as one of the sources, we have our temp GP.
2111 */
2112 RegStorage rs_tmp_vector = Get128BitRegister(AllocTempDouble());
2113 NewLIR2(kX86MovdqaRR, rs_tmp_vector.GetReg(), vector_src.GetReg());
2114 NewLIR2(kX86PsrldqRI, rs_tmp_vector.GetReg(), 8);
2115 NewLIR2(kX86PaddqRR, vector_src.GetReg(), rs_tmp_vector.GetReg());
2116 FreeTemp(rs_tmp_vector);
2117
2118 // We would like to be able to reuse the add-long implementation, so set up a fake
2119 // register location to pass it.
2120 RegLocation temp_loc = mir_graph_->GetBadLoc();
2121 temp_loc.core = 1;
2122 temp_loc.wide = 1;
2123 temp_loc.location = kLocPhysReg;
2124 temp_loc.reg = AllocTempWide();
2125
2126 if (cu_->target64) {
2127 DCHECK(!temp_loc.reg.IsPair());
2128 NewLIR2(kX86MovqrxRR, temp_loc.reg.GetReg(), vector_src.GetReg());
2129 } else {
2130 NewLIR2(kX86MovdrxRR, temp_loc.reg.GetLowReg(), vector_src.GetReg());
2131 NewLIR2(kX86PsrlqRI, vector_src.GetReg(), 0x20);
2132 NewLIR2(kX86MovdrxRR, temp_loc.reg.GetHighReg(), vector_src.GetReg());
2133 }
2134
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07002135 GenArithOpLong(Instruction::ADD_LONG_2ADDR, rl_dest, temp_loc, temp_loc, mir->optimization_flags);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002136 } else if (opsize == kSignedByte || opsize == kUnsignedByte) {
2137 RegStorage rs_tmp = Get128BitRegister(AllocTempDouble());
2138 NewLIR2(kX86PxorRR, rs_tmp.GetReg(), rs_tmp.GetReg());
2139 NewLIR2(kX86PsadbwRR, vector_src.GetReg(), rs_tmp.GetReg());
2140 NewLIR3(kX86PshufdRRI, rs_tmp.GetReg(), vector_src.GetReg(), 0x4e);
2141 NewLIR2(kX86PaddbRR, vector_src.GetReg(), rs_tmp.GetReg());
2142 // Move to a GPR
2143 temp = AllocTemp();
2144 NewLIR2(kX86MovdrxRR, temp.GetReg(), vector_src.GetReg());
2145 } else {
2146 // Handle and the int and short cases together
2147
2148 // Initialize as if we were handling int case. Below we update
2149 // the opcode if handling byte or short.
2150 int vec_bytes = (mir->dalvikInsn.vC & 0xFFFF) / 8;
2151 int vec_unit_size;
2152 int horizontal_add_opcode;
2153 int extract_opcode;
2154
2155 if (opsize == kSignedHalf || opsize == kUnsignedHalf) {
2156 extract_opcode = kX86PextrwRRI;
2157 horizontal_add_opcode = kX86PhaddwRR;
2158 vec_unit_size = 2;
2159 } else if (opsize == k32) {
2160 vec_unit_size = 4;
2161 horizontal_add_opcode = kX86PhadddRR;
2162 extract_opcode = kX86PextrdRRI;
2163 } else {
2164 LOG(FATAL) << "Unsupported vector add reduce " << opsize;
2165 return;
2166 }
2167
2168 int elems = vec_bytes / vec_unit_size;
2169
2170 while (elems > 1) {
2171 NewLIR2(horizontal_add_opcode, vector_src.GetReg(), vector_src.GetReg());
2172 elems >>= 1;
2173 }
2174
2175 // Handle this as arithmetic unary case.
2176 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2177
2178 // Extract to a GP register because this is integral typed.
2179 temp = AllocTemp();
2180 NewLIR3(extract_opcode, temp.GetReg(), vector_src.GetReg(), 0);
2181 }
2182
2183 if (opsize != k64 && opsize != kSingle && opsize != kDouble) {
2184 // The logic below looks very similar to the handling of ADD_INT_2ADDR
2185 // except the rhs is not a VR but a physical register allocated above.
2186 // No load of source VR is done because it assumes that rl_result will
2187 // share physical register / memory location.
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002188 rl_result = UpdateLocTyped(rl_dest);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002189 if (rl_result.location == kLocPhysReg) {
2190 // Ensure res is in a core reg.
2191 rl_result = EvalLoc(rl_dest, kCoreReg, true);
2192 OpRegReg(kOpAdd, rl_result.reg, temp);
2193 StoreFinalValue(rl_dest, rl_result);
2194 } else {
2195 // Do the addition directly to memory.
2196 OpMemReg(kOpAdd, rl_result, temp.GetReg());
2197 }
2198 }
Mark Mendellfe945782014-05-22 09:52:36 -04002199}
2200
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002201void X86Mir2Lir::GenReduceVector(MIR* mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002202 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
2203 RegLocation rl_dest = mir_graph_->GetDest(mir);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002204 RegStorage vector_src = RegStorage::Solo128(mir->dalvikInsn.vB);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002205 RegLocation rl_result;
2206 bool is_wide = false;
2207
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002208 // There is a different path depending on type and size.
2209 if (opsize == kSingle) {
2210 // Handle float case.
2211 // TODO Add support for fast math (not value safe) and do horizontal add in that case.
Mark Mendellfe945782014-05-22 09:52:36 -04002212
Maxim Kazantsev6f5f5d02014-12-08 12:39:16 +06002213 int extract_index = mir->dalvikInsn.arg[0];
2214
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002215 rl_result = EvalLoc(rl_dest, kFPReg, true);
2216 NewLIR2(kX86PxorRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002217
Maxim Kazantsev6f5f5d02014-12-08 12:39:16 +06002218 if (LIKELY(extract_index != 0)) {
2219 // We know the index of element which we want to extract. We want to extract it and
2220 // keep values in vector register correct for future use. So the way we act is:
2221 // 1. Generate shuffle mask that allows to swap zeroth and required elements;
2222 // 2. Shuffle vector register with this mask;
2223 // 3. Extract zeroth element where required value lies;
2224 // 4. Shuffle with same mask again to restore original values in vector register.
2225 // The mask is generated from equivalence mask 0b11100100 swapping 0th and extracted
2226 // element indices.
2227 int shuffle[4] = {0b00, 0b01, 0b10, 0b11};
2228 shuffle[0] = extract_index;
2229 shuffle[extract_index] = 0;
2230 int mask = 0;
2231 for (int i = 0; i < 4; i++) {
2232 mask |= (shuffle[i] << (2 * i));
2233 }
2234 NewLIR3(kX86ShufpsRRI, vector_src.GetReg(), vector_src.GetReg(), mask);
2235 NewLIR2(kX86AddssRR, rl_result.reg.GetReg(), vector_src.GetReg());
2236 NewLIR3(kX86ShufpsRRI, vector_src.GetReg(), vector_src.GetReg(), mask);
2237 } else {
2238 // We need to extract zeroth element and don't need any complex stuff to do it.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002239 NewLIR2(kX86AddssRR, rl_result.reg.GetReg(), vector_src.GetReg());
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002240 }
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002241
Maxim Kazantsev6f5f5d02014-12-08 12:39:16 +06002242 StoreFinalValue(rl_dest, rl_result);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002243 } else if (opsize == kDouble) {
2244 // TODO Handle double case.
2245 LOG(FATAL) << "Unsupported add reduce for double.";
2246 } else if (opsize == k64) {
2247 /*
2248 * Handle long case:
2249 * 1) Reduce the vector register to lower half (with addition).
2250 * 1-1) Get an xmm temp and fill it with vector register.
2251 * 1-2) Shift the xmm temp by 8-bytes.
2252 * 1-3) Add the xmm temp to vector register that is being reduced.
2253 * 2) Evaluate destination to a GP / GP pair.
2254 * 2-1) In 64-bit case, use movq to move result to a 64-bit GP.
2255 * 2-2) In 32-bit case, use movd twice to move to 32-bit GP pair.
2256 * 3) Store the result to the final destination.
2257 */
Udayan Banerji53cec002014-09-26 10:41:47 -07002258 NewLIR2(kX86PsrldqRI, vector_src.GetReg(), 8);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002259 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2260 if (cu_->target64) {
2261 DCHECK(!rl_result.reg.IsPair());
2262 NewLIR2(kX86MovqrxRR, rl_result.reg.GetReg(), vector_src.GetReg());
2263 } else {
2264 NewLIR2(kX86MovdrxRR, rl_result.reg.GetLowReg(), vector_src.GetReg());
2265 NewLIR2(kX86PsrlqRI, vector_src.GetReg(), 0x20);
2266 NewLIR2(kX86MovdrxRR, rl_result.reg.GetHighReg(), vector_src.GetReg());
2267 }
2268
2269 StoreValueWide(rl_dest, rl_result);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002270 } else {
Udayan Banerji53cec002014-09-26 10:41:47 -07002271 int extract_index = mir->dalvikInsn.arg[0];
2272 int extr_opcode = 0;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002273 rl_result = UpdateLocTyped(rl_dest);
Udayan Banerji53cec002014-09-26 10:41:47 -07002274
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002275 // Handle the rest of integral types now.
2276 switch (opsize) {
2277 case k32:
Udayan Banerji53cec002014-09-26 10:41:47 -07002278 extr_opcode = (rl_result.location == kLocPhysReg) ? kX86PextrdRRI : kX86PextrdMRI;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002279 break;
2280 case kSignedHalf:
2281 case kUnsignedHalf:
Udayan Banerji53cec002014-09-26 10:41:47 -07002282 extr_opcode = (rl_result.location == kLocPhysReg) ? kX86PextrwRRI : kX86PextrwMRI;
2283 break;
2284 case kSignedByte:
2285 extr_opcode = (rl_result.location == kLocPhysReg) ? kX86PextrbRRI : kX86PextrbMRI;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002286 break;
2287 default:
2288 LOG(FATAL) << "Unsupported vector reduce " << opsize;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002289 UNREACHABLE();
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002290 }
2291
2292 if (rl_result.location == kLocPhysReg) {
2293 NewLIR3(extr_opcode, rl_result.reg.GetReg(), vector_src.GetReg(), extract_index);
Udayan Banerji53cec002014-09-26 10:41:47 -07002294 StoreFinalValue(rl_dest, rl_result);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002295 } else {
2296 int displacement = SRegOffset(rl_result.s_reg_low);
Razvan A Lupusorub72c7232014-10-28 19:29:52 -07002297 LIR *l = NewLIR4(extr_opcode, rs_rX86_SP_32.GetReg(), displacement, vector_src.GetReg(),
2298 extract_index);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002299 AnnotateDalvikRegAccess(l, displacement >> 2, true /* is_load */, is_wide /* is_64bit */);
2300 AnnotateDalvikRegAccess(l, displacement >> 2, false /* is_load */, is_wide /* is_64bit */);
2301 }
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002302 }
Mark Mendellfe945782014-05-22 09:52:36 -04002303}
2304
Mark Mendell0a1174e2014-09-11 14:51:02 -04002305void X86Mir2Lir::LoadVectorRegister(RegStorage rs_dest, RegStorage rs_src,
2306 OpSize opsize, int op_mov) {
2307 if (!cu_->target64 && opsize == k64) {
2308 // Logic assumes that longs are loaded in GP register pairs.
2309 NewLIR2(kX86MovdxrRR, rs_dest.GetReg(), rs_src.GetLowReg());
2310 RegStorage r_tmp = AllocTempDouble();
2311 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), rs_src.GetHighReg());
2312 NewLIR2(kX86PunpckldqRR, rs_dest.GetReg(), r_tmp.GetReg());
2313 FreeTemp(r_tmp);
2314 } else {
2315 NewLIR2(op_mov, rs_dest.GetReg(), rs_src.GetReg());
2316 }
2317}
2318
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002319void X86Mir2Lir::GenSetVector(MIR* mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002320 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
2321 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
2322 RegStorage rs_dest = RegStorage::Solo128(mir->dalvikInsn.vA);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002323 Clobber(rs_dest);
2324 int op_shuffle = 0, op_shuffle_high = 0, op_mov = kX86MovdxrRR;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002325 RegisterClass reg_type = kCoreReg;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002326 bool is_wide = false;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002327
Mark Mendellfe945782014-05-22 09:52:36 -04002328 switch (opsize) {
2329 case k32:
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002330 op_shuffle = kX86PshufdRRI;
Mark Mendellfe945782014-05-22 09:52:36 -04002331 break;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002332 case kSingle:
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002333 op_shuffle = kX86PshufdRRI;
2334 op_mov = kX86MovdqaRR;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002335 reg_type = kFPReg;
2336 break;
2337 case k64:
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002338 op_shuffle = kX86PunpcklqdqRR;
Udayan Banerji53cec002014-09-26 10:41:47 -07002339 op_mov = kX86MovqxrRR;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002340 is_wide = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002341 break;
2342 case kSignedByte:
2343 case kUnsignedByte:
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002344 // We will have the source loaded up in a
2345 // double-word before we use this shuffle
2346 op_shuffle = kX86PshufdRRI;
2347 break;
Mark Mendellfe945782014-05-22 09:52:36 -04002348 case kSignedHalf:
2349 case kUnsignedHalf:
2350 // Handles low quadword.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002351 op_shuffle = kX86PshuflwRRI;
Mark Mendellfe945782014-05-22 09:52:36 -04002352 // Handles upper quadword.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002353 op_shuffle_high = kX86PshufdRRI;
Mark Mendellfe945782014-05-22 09:52:36 -04002354 break;
2355 default:
2356 LOG(FATAL) << "Unsupported vector set " << opsize;
2357 break;
2358 }
2359
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002360 // Load the value from the VR into a physical register.
2361 RegLocation rl_src;
2362 if (!is_wide) {
2363 rl_src = mir_graph_->GetSrc(mir, 0);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002364 rl_src = LoadValue(rl_src, reg_type);
2365 } else {
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002366 rl_src = mir_graph_->GetSrcWide(mir, 0);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002367 rl_src = LoadValueWide(rl_src, reg_type);
2368 }
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002369 RegStorage reg_to_shuffle = rl_src.reg;
Mark Mendellfe945782014-05-22 09:52:36 -04002370
2371 // Load the value into the XMM register.
Mark Mendell0a1174e2014-09-11 14:51:02 -04002372 LoadVectorRegister(rs_dest, reg_to_shuffle, opsize, op_mov);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002373
2374 if (opsize == kSignedByte || opsize == kUnsignedByte) {
2375 // In the byte case, first duplicate it to be a word
2376 // Then duplicate it to be a double-word
2377 NewLIR2(kX86PunpcklbwRR, rs_dest.GetReg(), rs_dest.GetReg());
2378 NewLIR2(kX86PunpcklwdRR, rs_dest.GetReg(), rs_dest.GetReg());
2379 }
Mark Mendellfe945782014-05-22 09:52:36 -04002380
2381 // Now shuffle the value across the destination.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002382 if (op_shuffle == kX86PunpcklqdqRR) {
2383 NewLIR2(op_shuffle, rs_dest.GetReg(), rs_dest.GetReg());
2384 } else {
2385 NewLIR3(op_shuffle, rs_dest.GetReg(), rs_dest.GetReg(), 0);
2386 }
Mark Mendellfe945782014-05-22 09:52:36 -04002387
2388 // And then repeat as needed.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002389 if (op_shuffle_high != 0) {
2390 NewLIR3(op_shuffle_high, rs_dest.GetReg(), rs_dest.GetReg(), 0);
Mark Mendellfe945782014-05-22 09:52:36 -04002391 }
2392}
2393
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002394void X86Mir2Lir::GenPackedArrayGet(BasicBlock* bb, MIR* mir) {
2395 UNUSED(bb, mir);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002396 UNIMPLEMENTED(FATAL) << "Extended opcode kMirOpPackedArrayGet not supported.";
2397}
2398
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07002399void X86Mir2Lir::GenPackedArrayPut(BasicBlock* bb, MIR* mir) {
2400 UNUSED(bb, mir);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002401 UNIMPLEMENTED(FATAL) << "Extended opcode kMirOpPackedArrayPut not supported.";
2402}
2403
2404LIR* X86Mir2Lir::ScanVectorLiteral(int32_t* constants) {
Mark Mendelld65c51a2014-04-29 16:55:20 -04002405 for (LIR *p = const_vectors_; p != nullptr; p = p->next) {
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002406 if (constants[0] == p->operands[0] && constants[1] == p->operands[1] &&
2407 constants[2] == p->operands[2] && constants[3] == p->operands[3]) {
Mark Mendelld65c51a2014-04-29 16:55:20 -04002408 return p;
2409 }
2410 }
2411 return nullptr;
2412}
2413
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002414LIR* X86Mir2Lir::AddVectorLiteral(int32_t* constants) {
Mark Mendelld65c51a2014-04-29 16:55:20 -04002415 LIR* new_value = static_cast<LIR*>(arena_->Alloc(sizeof(LIR), kArenaAllocData));
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002416 new_value->operands[0] = constants[0];
2417 new_value->operands[1] = constants[1];
2418 new_value->operands[2] = constants[2];
2419 new_value->operands[3] = constants[3];
Mark Mendelld65c51a2014-04-29 16:55:20 -04002420 new_value->next = const_vectors_;
2421 if (const_vectors_ == nullptr) {
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07002422 estimated_native_code_size_ += 12; // Maximum needed to align to 16 byte boundary.
Mark Mendelld65c51a2014-04-29 16:55:20 -04002423 }
2424 estimated_native_code_size_ += 16; // Space for one vector.
2425 const_vectors_ = new_value;
2426 return new_value;
2427}
2428
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002429// ------------ ABI support: mapping of args to physical registers -------------
Serguei Katkov717a3e42014-11-13 17:19:42 +06002430RegStorage X86Mir2Lir::InToRegStorageX86_64Mapper::GetNextReg(ShortyArg arg) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002431 const SpecialTargetRegister coreArgMappingToPhysicalReg[] = {kArg1, kArg2, kArg3, kArg4, kArg5};
Serguei Katkov717a3e42014-11-13 17:19:42 +06002432 const size_t coreArgMappingToPhysicalRegSize = arraysize(coreArgMappingToPhysicalReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002433 const SpecialTargetRegister fpArgMappingToPhysicalReg[] = {kFArg0, kFArg1, kFArg2, kFArg3,
Andreas Gampeccc60262014-07-04 18:02:38 -07002434 kFArg4, kFArg5, kFArg6, kFArg7};
Serguei Katkov717a3e42014-11-13 17:19:42 +06002435 const size_t fpArgMappingToPhysicalRegSize = arraysize(fpArgMappingToPhysicalReg);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002436
Serguei Katkov717a3e42014-11-13 17:19:42 +06002437 if (arg.IsFP()) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002438 if (cur_fp_reg_ < fpArgMappingToPhysicalRegSize) {
Serguei Katkov717a3e42014-11-13 17:19:42 +06002439 return m2l_->TargetReg(fpArgMappingToPhysicalReg[cur_fp_reg_++],
2440 arg.IsWide() ? kWide : kNotWide);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002441 }
2442 } else {
2443 if (cur_core_reg_ < coreArgMappingToPhysicalRegSize) {
Serguei Katkov717a3e42014-11-13 17:19:42 +06002444 return m2l_->TargetReg(coreArgMappingToPhysicalReg[cur_core_reg_++],
2445 arg.IsRef() ? kRef : (arg.IsWide() ? kWide : kNotWide));
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002446 }
2447 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002448 return RegStorage::InvalidReg();
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002449}
2450
Serguei Katkov717a3e42014-11-13 17:19:42 +06002451RegStorage X86Mir2Lir::InToRegStorageX86Mapper::GetNextReg(ShortyArg arg) {
2452 const SpecialTargetRegister coreArgMappingToPhysicalReg[] = {kArg1, kArg2, kArg3};
2453 const size_t coreArgMappingToPhysicalRegSize = arraysize(coreArgMappingToPhysicalReg);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002454
Serguei Katkov717a3e42014-11-13 17:19:42 +06002455 RegStorage result = RegStorage::InvalidReg();
2456 if (cur_core_reg_ < coreArgMappingToPhysicalRegSize) {
2457 result = m2l_->TargetReg(coreArgMappingToPhysicalReg[cur_core_reg_++],
2458 arg.IsRef() ? kRef : kNotWide);
2459 if (arg.IsWide() && cur_core_reg_ < coreArgMappingToPhysicalRegSize) {
2460 result = RegStorage::MakeRegPair(
2461 result, m2l_->TargetReg(coreArgMappingToPhysicalReg[cur_core_reg_++], kNotWide));
2462 }
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002463 }
Serguei Katkov717a3e42014-11-13 17:19:42 +06002464 return result;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002465}
2466
2467// ---------End of ABI support: mapping of args to physical registers -------------
2468
Andreas Gampe98430592014-07-27 19:44:50 -07002469bool X86Mir2Lir::GenInlinedCharAt(CallInfo* info) {
2470 // Location of reference to data array
2471 int value_offset = mirror::String::ValueOffset().Int32Value();
2472 // Location of count
2473 int count_offset = mirror::String::CountOffset().Int32Value();
2474 // Starting offset within data array
2475 int offset_offset = mirror::String::OffsetOffset().Int32Value();
2476 // Start of char data with array_
2477 int data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Int32Value();
2478
2479 RegLocation rl_obj = info->args[0];
2480 RegLocation rl_idx = info->args[1];
2481 rl_obj = LoadValue(rl_obj, kRefReg);
2482 // X86 wants to avoid putting a constant index into a register.
2483 if (!rl_idx.is_const) {
2484 rl_idx = LoadValue(rl_idx, kCoreReg);
2485 }
2486 RegStorage reg_max;
2487 GenNullCheck(rl_obj.reg, info->opt_flags);
2488 bool range_check = (!(info->opt_flags & MIR_IGNORE_RANGE_CHECK));
2489 LIR* range_check_branch = nullptr;
2490 RegStorage reg_off;
2491 RegStorage reg_ptr;
2492 if (range_check) {
2493 // On x86, we can compare to memory directly
2494 // Set up a launch pad to allow retry in case of bounds violation */
2495 if (rl_idx.is_const) {
2496 LIR* comparison;
2497 range_check_branch = OpCmpMemImmBranch(
2498 kCondUlt, RegStorage::InvalidReg(), rl_obj.reg, count_offset,
2499 mir_graph_->ConstantValue(rl_idx.orig_sreg), nullptr, &comparison);
2500 MarkPossibleNullPointerExceptionAfter(0, comparison);
2501 } else {
2502 OpRegMem(kOpCmp, rl_idx.reg, rl_obj.reg, count_offset);
2503 MarkPossibleNullPointerException(0);
2504 range_check_branch = OpCondBranch(kCondUge, nullptr);
2505 }
2506 }
2507 reg_off = AllocTemp();
2508 reg_ptr = AllocTempRef();
2509 Load32Disp(rl_obj.reg, offset_offset, reg_off);
2510 LoadRefDisp(rl_obj.reg, value_offset, reg_ptr, kNotVolatile);
2511 if (rl_idx.is_const) {
2512 OpRegImm(kOpAdd, reg_off, mir_graph_->ConstantValue(rl_idx.orig_sreg));
2513 } else {
2514 OpRegReg(kOpAdd, reg_off, rl_idx.reg);
2515 }
2516 FreeTemp(rl_obj.reg);
2517 if (rl_idx.location == kLocPhysReg) {
2518 FreeTemp(rl_idx.reg);
2519 }
2520 RegLocation rl_dest = InlineTarget(info);
2521 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2522 LoadBaseIndexedDisp(reg_ptr, reg_off, 1, data_offset, rl_result.reg, kUnsignedHalf);
2523 FreeTemp(reg_off);
2524 FreeTemp(reg_ptr);
2525 StoreValue(rl_dest, rl_result);
2526 if (range_check) {
2527 DCHECK(range_check_branch != nullptr);
2528 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've already null checked.
2529 AddIntrinsicSlowPath(info, range_check_branch);
2530 }
2531 return true;
2532}
2533
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +07002534bool X86Mir2Lir::GenInlinedCurrentThread(CallInfo* info) {
2535 RegLocation rl_dest = InlineTarget(info);
2536
2537 // Early exit if the result is unused.
2538 if (rl_dest.orig_sreg < 0) {
2539 return true;
2540 }
2541
2542 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
2543
2544 if (cu_->target64) {
2545 OpRegThreadMem(kOpMov, rl_result.reg, Thread::PeerOffset<8>());
2546 } else {
2547 OpRegThreadMem(kOpMov, rl_result.reg, Thread::PeerOffset<4>());
2548 }
2549
2550 StoreValue(rl_dest, rl_result);
2551 return true;
2552}
2553
Maxim Kazantsev6dccdc22014-08-18 18:43:55 +07002554/**
2555 * Lock temp registers for explicit usage. Registers will be freed in destructor.
2556 */
2557X86Mir2Lir::ExplicitTempRegisterLock::ExplicitTempRegisterLock(X86Mir2Lir* mir_to_lir,
2558 int n_regs, ...) :
2559 temp_regs_(n_regs),
2560 mir_to_lir_(mir_to_lir) {
2561 va_list regs;
2562 va_start(regs, n_regs);
2563 for (int i = 0; i < n_regs; i++) {
2564 RegStorage reg = *(va_arg(regs, RegStorage*));
2565 RegisterInfo* info = mir_to_lir_->GetRegInfo(reg);
2566
2567 // Make sure we don't have promoted register here.
2568 DCHECK(info->IsTemp());
2569
2570 temp_regs_.push_back(reg);
2571 mir_to_lir_->FlushReg(reg);
2572
2573 if (reg.IsPair()) {
2574 RegStorage partner = info->Partner();
2575 temp_regs_.push_back(partner);
2576 mir_to_lir_->FlushReg(partner);
2577 }
2578
2579 mir_to_lir_->Clobber(reg);
2580 mir_to_lir_->LockTemp(reg);
2581 }
2582
2583 va_end(regs);
2584}
2585
2586/*
2587 * Free all locked registers.
2588 */
2589X86Mir2Lir::ExplicitTempRegisterLock::~ExplicitTempRegisterLock() {
2590 // Free all locked temps.
2591 for (auto it : temp_regs_) {
2592 mir_to_lir_->FreeTemp(it);
2593 }
2594}
2595
Serguei Katkov717a3e42014-11-13 17:19:42 +06002596int X86Mir2Lir::GenDalvikArgsBulkCopy(CallInfo* info, int first, int count) {
2597 if (count < 4) {
2598 // It does not make sense to use this utility if we have no chance to use
2599 // 128-bit move.
2600 return count;
2601 }
2602 GenDalvikArgsFlushPromoted(info, first);
2603
2604 // The rest can be copied together
2605 int current_src_offset = SRegOffset(info->args[first].s_reg_low);
2606 int current_dest_offset = StackVisitor::GetOutVROffset(first, cu_->instruction_set);
2607
2608 // Only davik regs are accessed in this loop; no next_call_insn() calls.
2609 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2610 while (count > 0) {
2611 // This is based on the knowledge that the stack itself is 16-byte aligned.
2612 bool src_is_16b_aligned = (current_src_offset & 0xF) == 0;
2613 bool dest_is_16b_aligned = (current_dest_offset & 0xF) == 0;
2614 size_t bytes_to_move;
2615
2616 /*
2617 * The amount to move defaults to 32-bit. If there are 4 registers left to move, then do a
2618 * a 128-bit move because we won't get the chance to try to aligned. If there are more than
2619 * 4 registers left to move, consider doing a 128-bit only if either src or dest are aligned.
2620 * We do this because we could potentially do a smaller move to align.
2621 */
2622 if (count == 4 || (count > 4 && (src_is_16b_aligned || dest_is_16b_aligned))) {
2623 // Moving 128-bits via xmm register.
2624 bytes_to_move = sizeof(uint32_t) * 4;
2625
2626 // Allocate a free xmm temp. Since we are working through the calling sequence,
2627 // we expect to have an xmm temporary available. AllocTempDouble will abort if
2628 // there are no free registers.
2629 RegStorage temp = AllocTempDouble();
2630
2631 LIR* ld1 = nullptr;
2632 LIR* ld2 = nullptr;
2633 LIR* st1 = nullptr;
2634 LIR* st2 = nullptr;
2635
2636 /*
2637 * The logic is similar for both loads and stores. If we have 16-byte alignment,
2638 * do an aligned move. If we have 8-byte alignment, then do the move in two
2639 * parts. This approach prevents possible cache line splits. Finally, fall back
2640 * to doing an unaligned move. In most cases we likely won't split the cache
2641 * line but we cannot prove it and thus take a conservative approach.
2642 */
2643 bool src_is_8b_aligned = (current_src_offset & 0x7) == 0;
2644 bool dest_is_8b_aligned = (current_dest_offset & 0x7) == 0;
2645
2646 if (src_is_16b_aligned) {
2647 ld1 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset, kMovA128FP);
2648 } else if (src_is_8b_aligned) {
2649 ld1 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset, kMovLo128FP);
2650 ld2 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset + (bytes_to_move >> 1),
2651 kMovHi128FP);
2652 } else {
2653 ld1 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset, kMovU128FP);
2654 }
2655
2656 if (dest_is_16b_aligned) {
2657 st1 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset, temp, kMovA128FP);
2658 } else if (dest_is_8b_aligned) {
2659 st1 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset, temp, kMovLo128FP);
2660 st2 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset + (bytes_to_move >> 1),
2661 temp, kMovHi128FP);
2662 } else {
2663 st1 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset, temp, kMovU128FP);
2664 }
2665
2666 // TODO If we could keep track of aliasing information for memory accesses that are wider
2667 // than 64-bit, we wouldn't need to set up a barrier.
2668 if (ld1 != nullptr) {
2669 if (ld2 != nullptr) {
2670 // For 64-bit load we can actually set up the aliasing information.
2671 AnnotateDalvikRegAccess(ld1, current_src_offset >> 2, true, true);
2672 AnnotateDalvikRegAccess(ld2, (current_src_offset + (bytes_to_move >> 1)) >> 2, true,
2673 true);
2674 } else {
2675 // Set barrier for 128-bit load.
2676 ld1->u.m.def_mask = &kEncodeAll;
2677 }
2678 }
2679 if (st1 != nullptr) {
2680 if (st2 != nullptr) {
2681 // For 64-bit store we can actually set up the aliasing information.
2682 AnnotateDalvikRegAccess(st1, current_dest_offset >> 2, false, true);
2683 AnnotateDalvikRegAccess(st2, (current_dest_offset + (bytes_to_move >> 1)) >> 2, false,
2684 true);
2685 } else {
2686 // Set barrier for 128-bit store.
2687 st1->u.m.def_mask = &kEncodeAll;
2688 }
2689 }
2690
2691 // Free the temporary used for the data movement.
2692 FreeTemp(temp);
2693 } else {
2694 // Moving 32-bits via general purpose register.
2695 bytes_to_move = sizeof(uint32_t);
2696
2697 // Instead of allocating a new temp, simply reuse one of the registers being used
2698 // for argument passing.
2699 RegStorage temp = TargetReg(kArg3, kNotWide);
2700
2701 // Now load the argument VR and store to the outs.
2702 Load32Disp(TargetPtrReg(kSp), current_src_offset, temp);
2703 Store32Disp(TargetPtrReg(kSp), current_dest_offset, temp);
2704 }
2705
2706 current_src_offset += bytes_to_move;
2707 current_dest_offset += bytes_to_move;
2708 count -= (bytes_to_move >> 2);
2709 }
2710 DCHECK_EQ(count, 0);
2711 return count;
2712}
2713
Brian Carlstrom7934ac22013-07-26 10:54:15 -07002714} // namespace art