blob: 1460ce631ba5c50f073eb9e1d723ea1b294826bf [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "compiler_internals.h"
18#include "local_value_numbering.h"
Ian Rogers8d3a1172013-06-04 01:13:28 -070019#include "dataflow_iterator-inl.h"
Vladimir Marko9820b7c2014-01-02 16:40:37 +000020#include "dex/quick/dex_file_method_inliner.h"
21#include "dex/quick/dex_file_to_method_inliner_map.h"
Vladimir Marko69f08ba2014-04-11 12:28:11 +010022#include "utils/scoped_arena_containers.h"
buzbee311ca162013-02-28 15:56:43 -080023
24namespace art {
25
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070026static unsigned int Predecessors(BasicBlock* bb) {
buzbee862a7602013-04-05 10:58:54 -070027 return bb->predecessors->Size();
buzbee311ca162013-02-28 15:56:43 -080028}
29
30/* Setup a constant value for opcodes thare have the DF_SETS_CONST attribute */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070031void MIRGraph::SetConstant(int32_t ssa_reg, int value) {
buzbee862a7602013-04-05 10:58:54 -070032 is_constant_v_->SetBit(ssa_reg);
buzbee311ca162013-02-28 15:56:43 -080033 constant_values_[ssa_reg] = value;
34}
35
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070036void MIRGraph::SetConstantWide(int ssa_reg, int64_t value) {
buzbee862a7602013-04-05 10:58:54 -070037 is_constant_v_->SetBit(ssa_reg);
buzbee311ca162013-02-28 15:56:43 -080038 constant_values_[ssa_reg] = Low32Bits(value);
39 constant_values_[ssa_reg + 1] = High32Bits(value);
40}
41
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -080042void MIRGraph::DoConstantPropagation(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -080043 MIR* mir;
buzbee311ca162013-02-28 15:56:43 -080044
45 for (mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
Alexei Zavjalov9d894662014-04-21 20:45:24 +070046 // Skip pass if BB has MIR without SSA representation.
Jean Christophe Beylercc794c32014-05-02 09:34:13 -070047 if (mir->ssa_rep == nullptr) {
Alexei Zavjalov9d894662014-04-21 20:45:24 +070048 return;
49 }
50
Jean Christophe Beylercc794c32014-05-02 09:34:13 -070051 uint64_t df_attributes = GetDataFlowAttributes(mir);
buzbee311ca162013-02-28 15:56:43 -080052
Ian Rogers29a26482014-05-02 15:27:29 -070053 MIR::DecodedInstruction* d_insn = &mir->dalvikInsn;
buzbee311ca162013-02-28 15:56:43 -080054
55 if (!(df_attributes & DF_HAS_DEFS)) continue;
56
57 /* Handle instructions that set up constants directly */
58 if (df_attributes & DF_SETS_CONST) {
59 if (df_attributes & DF_DA) {
60 int32_t vB = static_cast<int32_t>(d_insn->vB);
61 switch (d_insn->opcode) {
62 case Instruction::CONST_4:
63 case Instruction::CONST_16:
64 case Instruction::CONST:
65 SetConstant(mir->ssa_rep->defs[0], vB);
66 break;
67 case Instruction::CONST_HIGH16:
68 SetConstant(mir->ssa_rep->defs[0], vB << 16);
69 break;
70 case Instruction::CONST_WIDE_16:
71 case Instruction::CONST_WIDE_32:
72 SetConstantWide(mir->ssa_rep->defs[0], static_cast<int64_t>(vB));
73 break;
74 case Instruction::CONST_WIDE:
Brian Carlstromb1eba212013-07-17 18:07:19 -070075 SetConstantWide(mir->ssa_rep->defs[0], d_insn->vB_wide);
buzbee311ca162013-02-28 15:56:43 -080076 break;
77 case Instruction::CONST_WIDE_HIGH16:
78 SetConstantWide(mir->ssa_rep->defs[0], static_cast<int64_t>(vB) << 48);
79 break;
80 default:
81 break;
82 }
83 }
84 /* Handle instructions that set up constants directly */
85 } else if (df_attributes & DF_IS_MOVE) {
86 int i;
87
88 for (i = 0; i < mir->ssa_rep->num_uses; i++) {
buzbee862a7602013-04-05 10:58:54 -070089 if (!is_constant_v_->IsBitSet(mir->ssa_rep->uses[i])) break;
buzbee311ca162013-02-28 15:56:43 -080090 }
91 /* Move a register holding a constant to another register */
92 if (i == mir->ssa_rep->num_uses) {
93 SetConstant(mir->ssa_rep->defs[0], constant_values_[mir->ssa_rep->uses[0]]);
94 if (df_attributes & DF_A_WIDE) {
95 SetConstant(mir->ssa_rep->defs[1], constant_values_[mir->ssa_rep->uses[1]]);
96 }
97 }
98 }
99 }
100 /* TODO: implement code to handle arithmetic operations */
buzbee311ca162013-02-28 15:56:43 -0800101}
102
buzbee311ca162013-02-28 15:56:43 -0800103/* Advance to next strictly dominated MIR node in an extended basic block */
buzbee0d829482013-10-11 15:24:55 -0700104MIR* MIRGraph::AdvanceMIR(BasicBlock** p_bb, MIR* mir) {
buzbee311ca162013-02-28 15:56:43 -0800105 BasicBlock* bb = *p_bb;
106 if (mir != NULL) {
107 mir = mir->next;
108 if (mir == NULL) {
buzbee0d829482013-10-11 15:24:55 -0700109 bb = GetBasicBlock(bb->fall_through);
buzbee311ca162013-02-28 15:56:43 -0800110 if ((bb == NULL) || Predecessors(bb) != 1) {
111 mir = NULL;
112 } else {
113 *p_bb = bb;
114 mir = bb->first_mir_insn;
115 }
116 }
117 }
118 return mir;
119}
120
121/*
122 * To be used at an invoke mir. If the logically next mir node represents
123 * a move-result, return it. Else, return NULL. If a move-result exists,
124 * it is required to immediately follow the invoke with no intervening
125 * opcodes or incoming arcs. However, if the result of the invoke is not
126 * used, a move-result may not be present.
127 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700128MIR* MIRGraph::FindMoveResult(BasicBlock* bb, MIR* mir) {
buzbee311ca162013-02-28 15:56:43 -0800129 BasicBlock* tbb = bb;
130 mir = AdvanceMIR(&tbb, mir);
131 while (mir != NULL) {
buzbee311ca162013-02-28 15:56:43 -0800132 if ((mir->dalvikInsn.opcode == Instruction::MOVE_RESULT) ||
133 (mir->dalvikInsn.opcode == Instruction::MOVE_RESULT_OBJECT) ||
134 (mir->dalvikInsn.opcode == Instruction::MOVE_RESULT_WIDE)) {
135 break;
136 }
137 // Keep going if pseudo op, otherwise terminate
buzbee35ba7f32014-05-31 08:59:01 -0700138 if (IsPseudoMirOp(mir->dalvikInsn.opcode)) {
buzbee311ca162013-02-28 15:56:43 -0800139 mir = AdvanceMIR(&tbb, mir);
buzbee35ba7f32014-05-31 08:59:01 -0700140 } else {
141 mir = NULL;
buzbee311ca162013-02-28 15:56:43 -0800142 }
143 }
144 return mir;
145}
146
buzbee0d829482013-10-11 15:24:55 -0700147BasicBlock* MIRGraph::NextDominatedBlock(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800148 if (bb->block_type == kDead) {
149 return NULL;
150 }
151 DCHECK((bb->block_type == kEntryBlock) || (bb->block_type == kDalvikByteCode)
152 || (bb->block_type == kExitBlock));
buzbee0d829482013-10-11 15:24:55 -0700153 BasicBlock* bb_taken = GetBasicBlock(bb->taken);
154 BasicBlock* bb_fall_through = GetBasicBlock(bb->fall_through);
buzbee1da1e2f2013-11-15 13:37:01 -0800155 if (((bb_fall_through == NULL) && (bb_taken != NULL)) &&
buzbee0d829482013-10-11 15:24:55 -0700156 ((bb_taken->block_type == kDalvikByteCode) || (bb_taken->block_type == kExitBlock))) {
buzbeecbcfaf32013-08-19 07:37:40 -0700157 // Follow simple unconditional branches.
buzbee0d829482013-10-11 15:24:55 -0700158 bb = bb_taken;
buzbeecbcfaf32013-08-19 07:37:40 -0700159 } else {
160 // Follow simple fallthrough
buzbee0d829482013-10-11 15:24:55 -0700161 bb = (bb_taken != NULL) ? NULL : bb_fall_through;
buzbeecbcfaf32013-08-19 07:37:40 -0700162 }
buzbee311ca162013-02-28 15:56:43 -0800163 if (bb == NULL || (Predecessors(bb) != 1)) {
164 return NULL;
165 }
166 DCHECK((bb->block_type == kDalvikByteCode) || (bb->block_type == kExitBlock));
167 return bb;
168}
169
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700170static MIR* FindPhi(BasicBlock* bb, int ssa_name) {
buzbee311ca162013-02-28 15:56:43 -0800171 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
172 if (static_cast<int>(mir->dalvikInsn.opcode) == kMirOpPhi) {
173 for (int i = 0; i < mir->ssa_rep->num_uses; i++) {
174 if (mir->ssa_rep->uses[i] == ssa_name) {
175 return mir;
176 }
177 }
178 }
179 }
180 return NULL;
181}
182
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700183static SelectInstructionKind SelectKind(MIR* mir) {
buzbee311ca162013-02-28 15:56:43 -0800184 switch (mir->dalvikInsn.opcode) {
185 case Instruction::MOVE:
186 case Instruction::MOVE_OBJECT:
187 case Instruction::MOVE_16:
188 case Instruction::MOVE_OBJECT_16:
189 case Instruction::MOVE_FROM16:
190 case Instruction::MOVE_OBJECT_FROM16:
191 return kSelectMove;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700192 case Instruction::CONST:
193 case Instruction::CONST_4:
194 case Instruction::CONST_16:
buzbee311ca162013-02-28 15:56:43 -0800195 return kSelectConst;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700196 case Instruction::GOTO:
197 case Instruction::GOTO_16:
198 case Instruction::GOTO_32:
buzbee311ca162013-02-28 15:56:43 -0800199 return kSelectGoto;
Brian Carlstrom02c8cc62013-07-18 15:54:44 -0700200 default:
201 return kSelectNone;
buzbee311ca162013-02-28 15:56:43 -0800202 }
buzbee311ca162013-02-28 15:56:43 -0800203}
204
Vladimir Markoa1a70742014-03-03 10:28:05 +0000205static constexpr ConditionCode kIfCcZConditionCodes[] = {
206 kCondEq, kCondNe, kCondLt, kCondGe, kCondGt, kCondLe
207};
208
209COMPILE_ASSERT(arraysize(kIfCcZConditionCodes) == Instruction::IF_LEZ - Instruction::IF_EQZ + 1,
210 if_ccz_ccodes_size1);
211
212static constexpr bool IsInstructionIfCcZ(Instruction::Code opcode) {
213 return Instruction::IF_EQZ <= opcode && opcode <= Instruction::IF_LEZ;
214}
215
216static constexpr ConditionCode ConditionCodeForIfCcZ(Instruction::Code opcode) {
217 return kIfCcZConditionCodes[opcode - Instruction::IF_EQZ];
218}
219
220COMPILE_ASSERT(ConditionCodeForIfCcZ(Instruction::IF_EQZ) == kCondEq, check_if_eqz_ccode);
221COMPILE_ASSERT(ConditionCodeForIfCcZ(Instruction::IF_NEZ) == kCondNe, check_if_nez_ccode);
222COMPILE_ASSERT(ConditionCodeForIfCcZ(Instruction::IF_LTZ) == kCondLt, check_if_ltz_ccode);
223COMPILE_ASSERT(ConditionCodeForIfCcZ(Instruction::IF_GEZ) == kCondGe, check_if_gez_ccode);
224COMPILE_ASSERT(ConditionCodeForIfCcZ(Instruction::IF_GTZ) == kCondGt, check_if_gtz_ccode);
225COMPILE_ASSERT(ConditionCodeForIfCcZ(Instruction::IF_LEZ) == kCondLe, check_if_lez_ccode);
226
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700227int MIRGraph::GetSSAUseCount(int s_reg) {
buzbee862a7602013-04-05 10:58:54 -0700228 return raw_use_counts_.Get(s_reg);
buzbee311ca162013-02-28 15:56:43 -0800229}
230
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800231size_t MIRGraph::GetNumAvailableNonSpecialCompilerTemps() {
232 if (num_non_special_compiler_temps_ >= max_available_non_special_compiler_temps_) {
233 return 0;
234 } else {
235 return max_available_non_special_compiler_temps_ - num_non_special_compiler_temps_;
236 }
237}
238
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000239
240// FIXME - will probably need to revisit all uses of this, as type not defined.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800241static const RegLocation temp_loc = {kLocCompilerTemp,
buzbee091cc402014-03-31 10:14:40 -0700242 0, 1 /*defined*/, 0, 0, 0, 0, 0, 1 /*home*/,
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000243 RegStorage(), INVALID_SREG, INVALID_SREG};
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800244
245CompilerTemp* MIRGraph::GetNewCompilerTemp(CompilerTempType ct_type, bool wide) {
246 // There is a limit to the number of non-special temps so check to make sure it wasn't exceeded.
247 if (ct_type == kCompilerTempVR) {
248 size_t available_temps = GetNumAvailableNonSpecialCompilerTemps();
249 if (available_temps <= 0 || (available_temps <= 1 && wide)) {
250 return 0;
251 }
252 }
253
254 CompilerTemp *compiler_temp = static_cast<CompilerTemp *>(arena_->Alloc(sizeof(CompilerTemp),
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000255 kArenaAllocRegAlloc));
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800256
257 // Create the type of temp requested. Special temps need special handling because
258 // they have a specific virtual register assignment.
259 if (ct_type == kCompilerTempSpecialMethodPtr) {
260 DCHECK_EQ(wide, false);
261 compiler_temp->v_reg = static_cast<int>(kVRegMethodPtrBaseReg);
262 compiler_temp->s_reg_low = AddNewSReg(compiler_temp->v_reg);
263
264 // The MIR graph keeps track of the sreg for method pointer specially, so record that now.
265 method_sreg_ = compiler_temp->s_reg_low;
266 } else {
267 DCHECK_EQ(ct_type, kCompilerTempVR);
268
269 // The new non-special compiler temp must receive a unique v_reg with a negative value.
Chao-ying Fu54d36b62014-05-22 17:25:02 -0700270 compiler_temp->v_reg = static_cast<int>(kVRegNonSpecialTempBaseReg) -
271 num_non_special_compiler_temps_;
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800272 compiler_temp->s_reg_low = AddNewSReg(compiler_temp->v_reg);
273 num_non_special_compiler_temps_++;
274
275 if (wide) {
Chao-ying Fu54d36b62014-05-22 17:25:02 -0700276 // Create a new CompilerTemp for the high part.
277 CompilerTemp *compiler_temp_high =
278 static_cast<CompilerTemp *>(arena_->Alloc(sizeof(CompilerTemp), kArenaAllocRegAlloc));
279 compiler_temp_high->v_reg = compiler_temp->v_reg;
280 compiler_temp_high->s_reg_low = compiler_temp->s_reg_low;
281 compiler_temps_.Insert(compiler_temp_high);
282
283 // Ensure that the two registers are consecutive. Since the virtual registers used for temps
284 // grow in a negative fashion, we need the smaller to refer to the low part. Thus, we
285 // redefine the v_reg and s_reg_low.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800286 compiler_temp->v_reg--;
287 int ssa_reg_high = compiler_temp->s_reg_low;
288 compiler_temp->s_reg_low = AddNewSReg(compiler_temp->v_reg);
289 int ssa_reg_low = compiler_temp->s_reg_low;
290
291 // If needed initialize the register location for the high part.
292 // The low part is handled later in this method on a common path.
293 if (reg_location_ != nullptr) {
294 reg_location_[ssa_reg_high] = temp_loc;
295 reg_location_[ssa_reg_high].high_word = 1;
296 reg_location_[ssa_reg_high].s_reg_low = ssa_reg_low;
297 reg_location_[ssa_reg_high].wide = true;
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800298 }
299
300 num_non_special_compiler_temps_++;
301 }
302 }
303
304 // Have we already allocated the register locations?
305 if (reg_location_ != nullptr) {
306 int ssa_reg_low = compiler_temp->s_reg_low;
307 reg_location_[ssa_reg_low] = temp_loc;
308 reg_location_[ssa_reg_low].s_reg_low = ssa_reg_low;
309 reg_location_[ssa_reg_low].wide = wide;
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800310 }
311
312 compiler_temps_.Insert(compiler_temp);
313 return compiler_temp;
314}
buzbee311ca162013-02-28 15:56:43 -0800315
316/* Do some MIR-level extended basic block optimizations */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700317bool MIRGraph::BasicBlockOpt(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800318 if (bb->block_type == kDead) {
319 return true;
320 }
buzbee1da1e2f2013-11-15 13:37:01 -0800321 bool use_lvn = bb->use_lvn;
Vladimir Marko2ac01fc2014-05-22 12:09:08 +0100322 std::unique_ptr<ScopedArenaAllocator> allocator;
Ian Rogers700a4022014-05-19 16:49:03 -0700323 std::unique_ptr<LocalValueNumbering> local_valnum;
buzbee1da1e2f2013-11-15 13:37:01 -0800324 if (use_lvn) {
Vladimir Marko2ac01fc2014-05-22 12:09:08 +0100325 allocator.reset(ScopedArenaAllocator::Create(&cu_->arena_stack));
326 local_valnum.reset(new (allocator.get()) LocalValueNumbering(cu_, allocator.get()));
buzbee1da1e2f2013-11-15 13:37:01 -0800327 }
buzbee311ca162013-02-28 15:56:43 -0800328 while (bb != NULL) {
329 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
330 // TUNING: use the returned value number for CSE.
buzbee1da1e2f2013-11-15 13:37:01 -0800331 if (use_lvn) {
332 local_valnum->GetValueNumber(mir);
333 }
buzbee311ca162013-02-28 15:56:43 -0800334 // Look for interesting opcodes, skip otherwise
335 Instruction::Code opcode = mir->dalvikInsn.opcode;
336 switch (opcode) {
337 case Instruction::CMPL_FLOAT:
338 case Instruction::CMPL_DOUBLE:
339 case Instruction::CMPG_FLOAT:
340 case Instruction::CMPG_DOUBLE:
341 case Instruction::CMP_LONG:
buzbee1fd33462013-03-25 13:40:45 -0700342 if ((cu_->disable_opt & (1 << kBranchFusing)) != 0) {
buzbee311ca162013-02-28 15:56:43 -0800343 // Bitcode doesn't allow this optimization.
344 break;
345 }
346 if (mir->next != NULL) {
347 MIR* mir_next = mir->next;
buzbee311ca162013-02-28 15:56:43 -0800348 // Make sure result of cmp is used by next insn and nowhere else
Vladimir Markoa1a70742014-03-03 10:28:05 +0000349 if (IsInstructionIfCcZ(mir->next->dalvikInsn.opcode) &&
buzbee311ca162013-02-28 15:56:43 -0800350 (mir->ssa_rep->defs[0] == mir_next->ssa_rep->uses[0]) &&
351 (GetSSAUseCount(mir->ssa_rep->defs[0]) == 1)) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000352 mir_next->meta.ccode = ConditionCodeForIfCcZ(mir_next->dalvikInsn.opcode);
Brian Carlstromdf629502013-07-17 22:39:56 -0700353 switch (opcode) {
buzbee311ca162013-02-28 15:56:43 -0800354 case Instruction::CMPL_FLOAT:
355 mir_next->dalvikInsn.opcode =
356 static_cast<Instruction::Code>(kMirOpFusedCmplFloat);
357 break;
358 case Instruction::CMPL_DOUBLE:
359 mir_next->dalvikInsn.opcode =
360 static_cast<Instruction::Code>(kMirOpFusedCmplDouble);
361 break;
362 case Instruction::CMPG_FLOAT:
363 mir_next->dalvikInsn.opcode =
364 static_cast<Instruction::Code>(kMirOpFusedCmpgFloat);
365 break;
366 case Instruction::CMPG_DOUBLE:
367 mir_next->dalvikInsn.opcode =
368 static_cast<Instruction::Code>(kMirOpFusedCmpgDouble);
369 break;
370 case Instruction::CMP_LONG:
371 mir_next->dalvikInsn.opcode =
372 static_cast<Instruction::Code>(kMirOpFusedCmpLong);
373 break;
374 default: LOG(ERROR) << "Unexpected opcode: " << opcode;
375 }
376 mir->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpNop);
377 mir_next->ssa_rep->num_uses = mir->ssa_rep->num_uses;
378 mir_next->ssa_rep->uses = mir->ssa_rep->uses;
379 mir_next->ssa_rep->fp_use = mir->ssa_rep->fp_use;
380 mir_next->ssa_rep->num_defs = 0;
381 mir->ssa_rep->num_uses = 0;
382 mir->ssa_rep->num_defs = 0;
383 }
384 }
385 break;
386 case Instruction::GOTO:
387 case Instruction::GOTO_16:
388 case Instruction::GOTO_32:
389 case Instruction::IF_EQ:
390 case Instruction::IF_NE:
391 case Instruction::IF_LT:
392 case Instruction::IF_GE:
393 case Instruction::IF_GT:
394 case Instruction::IF_LE:
395 case Instruction::IF_EQZ:
396 case Instruction::IF_NEZ:
397 case Instruction::IF_LTZ:
398 case Instruction::IF_GEZ:
399 case Instruction::IF_GTZ:
400 case Instruction::IF_LEZ:
buzbeecbcfaf32013-08-19 07:37:40 -0700401 // If we've got a backwards branch to return, no need to suspend check.
buzbee0d829482013-10-11 15:24:55 -0700402 if ((IsBackedge(bb, bb->taken) && GetBasicBlock(bb->taken)->dominates_return) ||
403 (IsBackedge(bb, bb->fall_through) &&
404 GetBasicBlock(bb->fall_through)->dominates_return)) {
buzbee311ca162013-02-28 15:56:43 -0800405 mir->optimization_flags |= MIR_IGNORE_SUSPEND_CHECK;
406 if (cu_->verbose) {
buzbee0d829482013-10-11 15:24:55 -0700407 LOG(INFO) << "Suppressed suspend check on branch to return at 0x" << std::hex
408 << mir->offset;
buzbee311ca162013-02-28 15:56:43 -0800409 }
410 }
411 break;
412 default:
413 break;
414 }
415 // Is this the select pattern?
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800416 // TODO: flesh out support for Mips. NOTE: llvm's select op doesn't quite work here.
buzbee311ca162013-02-28 15:56:43 -0800417 // TUNING: expand to support IF_xx compare & branches
Nicolas Geoffrayb34f69a2014-03-07 15:28:39 +0000418 if (!cu_->compiler->IsPortable() &&
Serban Constantinescu05e27ff2014-05-28 13:21:45 +0100419 (cu_->instruction_set == kArm64 || cu_->instruction_set == kThumb2 ||
420 cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) &&
Vladimir Markoa1a70742014-03-03 10:28:05 +0000421 IsInstructionIfCcZ(mir->dalvikInsn.opcode)) {
buzbee0d829482013-10-11 15:24:55 -0700422 BasicBlock* ft = GetBasicBlock(bb->fall_through);
buzbee311ca162013-02-28 15:56:43 -0800423 DCHECK(ft != NULL);
buzbee0d829482013-10-11 15:24:55 -0700424 BasicBlock* ft_ft = GetBasicBlock(ft->fall_through);
425 BasicBlock* ft_tk = GetBasicBlock(ft->taken);
buzbee311ca162013-02-28 15:56:43 -0800426
buzbee0d829482013-10-11 15:24:55 -0700427 BasicBlock* tk = GetBasicBlock(bb->taken);
buzbee311ca162013-02-28 15:56:43 -0800428 DCHECK(tk != NULL);
buzbee0d829482013-10-11 15:24:55 -0700429 BasicBlock* tk_ft = GetBasicBlock(tk->fall_through);
430 BasicBlock* tk_tk = GetBasicBlock(tk->taken);
buzbee311ca162013-02-28 15:56:43 -0800431
432 /*
433 * In the select pattern, the taken edge goes to a block that unconditionally
434 * transfers to the rejoin block and the fall_though edge goes to a block that
435 * unconditionally falls through to the rejoin block.
436 */
437 if ((tk_ft == NULL) && (ft_tk == NULL) && (tk_tk == ft_ft) &&
438 (Predecessors(tk) == 1) && (Predecessors(ft) == 1)) {
439 /*
440 * Okay - we have the basic diamond shape. At the very least, we can eliminate the
441 * suspend check on the taken-taken branch back to the join point.
442 */
443 if (SelectKind(tk->last_mir_insn) == kSelectGoto) {
444 tk->last_mir_insn->optimization_flags |= (MIR_IGNORE_SUSPEND_CHECK);
445 }
Serban Constantinescu05e27ff2014-05-28 13:21:45 +0100446
447 // TODO: Add logic for LONG.
buzbee311ca162013-02-28 15:56:43 -0800448 // Are the block bodies something we can handle?
449 if ((ft->first_mir_insn == ft->last_mir_insn) &&
450 (tk->first_mir_insn != tk->last_mir_insn) &&
451 (tk->first_mir_insn->next == tk->last_mir_insn) &&
452 ((SelectKind(ft->first_mir_insn) == kSelectMove) ||
453 (SelectKind(ft->first_mir_insn) == kSelectConst)) &&
454 (SelectKind(ft->first_mir_insn) == SelectKind(tk->first_mir_insn)) &&
455 (SelectKind(tk->last_mir_insn) == kSelectGoto)) {
456 // Almost there. Are the instructions targeting the same vreg?
457 MIR* if_true = tk->first_mir_insn;
458 MIR* if_false = ft->first_mir_insn;
459 // It's possible that the target of the select isn't used - skip those (rare) cases.
460 MIR* phi = FindPhi(tk_tk, if_true->ssa_rep->defs[0]);
461 if ((phi != NULL) && (if_true->dalvikInsn.vA == if_false->dalvikInsn.vA)) {
462 /*
463 * We'll convert the IF_EQZ/IF_NEZ to a SELECT. We need to find the
464 * Phi node in the merge block and delete it (while using the SSA name
465 * of the merge as the target of the SELECT. Delete both taken and
466 * fallthrough blocks, and set fallthrough to merge block.
467 * NOTE: not updating other dataflow info (no longer used at this point).
468 * If this changes, need to update i_dom, etc. here (and in CombineBlocks).
469 */
Vladimir Markoa1a70742014-03-03 10:28:05 +0000470 mir->meta.ccode = ConditionCodeForIfCcZ(mir->dalvikInsn.opcode);
buzbee311ca162013-02-28 15:56:43 -0800471 mir->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpSelect);
472 bool const_form = (SelectKind(if_true) == kSelectConst);
473 if ((SelectKind(if_true) == kSelectMove)) {
474 if (IsConst(if_true->ssa_rep->uses[0]) &&
475 IsConst(if_false->ssa_rep->uses[0])) {
476 const_form = true;
477 if_true->dalvikInsn.vB = ConstantValue(if_true->ssa_rep->uses[0]);
478 if_false->dalvikInsn.vB = ConstantValue(if_false->ssa_rep->uses[0]);
479 }
480 }
481 if (const_form) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800482 /*
483 * TODO: If both constants are the same value, then instead of generating
484 * a select, we should simply generate a const bytecode. This should be
485 * considered after inlining which can lead to CFG of this form.
486 */
buzbee311ca162013-02-28 15:56:43 -0800487 // "true" set val in vB
488 mir->dalvikInsn.vB = if_true->dalvikInsn.vB;
489 // "false" set val in vC
490 mir->dalvikInsn.vC = if_false->dalvikInsn.vB;
491 } else {
492 DCHECK_EQ(SelectKind(if_true), kSelectMove);
493 DCHECK_EQ(SelectKind(if_false), kSelectMove);
buzbee862a7602013-04-05 10:58:54 -0700494 int* src_ssa =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000495 static_cast<int*>(arena_->Alloc(sizeof(int) * 3, kArenaAllocDFInfo));
buzbee311ca162013-02-28 15:56:43 -0800496 src_ssa[0] = mir->ssa_rep->uses[0];
497 src_ssa[1] = if_true->ssa_rep->uses[0];
498 src_ssa[2] = if_false->ssa_rep->uses[0];
499 mir->ssa_rep->uses = src_ssa;
500 mir->ssa_rep->num_uses = 3;
501 }
502 mir->ssa_rep->num_defs = 1;
buzbee862a7602013-04-05 10:58:54 -0700503 mir->ssa_rep->defs =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000504 static_cast<int*>(arena_->Alloc(sizeof(int) * 1, kArenaAllocDFInfo));
buzbee862a7602013-04-05 10:58:54 -0700505 mir->ssa_rep->fp_def =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000506 static_cast<bool*>(arena_->Alloc(sizeof(bool) * 1, kArenaAllocDFInfo));
buzbee311ca162013-02-28 15:56:43 -0800507 mir->ssa_rep->fp_def[0] = if_true->ssa_rep->fp_def[0];
buzbee817e45a2013-05-30 18:59:12 -0700508 // Match type of uses to def.
509 mir->ssa_rep->fp_use =
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700510 static_cast<bool*>(arena_->Alloc(sizeof(bool) * mir->ssa_rep->num_uses,
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000511 kArenaAllocDFInfo));
buzbee817e45a2013-05-30 18:59:12 -0700512 for (int i = 0; i < mir->ssa_rep->num_uses; i++) {
513 mir->ssa_rep->fp_use[i] = mir->ssa_rep->fp_def[0];
514 }
buzbee311ca162013-02-28 15:56:43 -0800515 /*
516 * There is usually a Phi node in the join block for our two cases. If the
517 * Phi node only contains our two cases as input, we will use the result
518 * SSA name of the Phi node as our select result and delete the Phi. If
519 * the Phi node has more than two operands, we will arbitrarily use the SSA
520 * name of the "true" path, delete the SSA name of the "false" path from the
521 * Phi node (and fix up the incoming arc list).
522 */
523 if (phi->ssa_rep->num_uses == 2) {
524 mir->ssa_rep->defs[0] = phi->ssa_rep->defs[0];
525 phi->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpNop);
526 } else {
527 int dead_def = if_false->ssa_rep->defs[0];
528 int live_def = if_true->ssa_rep->defs[0];
529 mir->ssa_rep->defs[0] = live_def;
buzbee0d829482013-10-11 15:24:55 -0700530 BasicBlockId* incoming = phi->meta.phi_incoming;
buzbee311ca162013-02-28 15:56:43 -0800531 for (int i = 0; i < phi->ssa_rep->num_uses; i++) {
532 if (phi->ssa_rep->uses[i] == live_def) {
533 incoming[i] = bb->id;
534 }
535 }
536 for (int i = 0; i < phi->ssa_rep->num_uses; i++) {
537 if (phi->ssa_rep->uses[i] == dead_def) {
538 int last_slot = phi->ssa_rep->num_uses - 1;
539 phi->ssa_rep->uses[i] = phi->ssa_rep->uses[last_slot];
540 incoming[i] = incoming[last_slot];
541 }
542 }
543 }
544 phi->ssa_rep->num_uses--;
buzbee0d829482013-10-11 15:24:55 -0700545 bb->taken = NullBasicBlockId;
buzbee311ca162013-02-28 15:56:43 -0800546 tk->block_type = kDead;
547 for (MIR* tmir = ft->first_mir_insn; tmir != NULL; tmir = tmir->next) {
548 tmir->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpNop);
549 }
550 }
551 }
552 }
553 }
554 }
buzbee1da1e2f2013-11-15 13:37:01 -0800555 bb = ((cu_->disable_opt & (1 << kSuppressExceptionEdges)) != 0) ? NextDominatedBlock(bb) : NULL;
buzbee311ca162013-02-28 15:56:43 -0800556 }
Vladimir Marko2ac01fc2014-05-22 12:09:08 +0100557 if (use_lvn && UNLIKELY(!local_valnum->Good())) {
558 LOG(WARNING) << "LVN overflow in " << PrettyMethod(cu_->method_idx, *cu_->dex_file);
559 }
buzbee311ca162013-02-28 15:56:43 -0800560
buzbee311ca162013-02-28 15:56:43 -0800561 return true;
562}
563
buzbee311ca162013-02-28 15:56:43 -0800564/* Collect stats on number of checks removed */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700565void MIRGraph::CountChecks(struct BasicBlock* bb) {
buzbee862a7602013-04-05 10:58:54 -0700566 if (bb->data_flow_info != NULL) {
567 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
568 if (mir->ssa_rep == NULL) {
569 continue;
buzbee311ca162013-02-28 15:56:43 -0800570 }
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700571 uint64_t df_attributes = GetDataFlowAttributes(mir);
buzbee862a7602013-04-05 10:58:54 -0700572 if (df_attributes & DF_HAS_NULL_CHKS) {
573 checkstats_->null_checks++;
574 if (mir->optimization_flags & MIR_IGNORE_NULL_CHECK) {
575 checkstats_->null_checks_eliminated++;
576 }
577 }
578 if (df_attributes & DF_HAS_RANGE_CHKS) {
579 checkstats_->range_checks++;
580 if (mir->optimization_flags & MIR_IGNORE_RANGE_CHECK) {
581 checkstats_->range_checks_eliminated++;
582 }
buzbee311ca162013-02-28 15:56:43 -0800583 }
584 }
585 }
buzbee311ca162013-02-28 15:56:43 -0800586}
587
588/* Try to make common case the fallthrough path */
buzbee0d829482013-10-11 15:24:55 -0700589bool MIRGraph::LayoutBlocks(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800590 // TODO: For now, just looking for direct throws. Consider generalizing for profile feedback
591 if (!bb->explicit_throw) {
592 return false;
593 }
594 BasicBlock* walker = bb;
595 while (true) {
596 // Check termination conditions
597 if ((walker->block_type == kEntryBlock) || (Predecessors(walker) != 1)) {
598 break;
599 }
buzbee0d829482013-10-11 15:24:55 -0700600 BasicBlock* prev = GetBasicBlock(walker->predecessors->Get(0));
buzbee311ca162013-02-28 15:56:43 -0800601 if (prev->conditional_branch) {
buzbee0d829482013-10-11 15:24:55 -0700602 if (GetBasicBlock(prev->fall_through) == walker) {
buzbee311ca162013-02-28 15:56:43 -0800603 // Already done - return
604 break;
605 }
buzbee0d829482013-10-11 15:24:55 -0700606 DCHECK_EQ(walker, GetBasicBlock(prev->taken));
buzbee311ca162013-02-28 15:56:43 -0800607 // Got one. Flip it and exit
608 Instruction::Code opcode = prev->last_mir_insn->dalvikInsn.opcode;
609 switch (opcode) {
610 case Instruction::IF_EQ: opcode = Instruction::IF_NE; break;
611 case Instruction::IF_NE: opcode = Instruction::IF_EQ; break;
612 case Instruction::IF_LT: opcode = Instruction::IF_GE; break;
613 case Instruction::IF_GE: opcode = Instruction::IF_LT; break;
614 case Instruction::IF_GT: opcode = Instruction::IF_LE; break;
615 case Instruction::IF_LE: opcode = Instruction::IF_GT; break;
616 case Instruction::IF_EQZ: opcode = Instruction::IF_NEZ; break;
617 case Instruction::IF_NEZ: opcode = Instruction::IF_EQZ; break;
618 case Instruction::IF_LTZ: opcode = Instruction::IF_GEZ; break;
619 case Instruction::IF_GEZ: opcode = Instruction::IF_LTZ; break;
620 case Instruction::IF_GTZ: opcode = Instruction::IF_LEZ; break;
621 case Instruction::IF_LEZ: opcode = Instruction::IF_GTZ; break;
622 default: LOG(FATAL) << "Unexpected opcode " << opcode;
623 }
624 prev->last_mir_insn->dalvikInsn.opcode = opcode;
buzbee0d829482013-10-11 15:24:55 -0700625 BasicBlockId t_bb = prev->taken;
buzbee311ca162013-02-28 15:56:43 -0800626 prev->taken = prev->fall_through;
627 prev->fall_through = t_bb;
628 break;
629 }
630 walker = prev;
631 }
632 return false;
633}
634
635/* Combine any basic blocks terminated by instructions that we now know can't throw */
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800636void MIRGraph::CombineBlocks(struct BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800637 // Loop here to allow combining a sequence of blocks
638 while (true) {
639 // Check termination conditions
640 if ((bb->first_mir_insn == NULL)
641 || (bb->data_flow_info == NULL)
642 || (bb->block_type == kExceptionHandling)
643 || (bb->block_type == kExitBlock)
644 || (bb->block_type == kDead)
buzbee0d829482013-10-11 15:24:55 -0700645 || (bb->taken == NullBasicBlockId)
646 || (GetBasicBlock(bb->taken)->block_type != kExceptionHandling)
647 || (bb->successor_block_list_type != kNotUsed)
buzbee311ca162013-02-28 15:56:43 -0800648 || (static_cast<int>(bb->last_mir_insn->dalvikInsn.opcode) != kMirOpCheck)) {
649 break;
650 }
651
652 // Test the kMirOpCheck instruction
653 MIR* mir = bb->last_mir_insn;
654 // Grab the attributes from the paired opcode
655 MIR* throw_insn = mir->meta.throw_insn;
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700656 uint64_t df_attributes = GetDataFlowAttributes(throw_insn);
buzbee311ca162013-02-28 15:56:43 -0800657 bool can_combine = true;
658 if (df_attributes & DF_HAS_NULL_CHKS) {
659 can_combine &= ((throw_insn->optimization_flags & MIR_IGNORE_NULL_CHECK) != 0);
660 }
661 if (df_attributes & DF_HAS_RANGE_CHKS) {
662 can_combine &= ((throw_insn->optimization_flags & MIR_IGNORE_RANGE_CHECK) != 0);
663 }
664 if (!can_combine) {
665 break;
666 }
667 // OK - got one. Combine
buzbee0d829482013-10-11 15:24:55 -0700668 BasicBlock* bb_next = GetBasicBlock(bb->fall_through);
buzbee311ca162013-02-28 15:56:43 -0800669 DCHECK(!bb_next->catch_entry);
670 DCHECK_EQ(Predecessors(bb_next), 1U);
buzbee311ca162013-02-28 15:56:43 -0800671 // Overwrite the kOpCheck insn with the paired opcode
672 DCHECK_EQ(bb_next->first_mir_insn, throw_insn);
673 *bb->last_mir_insn = *throw_insn;
buzbee311ca162013-02-28 15:56:43 -0800674 // Use the successor info from the next block
buzbee0d829482013-10-11 15:24:55 -0700675 bb->successor_block_list_type = bb_next->successor_block_list_type;
676 bb->successor_blocks = bb_next->successor_blocks;
buzbee311ca162013-02-28 15:56:43 -0800677 // Use the ending block linkage from the next block
678 bb->fall_through = bb_next->fall_through;
buzbee0d829482013-10-11 15:24:55 -0700679 GetBasicBlock(bb->taken)->block_type = kDead; // Kill the unused exception block
buzbee311ca162013-02-28 15:56:43 -0800680 bb->taken = bb_next->taken;
681 // Include the rest of the instructions
682 bb->last_mir_insn = bb_next->last_mir_insn;
683 /*
684 * If lower-half of pair of blocks to combine contained a return, move the flag
685 * to the newly combined block.
686 */
687 bb->terminated_by_return = bb_next->terminated_by_return;
688
689 /*
690 * NOTE: we aren't updating all dataflow info here. Should either make sure this pass
691 * happens after uses of i_dominated, dom_frontier or update the dataflow info here.
692 */
693
694 // Kill bb_next and remap now-dead id to parent
695 bb_next->block_type = kDead;
buzbee1fd33462013-03-25 13:40:45 -0700696 block_id_map_.Overwrite(bb_next->id, bb->id);
buzbee311ca162013-02-28 15:56:43 -0800697
698 // Now, loop back and see if we can keep going
699 }
buzbee311ca162013-02-28 15:56:43 -0800700}
701
Vladimir Markobfea9c22014-01-17 17:49:33 +0000702void MIRGraph::EliminateNullChecksAndInferTypesStart() {
703 if ((cu_->disable_opt & (1 << kNullCheckElimination)) == 0) {
704 if (kIsDebugBuild) {
705 AllNodesIterator iter(this);
706 for (BasicBlock* bb = iter.Next(); bb != nullptr; bb = iter.Next()) {
707 CHECK(bb->data_flow_info == nullptr || bb->data_flow_info->ending_check_v == nullptr);
708 }
709 }
710
711 DCHECK(temp_scoped_alloc_.get() == nullptr);
712 temp_scoped_alloc_.reset(ScopedArenaAllocator::Create(&cu_->arena_stack));
713 temp_bit_vector_size_ = GetNumSSARegs();
714 temp_bit_vector_ = new (temp_scoped_alloc_.get()) ArenaBitVector(
715 temp_scoped_alloc_.get(), temp_bit_vector_size_, false, kBitMapTempSSARegisterV);
716 }
717}
718
buzbee1da1e2f2013-11-15 13:37:01 -0800719/*
720 * Eliminate unnecessary null checks for a basic block. Also, while we're doing
721 * an iterative walk go ahead and perform type and size inference.
722 */
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800723bool MIRGraph::EliminateNullChecksAndInferTypes(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800724 if (bb->data_flow_info == NULL) return false;
buzbee1da1e2f2013-11-15 13:37:01 -0800725 bool infer_changed = false;
726 bool do_nce = ((cu_->disable_opt & (1 << kNullCheckElimination)) == 0);
buzbee311ca162013-02-28 15:56:43 -0800727
Vladimir Markobfea9c22014-01-17 17:49:33 +0000728 ArenaBitVector* ssa_regs_to_check = temp_bit_vector_;
buzbee1da1e2f2013-11-15 13:37:01 -0800729 if (do_nce) {
730 /*
731 * Set initial state. Be conservative with catch
732 * blocks and start with no assumptions about null check
733 * status (except for "this").
734 */
735 if ((bb->block_type == kEntryBlock) | bb->catch_entry) {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000736 ssa_regs_to_check->ClearAllBits();
buzbee1da1e2f2013-11-15 13:37:01 -0800737 // Assume all ins are objects.
738 for (uint16_t in_reg = cu_->num_dalvik_registers - cu_->num_ins;
739 in_reg < cu_->num_dalvik_registers; in_reg++) {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000740 ssa_regs_to_check->SetBit(in_reg);
buzbee1da1e2f2013-11-15 13:37:01 -0800741 }
742 if ((cu_->access_flags & kAccStatic) == 0) {
743 // If non-static method, mark "this" as non-null
744 int this_reg = cu_->num_dalvik_registers - cu_->num_ins;
Vladimir Markobfea9c22014-01-17 17:49:33 +0000745 ssa_regs_to_check->ClearBit(this_reg);
buzbee1da1e2f2013-11-15 13:37:01 -0800746 }
747 } else if (bb->predecessors->Size() == 1) {
748 BasicBlock* pred_bb = GetBasicBlock(bb->predecessors->Get(0));
Vladimir Markobfea9c22014-01-17 17:49:33 +0000749 // pred_bb must have already been processed at least once.
750 DCHECK(pred_bb->data_flow_info->ending_check_v != nullptr);
751 ssa_regs_to_check->Copy(pred_bb->data_flow_info->ending_check_v);
buzbee1da1e2f2013-11-15 13:37:01 -0800752 if (pred_bb->block_type == kDalvikByteCode) {
753 // Check to see if predecessor had an explicit null-check.
754 MIR* last_insn = pred_bb->last_mir_insn;
Jean Christophe Beylerb5c9b402014-04-30 14:52:00 -0700755 if (last_insn != nullptr) {
756 Instruction::Code last_opcode = last_insn->dalvikInsn.opcode;
757 if (last_opcode == Instruction::IF_EQZ) {
758 if (pred_bb->fall_through == bb->id) {
759 // The fall-through of a block following a IF_EQZ, set the vA of the IF_EQZ to show that
760 // it can't be null.
761 ssa_regs_to_check->ClearBit(last_insn->ssa_rep->uses[0]);
762 }
763 } else if (last_opcode == Instruction::IF_NEZ) {
764 if (pred_bb->taken == bb->id) {
765 // The taken block following a IF_NEZ, set the vA of the IF_NEZ to show that it can't be
766 // null.
767 ssa_regs_to_check->ClearBit(last_insn->ssa_rep->uses[0]);
768 }
buzbee1da1e2f2013-11-15 13:37:01 -0800769 }
Ian Rogers22fd6a02013-06-13 15:06:54 -0700770 }
771 }
buzbee1da1e2f2013-11-15 13:37:01 -0800772 } else {
773 // Starting state is union of all incoming arcs
774 GrowableArray<BasicBlockId>::Iterator iter(bb->predecessors);
775 BasicBlock* pred_bb = GetBasicBlock(iter.Next());
Vladimir Markobfea9c22014-01-17 17:49:33 +0000776 CHECK(pred_bb != NULL);
777 while (pred_bb->data_flow_info->ending_check_v == nullptr) {
778 pred_bb = GetBasicBlock(iter.Next());
779 // At least one predecessor must have been processed before this bb.
780 DCHECK(pred_bb != nullptr);
781 DCHECK(pred_bb->data_flow_info != nullptr);
782 }
783 ssa_regs_to_check->Copy(pred_bb->data_flow_info->ending_check_v);
buzbee1da1e2f2013-11-15 13:37:01 -0800784 while (true) {
785 pred_bb = GetBasicBlock(iter.Next());
786 if (!pred_bb) break;
Vladimir Markobfea9c22014-01-17 17:49:33 +0000787 DCHECK(pred_bb->data_flow_info != nullptr);
788 if (pred_bb->data_flow_info->ending_check_v == nullptr) {
buzbee1da1e2f2013-11-15 13:37:01 -0800789 continue;
790 }
Vladimir Markobfea9c22014-01-17 17:49:33 +0000791 ssa_regs_to_check->Union(pred_bb->data_flow_info->ending_check_v);
buzbee311ca162013-02-28 15:56:43 -0800792 }
buzbee311ca162013-02-28 15:56:43 -0800793 }
Vladimir Markobfea9c22014-01-17 17:49:33 +0000794 // At this point, ssa_regs_to_check shows which sregs have an object definition with
buzbee1da1e2f2013-11-15 13:37:01 -0800795 // no intervening uses.
buzbee311ca162013-02-28 15:56:43 -0800796 }
797
798 // Walk through the instruction in the block, updating as necessary
799 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
800 if (mir->ssa_rep == NULL) {
801 continue;
802 }
buzbee1da1e2f2013-11-15 13:37:01 -0800803
804 // Propagate type info.
805 infer_changed = InferTypeAndSize(bb, mir, infer_changed);
806 if (!do_nce) {
807 continue;
808 }
809
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700810 uint64_t df_attributes = GetDataFlowAttributes(mir);
buzbee311ca162013-02-28 15:56:43 -0800811
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000812 // Might need a null check?
813 if (df_attributes & DF_HAS_NULL_CHKS) {
814 int src_idx;
815 if (df_attributes & DF_NULL_CHK_1) {
816 src_idx = 1;
817 } else if (df_attributes & DF_NULL_CHK_2) {
818 src_idx = 2;
819 } else {
820 src_idx = 0;
821 }
822 int src_sreg = mir->ssa_rep->uses[src_idx];
Vladimir Markobfea9c22014-01-17 17:49:33 +0000823 if (!ssa_regs_to_check->IsBitSet(src_sreg)) {
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000824 // Eliminate the null check.
825 mir->optimization_flags |= MIR_IGNORE_NULL_CHECK;
826 } else {
827 // Do the null check.
828 mir->optimization_flags &= ~MIR_IGNORE_NULL_CHECK;
829 // Mark s_reg as null-checked
Vladimir Markobfea9c22014-01-17 17:49:33 +0000830 ssa_regs_to_check->ClearBit(src_sreg);
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000831 }
832 }
833
834 if ((df_attributes & DF_A_WIDE) ||
835 (df_attributes & (DF_REF_A | DF_SETS_CONST | DF_NULL_TRANSFER)) == 0) {
836 continue;
837 }
838
839 /*
840 * First, mark all object definitions as requiring null check.
841 * Note: we can't tell if a CONST definition might be used as an object, so treat
842 * them all as object definitions.
843 */
844 if (((df_attributes & (DF_DA | DF_REF_A)) == (DF_DA | DF_REF_A)) ||
845 (df_attributes & DF_SETS_CONST)) {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000846 ssa_regs_to_check->SetBit(mir->ssa_rep->defs[0]);
buzbee4db179d2013-10-23 12:16:39 -0700847 }
848
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000849 // Now, remove mark from all object definitions we know are non-null.
850 if (df_attributes & DF_NON_NULL_DST) {
851 // Mark target of NEW* as non-null
Vladimir Markobfea9c22014-01-17 17:49:33 +0000852 ssa_regs_to_check->ClearBit(mir->ssa_rep->defs[0]);
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000853 }
854
buzbee311ca162013-02-28 15:56:43 -0800855 // Mark non-null returns from invoke-style NEW*
856 if (df_attributes & DF_NON_NULL_RET) {
857 MIR* next_mir = mir->next;
858 // Next should be an MOVE_RESULT_OBJECT
859 if (next_mir &&
860 next_mir->dalvikInsn.opcode == Instruction::MOVE_RESULT_OBJECT) {
861 // Mark as null checked
Vladimir Markobfea9c22014-01-17 17:49:33 +0000862 ssa_regs_to_check->ClearBit(next_mir->ssa_rep->defs[0]);
buzbee311ca162013-02-28 15:56:43 -0800863 } else {
864 if (next_mir) {
865 LOG(WARNING) << "Unexpected opcode following new: " << next_mir->dalvikInsn.opcode;
buzbee0d829482013-10-11 15:24:55 -0700866 } else if (bb->fall_through != NullBasicBlockId) {
buzbee311ca162013-02-28 15:56:43 -0800867 // Look in next basic block
buzbee0d829482013-10-11 15:24:55 -0700868 struct BasicBlock* next_bb = GetBasicBlock(bb->fall_through);
buzbee311ca162013-02-28 15:56:43 -0800869 for (MIR* tmir = next_bb->first_mir_insn; tmir != NULL;
870 tmir =tmir->next) {
buzbee35ba7f32014-05-31 08:59:01 -0700871 if (IsPseudoMirOp(tmir->dalvikInsn.opcode)) {
buzbee311ca162013-02-28 15:56:43 -0800872 continue;
873 }
874 // First non-pseudo should be MOVE_RESULT_OBJECT
875 if (tmir->dalvikInsn.opcode == Instruction::MOVE_RESULT_OBJECT) {
876 // Mark as null checked
Vladimir Markobfea9c22014-01-17 17:49:33 +0000877 ssa_regs_to_check->ClearBit(tmir->ssa_rep->defs[0]);
buzbee311ca162013-02-28 15:56:43 -0800878 } else {
879 LOG(WARNING) << "Unexpected op after new: " << tmir->dalvikInsn.opcode;
880 }
881 break;
882 }
883 }
884 }
885 }
886
887 /*
888 * Propagate nullcheck state on register copies (including
889 * Phi pseudo copies. For the latter, nullcheck state is
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000890 * the "or" of all the Phi's operands.
buzbee311ca162013-02-28 15:56:43 -0800891 */
892 if (df_attributes & (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)) {
893 int tgt_sreg = mir->ssa_rep->defs[0];
894 int operands = (df_attributes & DF_NULL_TRANSFER_0) ? 1 :
895 mir->ssa_rep->num_uses;
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000896 bool needs_null_check = false;
buzbee311ca162013-02-28 15:56:43 -0800897 for (int i = 0; i < operands; i++) {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000898 needs_null_check |= ssa_regs_to_check->IsBitSet(mir->ssa_rep->uses[i]);
buzbee311ca162013-02-28 15:56:43 -0800899 }
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000900 if (needs_null_check) {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000901 ssa_regs_to_check->SetBit(tgt_sreg);
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000902 } else {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000903 ssa_regs_to_check->ClearBit(tgt_sreg);
buzbee311ca162013-02-28 15:56:43 -0800904 }
905 }
buzbee311ca162013-02-28 15:56:43 -0800906 }
907
908 // Did anything change?
Vladimir Markobfea9c22014-01-17 17:49:33 +0000909 bool nce_changed = false;
910 if (do_nce) {
911 if (bb->data_flow_info->ending_check_v == nullptr) {
912 DCHECK(temp_scoped_alloc_.get() != nullptr);
913 bb->data_flow_info->ending_check_v = new (temp_scoped_alloc_.get()) ArenaBitVector(
914 temp_scoped_alloc_.get(), temp_bit_vector_size_, false, kBitMapNullCheck);
915 nce_changed = ssa_regs_to_check->GetHighestBitSet() != -1;
916 bb->data_flow_info->ending_check_v->Copy(ssa_regs_to_check);
Jean Christophe Beylerb5c9b402014-04-30 14:52:00 -0700917 } else if (!ssa_regs_to_check->SameBitsSet(bb->data_flow_info->ending_check_v)) {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000918 nce_changed = true;
919 bb->data_flow_info->ending_check_v->Copy(ssa_regs_to_check);
920 }
buzbee311ca162013-02-28 15:56:43 -0800921 }
buzbee1da1e2f2013-11-15 13:37:01 -0800922 return infer_changed | nce_changed;
buzbee311ca162013-02-28 15:56:43 -0800923}
924
Vladimir Markobfea9c22014-01-17 17:49:33 +0000925void MIRGraph::EliminateNullChecksAndInferTypesEnd() {
926 if ((cu_->disable_opt & (1 << kNullCheckElimination)) == 0) {
927 // Clean up temporaries.
928 temp_bit_vector_size_ = 0u;
929 temp_bit_vector_ = nullptr;
930 AllNodesIterator iter(this);
931 for (BasicBlock* bb = iter.Next(); bb != nullptr; bb = iter.Next()) {
932 if (bb->data_flow_info != nullptr) {
933 bb->data_flow_info->ending_check_v = nullptr;
934 }
935 }
936 DCHECK(temp_scoped_alloc_.get() != nullptr);
937 temp_scoped_alloc_.reset();
938 }
939}
940
941bool MIRGraph::EliminateClassInitChecksGate() {
942 if ((cu_->disable_opt & (1 << kClassInitCheckElimination)) != 0 ||
943 !cu_->mir_graph->HasStaticFieldAccess()) {
944 return false;
945 }
946
947 if (kIsDebugBuild) {
948 AllNodesIterator iter(this);
949 for (BasicBlock* bb = iter.Next(); bb != nullptr; bb = iter.Next()) {
950 CHECK(bb->data_flow_info == nullptr || bb->data_flow_info->ending_check_v == nullptr);
951 }
952 }
953
954 DCHECK(temp_scoped_alloc_.get() == nullptr);
955 temp_scoped_alloc_.reset(ScopedArenaAllocator::Create(&cu_->arena_stack));
956
957 // Each insn we use here has at least 2 code units, offset/2 will be a unique index.
958 const size_t end = (cu_->code_item->insns_size_in_code_units_ + 1u) / 2u;
959 temp_insn_data_ = static_cast<uint16_t*>(
960 temp_scoped_alloc_->Alloc(end * sizeof(*temp_insn_data_), kArenaAllocGrowableArray));
961
962 uint32_t unique_class_count = 0u;
963 {
964 // Get unique_class_count and store indexes in temp_insn_data_ using a map on a nested
965 // ScopedArenaAllocator.
966
967 // Embed the map value in the entry to save space.
968 struct MapEntry {
969 // Map key: the class identified by the declaring dex file and type index.
970 const DexFile* declaring_dex_file;
971 uint16_t declaring_class_idx;
972 // Map value: index into bit vectors of classes requiring initialization checks.
973 uint16_t index;
974 };
975 struct MapEntryComparator {
976 bool operator()(const MapEntry& lhs, const MapEntry& rhs) const {
977 if (lhs.declaring_class_idx != rhs.declaring_class_idx) {
978 return lhs.declaring_class_idx < rhs.declaring_class_idx;
979 }
980 return lhs.declaring_dex_file < rhs.declaring_dex_file;
981 }
982 };
983
Vladimir Markobfea9c22014-01-17 17:49:33 +0000984 ScopedArenaAllocator allocator(&cu_->arena_stack);
Vladimir Marko69f08ba2014-04-11 12:28:11 +0100985 ScopedArenaSet<MapEntry, MapEntryComparator> class_to_index_map(MapEntryComparator(),
986 allocator.Adapter());
Vladimir Markobfea9c22014-01-17 17:49:33 +0000987
988 // First, find all SGET/SPUTs that may need class initialization checks, record INVOKE_STATICs.
989 AllNodesIterator iter(this);
990 for (BasicBlock* bb = iter.Next(); bb != nullptr; bb = iter.Next()) {
991 for (MIR* mir = bb->first_mir_insn; mir != nullptr; mir = mir->next) {
992 DCHECK(bb->data_flow_info != nullptr);
993 if (mir->dalvikInsn.opcode >= Instruction::SGET &&
994 mir->dalvikInsn.opcode <= Instruction::SPUT_SHORT) {
995 const MirSFieldLoweringInfo& field_info = GetSFieldLoweringInfo(mir);
996 uint16_t index = 0xffffu;
997 if (field_info.IsResolved() && !field_info.IsInitialized()) {
998 DCHECK_LT(class_to_index_map.size(), 0xffffu);
999 MapEntry entry = {
1000 field_info.DeclaringDexFile(),
1001 field_info.DeclaringClassIndex(),
1002 static_cast<uint16_t>(class_to_index_map.size())
1003 };
1004 index = class_to_index_map.insert(entry).first->index;
1005 }
1006 // Using offset/2 for index into temp_insn_data_.
1007 temp_insn_data_[mir->offset / 2u] = index;
1008 }
1009 }
1010 }
1011 unique_class_count = static_cast<uint32_t>(class_to_index_map.size());
1012 }
1013
1014 if (unique_class_count == 0u) {
1015 // All SGET/SPUTs refer to initialized classes. Nothing to do.
1016 temp_insn_data_ = nullptr;
1017 temp_scoped_alloc_.reset();
1018 return false;
1019 }
1020
1021 temp_bit_vector_size_ = unique_class_count;
1022 temp_bit_vector_ = new (temp_scoped_alloc_.get()) ArenaBitVector(
1023 temp_scoped_alloc_.get(), temp_bit_vector_size_, false, kBitMapClInitCheck);
1024 DCHECK_GT(temp_bit_vector_size_, 0u);
1025 return true;
1026}
1027
1028/*
1029 * Eliminate unnecessary class initialization checks for a basic block.
1030 */
1031bool MIRGraph::EliminateClassInitChecks(BasicBlock* bb) {
1032 DCHECK_EQ((cu_->disable_opt & (1 << kClassInitCheckElimination)), 0u);
1033 if (bb->data_flow_info == NULL) {
1034 return false;
1035 }
1036
1037 /*
1038 * Set initial state. Be conservative with catch
1039 * blocks and start with no assumptions about class init check status.
1040 */
1041 ArenaBitVector* classes_to_check = temp_bit_vector_;
1042 DCHECK(classes_to_check != nullptr);
1043 if ((bb->block_type == kEntryBlock) | bb->catch_entry) {
1044 classes_to_check->SetInitialBits(temp_bit_vector_size_);
1045 } else if (bb->predecessors->Size() == 1) {
1046 BasicBlock* pred_bb = GetBasicBlock(bb->predecessors->Get(0));
1047 // pred_bb must have already been processed at least once.
1048 DCHECK(pred_bb != nullptr);
1049 DCHECK(pred_bb->data_flow_info != nullptr);
1050 DCHECK(pred_bb->data_flow_info->ending_check_v != nullptr);
1051 classes_to_check->Copy(pred_bb->data_flow_info->ending_check_v);
1052 } else {
1053 // Starting state is union of all incoming arcs
1054 GrowableArray<BasicBlockId>::Iterator iter(bb->predecessors);
1055 BasicBlock* pred_bb = GetBasicBlock(iter.Next());
1056 DCHECK(pred_bb != NULL);
1057 DCHECK(pred_bb->data_flow_info != NULL);
1058 while (pred_bb->data_flow_info->ending_check_v == nullptr) {
1059 pred_bb = GetBasicBlock(iter.Next());
1060 // At least one predecessor must have been processed before this bb.
1061 DCHECK(pred_bb != nullptr);
1062 DCHECK(pred_bb->data_flow_info != nullptr);
1063 }
1064 classes_to_check->Copy(pred_bb->data_flow_info->ending_check_v);
1065 while (true) {
1066 pred_bb = GetBasicBlock(iter.Next());
1067 if (!pred_bb) break;
1068 DCHECK(pred_bb->data_flow_info != nullptr);
1069 if (pred_bb->data_flow_info->ending_check_v == nullptr) {
1070 continue;
1071 }
1072 classes_to_check->Union(pred_bb->data_flow_info->ending_check_v);
1073 }
1074 }
1075 // At this point, classes_to_check shows which classes need clinit checks.
1076
1077 // Walk through the instruction in the block, updating as necessary
1078 for (MIR* mir = bb->first_mir_insn; mir != nullptr; mir = mir->next) {
1079 if (mir->dalvikInsn.opcode >= Instruction::SGET &&
1080 mir->dalvikInsn.opcode <= Instruction::SPUT_SHORT) {
1081 uint16_t index = temp_insn_data_[mir->offset / 2u];
1082 if (index != 0xffffu) {
1083 if (mir->dalvikInsn.opcode >= Instruction::SGET &&
1084 mir->dalvikInsn.opcode <= Instruction::SPUT_SHORT) {
1085 if (!classes_to_check->IsBitSet(index)) {
1086 // Eliminate the class init check.
1087 mir->optimization_flags |= MIR_IGNORE_CLINIT_CHECK;
1088 } else {
1089 // Do the class init check.
1090 mir->optimization_flags &= ~MIR_IGNORE_CLINIT_CHECK;
1091 }
1092 }
1093 // Mark the class as initialized.
1094 classes_to_check->ClearBit(index);
1095 }
1096 }
1097 }
1098
1099 // Did anything change?
1100 bool changed = false;
1101 if (bb->data_flow_info->ending_check_v == nullptr) {
1102 DCHECK(temp_scoped_alloc_.get() != nullptr);
1103 DCHECK(bb->data_flow_info != nullptr);
1104 bb->data_flow_info->ending_check_v = new (temp_scoped_alloc_.get()) ArenaBitVector(
1105 temp_scoped_alloc_.get(), temp_bit_vector_size_, false, kBitMapClInitCheck);
1106 changed = classes_to_check->GetHighestBitSet() != -1;
1107 bb->data_flow_info->ending_check_v->Copy(classes_to_check);
1108 } else if (!classes_to_check->Equal(bb->data_flow_info->ending_check_v)) {
1109 changed = true;
1110 bb->data_flow_info->ending_check_v->Copy(classes_to_check);
1111 }
1112 return changed;
1113}
1114
1115void MIRGraph::EliminateClassInitChecksEnd() {
1116 // Clean up temporaries.
1117 temp_bit_vector_size_ = 0u;
1118 temp_bit_vector_ = nullptr;
1119 AllNodesIterator iter(this);
1120 for (BasicBlock* bb = iter.Next(); bb != nullptr; bb = iter.Next()) {
1121 if (bb->data_flow_info != nullptr) {
1122 bb->data_flow_info->ending_check_v = nullptr;
1123 }
1124 }
1125
1126 DCHECK(temp_insn_data_ != nullptr);
1127 temp_insn_data_ = nullptr;
1128 DCHECK(temp_scoped_alloc_.get() != nullptr);
1129 temp_scoped_alloc_.reset();
1130}
1131
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001132void MIRGraph::ComputeInlineIFieldLoweringInfo(uint16_t field_idx, MIR* invoke, MIR* iget_or_iput) {
1133 uint32_t method_index = invoke->meta.method_lowering_info;
1134 if (temp_bit_vector_->IsBitSet(method_index)) {
1135 iget_or_iput->meta.ifield_lowering_info = temp_insn_data_[method_index];
1136 DCHECK_EQ(field_idx, GetIFieldLoweringInfo(iget_or_iput).FieldIndex());
1137 return;
1138 }
1139
1140 const MirMethodLoweringInfo& method_info = GetMethodLoweringInfo(invoke);
1141 MethodReference target = method_info.GetTargetMethod();
1142 DexCompilationUnit inlined_unit(
1143 cu_, cu_->class_loader, cu_->class_linker, *target.dex_file,
1144 nullptr /* code_item not used */, 0u /* class_def_idx not used */, target.dex_method_index,
1145 0u /* access_flags not used */, nullptr /* verified_method not used */);
1146 MirIFieldLoweringInfo inlined_field_info(field_idx);
1147 MirIFieldLoweringInfo::Resolve(cu_->compiler_driver, &inlined_unit, &inlined_field_info, 1u);
1148 DCHECK(inlined_field_info.IsResolved());
1149
1150 uint32_t field_info_index = ifield_lowering_infos_.Size();
1151 ifield_lowering_infos_.Insert(inlined_field_info);
1152 temp_bit_vector_->SetBit(method_index);
1153 temp_insn_data_[method_index] = field_info_index;
1154 iget_or_iput->meta.ifield_lowering_info = field_info_index;
1155}
1156
1157bool MIRGraph::InlineCallsGate() {
1158 if ((cu_->disable_opt & (1 << kSuppressMethodInlining)) != 0 ||
1159 method_lowering_infos_.Size() == 0u) {
1160 return false;
1161 }
1162 if (cu_->compiler_driver->GetMethodInlinerMap() == nullptr) {
1163 // This isn't the Quick compiler.
1164 return false;
1165 }
1166 return true;
1167}
1168
1169void MIRGraph::InlineCallsStart() {
1170 // Prepare for inlining getters/setters. Since we're inlining at most 1 IGET/IPUT from
1171 // each INVOKE, we can index the data by the MIR::meta::method_lowering_info index.
1172
1173 DCHECK(temp_scoped_alloc_.get() == nullptr);
1174 temp_scoped_alloc_.reset(ScopedArenaAllocator::Create(&cu_->arena_stack));
1175 temp_bit_vector_size_ = method_lowering_infos_.Size();
1176 temp_bit_vector_ = new (temp_scoped_alloc_.get()) ArenaBitVector(
1177 temp_scoped_alloc_.get(), temp_bit_vector_size_, false, kBitMapMisc);
1178 temp_bit_vector_->ClearAllBits();
1179 temp_insn_data_ = static_cast<uint16_t*>(temp_scoped_alloc_->Alloc(
1180 temp_bit_vector_size_ * sizeof(*temp_insn_data_), kArenaAllocGrowableArray));
1181}
1182
1183void MIRGraph::InlineCalls(BasicBlock* bb) {
1184 if (bb->block_type != kDalvikByteCode) {
1185 return;
1186 }
1187 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
buzbee35ba7f32014-05-31 08:59:01 -07001188 if (IsPseudoMirOp(mir->dalvikInsn.opcode)) {
1189 continue;
1190 }
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001191 if (!(Instruction::FlagsOf(mir->dalvikInsn.opcode) & Instruction::kInvoke)) {
1192 continue;
1193 }
1194 const MirMethodLoweringInfo& method_info = GetMethodLoweringInfo(mir);
1195 if (!method_info.FastPath()) {
1196 continue;
1197 }
1198 InvokeType sharp_type = method_info.GetSharpType();
1199 if ((sharp_type != kDirect) &&
1200 (sharp_type != kStatic || method_info.NeedsClassInitialization())) {
1201 continue;
1202 }
1203 DCHECK(cu_->compiler_driver->GetMethodInlinerMap() != nullptr);
1204 MethodReference target = method_info.GetTargetMethod();
1205 if (cu_->compiler_driver->GetMethodInlinerMap()->GetMethodInliner(target.dex_file)
1206 ->GenInline(this, bb, mir, target.dex_method_index)) {
1207 if (cu_->verbose) {
1208 LOG(INFO) << "In \"" << PrettyMethod(cu_->method_idx, *cu_->dex_file)
1209 << "\" @0x" << std::hex << mir->offset
1210 << " inlined " << method_info.GetInvokeType() << " (" << sharp_type << ") call to \""
1211 << PrettyMethod(target.dex_method_index, *target.dex_file) << "\"";
1212 }
1213 }
1214 }
1215}
1216
1217void MIRGraph::InlineCallsEnd() {
1218 DCHECK(temp_insn_data_ != nullptr);
1219 temp_insn_data_ = nullptr;
1220 DCHECK(temp_bit_vector_ != nullptr);
1221 temp_bit_vector_ = nullptr;
1222 DCHECK(temp_scoped_alloc_.get() != nullptr);
1223 temp_scoped_alloc_.reset();
1224}
1225
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001226void MIRGraph::DumpCheckStats() {
buzbee311ca162013-02-28 15:56:43 -08001227 Checkstats* stats =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +00001228 static_cast<Checkstats*>(arena_->Alloc(sizeof(Checkstats), kArenaAllocDFInfo));
buzbee1fd33462013-03-25 13:40:45 -07001229 checkstats_ = stats;
buzbee56c71782013-09-05 17:13:19 -07001230 AllNodesIterator iter(this);
buzbee311ca162013-02-28 15:56:43 -08001231 for (BasicBlock* bb = iter.Next(); bb != NULL; bb = iter.Next()) {
1232 CountChecks(bb);
1233 }
1234 if (stats->null_checks > 0) {
1235 float eliminated = static_cast<float>(stats->null_checks_eliminated);
1236 float checks = static_cast<float>(stats->null_checks);
1237 LOG(INFO) << "Null Checks: " << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
1238 << stats->null_checks_eliminated << " of " << stats->null_checks << " -> "
1239 << (eliminated/checks) * 100.0 << "%";
1240 }
1241 if (stats->range_checks > 0) {
1242 float eliminated = static_cast<float>(stats->range_checks_eliminated);
1243 float checks = static_cast<float>(stats->range_checks);
1244 LOG(INFO) << "Range Checks: " << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
1245 << stats->range_checks_eliminated << " of " << stats->range_checks << " -> "
1246 << (eliminated/checks) * 100.0 << "%";
1247 }
1248}
1249
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001250bool MIRGraph::BuildExtendedBBList(struct BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -08001251 if (bb->visited) return false;
1252 if (!((bb->block_type == kEntryBlock) || (bb->block_type == kDalvikByteCode)
1253 || (bb->block_type == kExitBlock))) {
1254 // Ignore special blocks
1255 bb->visited = true;
1256 return false;
1257 }
1258 // Must be head of extended basic block.
1259 BasicBlock* start_bb = bb;
buzbee0d829482013-10-11 15:24:55 -07001260 extended_basic_blocks_.push_back(bb->id);
buzbee311ca162013-02-28 15:56:43 -08001261 bool terminated_by_return = false;
buzbee1da1e2f2013-11-15 13:37:01 -08001262 bool do_local_value_numbering = false;
buzbee311ca162013-02-28 15:56:43 -08001263 // Visit blocks strictly dominated by this head.
1264 while (bb != NULL) {
1265 bb->visited = true;
1266 terminated_by_return |= bb->terminated_by_return;
buzbee1da1e2f2013-11-15 13:37:01 -08001267 do_local_value_numbering |= bb->use_lvn;
buzbee311ca162013-02-28 15:56:43 -08001268 bb = NextDominatedBlock(bb);
1269 }
buzbee1da1e2f2013-11-15 13:37:01 -08001270 if (terminated_by_return || do_local_value_numbering) {
1271 // Do lvn for all blocks in this extended set.
buzbee311ca162013-02-28 15:56:43 -08001272 bb = start_bb;
1273 while (bb != NULL) {
buzbee1da1e2f2013-11-15 13:37:01 -08001274 bb->use_lvn = do_local_value_numbering;
1275 bb->dominates_return = terminated_by_return;
buzbee311ca162013-02-28 15:56:43 -08001276 bb = NextDominatedBlock(bb);
1277 }
1278 }
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001279 return false; // Not iterative - return value will be ignored
buzbee311ca162013-02-28 15:56:43 -08001280}
1281
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001282void MIRGraph::BasicBlockOptimization() {
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001283 if ((cu_->disable_opt & (1 << kSuppressExceptionEdges)) != 0) {
1284 ClearAllVisitedFlags();
1285 PreOrderDfsIterator iter2(this);
1286 for (BasicBlock* bb = iter2.Next(); bb != NULL; bb = iter2.Next()) {
1287 BuildExtendedBBList(bb);
buzbee311ca162013-02-28 15:56:43 -08001288 }
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001289 // Perform extended basic block optimizations.
1290 for (unsigned int i = 0; i < extended_basic_blocks_.size(); i++) {
1291 BasicBlockOpt(GetBasicBlock(extended_basic_blocks_[i]));
1292 }
1293 } else {
1294 PreOrderDfsIterator iter(this);
1295 for (BasicBlock* bb = iter.Next(); bb != NULL; bb = iter.Next()) {
1296 BasicBlockOpt(bb);
1297 }
buzbee311ca162013-02-28 15:56:43 -08001298 }
1299}
1300
1301} // namespace art