blob: 401e3d5f93e5c11a2365ae5248dc131b3405d3c1 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
24#include "dex/backend.h"
25#include "dex/growable_array.h"
26#include "dex/arena_allocator.h"
27#include "driver/compiler_driver.h"
Ian Rogers96faf5b2013-08-09 22:05:32 -070028#include "leb128_encoder.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070029#include "safe_map.h"
30
31namespace art {
32
33// Set to 1 to measure cost of suspend check.
34#define NO_SUSPEND 0
35
36#define IS_BINARY_OP (1ULL << kIsBinaryOp)
37#define IS_BRANCH (1ULL << kIsBranch)
38#define IS_IT (1ULL << kIsIT)
39#define IS_LOAD (1ULL << kMemLoad)
40#define IS_QUAD_OP (1ULL << kIsQuadOp)
41#define IS_QUIN_OP (1ULL << kIsQuinOp)
42#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
43#define IS_STORE (1ULL << kMemStore)
44#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
45#define IS_UNARY_OP (1ULL << kIsUnaryOp)
46#define NEEDS_FIXUP (1ULL << kPCRelFixup)
47#define NO_OPERAND (1ULL << kNoOperand)
48#define REG_DEF0 (1ULL << kRegDef0)
49#define REG_DEF1 (1ULL << kRegDef1)
50#define REG_DEFA (1ULL << kRegDefA)
51#define REG_DEFD (1ULL << kRegDefD)
52#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
53#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
54#define REG_DEF_LIST0 (1ULL << kRegDefList0)
55#define REG_DEF_LIST1 (1ULL << kRegDefList1)
56#define REG_DEF_LR (1ULL << kRegDefLR)
57#define REG_DEF_SP (1ULL << kRegDefSP)
58#define REG_USE0 (1ULL << kRegUse0)
59#define REG_USE1 (1ULL << kRegUse1)
60#define REG_USE2 (1ULL << kRegUse2)
61#define REG_USE3 (1ULL << kRegUse3)
62#define REG_USE4 (1ULL << kRegUse4)
63#define REG_USEA (1ULL << kRegUseA)
64#define REG_USEC (1ULL << kRegUseC)
65#define REG_USED (1ULL << kRegUseD)
66#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
67#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
68#define REG_USE_LIST0 (1ULL << kRegUseList0)
69#define REG_USE_LIST1 (1ULL << kRegUseList1)
70#define REG_USE_LR (1ULL << kRegUseLR)
71#define REG_USE_PC (1ULL << kRegUsePC)
72#define REG_USE_SP (1ULL << kRegUseSP)
73#define SETS_CCODES (1ULL << kSetsCCodes)
74#define USES_CCODES (1ULL << kUsesCCodes)
75
76// Common combo register usage patterns.
77#define REG_DEF01 (REG_DEF0 | REG_DEF1)
78#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
79#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
80#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
81#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
82#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
83#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
84#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
85#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
86#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
87#define REG_USE012 (REG_USE01 | REG_USE2)
88#define REG_USE014 (REG_USE01 | REG_USE4)
89#define REG_USE01 (REG_USE0 | REG_USE1)
90#define REG_USE02 (REG_USE0 | REG_USE2)
91#define REG_USE12 (REG_USE1 | REG_USE2)
92#define REG_USE23 (REG_USE2 | REG_USE3)
93
94struct BasicBlock;
95struct CallInfo;
96struct CompilationUnit;
97struct MIR;
98struct RegLocation;
99struct RegisterInfo;
100class MIRGraph;
101class Mir2Lir;
102
103typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
104 const MethodReference& target_method,
105 uint32_t method_idx, uintptr_t direct_code,
106 uintptr_t direct_method, InvokeType type);
107
108typedef std::vector<uint8_t> CodeBuffer;
109
110
111struct LIR {
112 int offset; // Offset of this instruction.
113 int dalvik_offset; // Offset of Dalvik opcode.
114 LIR* next;
115 LIR* prev;
116 LIR* target;
117 int opcode;
118 int operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
119 struct {
120 bool is_nop:1; // LIR is optimized away.
121 bool pcRelFixup:1; // May need pc-relative fixup.
122 unsigned int size:5; // Note: size is in bytes.
123 unsigned int unused:25;
124 } flags;
125 int alias_info; // For Dalvik register & litpool disambiguation.
126 uint64_t use_mask; // Resource mask for use.
127 uint64_t def_mask; // Resource mask for def.
128};
129
130// Target-specific initialization.
131Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
132 ArenaAllocator* const arena);
133Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
134 ArenaAllocator* const arena);
135Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
136 ArenaAllocator* const arena);
137
138// Utility macros to traverse the LIR list.
139#define NEXT_LIR(lir) (lir->next)
140#define PREV_LIR(lir) (lir->prev)
141
142// Defines for alias_info (tracks Dalvik register references).
143#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
144#define DECODE_ALIAS_INFO_WIDE_FLAG (0x80000000)
145#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
146#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
147
148// Common resource macros.
149#define ENCODE_CCODE (1ULL << kCCode)
150#define ENCODE_FP_STATUS (1ULL << kFPStatus)
151
152// Abstract memory locations.
153#define ENCODE_DALVIK_REG (1ULL << kDalvikReg)
154#define ENCODE_LITERAL (1ULL << kLiteral)
155#define ENCODE_HEAP_REF (1ULL << kHeapRef)
156#define ENCODE_MUST_NOT_ALIAS (1ULL << kMustNotAlias)
157
158#define ENCODE_ALL (~0ULL)
159#define ENCODE_MEM (ENCODE_DALVIK_REG | ENCODE_LITERAL | \
160 ENCODE_HEAP_REF | ENCODE_MUST_NOT_ALIAS)
buzbeec729a6b2013-09-14 16:04:31 -0700161
162// Mask to denote sreg as the start of a double. Must not interfere with low 16 bits.
163#define STARTING_DOUBLE_SREG 0x10000
164
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700165// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
167#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
168#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
169#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
170#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
171#define is_pseudo_opcode(opcode) (static_cast<int>(opcode) < 0)
172
173class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700174 public:
175 struct SwitchTable {
176 int offset;
177 const uint16_t* table; // Original dex table.
178 int vaddr; // Dalvik offset of switch opcode.
179 LIR* anchor; // Reference instruction for relative offsets.
180 LIR** targets; // Array of case targets.
181 };
182
183 struct FillArrayData {
184 int offset;
185 const uint16_t* table; // Original dex table.
186 int size;
187 int vaddr; // Dalvik offset of FILL_ARRAY_DATA opcode.
188 };
189
190 /* Static register use counts */
191 struct RefCounts {
192 int count;
193 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700194 };
195
196 /*
197 * Data structure tracking the mapping between a Dalvik register (pair) and a
198 * native register (pair). The idea is to reuse the previously loaded value
199 * if possible, otherwise to keep the value in a native register as long as
200 * possible.
201 */
202 struct RegisterInfo {
203 int reg; // Reg number
204 bool in_use; // Has it been allocated?
205 bool is_temp; // Can allocate as temp?
206 bool pair; // Part of a register pair?
207 int partner; // If pair, other reg of pair.
208 bool live; // Is there an associated SSA name?
209 bool dirty; // If live, is it dirty?
210 int s_reg; // Name of live value.
211 LIR *def_start; // Starting inst in last def sequence.
212 LIR *def_end; // Ending inst in last def sequence.
213 };
214
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700215 struct RegisterPool {
216 int num_core_regs;
217 RegisterInfo *core_regs;
218 int next_core_reg;
219 int num_fp_regs;
220 RegisterInfo *FPRegs;
221 int next_fp_reg;
222 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700223
224 struct PromotionMap {
225 RegLocationType core_location:3;
226 uint8_t core_reg;
227 RegLocationType fp_location:3;
228 uint8_t FpReg;
229 bool first_in_pair;
230 };
231
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700232 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700233
234 int32_t s4FromSwitchData(const void* switch_data) {
235 return *reinterpret_cast<const int32_t*>(switch_data);
236 }
237
238 RegisterClass oat_reg_class_by_size(OpSize size) {
239 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
Brian Carlstromdf629502013-07-17 22:39:56 -0700240 size == kSignedByte) ? kCoreReg : kAnyReg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700241 }
242
243 size_t CodeBufferSizeInBytes() {
244 return code_buffer_.size() / sizeof(code_buffer_[0]);
245 }
246
247 // Shared by all targets - implemented in codegen_util.cc
248 void AppendLIR(LIR* lir);
249 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
250 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
251
252 int ComputeFrameSize();
253 virtual void Materialize();
254 virtual CompiledMethod* GetCompiledMethod();
255 void MarkSafepointPC(LIR* inst);
Ian Rogers9b297bf2013-09-06 11:11:25 -0700256 bool FastInstance(uint32_t field_idx, bool is_put, int* field_offset, bool* is_volatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700257 void SetupResourceMasks(LIR* lir);
258 void AssembleLIR();
259 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
260 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
261 void SetupRegMask(uint64_t* mask, int reg);
262 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
263 void DumpPromotionMap();
264 void CodegenDump();
265 LIR* RawLIR(int dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
266 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
267 LIR* NewLIR0(int opcode);
268 LIR* NewLIR1(int opcode, int dest);
269 LIR* NewLIR2(int opcode, int dest, int src1);
270 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
271 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
272 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
273 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
274 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
275 LIR* AddWordData(LIR* *constant_list_p, int value);
276 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
277 void ProcessSwitchTables();
278 void DumpSparseSwitchTable(const uint16_t* table);
279 void DumpPackedSwitchTable(const uint16_t* table);
buzbee252254b2013-09-08 16:20:53 -0700280 void MarkBoundary(int offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700281 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700282 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700283 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
284 bool IsInexpensiveConstant(RegLocation rl_src);
285 ConditionCode FlipComparisonOrder(ConditionCode before);
286 void DumpMappingTable(const char* table_name, const std::string& descriptor,
287 const std::string& name, const std::string& signature,
288 const std::vector<uint32_t>& v);
289 void InstallLiteralPools();
290 void InstallSwitchTables();
291 void InstallFillArrayData();
292 bool VerifyCatchEntries();
293 void CreateMappingTables();
294 void CreateNativeGcMap();
295 int AssignLiteralOffset(int offset);
296 int AssignSwitchTablesOffset(int offset);
297 int AssignFillArrayDataOffset(int offset);
298 int AssignInsnOffsets();
299 void AssignOffsets();
300 LIR* InsertCaseLabel(int vaddr, int keyVal);
301 void MarkPackedCaseLabels(Mir2Lir::SwitchTable *tab_rec);
302 void MarkSparseCaseLabels(Mir2Lir::SwitchTable *tab_rec);
303
304 // Shared by all targets - implemented in local_optimizations.cc
305 void ConvertMemOpIntoMove(LIR* orig_lir, int dest, int src);
306 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
307 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
308 void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700309
310 // Shared by all targets - implemented in ralloc_util.cc
311 int GetSRegHi(int lowSreg);
312 bool oat_live_out(int s_reg);
313 int oatSSASrc(MIR* mir, int num);
314 void SimpleRegAlloc();
315 void ResetRegPool();
316 void CompilerInitPool(RegisterInfo* regs, int* reg_nums, int num);
317 void DumpRegPool(RegisterInfo* p, int num_regs);
318 void DumpCoreRegPool();
319 void DumpFpRegPool();
320 /* Mark a temp register as dead. Does not affect allocation state. */
321 void Clobber(int reg) {
322 ClobberBody(GetRegInfo(reg));
323 }
324 void ClobberSRegBody(RegisterInfo* p, int num_regs, int s_reg);
325 void ClobberSReg(int s_reg);
326 int SRegToPMap(int s_reg);
327 void RecordCorePromotion(int reg, int s_reg);
328 int AllocPreservedCoreReg(int s_reg);
329 void RecordFpPromotion(int reg, int s_reg);
buzbeec729a6b2013-09-14 16:04:31 -0700330 int AllocPreservedSingle(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700331 int AllocPreservedDouble(int s_reg);
buzbeec729a6b2013-09-14 16:04:31 -0700332 int AllocTempBody(RegisterInfo* p, int num_regs, int* next_temp, bool required);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700333 int AllocTempDouble();
334 int AllocFreeTemp();
335 int AllocTemp();
336 int AllocTempFloat();
337 RegisterInfo* AllocLiveBody(RegisterInfo* p, int num_regs, int s_reg);
338 RegisterInfo* AllocLive(int s_reg, int reg_class);
339 void FreeTemp(int reg);
340 RegisterInfo* IsLive(int reg);
341 RegisterInfo* IsTemp(int reg);
342 RegisterInfo* IsPromoted(int reg);
343 bool IsDirty(int reg);
344 void LockTemp(int reg);
345 void ResetDef(int reg);
346 void NullifyRange(LIR *start, LIR *finish, int s_reg1, int s_reg2);
347 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
348 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
349 RegLocation WideToNarrow(RegLocation rl);
350 void ResetDefLoc(RegLocation rl);
351 void ResetDefLocWide(RegLocation rl);
352 void ResetDefTracking();
353 void ClobberAllRegs();
354 void FlushAllRegsBody(RegisterInfo* info, int num_regs);
355 void FlushAllRegs();
356 bool RegClassMatches(int reg_class, int reg);
357 void MarkLive(int reg, int s_reg);
358 void MarkTemp(int reg);
359 void UnmarkTemp(int reg);
360 void MarkPair(int low_reg, int high_reg);
361 void MarkClean(RegLocation loc);
362 void MarkDirty(RegLocation loc);
363 void MarkInUse(int reg);
364 void CopyRegInfo(int new_reg, int old_reg);
365 bool CheckCorePoolSanity();
366 RegLocation UpdateLoc(RegLocation loc);
367 RegLocation UpdateLocWide(RegLocation loc);
368 RegLocation UpdateRawLoc(RegLocation loc);
369 RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
370 RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
buzbeec729a6b2013-09-14 16:04:31 -0700371 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700372 void DumpCounts(const RefCounts* arr, int size, const char* msg);
373 void DoPromotion();
374 int VRegOffset(int v_reg);
375 int SRegOffset(int s_reg);
376 RegLocation GetReturnWide(bool is_double);
377 RegLocation GetReturn(bool is_float);
buzbeebd663de2013-09-10 15:41:31 -0700378 RegisterInfo* GetRegInfo(int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700379
380 // Shared by all targets - implemented in gen_common.cc.
buzbee11b63d12013-08-27 07:34:17 -0700381 bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700382 RegLocation rl_src, RegLocation rl_dest, int lit);
383 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
384 void HandleSuspendLaunchPads();
385 void HandleIntrinsicLaunchPads();
386 void HandleThrowLaunchPads();
387 void GenBarrier();
388 LIR* GenCheck(ConditionCode c_code, ThrowKind kind);
389 LIR* GenImmedCheck(ConditionCode c_code, int reg, int imm_val,
390 ThrowKind kind);
391 LIR* GenNullCheck(int s_reg, int m_reg, int opt_flags);
392 LIR* GenRegRegCheck(ConditionCode c_code, int reg1, int reg2,
393 ThrowKind kind);
394 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
395 RegLocation rl_src2, LIR* taken, LIR* fall_through);
396 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
397 LIR* taken, LIR* fall_through);
398 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
399 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
400 RegLocation rl_src);
401 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
402 RegLocation rl_src);
403 void GenFilledNewArray(CallInfo* info);
404 void GenSput(uint32_t field_idx, RegLocation rl_src,
405 bool is_long_or_double, bool is_object);
406 void GenSget(uint32_t field_idx, RegLocation rl_dest,
407 bool is_long_or_double, bool is_object);
408 void GenIGet(uint32_t field_idx, int opt_flags, OpSize size,
409 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
410 void GenIPut(uint32_t field_idx, int opt_flags, OpSize size,
411 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
412 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
413 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
414 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
415 void GenThrow(RegLocation rl_src);
416 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest,
417 RegLocation rl_src);
418 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx,
419 RegLocation rl_src);
420 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
421 RegLocation rl_src1, RegLocation rl_src2);
422 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
423 RegLocation rl_src1, RegLocation rl_shift);
424 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
425 RegLocation rl_src1, RegLocation rl_src2);
426 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
427 RegLocation rl_src, int lit);
428 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
429 RegLocation rl_src1, RegLocation rl_src2);
Ian Rogers468532e2013-08-05 10:56:33 -0700430 void GenConversionCall(ThreadOffset func_offset, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700431 RegLocation rl_src);
432 void GenSuspendTest(int opt_flags);
433 void GenSuspendTestAndBranch(int opt_flags, LIR* target);
434
435 // Shared by all targets - implemented in gen_invoke.cc.
Ian Rogers468532e2013-08-05 10:56:33 -0700436 int CallHelperSetup(ThreadOffset helper_offset);
437 LIR* CallHelper(int r_tgt, ThreadOffset helper_offset, bool safepoint_pc);
438 void CallRuntimeHelperImm(ThreadOffset helper_offset, int arg0, bool safepoint_pc);
439 void CallRuntimeHelperReg(ThreadOffset helper_offset, int arg0, bool safepoint_pc);
440 void CallRuntimeHelperRegLocation(ThreadOffset helper_offset, RegLocation arg0,
441 bool safepoint_pc);
442 void CallRuntimeHelperImmImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700443 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700444 void CallRuntimeHelperImmRegLocation(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700445 RegLocation arg1, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700446 void CallRuntimeHelperRegLocationImm(ThreadOffset helper_offset, RegLocation arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700447 int arg1, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700448 void CallRuntimeHelperImmReg(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700449 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700450 void CallRuntimeHelperRegImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700451 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700452 void CallRuntimeHelperImmMethod(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700453 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700454 void CallRuntimeHelperRegLocationRegLocation(ThreadOffset helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700455 RegLocation arg0, RegLocation arg1,
456 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700457 void CallRuntimeHelperRegReg(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700458 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700459 void CallRuntimeHelperRegRegImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700460 int arg2, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700461 void CallRuntimeHelperImmMethodRegLocation(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700462 RegLocation arg2, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700463 void CallRuntimeHelperImmMethodImm(ThreadOffset helper_offset, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700464 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700465 void CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700466 int arg0, RegLocation arg1, RegLocation arg2,
467 bool safepoint_pc);
468 void GenInvoke(CallInfo* info);
469 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
470 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
471 NextCallInsn next_call_insn,
472 const MethodReference& target_method,
473 uint32_t vtable_idx,
474 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
475 bool skip_this);
476 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
477 NextCallInsn next_call_insn,
478 const MethodReference& target_method,
479 uint32_t vtable_idx,
480 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
481 bool skip_this);
482 RegLocation InlineTarget(CallInfo* info);
483 RegLocation InlineTargetWide(CallInfo* info);
484
485 bool GenInlinedCharAt(CallInfo* info);
486 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
487 bool GenInlinedAbsInt(CallInfo* info);
488 bool GenInlinedAbsLong(CallInfo* info);
489 bool GenInlinedFloatCvt(CallInfo* info);
490 bool GenInlinedDoubleCvt(CallInfo* info);
491 bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
492 bool GenInlinedStringCompareTo(CallInfo* info);
493 bool GenInlinedCurrentThread(CallInfo* info);
494 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
495 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
496 bool is_volatile, bool is_ordered);
497 bool GenIntrinsic(CallInfo* info);
498 int LoadArgRegs(CallInfo* info, int call_state,
499 NextCallInsn next_call_insn,
500 const MethodReference& target_method,
501 uint32_t vtable_idx,
502 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
503 bool skip_this);
504
505 // Shared by all targets - implemented in gen_loadstore.cc.
506 RegLocation LoadCurrMethod();
507 void LoadCurrMethodDirect(int r_tgt);
508 LIR* LoadConstant(int r_dest, int value);
509 LIR* LoadWordDisp(int rBase, int displacement, int r_dest);
510 RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
511 RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
512 void LoadValueDirect(RegLocation rl_src, int r_dest);
513 void LoadValueDirectFixed(RegLocation rl_src, int r_dest);
514 void LoadValueDirectWide(RegLocation rl_src, int reg_lo, int reg_hi);
515 void LoadValueDirectWideFixed(RegLocation rl_src, int reg_lo, int reg_hi);
516 LIR* StoreWordDisp(int rBase, int displacement, int r_src);
517 void StoreValue(RegLocation rl_dest, RegLocation rl_src);
518 void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
519
520 // Shared by all targets - implemented in mir_to_lir.cc.
521 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
522 void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
523 bool MethodBlockCodeGen(BasicBlock* bb);
524 void SpecialMIR2LIR(SpecialCaseHandler special_case);
525 void MethodMIR2LIR();
526
527
528
529 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -0700530 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700531 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -0700532 virtual int LoadHelper(ThreadOffset offset) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700533 virtual LIR* LoadBaseDisp(int rBase, int displacement, int r_dest, OpSize size, int s_reg) = 0;
534 virtual LIR* LoadBaseDispWide(int rBase, int displacement, int r_dest_lo, int r_dest_hi,
535 int s_reg) = 0;
536 virtual LIR* LoadBaseIndexed(int rBase, int r_index, int r_dest, int scale, OpSize size) = 0;
537 virtual LIR* LoadBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
538 int r_dest, int r_dest_hi, OpSize size, int s_reg) = 0;
539 virtual LIR* LoadConstantNoClobber(int r_dest, int value) = 0;
540 virtual LIR* LoadConstantWide(int r_dest_lo, int r_dest_hi, int64_t value) = 0;
541 virtual LIR* StoreBaseDisp(int rBase, int displacement, int r_src, OpSize size) = 0;
542 virtual LIR* StoreBaseDispWide(int rBase, int displacement, int r_src_lo, int r_src_hi) = 0;
543 virtual LIR* StoreBaseIndexed(int rBase, int r_index, int r_src, int scale, OpSize size) = 0;
544 virtual LIR* StoreBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
545 int r_src, int r_src_hi, OpSize size, int s_reg) = 0;
546 virtual void MarkGCCard(int val_reg, int tgt_addr_reg) = 0;
547
548 // Required for target - register utilities.
549 virtual bool IsFpReg(int reg) = 0;
550 virtual bool SameRegType(int reg1, int reg2) = 0;
551 virtual int AllocTypedTemp(bool fp_hint, int reg_class) = 0;
552 virtual int AllocTypedTempPair(bool fp_hint, int reg_class) = 0;
553 virtual int S2d(int low_reg, int high_reg) = 0;
554 virtual int TargetReg(SpecialTargetRegister reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700555 virtual RegLocation GetReturnAlt() = 0;
556 virtual RegLocation GetReturnWideAlt() = 0;
557 virtual RegLocation LocCReturn() = 0;
558 virtual RegLocation LocCReturnDouble() = 0;
559 virtual RegLocation LocCReturnFloat() = 0;
560 virtual RegLocation LocCReturnWide() = 0;
561 virtual uint32_t FpRegMask() = 0;
562 virtual uint64_t GetRegMaskCommon(int reg) = 0;
563 virtual void AdjustSpillMask() = 0;
564 virtual void ClobberCalleeSave() = 0;
565 virtual void FlushReg(int reg) = 0;
566 virtual void FlushRegWide(int reg1, int reg2) = 0;
567 virtual void FreeCallTemps() = 0;
568 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free) = 0;
569 virtual void LockCallTemps() = 0;
570 virtual void MarkPreservedSingle(int v_reg, int reg) = 0;
571 virtual void CompilerInitializeRegAlloc() = 0;
572
573 // Required for target - miscellaneous.
574 virtual AssemblerStatus AssembleInstructions(uintptr_t start_addr) = 0;
575 virtual void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix) = 0;
576 virtual void SetupTargetResourceMasks(LIR* lir) = 0;
577 virtual const char* GetTargetInstFmt(int opcode) = 0;
578 virtual const char* GetTargetInstName(int opcode) = 0;
579 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
580 virtual uint64_t GetPCUseDefEncoding() = 0;
581 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
582 virtual int GetInsnSize(LIR* lir) = 0;
583 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
584
585 // Required for target - Dalvik-level generators.
586 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
587 RegLocation rl_src1, RegLocation rl_src2) = 0;
588 virtual void GenMulLong(RegLocation rl_dest, RegLocation rl_src1,
589 RegLocation rl_src2) = 0;
590 virtual void GenAddLong(RegLocation rl_dest, RegLocation rl_src1,
591 RegLocation rl_src2) = 0;
592 virtual void GenAndLong(RegLocation rl_dest, RegLocation rl_src1,
593 RegLocation rl_src2) = 0;
594 virtual void GenArithOpDouble(Instruction::Code opcode,
595 RegLocation rl_dest, RegLocation rl_src1,
596 RegLocation rl_src2) = 0;
597 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
598 RegLocation rl_src1, RegLocation rl_src2) = 0;
599 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
600 RegLocation rl_src1, RegLocation rl_src2) = 0;
601 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
602 RegLocation rl_src) = 0;
603 virtual bool GenInlinedCas32(CallInfo* info, bool need_write_barrier) = 0;
604 virtual bool GenInlinedMinMaxInt(CallInfo* info, bool is_min) = 0;
605 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
606 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
607 virtual void GenOrLong(RegLocation rl_dest, RegLocation rl_src1,
608 RegLocation rl_src2) = 0;
609 virtual void GenSubLong(RegLocation rl_dest, RegLocation rl_src1,
610 RegLocation rl_src2) = 0;
611 virtual void GenXorLong(RegLocation rl_dest, RegLocation rl_src1,
612 RegLocation rl_src2) = 0;
613 virtual LIR* GenRegMemCheck(ConditionCode c_code, int reg1, int base,
614 int offset, ThrowKind kind) = 0;
615 virtual RegLocation GenDivRem(RegLocation rl_dest, int reg_lo, int reg_hi,
616 bool is_div) = 0;
617 virtual RegLocation GenDivRemLit(RegLocation rl_dest, int reg_lo, int lit,
618 bool is_div) = 0;
619 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
620 RegLocation rl_src2) = 0;
621 virtual void GenDivZeroCheck(int reg_lo, int reg_hi) = 0;
622 virtual void GenEntrySequence(RegLocation* ArgLocs,
623 RegLocation rl_method) = 0;
624 virtual void GenExitSequence() = 0;
625 virtual void GenFillArrayData(uint32_t table_offset,
626 RegLocation rl_src) = 0;
627 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias,
628 bool is_double) = 0;
629 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
630 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
631 virtual void GenMemBarrier(MemBarrierKind barrier_kind) = 0;
632 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src) = 0;
633 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src) = 0;
634 virtual void GenMoveException(RegLocation rl_dest) = 0;
635 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
636 RegLocation rl_result, int lit, int first_bit,
637 int second_bit) = 0;
638 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
639 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
640 virtual void GenPackedSwitch(MIR* mir, uint32_t table_offset,
641 RegLocation rl_src) = 0;
642 virtual void GenSparseSwitch(MIR* mir, uint32_t table_offset,
643 RegLocation rl_src) = 0;
644 virtual void GenSpecialCase(BasicBlock* bb, MIR* mir,
645 SpecialCaseHandler special_case) = 0;
646 virtual void GenArrayObjPut(int opt_flags, RegLocation rl_array,
647 RegLocation rl_index, RegLocation rl_src, int scale) = 0;
648 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
649 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
650 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
651 RegLocation rl_index, RegLocation rl_src, int scale) = 0;
652 virtual void GenShiftImmOpLong(Instruction::Code opcode,
653 RegLocation rl_dest, RegLocation rl_src1,
654 RegLocation rl_shift) = 0;
655
656 // Required for target - single operation generators.
657 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
658 virtual LIR* OpCmpBranch(ConditionCode cond, int src1, int src2,
659 LIR* target) = 0;
660 virtual LIR* OpCmpImmBranch(ConditionCode cond, int reg, int check_value,
661 LIR* target) = 0;
662 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
663 virtual LIR* OpDecAndBranch(ConditionCode c_code, int reg,
664 LIR* target) = 0;
665 virtual LIR* OpFpRegCopy(int r_dest, int r_src) = 0;
666 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
667 virtual LIR* OpMem(OpKind op, int rBase, int disp) = 0;
668 virtual LIR* OpPcRelLoad(int reg, LIR* target) = 0;
669 virtual LIR* OpReg(OpKind op, int r_dest_src) = 0;
670 virtual LIR* OpRegCopy(int r_dest, int r_src) = 0;
671 virtual LIR* OpRegCopyNoInsert(int r_dest, int r_src) = 0;
672 virtual LIR* OpRegImm(OpKind op, int r_dest_src1, int value) = 0;
673 virtual LIR* OpRegMem(OpKind op, int r_dest, int rBase, int offset) = 0;
674 virtual LIR* OpRegReg(OpKind op, int r_dest_src1, int r_src2) = 0;
675 virtual LIR* OpRegRegImm(OpKind op, int r_dest, int r_src1, int value) = 0;
676 virtual LIR* OpRegRegReg(OpKind op, int r_dest, int r_src1,
677 int r_src2) = 0;
678 virtual LIR* OpTestSuspend(LIR* target) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -0700679 virtual LIR* OpThreadMem(OpKind op, ThreadOffset thread_offset) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700680 virtual LIR* OpVldm(int rBase, int count) = 0;
681 virtual LIR* OpVstm(int rBase, int count) = 0;
682 virtual void OpLea(int rBase, int reg1, int reg2, int scale,
683 int offset) = 0;
684 virtual void OpRegCopyWide(int dest_lo, int dest_hi, int src_lo,
685 int src_hi) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -0700686 virtual void OpTlsCmp(ThreadOffset offset, int val) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700687 virtual bool InexpensiveConstantInt(int32_t value) = 0;
688 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
689 virtual bool InexpensiveConstantLong(int64_t value) = 0;
690 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
691
692 // Temp workaround
693 void Workaround7250540(RegLocation rl_dest, int value);
694
695 protected:
696 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
697
698 CompilationUnit* GetCompilationUnit() {
699 return cu_;
700 }
701
702 private:
703 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
704 RegLocation rl_src);
705 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
706 bool type_known_abstract, bool use_declaring_class,
707 bool can_assume_type_is_in_dex_cache,
708 uint32_t type_idx, RegLocation rl_dest,
709 RegLocation rl_src);
710
711 void ClobberBody(RegisterInfo* p);
712 void ResetDefBody(RegisterInfo* p) {
713 p->def_start = NULL;
714 p->def_end = NULL;
715 }
716
717 public:
718 // TODO: add accessors for these.
719 LIR* literal_list_; // Constants.
720 LIR* method_literal_list_; // Method literals requiring patching.
721 LIR* code_literal_list_; // Code literals requiring patching.
722
723 protected:
724 CompilationUnit* const cu_;
725 MIRGraph* const mir_graph_;
726 GrowableArray<SwitchTable*> switch_tables_;
727 GrowableArray<FillArrayData*> fill_array_data_;
728 GrowableArray<LIR*> throw_launchpads_;
729 GrowableArray<LIR*> suspend_launchpads_;
730 GrowableArray<LIR*> intrinsic_launchpads_;
buzbeebd663de2013-09-10 15:41:31 -0700731 GrowableArray<RegisterInfo*> tempreg_info_;
732 GrowableArray<RegisterInfo*> reginfo_map_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700733 /*
734 * Holds mapping from native PC to dex PC for safepoints where we may deoptimize.
735 * Native PC is on the return address of the safepointed operation. Dex PC is for
736 * the instruction being executed at the safepoint.
737 */
738 std::vector<uint32_t> pc2dex_mapping_table_;
739 /*
740 * Holds mapping from Dex PC to native PC for catch entry points. Native PC and Dex PC
741 * immediately preceed the instruction.
742 */
743 std::vector<uint32_t> dex2pc_mapping_table_;
744 int data_offset_; // starting offset of literal pool.
745 int total_size_; // header + code size.
746 LIR* block_label_list_;
747 PromotionMap* promotion_map_;
748 /*
749 * TODO: The code generation utilities don't have a built-in
750 * mechanism to propagate the original Dalvik opcode address to the
751 * associated generated instructions. For the trace compiler, this wasn't
752 * necessary because the interpreter handled all throws and debugging
753 * requests. For now we'll handle this by placing the Dalvik offset
754 * in the CompilationUnit struct before codegen for each instruction.
755 * The low-level LIR creation utilites will pull it from here. Rework this.
756 */
757 int current_dalvik_offset_;
758 RegisterPool* reg_pool_;
759 /*
760 * Sanity checking for the register temp tracking. The same ssa
761 * name should never be associated with one temp register per
762 * instruction compilation.
763 */
764 int live_sreg_;
765 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -0700766 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
767 UnsignedLeb128EncodingVector encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700768 std::vector<uint32_t> core_vmap_table_;
769 std::vector<uint32_t> fp_vmap_table_;
770 std::vector<uint8_t> native_gc_map_;
771 int num_core_spills_;
772 int num_fp_spills_;
773 int frame_size_;
774 unsigned int core_spill_mask_;
775 unsigned int fp_spill_mask_;
776 LIR* first_lir_insn_;
777 LIR* last_lir_insn_;
778}; // Class Mir2Lir
779
780} // namespace art
781
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700782#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_