blob: 4004fbbefd401232264c301b7441e8c604f99e62 [file] [log] [blame]
buzbee67bf8852011-08-17 17:51:35 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_SRC_COMPILER_CODEGEN_ARM_ARMLIR_H_
18#define ART_SRC_COMPILER_CODEGEN_ARM_ARMLIR_H_
19
20#include "../../Dalvik.h"
21#include "../../CompilerInternals.h"
22
Elliott Hughes11d1b0c2012-01-23 16:57:47 -080023namespace art {
24
buzbeec0ecd652011-09-25 18:11:54 -070025// Set to 1 to measure cost of suspend check
26#define NO_SUSPEND 0
27
buzbee67bf8852011-08-17 17:51:35 -070028/*
29 * Runtime register usage conventions.
30 *
31 * r0-r3: Argument registers in both Dalvik and C/C++ conventions.
32 * However, for Dalvik->Dalvik calls we'll pass the target's Method*
33 * pointer in r0 as a hidden arg0. Otherwise used as codegen scratch
34 * registers.
35 * r0-r1: As in C/C++ r0 is 32-bit return register and r0/r1 is 64-bit
buzbee44b412b2012-02-04 08:50:53 -080036 * r4 : (rSUSPEND) is reserved (suspend check/debugger assist)
buzbee67bf8852011-08-17 17:51:35 -070037 * r5 : Callee save (promotion target)
38 * r6 : Callee save (promotion target)
39 * r7 : Callee save (promotion target)
40 * r8 : Callee save (promotion target)
41 * r9 : (rSELF) is reserved (pointer to thread-local storage)
42 * r10 : Callee save (promotion target)
43 * r11 : Callee save (promotion target)
44 * r12 : Scratch, may be trashed by linkage stubs
45 * r13 : (sp) is reserved
46 * r14 : (lr) is reserved
47 * r15 : (pc) is reserved
48 *
49 * 5 core temps that codegen can use (r0, r1, r2, r3, r12)
50 * 7 core registers that can be used for promotion
51 *
52 * Floating pointer registers
53 * s0-s31
54 * d0-d15, where d0={s0,s1}, d1={s2,s3}, ... , d15={s30,s31}
55 *
56 * s16-s31 (d8-d15) preserved across C calls
57 * s0-s15 (d0-d7) trashed across C calls
58 *
59 * s0-s15/d0-d7 used as codegen temp/scratch
60 * s16-s31/d8-d31 can be used for promotion.
61 *
62 * Calling convention
63 * o On a call to a Dalvik method, pass target's Method* in r0
64 * o r1-r3 will be used for up to the first 3 words of arguments
65 * o Arguments past the first 3 words will be placed in appropriate
66 * out slots by the caller.
67 * o If a 64-bit argument would span the register/memory argument
68 * boundary, it will instead be fully passed in the frame.
69 * o Maintain a 16-byte stack alignment
70 *
71 * Stack frame diagram (stack grows down, higher addresses at top):
72 *
73 * +------------------------+
74 * | IN[ins-1] | {Note: resides in caller's frame}
75 * | . |
76 * | IN[0] |
77 * | caller's Method* |
78 * +========================+ {Note: start of callee's frame}
79 * | spill region | {variable sized - will include lr if non-leaf.}
80 * +------------------------+
81 * | ...filler word... | {Note: used as 2nd word of V[locals-1] if long]
82 * +------------------------+
83 * | V[locals-1] |
84 * | V[locals-2] |
85 * | . |
86 * | . |
87 * | V[1] |
88 * | V[0] |
89 * +------------------------+
90 * | 0 to 3 words padding |
91 * +------------------------+
92 * | OUT[outs-1] |
93 * | OUT[outs-2] |
94 * | . |
95 * | OUT[0] |
96 * | curMethod* | <<== sp w/ 16-byte alignment
97 * +========================+
98 */
99
100/* Offset to distingish FP regs */
101#define FP_REG_OFFSET 32
102/* Offset to distinguish DP FP regs */
103#define FP_DOUBLE 64
buzbeebbaf8942011-10-02 13:08:29 -0700104/* First FP callee save */
105#define FP_CALLEE_SAVE_BASE 16
buzbee67bf8852011-08-17 17:51:35 -0700106/* Reg types */
107#define REGTYPE(x) (x & (FP_REG_OFFSET | FP_DOUBLE))
108#define FPREG(x) ((x & FP_REG_OFFSET) == FP_REG_OFFSET)
109#define LOWREG(x) ((x & 0x7) == x)
110#define DOUBLEREG(x) ((x & FP_DOUBLE) == FP_DOUBLE)
111#define SINGLEREG(x) (FPREG(x) && !DOUBLEREG(x))
112/*
113 * Note: the low register of a floating point pair is sufficient to
114 * create the name of a double, but require both names to be passed to
115 * allow for asserts to verify that the pair is consecutive if significant
116 * rework is done in this area. Also, it is a good reminder in the calling
117 * code that reg locations always describe doubles as a pair of singles.
118 */
119#define S2D(x,y) ((x) | FP_DOUBLE)
120/* Mask to strip off fp flags */
121#define FP_REG_MASK (FP_REG_OFFSET-1)
122/* non-existent Dalvik register */
123#define vNone (-1)
124/* non-existant physical register */
125#define rNone (-1)
126
127/* RegisterLocation templates return values (r0, or r0/r1) */
buzbee2cfc6392012-05-07 14:51:40 -0700128#define LOC_C_RETURN {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, r0, INVALID_REG,\
129 INVALID_SREG, INVALID_SREG}
130#define LOC_C_RETURN_WIDE {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, r0, r1, \
131 INVALID_SREG, INVALID_SREG}
Ian Rogersf7d9ad32012-03-13 18:45:39 -0700132#define LOC_C_RETURN_FLOAT LOC_C_RETURN
133#define LOC_C_RETURN_WIDE_DOUBLE LOC_C_RETURN_WIDE
buzbee67bf8852011-08-17 17:51:35 -0700134
Elliott Hughes719ace42012-03-09 18:06:03 -0800135enum ResourceEncodingPos {
Bill Buzbeea114add2012-05-03 15:00:40 -0700136 kGPReg0 = 0,
137 kRegSP = 13,
138 kRegLR = 14,
139 kRegPC = 15,
140 kFPReg0 = 16,
141 kFPReg16 = 32,
142 kRegEnd = 48,
143 kCCode = kRegEnd,
144 kFPStatus, // FP status word
145 // The following four bits are for memory disambiguation
146 kDalvikReg, // 1 Dalvik Frame (can be fully disambiguated)
147 kLiteral, // 2 Literal pool (can be fully disambiguated)
148 kHeapRef, // 3 Somewhere on the heap (alias with any other heap)
149 kMustNotAlias, // 4 Guaranteed to be non-alias (eg *(r6+x))
Elliott Hughes719ace42012-03-09 18:06:03 -0800150};
buzbee67bf8852011-08-17 17:51:35 -0700151
152#define ENCODE_REG_LIST(N) ((u8) N)
153#define ENCODE_REG_SP (1ULL << kRegSP)
154#define ENCODE_REG_LR (1ULL << kRegLR)
155#define ENCODE_REG_PC (1ULL << kRegPC)
156#define ENCODE_CCODE (1ULL << kCCode)
157#define ENCODE_FP_STATUS (1ULL << kFPStatus)
158#define ENCODE_REG_FPCS_LIST(N) ((u8)N << kFPReg16)
159
160/* Abstract memory locations */
161#define ENCODE_DALVIK_REG (1ULL << kDalvikReg)
162#define ENCODE_LITERAL (1ULL << kLiteral)
163#define ENCODE_HEAP_REF (1ULL << kHeapRef)
164#define ENCODE_MUST_NOT_ALIAS (1ULL << kMustNotAlias)
165
166#define ENCODE_ALL (~0ULL)
167#define ENCODE_MEM (ENCODE_DALVIK_REG | ENCODE_LITERAL | \
Bill Buzbeea114add2012-05-03 15:00:40 -0700168 ENCODE_HEAP_REF | ENCODE_MUST_NOT_ALIAS)
buzbee67bf8852011-08-17 17:51:35 -0700169
170#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
171#define DECODE_ALIAS_INFO_WIDE(X) ((X & 0x80000000) ? 1 : 0)
172
buzbee67bf8852011-08-17 17:51:35 -0700173/*
174 * Annotate special-purpose core registers:
buzbee67bf8852011-08-17 17:51:35 -0700175 * - ARM architecture: r13sp, r14lr, and r15pc
176 *
177 * rPC, rFP, and rSELF are for architecture-independent code to use.
178 */
Elliott Hughes719ace42012-03-09 18:06:03 -0800179enum NativeRegisterPool {
Bill Buzbeea114add2012-05-03 15:00:40 -0700180 r0 = 0,
181 r1 = 1,
182 r2 = 2,
183 r3 = 3,
184 rSUSPEND = 4,
185 r5 = 5,
186 r6 = 6,
187 r7 = 7,
188 r8 = 8,
189 rSELF = 9,
190 r10 = 10,
191 r11 = 11,
192 r12 = 12,
193 r13sp = 13,
194 rSP = 13,
195 r14lr = 14,
196 rLR = 14,
197 r15pc = 15,
198 rPC = 15,
199 fr0 = 0 + FP_REG_OFFSET,
200 fr1 = 1 + FP_REG_OFFSET,
201 fr2 = 2 + FP_REG_OFFSET,
202 fr3 = 3 + FP_REG_OFFSET,
203 fr4 = 4 + FP_REG_OFFSET,
204 fr5 = 5 + FP_REG_OFFSET,
205 fr6 = 6 + FP_REG_OFFSET,
206 fr7 = 7 + FP_REG_OFFSET,
207 fr8 = 8 + FP_REG_OFFSET,
208 fr9 = 9 + FP_REG_OFFSET,
209 fr10 = 10 + FP_REG_OFFSET,
210 fr11 = 11 + FP_REG_OFFSET,
211 fr12 = 12 + FP_REG_OFFSET,
212 fr13 = 13 + FP_REG_OFFSET,
213 fr14 = 14 + FP_REG_OFFSET,
214 fr15 = 15 + FP_REG_OFFSET,
215 fr16 = 16 + FP_REG_OFFSET,
216 fr17 = 17 + FP_REG_OFFSET,
217 fr18 = 18 + FP_REG_OFFSET,
218 fr19 = 19 + FP_REG_OFFSET,
219 fr20 = 20 + FP_REG_OFFSET,
220 fr21 = 21 + FP_REG_OFFSET,
221 fr22 = 22 + FP_REG_OFFSET,
222 fr23 = 23 + FP_REG_OFFSET,
223 fr24 = 24 + FP_REG_OFFSET,
224 fr25 = 25 + FP_REG_OFFSET,
225 fr26 = 26 + FP_REG_OFFSET,
226 fr27 = 27 + FP_REG_OFFSET,
227 fr28 = 28 + FP_REG_OFFSET,
228 fr29 = 29 + FP_REG_OFFSET,
229 fr30 = 30 + FP_REG_OFFSET,
230 fr31 = 31 + FP_REG_OFFSET,
231 dr0 = fr0 + FP_DOUBLE,
232 dr1 = fr2 + FP_DOUBLE,
233 dr2 = fr4 + FP_DOUBLE,
234 dr3 = fr6 + FP_DOUBLE,
235 dr4 = fr8 + FP_DOUBLE,
236 dr5 = fr10 + FP_DOUBLE,
237 dr6 = fr12 + FP_DOUBLE,
238 dr7 = fr14 + FP_DOUBLE,
239 dr8 = fr16 + FP_DOUBLE,
240 dr9 = fr18 + FP_DOUBLE,
241 dr10 = fr20 + FP_DOUBLE,
242 dr11 = fr22 + FP_DOUBLE,
243 dr12 = fr24 + FP_DOUBLE,
244 dr13 = fr26 + FP_DOUBLE,
245 dr14 = fr28 + FP_DOUBLE,
246 dr15 = fr30 + FP_DOUBLE,
Elliott Hughes719ace42012-03-09 18:06:03 -0800247};
buzbee67bf8852011-08-17 17:51:35 -0700248
buzbee31a4a6f2012-02-28 15:36:15 -0800249/* Target-independent aliases */
250#define rARG0 r0
251#define rARG1 r1
252#define rARG2 r2
253#define rARG3 r3
254#define rRET0 r0
255#define rRET1 r1
buzbee0398c422012-03-02 15:22:47 -0800256#define rINVOKE_TGT rLR
buzbee31a4a6f2012-02-28 15:36:15 -0800257
buzbee67bf8852011-08-17 17:51:35 -0700258/* Shift encodings */
Elliott Hughes719ace42012-03-09 18:06:03 -0800259enum ArmShiftEncodings {
Bill Buzbeea114add2012-05-03 15:00:40 -0700260 kArmLsl = 0x0,
261 kArmLsr = 0x1,
262 kArmAsr = 0x2,
263 kArmRor = 0x3
Elliott Hughes719ace42012-03-09 18:06:03 -0800264};
buzbee67bf8852011-08-17 17:51:35 -0700265
266/* Thumb condition encodings */
Elliott Hughes719ace42012-03-09 18:06:03 -0800267enum ArmConditionCode {
Bill Buzbeea114add2012-05-03 15:00:40 -0700268 kArmCondEq = 0x0, /* 0000 */
269 kArmCondNe = 0x1, /* 0001 */
270 kArmCondCs = 0x2, /* 0010 */
271 kArmCondCc = 0x3, /* 0011 */
272 kArmCondMi = 0x4, /* 0100 */
273 kArmCondPl = 0x5, /* 0101 */
274 kArmCondVs = 0x6, /* 0110 */
275 kArmCondVc = 0x7, /* 0111 */
276 kArmCondHi = 0x8, /* 1000 */
277 kArmCondLs = 0x9, /* 1001 */
278 kArmCondGe = 0xa, /* 1010 */
279 kArmCondLt = 0xb, /* 1011 */
280 kArmCondGt = 0xc, /* 1100 */
281 kArmCondLe = 0xd, /* 1101 */
282 kArmCondAl = 0xe, /* 1110 */
283 kArmCondNv = 0xf, /* 1111 */
Elliott Hughes719ace42012-03-09 18:06:03 -0800284};
buzbee67bf8852011-08-17 17:51:35 -0700285
286#define isPseudoOpcode(opcode) ((int)(opcode) < 0)
287
288/*
289 * The following enum defines the list of supported Thumb instructions by the
Ian Rogersde797832012-03-06 10:18:10 -0800290 * assembler. Their corresponding EncodingMap positions will be defined in
291 * Assemble.cc.
buzbee67bf8852011-08-17 17:51:35 -0700292 */
Elliott Hughes719ace42012-03-09 18:06:03 -0800293enum ArmOpcode {
Bill Buzbeea114add2012-05-03 15:00:40 -0700294 kPseudoIntrinsicRetry = -16,
295 kPseudoSuspendTarget = -15,
296 kPseudoThrowTarget = -14,
297 kPseudoCaseLabel = -13,
298 kPseudoMethodEntry = -12,
299 kPseudoMethodExit = -11,
300 kPseudoBarrier = -10,
301 kPseudoExtended = -9,
302 kPseudoSSARep = -8,
303 kPseudoEntryBlock = -7,
304 kPseudoExitBlock = -6,
305 kPseudoTargetLabel = -5,
306 kPseudoDalvikByteCodeBoundary = -4,
307 kPseudoPseudoAlign4 = -3,
308 kPseudoEHBlockLabel = -2,
309 kPseudoNormalBlockLabel = -1,
310 /************************************************************************/
311 kArm16BitData, /* DATA [0] rd[15..0] */
312 kThumbAdcRR, /* adc [0100000101] rm[5..3] rd[2..0] */
313 kThumbAddRRI3, /* add(1) [0001110] imm_3[8..6] rn[5..3] rd[2..0]*/
314 kThumbAddRI8, /* add(2) [00110] rd[10..8] imm_8[7..0] */
315 kThumbAddRRR, /* add(3) [0001100] rm[8..6] rn[5..3] rd[2..0] */
316 kThumbAddRRLH, /* add(4) [01000100] H12[01] rm[5..3] rd[2..0] */
317 kThumbAddRRHL, /* add(4) [01001000] H12[10] rm[5..3] rd[2..0] */
318 kThumbAddRRHH, /* add(4) [01001100] H12[11] rm[5..3] rd[2..0] */
319 kThumbAddPcRel, /* add(5) [10100] rd[10..8] imm_8[7..0] */
320 kThumbAddSpRel, /* add(6) [10101] rd[10..8] imm_8[7..0] */
321 kThumbAddSpI7, /* add(7) [101100000] imm_7[6..0] */
322 kThumbAndRR, /* and [0100000000] rm[5..3] rd[2..0] */
323 kThumbAsrRRI5, /* asr(1) [00010] imm_5[10..6] rm[5..3] rd[2..0] */
324 kThumbAsrRR, /* asr(2) [0100000100] rs[5..3] rd[2..0] */
325 kThumbBCond, /* b(1) [1101] cond[11..8] offset_8[7..0] */
326 kThumbBUncond, /* b(2) [11100] offset_11[10..0] */
327 kThumbBicRR, /* bic [0100001110] rm[5..3] rd[2..0] */
328 kThumbBkpt, /* bkpt [10111110] imm_8[7..0] */
329 kThumbBlx1, /* blx(1) [111] H[10] offset_11[10..0] */
330 kThumbBlx2, /* blx(1) [111] H[01] offset_11[10..0] */
331 kThumbBl1, /* blx(1) [111] H[10] offset_11[10..0] */
332 kThumbBl2, /* blx(1) [111] H[11] offset_11[10..0] */
333 kThumbBlxR, /* blx(2) [010001111] rm[6..3] [000] */
334 kThumbBx, /* bx [010001110] H2[6..6] rm[5..3] SBZ[000] */
335 kThumbCmnRR, /* cmn [0100001011] rm[5..3] rd[2..0] */
336 kThumbCmpRI8, /* cmp(1) [00101] rn[10..8] imm_8[7..0] */
337 kThumbCmpRR, /* cmp(2) [0100001010] rm[5..3] rd[2..0] */
338 kThumbCmpLH, /* cmp(3) [01000101] H12[01] rm[5..3] rd[2..0] */
339 kThumbCmpHL, /* cmp(3) [01000110] H12[10] rm[5..3] rd[2..0] */
340 kThumbCmpHH, /* cmp(3) [01000111] H12[11] rm[5..3] rd[2..0] */
341 kThumbEorRR, /* eor [0100000001] rm[5..3] rd[2..0] */
342 kThumbLdmia, /* ldmia [11001] rn[10..8] reglist [7..0] */
343 kThumbLdrRRI5, /* ldr(1) [01101] imm_5[10..6] rn[5..3] rd[2..0] */
344 kThumbLdrRRR, /* ldr(2) [0101100] rm[8..6] rn[5..3] rd[2..0] */
345 kThumbLdrPcRel, /* ldr(3) [01001] rd[10..8] imm_8[7..0] */
346 kThumbLdrSpRel, /* ldr(4) [10011] rd[10..8] imm_8[7..0] */
347 kThumbLdrbRRI5, /* ldrb(1) [01111] imm_5[10..6] rn[5..3] rd[2..0] */
348 kThumbLdrbRRR, /* ldrb(2) [0101110] rm[8..6] rn[5..3] rd[2..0] */
349 kThumbLdrhRRI5, /* ldrh(1) [10001] imm_5[10..6] rn[5..3] rd[2..0] */
350 kThumbLdrhRRR, /* ldrh(2) [0101101] rm[8..6] rn[5..3] rd[2..0] */
351 kThumbLdrsbRRR, /* ldrsb [0101011] rm[8..6] rn[5..3] rd[2..0] */
352 kThumbLdrshRRR, /* ldrsh [0101111] rm[8..6] rn[5..3] rd[2..0] */
353 kThumbLslRRI5, /* lsl(1) [00000] imm_5[10..6] rm[5..3] rd[2..0] */
354 kThumbLslRR, /* lsl(2) [0100000010] rs[5..3] rd[2..0] */
355 kThumbLsrRRI5, /* lsr(1) [00001] imm_5[10..6] rm[5..3] rd[2..0] */
356 kThumbLsrRR, /* lsr(2) [0100000011] rs[5..3] rd[2..0] */
357 kThumbMovImm, /* mov(1) [00100] rd[10..8] imm_8[7..0] */
358 kThumbMovRR, /* mov(2) [0001110000] rn[5..3] rd[2..0] */
359 kThumbMovRR_H2H, /* mov(3) [01000111] H12[11] rm[5..3] rd[2..0] */
360 kThumbMovRR_H2L, /* mov(3) [01000110] H12[01] rm[5..3] rd[2..0] */
361 kThumbMovRR_L2H, /* mov(3) [01000101] H12[10] rm[5..3] rd[2..0] */
362 kThumbMul, /* mul [0100001101] rm[5..3] rd[2..0] */
363 kThumbMvn, /* mvn [0100001111] rm[5..3] rd[2..0] */
364 kThumbNeg, /* neg [0100001001] rm[5..3] rd[2..0] */
365 kThumbOrr, /* orr [0100001100] rm[5..3] rd[2..0] */
366 kThumbPop, /* pop [1011110] r[8..8] rl[7..0] */
367 kThumbPush, /* push [1011010] r[8..8] rl[7..0] */
368 kThumbRorRR, /* ror [0100000111] rs[5..3] rd[2..0] */
369 kThumbSbc, /* sbc [0100000110] rm[5..3] rd[2..0] */
370 kThumbStmia, /* stmia [11000] rn[10..8] reglist [7.. 0] */
371 kThumbStrRRI5, /* str(1) [01100] imm_5[10..6] rn[5..3] rd[2..0] */
372 kThumbStrRRR, /* str(2) [0101000] rm[8..6] rn[5..3] rd[2..0] */
373 kThumbStrSpRel, /* str(3) [10010] rd[10..8] imm_8[7..0] */
374 kThumbStrbRRI5, /* strb(1) [01110] imm_5[10..6] rn[5..3] rd[2..0] */
375 kThumbStrbRRR, /* strb(2) [0101010] rm[8..6] rn[5..3] rd[2..0] */
376 kThumbStrhRRI5, /* strh(1) [10000] imm_5[10..6] rn[5..3] rd[2..0] */
377 kThumbStrhRRR, /* strh(2) [0101001] rm[8..6] rn[5..3] rd[2..0] */
378 kThumbSubRRI3, /* sub(1) [0001111] imm_3[8..6] rn[5..3] rd[2..0]*/
379 kThumbSubRI8, /* sub(2) [00111] rd[10..8] imm_8[7..0] */
380 kThumbSubRRR, /* sub(3) [0001101] rm[8..6] rn[5..3] rd[2..0] */
381 kThumbSubSpI7, /* sub(4) [101100001] imm_7[6..0] */
382 kThumbSwi, /* swi [11011111] imm_8[7..0] */
383 kThumbTst, /* tst [0100001000] rm[5..3] rn[2..0] */
384 kThumb2Vldrs, /* vldr low sx [111011011001] rn[19..16] rd[15-12]
385 [1010] imm_8[7..0] */
386 kThumb2Vldrd, /* vldr low dx [111011011001] rn[19..16] rd[15-12]
387 [1011] imm_8[7..0] */
388 kThumb2Vmuls, /* vmul vd, vn, vm [111011100010] rn[19..16]
389 rd[15-12] [10100000] rm[3..0] */
390 kThumb2Vmuld, /* vmul vd, vn, vm [111011100010] rn[19..16]
391 rd[15-12] [10110000] rm[3..0] */
392 kThumb2Vstrs, /* vstr low sx [111011011000] rn[19..16] rd[15-12]
393 [1010] imm_8[7..0] */
394 kThumb2Vstrd, /* vstr low dx [111011011000] rn[19..16] rd[15-12]
395 [1011] imm_8[7..0] */
396 kThumb2Vsubs, /* vsub vd, vn, vm [111011100011] rn[19..16]
397 rd[15-12] [10100040] rm[3..0] */
398 kThumb2Vsubd, /* vsub vd, vn, vm [111011100011] rn[19..16]
399 rd[15-12] [10110040] rm[3..0] */
400 kThumb2Vadds, /* vadd vd, vn, vm [111011100011] rn[19..16]
401 rd[15-12] [10100000] rm[3..0] */
402 kThumb2Vaddd, /* vadd vd, vn, vm [111011100011] rn[19..16]
403 rd[15-12] [10110000] rm[3..0] */
404 kThumb2Vdivs, /* vdiv vd, vn, vm [111011101000] rn[19..16]
405 rd[15-12] [10100000] rm[3..0] */
406 kThumb2Vdivd, /* vdiv vd, vn, vm [111011101000] rn[19..16]
407 rd[15-12] [10110000] rm[3..0] */
408 kThumb2VcvtIF, /* vcvt.F32 vd, vm [1110111010111000] vd[15..12]
409 [10101100] vm[3..0] */
410 kThumb2VcvtID, /* vcvt.F64 vd, vm [1110111010111000] vd[15..12]
411 [10111100] vm[3..0] */
412 kThumb2VcvtFI, /* vcvt.S32.F32 vd, vm [1110111010111101] vd[15..12]
413 [10101100] vm[3..0] */
414 kThumb2VcvtDI, /* vcvt.S32.F32 vd, vm [1110111010111101] vd[15..12]
415 [10111100] vm[3..0] */
416 kThumb2VcvtFd, /* vcvt.F64.F32 vd, vm [1110111010110111] vd[15..12]
417 [10101100] vm[3..0] */
418 kThumb2VcvtDF, /* vcvt.F32.F64 vd, vm [1110111010110111] vd[15..12]
419 [10111100] vm[3..0] */
420 kThumb2Vsqrts, /* vsqrt.f32 vd, vm [1110111010110001] vd[15..12]
421 [10101100] vm[3..0] */
422 kThumb2Vsqrtd, /* vsqrt.f64 vd, vm [1110111010110001] vd[15..12]
423 [10111100] vm[3..0] */
424 kThumb2MovImmShift,/* mov(T2) rd, #<const> [11110] i [00001001111]
425 imm3 rd[11..8] imm8 */
426 kThumb2MovImm16, /* mov(T3) rd, #<const> [11110] i [0010100] imm4 [0]
427 imm3 rd[11..8] imm8 */
428 kThumb2StrRRI12, /* str(Imm,T3) rd,[rn,#imm12] [111110001100]
429 rn[19..16] rt[15..12] imm12[11..0] */
430 kThumb2LdrRRI12, /* str(Imm,T3) rd,[rn,#imm12] [111110001100]
431 rn[19..16] rt[15..12] imm12[11..0] */
432 kThumb2StrRRI8Predec, /* str(Imm,T4) rd,[rn,#-imm8] [111110000100]
433 rn[19..16] rt[15..12] [1100] imm[7..0]*/
434 kThumb2LdrRRI8Predec, /* ldr(Imm,T4) rd,[rn,#-imm8] [111110000101]
435 rn[19..16] rt[15..12] [1100] imm[7..0]*/
436 kThumb2Cbnz, /* cbnz rd,<label> [101110] i [1] imm5[7..3]
437 rn[2..0] */
438 kThumb2Cbz, /* cbn rd,<label> [101100] i [1] imm5[7..3]
439 rn[2..0] */
440 kThumb2AddRRI12, /* add rd, rn, #imm12 [11110] i [100000] rn[19..16]
441 [0] imm3[14..12] rd[11..8] imm8[7..0] */
442 kThumb2MovRR, /* mov rd, rm [11101010010011110000] rd[11..8]
443 [0000] rm[3..0] */
444 kThumb2Vmovs, /* vmov.f32 vd, vm [111011101] D [110000]
445 vd[15..12] 101001] M [0] vm[3..0] */
446 kThumb2Vmovd, /* vmov.f64 vd, vm [111011101] D [110000]
447 vd[15..12] 101101] M [0] vm[3..0] */
448 kThumb2Ldmia, /* ldmia [111010001001[ rn[19..16] mask[15..0] */
449 kThumb2Stmia, /* stmia [111010001000[ rn[19..16] mask[15..0] */
450 kThumb2AddRRR, /* add [111010110000] rn[19..16] [0000] rd[11..8]
451 [0000] rm[3..0] */
452 kThumb2SubRRR, /* sub [111010111010] rn[19..16] [0000] rd[11..8]
453 [0000] rm[3..0] */
454 kThumb2SbcRRR, /* sbc [111010110110] rn[19..16] [0000] rd[11..8]
455 [0000] rm[3..0] */
456 kThumb2CmpRR, /* cmp [111010111011] rn[19..16] [0000] [1111]
457 [0000] rm[3..0] */
458 kThumb2SubRRI12, /* sub rd, rn, #imm12 [11110] i [01010] rn[19..16]
459 [0] imm3[14..12] rd[11..8] imm8[7..0] */
460 kThumb2MvnImm12, /* mov(T2) rd, #<const> [11110] i [00011011110]
461 imm3 rd[11..8] imm8 */
462 kThumb2Sel, /* sel rd, rn, rm [111110101010] rn[19-16] rd[11-8]
463 rm[3-0] */
464 kThumb2Ubfx, /* ubfx rd,rn,#lsb,#width [111100111100] rn[19..16]
465 [0] imm3[14-12] rd[11-8] w[4-0] */
466 kThumb2Sbfx, /* ubfx rd,rn,#lsb,#width [111100110100] rn[19..16]
467 [0] imm3[14-12] rd[11-8] w[4-0] */
468 kThumb2LdrRRR, /* ldr rt,[rn,rm,LSL #imm] [111110000101] rn[19-16]
469 rt[15-12] [000000] imm[5-4] rm[3-0] */
470 kThumb2LdrhRRR, /* ldrh rt,[rn,rm,LSL #imm] [111110000101] rn[19-16]
471 rt[15-12] [000000] imm[5-4] rm[3-0] */
472 kThumb2LdrshRRR, /* ldrsh rt,[rn,rm,LSL #imm] [111110000101] rn[19-16]
473 rt[15-12] [000000] imm[5-4] rm[3-0] */
474 kThumb2LdrbRRR, /* ldrb rt,[rn,rm,LSL #imm] [111110000101] rn[19-16]
475 rt[15-12] [000000] imm[5-4] rm[3-0] */
476 kThumb2LdrsbRRR, /* ldrsb rt,[rn,rm,LSL #imm] [111110000101] rn[19-16]
477 rt[15-12] [000000] imm[5-4] rm[3-0] */
478 kThumb2StrRRR, /* str rt,[rn,rm,LSL #imm] [111110000100] rn[19-16]
479 rt[15-12] [000000] imm[5-4] rm[3-0] */
480 kThumb2StrhRRR, /* str rt,[rn,rm,LSL #imm] [111110000010] rn[19-16]
481 rt[15-12] [000000] imm[5-4] rm[3-0] */
482 kThumb2StrbRRR, /* str rt,[rn,rm,LSL #imm] [111110000000] rn[19-16]
483 rt[15-12] [000000] imm[5-4] rm[3-0] */
484 kThumb2LdrhRRI12, /* ldrh rt,[rn,#imm12] [111110001011]
485 rt[15..12] rn[19..16] imm12[11..0] */
486 kThumb2LdrshRRI12, /* ldrsh rt,[rn,#imm12] [111110011011]
487 rt[15..12] rn[19..16] imm12[11..0] */
488 kThumb2LdrbRRI12, /* ldrb rt,[rn,#imm12] [111110001001]
489 rt[15..12] rn[19..16] imm12[11..0] */
490 kThumb2LdrsbRRI12, /* ldrsb rt,[rn,#imm12] [111110011001]
491 rt[15..12] rn[19..16] imm12[11..0] */
492 kThumb2StrhRRI12, /* strh rt,[rn,#imm12] [111110001010]
493 rt[15..12] rn[19..16] imm12[11..0] */
494 kThumb2StrbRRI12, /* strb rt,[rn,#imm12] [111110001000]
495 rt[15..12] rn[19..16] imm12[11..0] */
496 kThumb2Pop, /* pop [1110100010111101] list[15-0]*/
497 kThumb2Push, /* push [1110100100101101] list[15-0]*/
498 kThumb2CmpRI8, /* cmp rn, #<const> [11110] i [011011] rn[19-16] [0]
499 imm3 [1111] imm8[7..0] */
500 kThumb2AdcRRR, /* adc [111010110101] rn[19..16] [0000] rd[11..8]
501 [0000] rm[3..0] */
502 kThumb2AndRRR, /* and [111010100000] rn[19..16] [0000] rd[11..8]
503 [0000] rm[3..0] */
504 kThumb2BicRRR, /* bic [111010100010] rn[19..16] [0000] rd[11..8]
505 [0000] rm[3..0] */
506 kThumb2CmnRR, /* cmn [111010110001] rn[19..16] [0000] [1111]
507 [0000] rm[3..0] */
508 kThumb2EorRRR, /* eor [111010101000] rn[19..16] [0000] rd[11..8]
509 [0000] rm[3..0] */
510 kThumb2MulRRR, /* mul [111110110000] rn[19..16] [1111] rd[11..8]
511 [0000] rm[3..0] */
512 kThumb2MnvRR, /* mvn [11101010011011110] rd[11-8] [0000]
513 rm[3..0] */
514 kThumb2RsubRRI8, /* rsub [111100011100] rn[19..16] [0000] rd[11..8]
515 imm8[7..0] */
516 kThumb2NegRR, /* actually rsub rd, rn, #0 */
517 kThumb2OrrRRR, /* orr [111010100100] rn[19..16] [0000] rd[11..8]
518 [0000] rm[3..0] */
519 kThumb2TstRR, /* tst [111010100001] rn[19..16] [0000] [1111]
520 [0000] rm[3..0] */
521 kThumb2LslRRR, /* lsl [111110100000] rn[19..16] [1111] rd[11..8]
522 [0000] rm[3..0] */
523 kThumb2LsrRRR, /* lsr [111110100010] rn[19..16] [1111] rd[11..8]
524 [0000] rm[3..0] */
525 kThumb2AsrRRR, /* asr [111110100100] rn[19..16] [1111] rd[11..8]
526 [0000] rm[3..0] */
527 kThumb2RorRRR, /* ror [111110100110] rn[19..16] [1111] rd[11..8]
528 [0000] rm[3..0] */
529 kThumb2LslRRI5, /* lsl [11101010010011110] imm[14.12] rd[11..8]
530 [00] rm[3..0] */
531 kThumb2LsrRRI5, /* lsr [11101010010011110] imm[14.12] rd[11..8]
532 [01] rm[3..0] */
533 kThumb2AsrRRI5, /* asr [11101010010011110] imm[14.12] rd[11..8]
534 [10] rm[3..0] */
535 kThumb2RorRRI5, /* ror [11101010010011110] imm[14.12] rd[11..8]
536 [11] rm[3..0] */
537 kThumb2BicRRI8, /* bic [111100000010] rn[19..16] [0] imm3
538 rd[11..8] imm8 */
539 kThumb2AndRRI8, /* bic [111100000000] rn[19..16] [0] imm3
540 rd[11..8] imm8 */
541 kThumb2OrrRRI8, /* orr [111100000100] rn[19..16] [0] imm3
542 rd[11..8] imm8 */
543 kThumb2EorRRI8, /* eor [111100001000] rn[19..16] [0] imm3
544 rd[11..8] imm8 */
545 kThumb2AddRRI8, /* add [111100001000] rn[19..16] [0] imm3
546 rd[11..8] imm8 */
547 kThumb2AdcRRI8, /* adc [111100010101] rn[19..16] [0] imm3
548 rd[11..8] imm8 */
549 kThumb2SubRRI8, /* sub [111100011011] rn[19..16] [0] imm3
550 rd[11..8] imm8 */
551 kThumb2SbcRRI8, /* sbc [111100010111] rn[19..16] [0] imm3
552 rd[11..8] imm8 */
553 kThumb2It, /* it [10111111] firstcond[7-4] mask[3-0] */
554 kThumb2Fmstat, /* fmstat [11101110111100011111101000010000] */
555 kThumb2Vcmpd, /* vcmp [111011101] D [11011] rd[15-12] [1011]
556 E [1] M [0] rm[3-0] */
557 kThumb2Vcmps, /* vcmp [111011101] D [11010] rd[15-12] [1011]
558 E [1] M [0] rm[3-0] */
559 kThumb2LdrPcRel12, /* ldr rd,[pc,#imm12] [1111100011011111] rt[15-12]
560 imm12[11-0] */
561 kThumb2BCond, /* b<c> [1110] S cond[25-22] imm6[21-16] [10]
562 J1 [0] J2 imm11[10..0] */
563 kThumb2Vmovd_RR, /* vmov [111011101] D [110000] vd[15-12 [101101]
564 M [0] vm[3-0] */
565 kThumb2Vmovs_RR, /* vmov [111011101] D [110000] vd[15-12 [101001]
566 M [0] vm[3-0] */
567 kThumb2Fmrs, /* vmov [111011100000] vn[19-16] rt[15-12] [1010]
568 N [0010000] */
569 kThumb2Fmsr, /* vmov [111011100001] vn[19-16] rt[15-12] [1010]
570 N [0010000] */
571 kThumb2Fmrrd, /* vmov [111011000100] rt2[19-16] rt[15-12]
572 [101100] M [1] vm[3-0] */
573 kThumb2Fmdrr, /* vmov [111011000101] rt2[19-16] rt[15-12]
574 [101100] M [1] vm[3-0] */
575 kThumb2Vabsd, /* vabs.f64 [111011101] D [110000] rd[15-12]
576 [1011110] M [0] vm[3-0] */
577 kThumb2Vabss, /* vabs.f32 [111011101] D [110000] rd[15-12]
578 [1010110] M [0] vm[3-0] */
579 kThumb2Vnegd, /* vneg.f64 [111011101] D [110000] rd[15-12]
580 [1011110] M [0] vm[3-0] */
581 kThumb2Vnegs, /* vneg.f32 [111011101] D [110000] rd[15-12]
582 [1010110] M [0] vm[3-0] */
583 kThumb2Vmovs_IMM8, /* vmov.f32 [111011101] D [11] imm4h[19-16] vd[15-12]
584 [10100000] imm4l[3-0] */
585 kThumb2Vmovd_IMM8, /* vmov.f64 [111011101] D [11] imm4h[19-16] vd[15-12]
586 [10110000] imm4l[3-0] */
587 kThumb2Mla, /* mla [111110110000] rn[19-16] ra[15-12] rd[7-4]
588 [0000] rm[3-0] */
589 kThumb2Umull, /* umull [111110111010] rn[19-16], rdlo[15-12]
590 rdhi[11-8] [0000] rm[3-0] */
591 kThumb2Ldrex, /* ldrex [111010000101] rn[19-16] rt[11-8] [1111]
592 imm8[7-0] */
593 kThumb2Strex, /* strex [111010000100] rn[19-16] rt[11-8] rd[11-8]
594 imm8[7-0] */
595 kThumb2Clrex, /* clrex [111100111011111110000111100101111] */
596 kThumb2Bfi, /* bfi [111100110110] rn[19-16] [0] imm3[14-12]
597 rd[11-8] imm2[7-6] [0] msb[4-0] */
598 kThumb2Bfc, /* bfc [11110011011011110] [0] imm3[14-12]
599 rd[11-8] imm2[7-6] [0] msb[4-0] */
600 kThumb2Dmb, /* dmb [1111001110111111100011110101] option[3-0] */
601 kThumb2LdrPcReln12,/* ldr rd,[pc,-#imm12] [1111100011011111] rt[15-12]
602 imm12[11-0] */
603 kThumb2Stm, /* stm <list> [111010010000] rn[19-16] 000 rl[12-0] */
604 kThumbUndefined, /* undefined [11011110xxxxxxxx] */
605 kThumb2VPopCS, /* vpop <list of callee save fp singles (s16+) */
606 kThumb2VPushCS, /* vpush <list callee save fp singles (s16+) */
607 kThumb2Vldms, /* vldms rd, <list> */
608 kThumb2Vstms, /* vstms rd, <list> */
609 kThumb2BUncond, /* b <label> */
610 kThumb2MovImm16H, /* similar to kThumb2MovImm16, but target high hw */
611 kThumb2AddPCR, /* Thumb2 2-operand add with hard-coded PC target */
612 kThumb2Adr, /* Special purpose encoding of ADR for switch tables */
613 kThumb2MovImm16LST,/* Special purpose version for switch table use */
614 kThumb2MovImm16HST,/* Special purpose version for switch table use */
615 kThumb2LdmiaWB, /* ldmia [111010011001[ rn[19..16] mask[15..0] */
616 kThumb2SubsRRI12, /* setflags encoding */
617 kThumb2OrrRRRs, /* orrx [111010100101] rn[19..16] [0000] rd[11..8]
618 [0000] rm[3..0] */
619 kThumb2Push1, /* t3 encoding of push */
620 kThumb2Pop1, /* t3 encoding of pop */
621 kThumb2RsubRRR, /* rsb [111010111101] rn[19..16] [0000] rd[11..8]
622 [0000] rm[3..0] */
623 kThumb2Smull, /* smull [111110111000] rn[19-16], rdlo[15-12]
624 rdhi[11-8] [0000] rm[3-0] */
625 kArmLast,
Elliott Hughes719ace42012-03-09 18:06:03 -0800626};
buzbee67bf8852011-08-17 17:51:35 -0700627
628/* DMB option encodings */
Elliott Hughes719ace42012-03-09 18:06:03 -0800629enum ArmOpDmbOptions {
Bill Buzbeea114add2012-05-03 15:00:40 -0700630 kSY = 0xf,
631 kST = 0xe,
632 kISH = 0xb,
633 kISHST = 0xa,
634 kNSH = 0x7,
635 kNSHST = 0x6
Elliott Hughes719ace42012-03-09 18:06:03 -0800636};
buzbee67bf8852011-08-17 17:51:35 -0700637
638/* Bit flags describing the behavior of each native opcode */
Elliott Hughes719ace42012-03-09 18:06:03 -0800639enum ArmOpFeatureFlags {
Bill Buzbeea114add2012-05-03 15:00:40 -0700640 kIsBranch = 0,
641 kRegDef0,
642 kRegDef1,
643 kRegDefSP,
644 kRegDefLR,
645 kRegDefList0,
646 kRegDefList1,
647 kRegDefFPCSList0,
648 kRegDefFPCSList2,
649 kRegDefList2,
650 kRegUse0,
651 kRegUse1,
652 kRegUse2,
653 kRegUse3,
654 kRegUseSP,
655 kRegUsePC,
656 kRegUseList0,
657 kRegUseList1,
658 kRegUseFPCSList0,
659 kRegUseFPCSList2,
660 kNoOperand,
661 kIsUnaryOp,
662 kIsBinaryOp,
663 kIsTertiaryOp,
664 kIsQuadOp,
665 kIsIT,
666 kSetsCCodes,
667 kUsesCCodes,
668 kMemLoad,
669 kMemStore,
670 kPCRelFixup,
Elliott Hughes719ace42012-03-09 18:06:03 -0800671};
buzbee67bf8852011-08-17 17:51:35 -0700672
673#define IS_LOAD (1 << kMemLoad)
674#define IS_STORE (1 << kMemStore)
675#define IS_BRANCH (1 << kIsBranch)
676#define REG_DEF0 (1 << kRegDef0)
677#define REG_DEF1 (1 << kRegDef1)
678#define REG_DEF_SP (1 << kRegDefSP)
679#define REG_DEF_LR (1 << kRegDefLR)
680#define REG_DEF_LIST0 (1 << kRegDefList0)
681#define REG_DEF_LIST1 (1 << kRegDefList1)
682#define REG_DEF_FPCS_LIST0 (1 << kRegDefFPCSList0)
683#define REG_DEF_FPCS_LIST2 (1 << kRegDefFPCSList2)
684#define REG_USE0 (1 << kRegUse0)
685#define REG_USE1 (1 << kRegUse1)
686#define REG_USE2 (1 << kRegUse2)
687#define REG_USE3 (1 << kRegUse3)
688#define REG_USE_SP (1 << kRegUseSP)
689#define REG_USE_PC (1 << kRegUsePC)
690#define REG_USE_LIST0 (1 << kRegUseList0)
691#define REG_USE_LIST1 (1 << kRegUseList1)
692#define REG_USE_FPCS_LIST0 (1 << kRegUseFPCSList0)
693#define REG_USE_FPCS_LIST2 (1 << kRegUseFPCSList2)
694#define NO_OPERAND (1 << kNoOperand)
695#define IS_UNARY_OP (1 << kIsUnaryOp)
696#define IS_BINARY_OP (1 << kIsBinaryOp)
697#define IS_TERTIARY_OP (1 << kIsTertiaryOp)
698#define IS_QUAD_OP (1 << kIsQuadOp)
Ian Rogersb5d09b22012-03-06 22:14:17 -0800699#define IS_QUIN_OP 0
buzbee67bf8852011-08-17 17:51:35 -0700700#define IS_IT (1 << kIsIT)
701#define SETS_CCODES (1 << kSetsCCodes)
702#define USES_CCODES (1 << kUsesCCodes)
buzbee5abfa3e2012-01-31 17:01:43 -0800703#define NEEDS_FIXUP (1 << kPCRelFixup)
buzbee67bf8852011-08-17 17:51:35 -0700704
705/* Common combo register usage patterns */
706#define REG_USE01 (REG_USE0 | REG_USE1)
707#define REG_USE012 (REG_USE01 | REG_USE2)
708#define REG_USE12 (REG_USE1 | REG_USE2)
709#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
710#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
711#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
712#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
713#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
714
715/* Instruction assembly fieldLoc kind */
Elliott Hughes719ace42012-03-09 18:06:03 -0800716enum ArmEncodingKind {
Bill Buzbeea114add2012-05-03 15:00:40 -0700717 kFmtUnused,
718 kFmtBitBlt, /* Bit string using end/start */
719 kFmtDfp, /* Double FP reg */
720 kFmtSfp, /* Single FP reg */
721 kFmtModImm, /* Shifted 8-bit immed using [26,14..12,7..0] */
722 kFmtImm16, /* Zero-extended immed using [26,19..16,14..12,7..0] */
723 kFmtImm6, /* Encoded branch target using [9,7..3]0 */
724 kFmtImm12, /* Zero-extended immediate using [26,14..12,7..0] */
725 kFmtShift, /* Shift descriptor, [14..12,7..4] */
726 kFmtLsb, /* least significant bit using [14..12][7..6] */
727 kFmtBWidth, /* bit-field width, encoded as width-1 */
728 kFmtShift5, /* Shift count, [14..12,7..6] */
729 kFmtBrOffset, /* Signed extended [26,11,13,21-16,10-0]:0 */
730 kFmtFPImm, /* Encoded floating point immediate */
731 kFmtOff24, /* 24-bit Thumb2 unconditional branch encoding */
Elliott Hughes719ace42012-03-09 18:06:03 -0800732};
buzbee67bf8852011-08-17 17:51:35 -0700733
734/* Struct used to define the snippet positions for each Thumb opcode */
Elliott Hughes719ace42012-03-09 18:06:03 -0800735struct ArmEncodingMap {
Bill Buzbeea114add2012-05-03 15:00:40 -0700736 u4 skeleton;
737 struct {
738 ArmEncodingKind kind;
739 int end; /* end for kFmtBitBlt, 1-bit slice end for FP regs */
740 int start; /* start for kFmtBitBlt, 4-bit slice end for FP regs */
741 } fieldLoc[4];
742 ArmOpcode opcode;
743 int flags;
744 const char* name;
745 const char* fmt;
746 int size; /* Size in bytes */
Elliott Hughes719ace42012-03-09 18:06:03 -0800747};
buzbee67bf8852011-08-17 17:51:35 -0700748
749/* Keys for target-specific scheduling and other optimization hints */
Elliott Hughes719ace42012-03-09 18:06:03 -0800750enum ArmTargetOptHints {
Bill Buzbeea114add2012-05-03 15:00:40 -0700751 kMaxHoistDistance,
Elliott Hughes719ace42012-03-09 18:06:03 -0800752};
buzbee67bf8852011-08-17 17:51:35 -0700753
buzbeeba938cb2012-02-03 14:47:55 -0800754extern const ArmEncodingMap EncodingMap[kArmLast];
buzbee67bf8852011-08-17 17:51:35 -0700755
Elliott Hughes11d1b0c2012-01-23 16:57:47 -0800756} // namespace art
757
buzbee67bf8852011-08-17 17:51:35 -0700758#endif // ART_SRC_COMPILER_CODEGEN_ARM_ARMLIR_H_