blob: 70981881f47cc63fc4b70a6f76f10f0617cbbb43 [file] [log] [blame]
buzbee67bf8852011-08-17 17:51:35 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/*
18 * This file contains codegen for the Thumb2 ISA and is intended to be
19 * includes by:
20 *
21 * Codegen-$(TARGET_ARCH_VARIANT).c
22 *
23 */
24
buzbeece302932011-10-04 14:32:18 -070025#define SLOW_FIELD_PATH (cUnit->enableDebug & (1 << kDebugSlowFieldPath))
26#define SLOW_INVOKE_PATH (cUnit->enableDebug & (1 << kDebugSlowInvokePath))
27#define SLOW_STRING_PATH (cUnit->enableDebug & (1 << kDebugSlowStringPath))
28#define SLOW_TYPE_PATH (cUnit->enableDebug & (1 << kDebugSlowTypePath))
29#define EXERCISE_SLOWEST_FIELD_PATH (cUnit->enableDebug & \
30 (1 << kDebugSlowestFieldPath))
31#define EXERCISE_SLOWEST_STRING_PATH (cUnit->enableDebug & \
32 (1 << kDebugSlowestStringPath))
33
34STATIC RegLocation getRetLoc(CompilationUnit* cUnit);
buzbee34cd9e52011-09-08 14:31:52 -070035
36std::string fieldNameFromIndex(const Method* method, uint32_t fieldIdx)
37{
38 art::ClassLinker* class_linker = art::Runtime::Current()->GetClassLinker();
39 const art::DexFile& dex_file = class_linker->FindDexFile(
40 method->GetDeclaringClass()->GetDexCache());
41 const art::DexFile::FieldId& field_id = dex_file.GetFieldId(fieldIdx);
Elliott Hughes2bb97f92011-09-11 15:43:37 -070042 std::string class_name = dex_file.dexStringByTypeIdx(field_id.class_idx_);
buzbee34cd9e52011-09-08 14:31:52 -070043 std::string field_name = dex_file.dexStringById(field_id.name_idx_);
44 return class_name + "." + field_name;
45}
46
Elliott Hughes81bc5092011-09-30 17:25:59 -070047void warnIfUnresolved(CompilationUnit* cUnit, int fieldIdx, Field* field) {
48 if (field == NULL) {
49 LOG(INFO) << "Field " << fieldNameFromIndex(cUnit->method, fieldIdx)
50 << " unresolved at compile time";
51 } else {
52 // We also use the slow path for wide volatile fields.
53 }
54}
55
buzbee67bf8852011-08-17 17:51:35 -070056/*
57 * Construct an s4 from two consecutive half-words of switch data.
58 * This needs to check endianness because the DEX optimizer only swaps
59 * half-words in instruction stream.
60 *
61 * "switchData" must be 32-bit aligned.
62 */
63#if __BYTE_ORDER == __LITTLE_ENDIAN
buzbeeed3e9302011-09-23 17:34:19 -070064STATIC inline s4 s4FromSwitchData(const void* switchData) {
buzbee67bf8852011-08-17 17:51:35 -070065 return *(s4*) switchData;
66}
67#else
buzbeeed3e9302011-09-23 17:34:19 -070068STATIC inline s4 s4FromSwitchData(const void* switchData) {
buzbee67bf8852011-08-17 17:51:35 -070069 u2* data = switchData;
70 return data[0] | (((s4) data[1]) << 16);
71}
72#endif
73
buzbeeed3e9302011-09-23 17:34:19 -070074STATIC ArmLIR* callRuntimeHelper(CompilationUnit* cUnit, int reg)
buzbeeec5adf32011-09-11 15:25:43 -070075{
buzbee6181f792011-09-29 11:14:04 -070076 oatClobberCalleeSave(cUnit);
buzbeeec5adf32011-09-11 15:25:43 -070077 return opReg(cUnit, kOpBlx, reg);
78}
79
buzbee1b4c8592011-08-31 10:43:51 -070080/* Generate unconditional branch instructions */
buzbeeed3e9302011-09-23 17:34:19 -070081STATIC ArmLIR* genUnconditionalBranch(CompilationUnit* cUnit, ArmLIR* target)
buzbee1b4c8592011-08-31 10:43:51 -070082{
83 ArmLIR* branch = opNone(cUnit, kOpUncondBr);
84 branch->generic.target = (LIR*) target;
85 return branch;
86}
87
buzbee67bf8852011-08-17 17:51:35 -070088/*
89 * Generate a Thumb2 IT instruction, which can nullify up to
90 * four subsequent instructions based on a condition and its
91 * inverse. The condition applies to the first instruction, which
92 * is executed if the condition is met. The string "guide" consists
93 * of 0 to 3 chars, and applies to the 2nd through 4th instruction.
94 * A "T" means the instruction is executed if the condition is
95 * met, and an "E" means the instruction is executed if the condition
96 * is not met.
97 */
buzbeeed3e9302011-09-23 17:34:19 -070098STATIC ArmLIR* genIT(CompilationUnit* cUnit, ArmConditionCode code,
buzbee67bf8852011-08-17 17:51:35 -070099 const char* guide)
100{
101 int mask;
102 int condBit = code & 1;
103 int altBit = condBit ^ 1;
104 int mask3 = 0;
105 int mask2 = 0;
106 int mask1 = 0;
107
108 //Note: case fallthroughs intentional
109 switch(strlen(guide)) {
110 case 3:
111 mask1 = (guide[2] == 'T') ? condBit : altBit;
112 case 2:
113 mask2 = (guide[1] == 'T') ? condBit : altBit;
114 case 1:
115 mask3 = (guide[0] == 'T') ? condBit : altBit;
116 break;
117 case 0:
118 break;
119 default:
120 LOG(FATAL) << "OAT: bad case in genIT";
121 }
122 mask = (mask3 << 3) | (mask2 << 2) | (mask1 << 1) |
123 (1 << (3 - strlen(guide)));
124 return newLIR2(cUnit, kThumb2It, code, mask);
125}
126
127/*
128 * Insert a kArmPseudoCaseLabel at the beginning of the Dalvik
129 * offset vaddr. This label will be used to fix up the case
130 * branch table during the assembly phase. Be sure to set
131 * all resource flags on this to prevent code motion across
132 * target boundaries. KeyVal is just there for debugging.
133 */
buzbeeed3e9302011-09-23 17:34:19 -0700134STATIC ArmLIR* insertCaseLabel(CompilationUnit* cUnit, int vaddr, int keyVal)
buzbee67bf8852011-08-17 17:51:35 -0700135{
136 ArmLIR* lir;
137 for (lir = (ArmLIR*)cUnit->firstLIRInsn; lir; lir = NEXT_LIR(lir)) {
138 if ((lir->opcode == kArmPseudoDalvikByteCodeBoundary) &&
139 (lir->generic.dalvikOffset == vaddr)) {
140 ArmLIR* newLabel = (ArmLIR*)oatNew(sizeof(ArmLIR), true);
141 newLabel->generic.dalvikOffset = vaddr;
142 newLabel->opcode = kArmPseudoCaseLabel;
143 newLabel->operands[0] = keyVal;
144 oatInsertLIRAfter((LIR*)lir, (LIR*)newLabel);
145 return newLabel;
146 }
147 }
148 oatCodegenDump(cUnit);
149 LOG(FATAL) << "Error: didn't find vaddr 0x" << std::hex << vaddr;
150 return NULL; // Quiet gcc
151}
152
buzbeeed3e9302011-09-23 17:34:19 -0700153STATIC void markPackedCaseLabels(CompilationUnit* cUnit, SwitchTable *tabRec)
buzbee67bf8852011-08-17 17:51:35 -0700154{
155 const u2* table = tabRec->table;
156 int baseVaddr = tabRec->vaddr;
157 int *targets = (int*)&table[4];
158 int entries = table[1];
159 int lowKey = s4FromSwitchData(&table[2]);
160 for (int i = 0; i < entries; i++) {
161 tabRec->targets[i] = insertCaseLabel(cUnit, baseVaddr + targets[i],
162 i + lowKey);
163 }
164}
165
buzbeeed3e9302011-09-23 17:34:19 -0700166STATIC void markSparseCaseLabels(CompilationUnit* cUnit, SwitchTable *tabRec)
buzbee67bf8852011-08-17 17:51:35 -0700167{
168 const u2* table = tabRec->table;
169 int baseVaddr = tabRec->vaddr;
170 int entries = table[1];
171 int* keys = (int*)&table[2];
172 int* targets = &keys[entries];
173 for (int i = 0; i < entries; i++) {
174 tabRec->targets[i] = insertCaseLabel(cUnit, baseVaddr + targets[i],
175 keys[i]);
176 }
177}
178
179void oatProcessSwitchTables(CompilationUnit* cUnit)
180{
181 GrowableListIterator iterator;
182 oatGrowableListIteratorInit(&cUnit->switchTables, &iterator);
183 while (true) {
184 SwitchTable *tabRec = (SwitchTable *) oatGrowableListIteratorNext(
185 &iterator);
186 if (tabRec == NULL) break;
187 if (tabRec->table[0] == kPackedSwitchSignature)
188 markPackedCaseLabels(cUnit, tabRec);
189 else if (tabRec->table[0] == kSparseSwitchSignature)
190 markSparseCaseLabels(cUnit, tabRec);
191 else {
192 LOG(FATAL) << "Invalid switch table";
193 }
194 }
195}
196
buzbeeed3e9302011-09-23 17:34:19 -0700197STATIC void dumpSparseSwitchTable(const u2* table)
buzbee67bf8852011-08-17 17:51:35 -0700198 /*
199 * Sparse switch data format:
200 * ushort ident = 0x0200 magic value
201 * ushort size number of entries in the table; > 0
202 * int keys[size] keys, sorted low-to-high; 32-bit aligned
203 * int targets[size] branch targets, relative to switch opcode
204 *
205 * Total size is (2+size*4) 16-bit code units.
206 */
207{
208 u2 ident = table[0];
209 int entries = table[1];
210 int* keys = (int*)&table[2];
211 int* targets = &keys[entries];
212 LOG(INFO) << "Sparse switch table - ident:0x" << std::hex << ident <<
213 ", entries: " << std::dec << entries;
214 for (int i = 0; i < entries; i++) {
215 LOG(INFO) << " Key[" << keys[i] << "] -> 0x" << std::hex <<
216 targets[i];
217 }
218}
219
buzbeeed3e9302011-09-23 17:34:19 -0700220STATIC void dumpPackedSwitchTable(const u2* table)
buzbee67bf8852011-08-17 17:51:35 -0700221 /*
222 * Packed switch data format:
223 * ushort ident = 0x0100 magic value
224 * ushort size number of entries in the table
225 * int first_key first (and lowest) switch case value
226 * int targets[size] branch targets, relative to switch opcode
227 *
228 * Total size is (4+size*2) 16-bit code units.
229 */
230{
231 u2 ident = table[0];
232 int* targets = (int*)&table[4];
233 int entries = table[1];
234 int lowKey = s4FromSwitchData(&table[2]);
235 LOG(INFO) << "Packed switch table - ident:0x" << std::hex << ident <<
236 ", entries: " << std::dec << entries << ", lowKey: " << lowKey;
237 for (int i = 0; i < entries; i++) {
238 LOG(INFO) << " Key[" << (i + lowKey) << "] -> 0x" << std::hex <<
239 targets[i];
240 }
241}
242
243/*
244 * The sparse table in the literal pool is an array of <key,displacement>
245 * pairs. For each set, we'll load them as a pair using ldmia.
246 * This means that the register number of the temp we use for the key
247 * must be lower than the reg for the displacement.
248 *
249 * The test loop will look something like:
250 *
251 * adr rBase, <table>
252 * ldr rVal, [rSP, vRegOff]
253 * mov rIdx, #tableSize
254 * lp:
255 * ldmia rBase!, {rKey, rDisp}
256 * sub rIdx, #1
257 * cmp rVal, rKey
258 * ifeq
259 * add rPC, rDisp ; This is the branch from which we compute displacement
260 * cbnz rIdx, lp
261 */
buzbeeed3e9302011-09-23 17:34:19 -0700262STATIC void genSparseSwitch(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700263 RegLocation rlSrc)
264{
265 const u2* table = cUnit->insns + mir->offset + mir->dalvikInsn.vB;
266 if (cUnit->printMe) {
267 dumpSparseSwitchTable(table);
268 }
269 // Add the table to the list - we'll process it later
270 SwitchTable *tabRec = (SwitchTable *)oatNew(sizeof(SwitchTable),
271 true);
272 tabRec->table = table;
273 tabRec->vaddr = mir->offset;
274 int size = table[1];
275 tabRec->targets = (ArmLIR* *)oatNew(size * sizeof(ArmLIR*), true);
276 oatInsertGrowableList(&cUnit->switchTables, (intptr_t)tabRec);
277
278 // Get the switch value
279 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
280 int rBase = oatAllocTemp(cUnit);
281 /* Allocate key and disp temps */
282 int rKey = oatAllocTemp(cUnit);
283 int rDisp = oatAllocTemp(cUnit);
284 // Make sure rKey's register number is less than rDisp's number for ldmia
285 if (rKey > rDisp) {
286 int tmp = rDisp;
287 rDisp = rKey;
288 rKey = tmp;
289 }
290 // Materialize a pointer to the switch table
buzbee03fa2632011-09-20 17:10:57 -0700291 newLIR3(cUnit, kThumb2Adr, rBase, 0, (intptr_t)tabRec);
buzbee67bf8852011-08-17 17:51:35 -0700292 // Set up rIdx
293 int rIdx = oatAllocTemp(cUnit);
294 loadConstant(cUnit, rIdx, size);
295 // Establish loop branch target
296 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
297 target->defMask = ENCODE_ALL;
298 // Load next key/disp
299 newLIR2(cUnit, kThumb2LdmiaWB, rBase, (1 << rKey) | (1 << rDisp));
300 opRegReg(cUnit, kOpCmp, rKey, rlSrc.lowReg);
301 // Go if match. NOTE: No instruction set switch here - must stay Thumb2
302 genIT(cUnit, kArmCondEq, "");
303 ArmLIR* switchBranch = newLIR1(cUnit, kThumb2AddPCR, rDisp);
304 tabRec->bxInst = switchBranch;
305 // Needs to use setflags encoding here
306 newLIR3(cUnit, kThumb2SubsRRI12, rIdx, rIdx, 1);
307 ArmLIR* branch = opCondBranch(cUnit, kArmCondNe);
308 branch->generic.target = (LIR*)target;
309}
310
311
buzbeeed3e9302011-09-23 17:34:19 -0700312STATIC void genPackedSwitch(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700313 RegLocation rlSrc)
314{
315 const u2* table = cUnit->insns + mir->offset + mir->dalvikInsn.vB;
316 if (cUnit->printMe) {
317 dumpPackedSwitchTable(table);
318 }
319 // Add the table to the list - we'll process it later
320 SwitchTable *tabRec = (SwitchTable *)oatNew(sizeof(SwitchTable),
321 true);
322 tabRec->table = table;
323 tabRec->vaddr = mir->offset;
324 int size = table[1];
325 tabRec->targets = (ArmLIR* *)oatNew(size * sizeof(ArmLIR*), true);
326 oatInsertGrowableList(&cUnit->switchTables, (intptr_t)tabRec);
327
328 // Get the switch value
329 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
330 int tableBase = oatAllocTemp(cUnit);
331 // Materialize a pointer to the switch table
buzbee03fa2632011-09-20 17:10:57 -0700332 newLIR3(cUnit, kThumb2Adr, tableBase, 0, (intptr_t)tabRec);
buzbee67bf8852011-08-17 17:51:35 -0700333 int lowKey = s4FromSwitchData(&table[2]);
334 int keyReg;
335 // Remove the bias, if necessary
336 if (lowKey == 0) {
337 keyReg = rlSrc.lowReg;
338 } else {
339 keyReg = oatAllocTemp(cUnit);
340 opRegRegImm(cUnit, kOpSub, keyReg, rlSrc.lowReg, lowKey);
341 }
342 // Bounds check - if < 0 or >= size continue following switch
343 opRegImm(cUnit, kOpCmp, keyReg, size-1);
344 ArmLIR* branchOver = opCondBranch(cUnit, kArmCondHi);
345
346 // Load the displacement from the switch table
347 int dispReg = oatAllocTemp(cUnit);
348 loadBaseIndexed(cUnit, tableBase, keyReg, dispReg, 2, kWord);
349
350 // ..and go! NOTE: No instruction set switch here - must stay Thumb2
351 ArmLIR* switchBranch = newLIR1(cUnit, kThumb2AddPCR, dispReg);
352 tabRec->bxInst = switchBranch;
353
354 /* branchOver target here */
355 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
356 target->defMask = ENCODE_ALL;
357 branchOver->generic.target = (LIR*)target;
358}
359
360/*
361 * Array data table format:
362 * ushort ident = 0x0300 magic value
363 * ushort width width of each element in the table
364 * uint size number of elements in the table
365 * ubyte data[size*width] table of data values (may contain a single-byte
366 * padding at the end)
367 *
368 * Total size is 4+(width * size + 1)/2 16-bit code units.
369 */
buzbeeed3e9302011-09-23 17:34:19 -0700370STATIC void genFillArrayData(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700371 RegLocation rlSrc)
372{
373 const u2* table = cUnit->insns + mir->offset + mir->dalvikInsn.vB;
374 // Add the table to the list - we'll process it later
375 FillArrayData *tabRec = (FillArrayData *)
376 oatNew(sizeof(FillArrayData), true);
377 tabRec->table = table;
378 tabRec->vaddr = mir->offset;
379 u2 width = tabRec->table[1];
380 u4 size = tabRec->table[2] | (((u4)tabRec->table[3]) << 16);
381 tabRec->size = (size * width) + 8;
382
383 oatInsertGrowableList(&cUnit->fillArrayData, (intptr_t)tabRec);
384
385 // Making a call - use explicit registers
386 oatFlushAllRegs(cUnit); /* Everything to home location */
387 loadValueDirectFixed(cUnit, rlSrc, r0);
388 loadWordDisp(cUnit, rSELF,
buzbee1b4c8592011-08-31 10:43:51 -0700389 OFFSETOF_MEMBER(Thread, pHandleFillArrayDataFromCode), rLR);
buzbeee6d61962011-08-27 11:58:19 -0700390 // Materialize a pointer to the fill data image
buzbee03fa2632011-09-20 17:10:57 -0700391 newLIR3(cUnit, kThumb2Adr, r1, 0, (intptr_t)tabRec);
Ian Rogersff1ed472011-09-20 13:46:24 -0700392 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -0700393}
394
395/*
396 * Mark garbage collection card. Skip if the value we're storing is null.
397 */
buzbeeed3e9302011-09-23 17:34:19 -0700398STATIC void markGCCard(CompilationUnit* cUnit, int valReg, int tgtAddrReg)
buzbee67bf8852011-08-17 17:51:35 -0700399{
Elliott Hughes5ee7a8b2011-09-13 16:40:07 -0700400#ifdef CONCURRENT_GARBAGE_COLLECTOR
buzbee0d966cf2011-09-08 17:34:58 -0700401 // TODO: re-enable when concurrent collector is active
buzbee67bf8852011-08-17 17:51:35 -0700402 int regCardBase = oatAllocTemp(cUnit);
403 int regCardNo = oatAllocTemp(cUnit);
404 ArmLIR* branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0);
buzbeec143c552011-08-20 17:38:58 -0700405 loadWordDisp(cUnit, rSELF, Thread::CardTableOffset().Int32Value(),
buzbee67bf8852011-08-17 17:51:35 -0700406 regCardBase);
407 opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT);
408 storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0,
409 kUnsignedByte);
410 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
411 target->defMask = ENCODE_ALL;
412 branchOver->generic.target = (LIR*)target;
413 oatFreeTemp(cUnit, regCardBase);
414 oatFreeTemp(cUnit, regCardNo);
Elliott Hughes0f4c41d2011-09-04 14:58:03 -0700415#endif
buzbee67bf8852011-08-17 17:51:35 -0700416}
417
buzbee34cd9e52011-09-08 14:31:52 -0700418/*
419 * Helper function for Iget/put when field not resolved at compile time.
420 * Will trash call temps and return with the field offset in r0.
421 */
Elliott Hughes81bc5092011-09-30 17:25:59 -0700422STATIC void getFieldOffset(CompilationUnit* cUnit, MIR* mir, Field* fieldPtr)
buzbee34cd9e52011-09-08 14:31:52 -0700423{
424 int fieldIdx = mir->dalvikInsn.vC;
buzbee6181f792011-09-29 11:14:04 -0700425 oatFlushAllRegs(cUnit);
Elliott Hughes81bc5092011-09-30 17:25:59 -0700426 warnIfUnresolved(cUnit, fieldIdx, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700427 oatLockCallTemps(cUnit); // Explicit register usage
428 loadCurrMethodDirect(cUnit, r1); // arg1 <= Method*
429 loadWordDisp(cUnit, r1,
430 Method::DexCacheResolvedFieldsOffset().Int32Value(), r0);
431 loadWordDisp(cUnit, r0, art::Array::DataOffset().Int32Value() +
432 sizeof(int32_t*)* fieldIdx, r0);
433 /*
434 * For testing, omit the test for run-time resolution. This will
435 * force all accesses to go through the runtime resolution path.
436 */
buzbeece302932011-10-04 14:32:18 -0700437 ArmLIR* branchOver = NULL;
438 if (!EXERCISE_SLOWEST_FIELD_PATH) {
439 branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
440 }
buzbee34cd9e52011-09-08 14:31:52 -0700441 // Resolve
442 loadWordDisp(cUnit, rSELF,
Brian Carlstrom845490b2011-09-19 15:56:53 -0700443 OFFSETOF_MEMBER(Thread, pFindInstanceFieldFromCode), rLR);
buzbee34cd9e52011-09-08 14:31:52 -0700444 loadConstant(cUnit, r0, fieldIdx);
Ian Rogersff1ed472011-09-20 13:46:24 -0700445 callRuntimeHelper(cUnit, rLR); // resolveTypeFromCode(idx, method)
buzbee34cd9e52011-09-08 14:31:52 -0700446 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
447 target->defMask = ENCODE_ALL;
buzbeece302932011-10-04 14:32:18 -0700448 if (!EXERCISE_SLOWEST_FIELD_PATH) {
449 branchOver->generic.target = (LIR*)target;
450 }
buzbee34cd9e52011-09-08 14:31:52 -0700451 // Free temps (except for r0)
452 oatFreeTemp(cUnit, r1);
453 oatFreeTemp(cUnit, r2);
454 oatFreeTemp(cUnit, r3);
455 loadWordDisp(cUnit, r0, art::Field::OffsetOffset().Int32Value(), r0);
456}
457
buzbeeed3e9302011-09-23 17:34:19 -0700458STATIC void genIGet(CompilationUnit* cUnit, MIR* mir, OpSize size,
buzbee67bf8852011-08-17 17:51:35 -0700459 RegLocation rlDest, RegLocation rlObj)
460{
buzbeec143c552011-08-20 17:38:58 -0700461 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
462 GetResolvedField(mir->dalvikInsn.vC);
buzbee67bf8852011-08-17 17:51:35 -0700463 RegLocation rlResult;
464 RegisterClass regClass = oatRegClassBySize(size);
buzbee34cd9e52011-09-08 14:31:52 -0700465 if (SLOW_FIELD_PATH || fieldPtr == NULL) {
Elliott Hughes81bc5092011-09-30 17:25:59 -0700466 getFieldOffset(cUnit, mir, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700467 // Field offset in r0
468 rlObj = loadValue(cUnit, rlObj, kCoreReg);
469 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
buzbee5ade1d22011-09-09 14:44:52 -0700470 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null object? */
buzbee58f92742011-10-01 11:22:17 -0700471 loadBaseIndexed(cUnit, rlObj.lowReg, r0, rlResult.lowReg, 0, kWord);
buzbee67bf8852011-08-17 17:51:35 -0700472 oatGenMemBarrier(cUnit, kSY);
buzbee34cd9e52011-09-08 14:31:52 -0700473 storeValue(cUnit, rlDest, rlResult);
474 } else {
475#if ANDROID_SMP != 0
Elliott Hughes1d3f1142011-09-13 12:00:00 -0700476 bool isVolatile = fieldPtr->IsVolatile();
buzbee34cd9e52011-09-08 14:31:52 -0700477#else
478 bool isVolatile = false;
479#endif
480 int fieldOffset = fieldPtr->GetOffset().Int32Value();
481 rlObj = loadValue(cUnit, rlObj, kCoreReg);
482 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
buzbee5ade1d22011-09-09 14:44:52 -0700483 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null object? */
buzbee34cd9e52011-09-08 14:31:52 -0700484 loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg,
buzbee58f92742011-10-01 11:22:17 -0700485 kWord, rlObj.sRegLow);
buzbee34cd9e52011-09-08 14:31:52 -0700486 if (isVolatile) {
487 oatGenMemBarrier(cUnit, kSY);
488 }
489 storeValue(cUnit, rlDest, rlResult);
buzbee67bf8852011-08-17 17:51:35 -0700490 }
buzbee67bf8852011-08-17 17:51:35 -0700491}
492
buzbeeed3e9302011-09-23 17:34:19 -0700493STATIC void genIPut(CompilationUnit* cUnit, MIR* mir, OpSize size,
buzbee67bf8852011-08-17 17:51:35 -0700494 RegLocation rlSrc, RegLocation rlObj, bool isObject)
495{
buzbeec143c552011-08-20 17:38:58 -0700496 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
497 GetResolvedField(mir->dalvikInsn.vC);
buzbee67bf8852011-08-17 17:51:35 -0700498 RegisterClass regClass = oatRegClassBySize(size);
buzbee34cd9e52011-09-08 14:31:52 -0700499 if (SLOW_FIELD_PATH || fieldPtr == NULL) {
Elliott Hughes81bc5092011-09-30 17:25:59 -0700500 getFieldOffset(cUnit, mir, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700501 // Field offset in r0
502 rlObj = loadValue(cUnit, rlObj, kCoreReg);
503 rlSrc = loadValue(cUnit, rlSrc, regClass);
buzbee5ade1d22011-09-09 14:44:52 -0700504 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null object? */
buzbee67bf8852011-08-17 17:51:35 -0700505 oatGenMemBarrier(cUnit, kSY);
buzbee58f92742011-10-01 11:22:17 -0700506 storeBaseIndexed(cUnit, rlObj.lowReg, r0, rlSrc.lowReg, 0, kWord);
buzbee34cd9e52011-09-08 14:31:52 -0700507 } else {
508#if ANDROID_SMP != 0
Elliott Hughes1d3f1142011-09-13 12:00:00 -0700509 bool isVolatile = fieldPtr->IsVolatile();
buzbee34cd9e52011-09-08 14:31:52 -0700510#else
511 bool isVolatile = false;
512#endif
513 int fieldOffset = fieldPtr->GetOffset().Int32Value();
514 rlObj = loadValue(cUnit, rlObj, kCoreReg);
515 rlSrc = loadValue(cUnit, rlSrc, regClass);
buzbee5ade1d22011-09-09 14:44:52 -0700516 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700517
518 if (isVolatile) {
buzbee12246b82011-09-29 14:15:05 -0700519 oatGenMemBarrier(cUnit, kST);
buzbee34cd9e52011-09-08 14:31:52 -0700520 }
buzbee58f92742011-10-01 11:22:17 -0700521 storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, kWord);
buzbee12246b82011-09-29 14:15:05 -0700522 if (isVolatile) {
523 oatGenMemBarrier(cUnit, kSY);
524 }
buzbee67bf8852011-08-17 17:51:35 -0700525 }
buzbee67bf8852011-08-17 17:51:35 -0700526 if (isObject) {
527 /* NOTE: marking card based on object head */
528 markGCCard(cUnit, rlSrc.lowReg, rlObj.lowReg);
529 }
530}
531
buzbeeed3e9302011-09-23 17:34:19 -0700532STATIC void genIGetWide(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
buzbee67bf8852011-08-17 17:51:35 -0700533 RegLocation rlObj)
534{
buzbee12246b82011-09-29 14:15:05 -0700535 RegLocation rlResult;
buzbeec143c552011-08-20 17:38:58 -0700536 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
537 GetResolvedField(mir->dalvikInsn.vC);
buzbee12246b82011-09-29 14:15:05 -0700538#if ANDROID_SMP != 0
539 bool isVolatile = (fieldPtr == NULL) || fieldPtr->IsVolatile();
540#else
541 bool isVolatile = false;
542#endif
buzbeece302932011-10-04 14:32:18 -0700543 if (SLOW_FIELD_PATH || (fieldPtr == NULL) || isVolatile) {
Elliott Hughes81bc5092011-09-30 17:25:59 -0700544 getFieldOffset(cUnit, mir, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700545 // Field offset in r0
546 rlObj = loadValue(cUnit, rlObj, kCoreReg);
547 rlResult = oatEvalLoc(cUnit, rlDest, kAnyReg, true);
buzbee5ade1d22011-09-09 14:44:52 -0700548 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700549 opRegReg(cUnit, kOpAdd, r0, rlObj.lowReg);
550 loadPair(cUnit, r0, rlResult.lowReg, rlResult.highReg);
buzbee67bf8852011-08-17 17:51:35 -0700551 oatGenMemBarrier(cUnit, kSY);
buzbee12246b82011-09-29 14:15:05 -0700552 storeValueWide(cUnit, rlDest, rlResult);
buzbee34cd9e52011-09-08 14:31:52 -0700553 } else {
buzbee34cd9e52011-09-08 14:31:52 -0700554 int fieldOffset = fieldPtr->GetOffset().Int32Value();
555 rlObj = loadValue(cUnit, rlObj, kCoreReg);
556 int regPtr = oatAllocTemp(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700557
buzbeeed3e9302011-09-23 17:34:19 -0700558 DCHECK(rlDest.wide);
buzbee34cd9e52011-09-08 14:31:52 -0700559
buzbee5ade1d22011-09-09 14:44:52 -0700560 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700561 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
562 rlResult = oatEvalLoc(cUnit, rlDest, kAnyReg, true);
563
564 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
565
buzbee34cd9e52011-09-08 14:31:52 -0700566 oatFreeTemp(cUnit, regPtr);
567 storeValueWide(cUnit, rlDest, rlResult);
568 }
buzbee67bf8852011-08-17 17:51:35 -0700569}
570
buzbeeed3e9302011-09-23 17:34:19 -0700571STATIC void genIPutWide(CompilationUnit* cUnit, MIR* mir, RegLocation rlSrc,
buzbee67bf8852011-08-17 17:51:35 -0700572 RegLocation rlObj)
573{
buzbeec143c552011-08-20 17:38:58 -0700574 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
575 GetResolvedField(mir->dalvikInsn.vC);
buzbee12246b82011-09-29 14:15:05 -0700576#if ANDROID_SMP != 0
577 bool isVolatile = (fieldPtr == NULL) || fieldPtr->IsVolatile();
578#else
579 bool isVolatile = false;
580#endif
buzbeece302932011-10-04 14:32:18 -0700581 if (SLOW_FIELD_PATH || (fieldPtr == NULL) || isVolatile) {
Elliott Hughes81bc5092011-09-30 17:25:59 -0700582 getFieldOffset(cUnit, mir, fieldPtr);
buzbee34cd9e52011-09-08 14:31:52 -0700583 // Field offset in r0
584 rlObj = loadValue(cUnit, rlObj, kCoreReg);
585 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
buzbee5ade1d22011-09-09 14:44:52 -0700586 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700587 opRegReg(cUnit, kOpAdd, r0, rlObj.lowReg);
buzbee67bf8852011-08-17 17:51:35 -0700588 oatGenMemBarrier(cUnit, kSY);
buzbee34cd9e52011-09-08 14:31:52 -0700589 storePair(cUnit, r0, rlSrc.lowReg, rlSrc.highReg);
590 } else {
buzbee34cd9e52011-09-08 14:31:52 -0700591 int fieldOffset = fieldPtr->GetOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -0700592
buzbee34cd9e52011-09-08 14:31:52 -0700593 rlObj = loadValue(cUnit, rlObj, kCoreReg);
594 int regPtr;
595 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
buzbee5ade1d22011-09-09 14:44:52 -0700596 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700597 regPtr = oatAllocTemp(cUnit);
598 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
599
buzbee34cd9e52011-09-08 14:31:52 -0700600 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
601
602 oatFreeTemp(cUnit, regPtr);
603 }
buzbee67bf8852011-08-17 17:51:35 -0700604}
605
buzbeeed3e9302011-09-23 17:34:19 -0700606STATIC void genConstClass(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700607 RegLocation rlDest, RegLocation rlSrc)
608{
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700609 art::Class* classPtr = cUnit->method->GetDexCacheResolvedTypes()->
buzbee1b4c8592011-08-31 10:43:51 -0700610 Get(mir->dalvikInsn.vB);
611 int mReg = loadCurrMethod(cUnit);
612 int resReg = oatAllocTemp(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700613 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
buzbee2a475e72011-09-07 17:19:17 -0700614 loadWordDisp(cUnit, mReg, Method::DexCacheResolvedTypesOffset().Int32Value(),
buzbee1b4c8592011-08-31 10:43:51 -0700615 resReg);
616 loadWordDisp(cUnit, resReg, Array::DataOffset().Int32Value() +
617 (sizeof(String*) * mir->dalvikInsn.vB), rlResult.lowReg);
buzbeece302932011-10-04 14:32:18 -0700618 if (SLOW_TYPE_PATH || (classPtr == NULL)) {
buzbee1b4c8592011-08-31 10:43:51 -0700619 // Fast path, we're done - just store result
620 storeValue(cUnit, rlDest, rlResult);
621 } else {
622 // Slow path. Must test at runtime
buzbee6181f792011-09-29 11:14:04 -0700623 oatFlushAllRegs(cUnit);
buzbee1b4c8592011-08-31 10:43:51 -0700624 ArmLIR* branch1 = genCmpImmBranch(cUnit, kArmCondEq, rlResult.lowReg,
625 0);
626 // Resolved, store and hop over following code
627 storeValue(cUnit, rlDest, rlResult);
628 ArmLIR* branch2 = genUnconditionalBranch(cUnit,0);
629 // TUNING: move slow path to end & remove unconditional branch
630 ArmLIR* target1 = newLIR0(cUnit, kArmPseudoTargetLabel);
631 target1->defMask = ENCODE_ALL;
632 // Call out to helper, which will return resolved type in r0
633 loadWordDisp(cUnit, rSELF,
634 OFFSETOF_MEMBER(Thread, pInitializeTypeFromCode), rLR);
635 genRegCopy(cUnit, r1, mReg);
636 loadConstant(cUnit, r0, mir->dalvikInsn.vB);
Ian Rogersff1ed472011-09-20 13:46:24 -0700637 callRuntimeHelper(cUnit, rLR);
buzbee1b4c8592011-08-31 10:43:51 -0700638 RegLocation rlResult = oatGetReturn(cUnit);
639 storeValue(cUnit, rlDest, rlResult);
640 // Rejoin code paths
641 ArmLIR* target2 = newLIR0(cUnit, kArmPseudoTargetLabel);
642 target2->defMask = ENCODE_ALL;
643 branch1->generic.target = (LIR*)target1;
644 branch2->generic.target = (LIR*)target2;
645 }
buzbee67bf8852011-08-17 17:51:35 -0700646}
647
buzbeeed3e9302011-09-23 17:34:19 -0700648STATIC void genConstString(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700649 RegLocation rlDest, RegLocation rlSrc)
650{
buzbeece302932011-10-04 14:32:18 -0700651 /* NOTE: Most strings should be available at compile time */
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700652 const art::String* str = cUnit->method->GetDexCacheStrings()->
buzbee1b4c8592011-08-31 10:43:51 -0700653 Get(mir->dalvikInsn.vB);
Brian Carlstrom928bf022011-10-11 02:48:14 -0700654 if (SLOW_STRING_PATH || (str == NULL) || !cUnit->compiler->IsImage()) {
buzbeece302932011-10-04 14:32:18 -0700655 oatFlushAllRegs(cUnit);
656 oatLockCallTemps(cUnit); // Using explicit registers
657 loadCurrMethodDirect(cUnit, r2);
658 loadWordDisp(cUnit, r2, Method::DexCacheStringsOffset().Int32Value(),
659 r0);
660 // Might call out to helper, which will return resolved string in r0
661 loadWordDisp(cUnit, rSELF,
662 OFFSETOF_MEMBER(Thread, pResolveStringFromCode), rLR);
663 loadWordDisp(cUnit, r0, Array::DataOffset().Int32Value() +
664 (sizeof(String*) * mir->dalvikInsn.vB), r0);
665 loadConstant(cUnit, r1, mir->dalvikInsn.vB);
666 opRegImm(cUnit, kOpCmp, r0, 0); // Is resolved?
667 genBarrier(cUnit);
668 // For testing, always force through helper
669 if (!EXERCISE_SLOWEST_STRING_PATH) {
670 genIT(cUnit, kArmCondEq, "T");
671 }
672 genRegCopy(cUnit, r0, r2); // .eq
673 opReg(cUnit, kOpBlx, rLR); // .eq, helper(Method*, string_idx)
674 genBarrier(cUnit);
675 storeValue(cUnit, rlDest, getRetLoc(cUnit));
676 } else {
677 int mReg = loadCurrMethod(cUnit);
678 int resReg = oatAllocTemp(cUnit);
679 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
680 loadWordDisp(cUnit, mReg, Method::DexCacheStringsOffset().Int32Value(),
681 resReg);
682 loadWordDisp(cUnit, resReg, Array::DataOffset().Int32Value() +
683 (sizeof(String*) * mir->dalvikInsn.vB), rlResult.lowReg);
684 storeValue(cUnit, rlDest, rlResult);
685 }
buzbee67bf8852011-08-17 17:51:35 -0700686}
687
buzbeedfd3d702011-08-28 12:56:51 -0700688/*
689 * Let helper function take care of everything. Will
690 * call Class::NewInstanceFromCode(type_idx, method);
691 */
buzbeeed3e9302011-09-23 17:34:19 -0700692STATIC void genNewInstance(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700693 RegLocation rlDest)
694{
buzbeedfd3d702011-08-28 12:56:51 -0700695 oatFlushAllRegs(cUnit); /* Everything to home location */
buzbeecc4540e2011-10-27 13:06:03 -0700696 art::Class* classPtr = cUnit->method->GetDexCacheResolvedTypes()->
697 Get(mir->dalvikInsn.vB);
698 loadWordDisp(cUnit, rSELF, (classPtr != NULL)
699 ? OFFSETOF_MEMBER(Thread, pAllocObjectFromCode)
700 : OFFSETOF_MEMBER(Thread, pAllocObjectFromCodeSlowPath), rLR);
buzbeedfd3d702011-08-28 12:56:51 -0700701 loadCurrMethodDirect(cUnit, r1); // arg1 <= Method*
702 loadConstant(cUnit, r0, mir->dalvikInsn.vB); // arg0 <- type_id
Ian Rogersff1ed472011-09-20 13:46:24 -0700703 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -0700704 RegLocation rlResult = oatGetReturn(cUnit);
705 storeValue(cUnit, rlDest, rlResult);
706}
707
708void genThrow(CompilationUnit* cUnit, MIR* mir, RegLocation rlSrc)
709{
buzbee6181f792011-09-29 11:14:04 -0700710 oatFlushAllRegs(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700711 loadWordDisp(cUnit, rSELF,
Ian Rogers67375ac2011-09-14 00:55:44 -0700712 OFFSETOF_MEMBER(Thread, pDeliverException), rLR);
Ian Rogersbdb03912011-09-14 00:55:44 -0700713 loadValueDirectFixed(cUnit, rlSrc, r0); // Get exception object
Ian Rogersff1ed472011-09-20 13:46:24 -0700714 callRuntimeHelper(cUnit, rLR); // art_deliver_exception(exception);
buzbee67bf8852011-08-17 17:51:35 -0700715}
716
buzbeeed3e9302011-09-23 17:34:19 -0700717STATIC void genInstanceof(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
buzbee67bf8852011-08-17 17:51:35 -0700718 RegLocation rlSrc)
719{
buzbee6181f792011-09-29 11:14:04 -0700720 oatFlushAllRegs(cUnit);
buzbee2a475e72011-09-07 17:19:17 -0700721 // May generate a call - use explicit registers
722 oatLockCallTemps(cUnit);
723 art::Class* classPtr = cUnit->method->GetDexCacheResolvedTypes()->
724 Get(mir->dalvikInsn.vC);
725 int classReg = r2; // Fixed usage
726 loadCurrMethodDirect(cUnit, r1); // r1 <= current Method*
buzbee991e3ac2011-09-29 15:44:22 -0700727 loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */
buzbee2a475e72011-09-07 17:19:17 -0700728 loadWordDisp(cUnit, r1, Method::DexCacheResolvedTypesOffset().Int32Value(),
729 classReg);
730 loadWordDisp(cUnit, classReg, Array::DataOffset().Int32Value() +
731 (sizeof(String*) * mir->dalvikInsn.vC), classReg);
buzbee67bf8852011-08-17 17:51:35 -0700732 if (classPtr == NULL) {
buzbee2a475e72011-09-07 17:19:17 -0700733 // Generate a runtime test
734 ArmLIR* hopBranch = genCmpImmBranch(cUnit, kArmCondNe, classReg, 0);
735 // Not resolved
736 // Call out to helper, which will return resolved type in r0
737 loadWordDisp(cUnit, rSELF,
738 OFFSETOF_MEMBER(Thread, pInitializeTypeFromCode), rLR);
739 loadConstant(cUnit, r0, mir->dalvikInsn.vC);
Ian Rogersff1ed472011-09-20 13:46:24 -0700740 callRuntimeHelper(cUnit, rLR); // resolveTypeFromCode(idx, method)
buzbee2a475e72011-09-07 17:19:17 -0700741 genRegCopy(cUnit, r2, r0); // Align usage with fast path
buzbee991e3ac2011-09-29 15:44:22 -0700742 loadValueDirectFixed(cUnit, rlSrc, r0); /* reload Ref */
buzbee2a475e72011-09-07 17:19:17 -0700743 // Rejoin code paths
744 ArmLIR* hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
745 hopTarget->defMask = ENCODE_ALL;
746 hopBranch->generic.target = (LIR*)hopTarget;
buzbee67bf8852011-08-17 17:51:35 -0700747 }
buzbee991e3ac2011-09-29 15:44:22 -0700748 /* r0 is ref, r2 is class. If ref==null, use directly as bool result */
749 ArmLIR* branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
buzbee2a475e72011-09-07 17:19:17 -0700750 /* load object->clazz */
buzbeeed3e9302011-09-23 17:34:19 -0700751 DCHECK_EQ(Object::ClassOffset().Int32Value(), 0);
buzbee991e3ac2011-09-29 15:44:22 -0700752 loadWordDisp(cUnit, r0, Object::ClassOffset().Int32Value(), r1);
753 /* r0 is ref, r1 is ref->clazz, r2 is class */
buzbee67bf8852011-08-17 17:51:35 -0700754 loadWordDisp(cUnit, rSELF,
buzbee1b4c8592011-08-31 10:43:51 -0700755 OFFSETOF_MEMBER(Thread, pInstanceofNonTrivialFromCode), rLR);
buzbee991e3ac2011-09-29 15:44:22 -0700756 opRegReg(cUnit, kOpCmp, r1, r2); // Same?
757 genBarrier(cUnit);
758 genIT(cUnit, kArmCondEq, "EE"); // if-convert the test
759 loadConstant(cUnit, r0, 1); // .eq case - load true
760 genRegCopy(cUnit, r0, r2); // .ne case - arg0 <= class
761 opReg(cUnit, kOpBlx, rLR); // .ne case: helper(class, ref->class)
762 genBarrier(cUnit);
763 oatClobberCalleeSave(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700764 /* branch target here */
765 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
766 target->defMask = ENCODE_ALL;
buzbee2a475e72011-09-07 17:19:17 -0700767 RegLocation rlResult = oatGetReturn(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700768 storeValue(cUnit, rlDest, rlResult);
769 branch1->generic.target = (LIR*)target;
buzbee67bf8852011-08-17 17:51:35 -0700770}
771
buzbeeed3e9302011-09-23 17:34:19 -0700772STATIC void genCheckCast(CompilationUnit* cUnit, MIR* mir, RegLocation rlSrc)
buzbee67bf8852011-08-17 17:51:35 -0700773{
buzbee6181f792011-09-29 11:14:04 -0700774 oatFlushAllRegs(cUnit);
buzbee2a475e72011-09-07 17:19:17 -0700775 // May generate a call - use explicit registers
776 oatLockCallTemps(cUnit);
777 art::Class* classPtr = cUnit->method->GetDexCacheResolvedTypes()->
778 Get(mir->dalvikInsn.vB);
779 int classReg = r2; // Fixed usage
780 loadCurrMethodDirect(cUnit, r1); // r1 <= current Method*
781 loadWordDisp(cUnit, r1, Method::DexCacheResolvedTypesOffset().Int32Value(),
782 classReg);
783 loadWordDisp(cUnit, classReg, Array::DataOffset().Int32Value() +
784 (sizeof(String*) * mir->dalvikInsn.vB), classReg);
buzbee67bf8852011-08-17 17:51:35 -0700785 if (classPtr == NULL) {
buzbee2a475e72011-09-07 17:19:17 -0700786 // Generate a runtime test
787 ArmLIR* hopBranch = genCmpImmBranch(cUnit, kArmCondNe, classReg, 0);
788 // Not resolved
789 // Call out to helper, which will return resolved type in r0
790 loadWordDisp(cUnit, rSELF,
791 OFFSETOF_MEMBER(Thread, pInitializeTypeFromCode), rLR);
792 loadConstant(cUnit, r0, mir->dalvikInsn.vB);
Ian Rogersff1ed472011-09-20 13:46:24 -0700793 callRuntimeHelper(cUnit, rLR); // resolveTypeFromCode(idx, method)
buzbee2a475e72011-09-07 17:19:17 -0700794 genRegCopy(cUnit, r2, r0); // Align usage with fast path
795 // Rejoin code paths
796 ArmLIR* hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
797 hopTarget->defMask = ENCODE_ALL;
798 hopBranch->generic.target = (LIR*)hopTarget;
buzbee67bf8852011-08-17 17:51:35 -0700799 }
buzbee2a475e72011-09-07 17:19:17 -0700800 // At this point, r2 has class
801 loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */
802 /* Null is OK - continue */
803 ArmLIR* branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
804 /* load object->clazz */
buzbeeed3e9302011-09-23 17:34:19 -0700805 DCHECK_EQ(Object::ClassOffset().Int32Value(), 0);
buzbee2a475e72011-09-07 17:19:17 -0700806 loadWordDisp(cUnit, r0, Object::ClassOffset().Int32Value(), r1);
807 /* r1 now contains object->clazz */
buzbee67bf8852011-08-17 17:51:35 -0700808 loadWordDisp(cUnit, rSELF,
buzbee2a475e72011-09-07 17:19:17 -0700809 OFFSETOF_MEMBER(Thread, pCheckCastFromCode), rLR);
810 opRegReg(cUnit, kOpCmp, r1, r2);
811 ArmLIR* branch2 = opCondBranch(cUnit, kArmCondEq); /* If equal, trivial yes */
812 genRegCopy(cUnit, r0, r1);
813 genRegCopy(cUnit, r1, r2);
Ian Rogersff1ed472011-09-20 13:46:24 -0700814 callRuntimeHelper(cUnit, rLR);
buzbee2a475e72011-09-07 17:19:17 -0700815 /* branch target here */
buzbee67bf8852011-08-17 17:51:35 -0700816 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
817 target->defMask = ENCODE_ALL;
818 branch1->generic.target = (LIR*)target;
819 branch2->generic.target = (LIR*)target;
820}
821
buzbeeed3e9302011-09-23 17:34:19 -0700822STATIC void genNegFloat(CompilationUnit* cUnit, RegLocation rlDest,
buzbee67bf8852011-08-17 17:51:35 -0700823 RegLocation rlSrc)
824{
825 RegLocation rlResult;
826 rlSrc = loadValue(cUnit, rlSrc, kFPReg);
827 rlResult = oatEvalLoc(cUnit, rlDest, kFPReg, true);
828 newLIR2(cUnit, kThumb2Vnegs, rlResult.lowReg, rlSrc.lowReg);
829 storeValue(cUnit, rlDest, rlResult);
830}
831
buzbeeed3e9302011-09-23 17:34:19 -0700832STATIC void genNegDouble(CompilationUnit* cUnit, RegLocation rlDest,
buzbee67bf8852011-08-17 17:51:35 -0700833 RegLocation rlSrc)
834{
835 RegLocation rlResult;
836 rlSrc = loadValueWide(cUnit, rlSrc, kFPReg);
837 rlResult = oatEvalLoc(cUnit, rlDest, kFPReg, true);
838 newLIR2(cUnit, kThumb2Vnegd, S2D(rlResult.lowReg, rlResult.highReg),
839 S2D(rlSrc.lowReg, rlSrc.highReg));
840 storeValueWide(cUnit, rlDest, rlResult);
841}
842
buzbeeed3e9302011-09-23 17:34:19 -0700843STATIC void freeRegLocTemps(CompilationUnit* cUnit, RegLocation rlKeep,
buzbee439c4fa2011-08-27 15:59:07 -0700844 RegLocation rlFree)
buzbee67bf8852011-08-17 17:51:35 -0700845{
buzbee6181f792011-09-29 11:14:04 -0700846 if ((rlFree.lowReg != rlKeep.lowReg) && (rlFree.lowReg != rlKeep.highReg) &&
847 (rlFree.highReg != rlKeep.lowReg) && (rlFree.highReg != rlKeep.highReg)) {
848 // No overlap, free both
buzbee439c4fa2011-08-27 15:59:07 -0700849 oatFreeTemp(cUnit, rlFree.lowReg);
buzbee6181f792011-09-29 11:14:04 -0700850 oatFreeTemp(cUnit, rlFree.highReg);
851 }
buzbee67bf8852011-08-17 17:51:35 -0700852}
853
buzbeeed3e9302011-09-23 17:34:19 -0700854STATIC void genLong3Addr(CompilationUnit* cUnit, MIR* mir, OpKind firstOp,
buzbee67bf8852011-08-17 17:51:35 -0700855 OpKind secondOp, RegLocation rlDest,
856 RegLocation rlSrc1, RegLocation rlSrc2)
857{
buzbee9e0f9b02011-08-24 15:32:46 -0700858 /*
859 * NOTE: This is the one place in the code in which we might have
860 * as many as six live temporary registers. There are 5 in the normal
861 * set for Arm. Until we have spill capabilities, temporarily add
862 * lr to the temp set. It is safe to do this locally, but note that
863 * lr is used explicitly elsewhere in the code generator and cannot
864 * normally be used as a general temp register.
865 */
buzbee67bf8852011-08-17 17:51:35 -0700866 RegLocation rlResult;
buzbee9e0f9b02011-08-24 15:32:46 -0700867 oatMarkTemp(cUnit, rLR); // Add lr to the temp pool
868 oatFreeTemp(cUnit, rLR); // and make it available
buzbee67bf8852011-08-17 17:51:35 -0700869 rlSrc1 = loadValueWide(cUnit, rlSrc1, kCoreReg);
870 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
871 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
buzbeec0ecd652011-09-25 18:11:54 -0700872 // The longs may overlap - use intermediate temp if so
873 if (rlResult.lowReg == rlSrc1.highReg) {
buzbeec0ecd652011-09-25 18:11:54 -0700874 int tReg = oatAllocTemp(cUnit);
875 genRegCopy(cUnit, tReg, rlSrc1.highReg);
876 opRegRegReg(cUnit, firstOp, rlResult.lowReg, rlSrc1.lowReg,
877 rlSrc2.lowReg);
878 opRegRegReg(cUnit, secondOp, rlResult.highReg, tReg,
879 rlSrc2.highReg);
880 oatFreeTemp(cUnit, tReg);
881 } else {
882 opRegRegReg(cUnit, firstOp, rlResult.lowReg, rlSrc1.lowReg,
883 rlSrc2.lowReg);
884 opRegRegReg(cUnit, secondOp, rlResult.highReg, rlSrc1.highReg,
885 rlSrc2.highReg);
886 }
buzbee439c4fa2011-08-27 15:59:07 -0700887 /*
888 * NOTE: If rlDest refers to a frame variable in a large frame, the
889 * following storeValueWide might need to allocate a temp register.
890 * To further work around the lack of a spill capability, explicitly
891 * free any temps from rlSrc1 & rlSrc2 that aren't still live in rlResult.
892 * Remove when spill is functional.
893 */
894 freeRegLocTemps(cUnit, rlResult, rlSrc1);
895 freeRegLocTemps(cUnit, rlResult, rlSrc2);
buzbee67bf8852011-08-17 17:51:35 -0700896 storeValueWide(cUnit, rlDest, rlResult);
buzbee9e0f9b02011-08-24 15:32:46 -0700897 oatClobber(cUnit, rLR);
898 oatUnmarkTemp(cUnit, rLR); // Remove lr from the temp pool
buzbee67bf8852011-08-17 17:51:35 -0700899}
900
901void oatInitializeRegAlloc(CompilationUnit* cUnit)
902{
903 int numRegs = sizeof(coreRegs)/sizeof(*coreRegs);
904 int numReserved = sizeof(reservedRegs)/sizeof(*reservedRegs);
905 int numTemps = sizeof(coreTemps)/sizeof(*coreTemps);
906 int numFPRegs = sizeof(fpRegs)/sizeof(*fpRegs);
907 int numFPTemps = sizeof(fpTemps)/sizeof(*fpTemps);
908 RegisterPool *pool = (RegisterPool *)oatNew(sizeof(*pool), true);
909 cUnit->regPool = pool;
910 pool->numCoreRegs = numRegs;
911 pool->coreRegs = (RegisterInfo *)
912 oatNew(numRegs * sizeof(*cUnit->regPool->coreRegs), true);
913 pool->numFPRegs = numFPRegs;
914 pool->FPRegs = (RegisterInfo *)
915 oatNew(numFPRegs * sizeof(*cUnit->regPool->FPRegs), true);
916 oatInitPool(pool->coreRegs, coreRegs, pool->numCoreRegs);
917 oatInitPool(pool->FPRegs, fpRegs, pool->numFPRegs);
918 // Keep special registers from being allocated
919 for (int i = 0; i < numReserved; i++) {
buzbeec0ecd652011-09-25 18:11:54 -0700920 if (NO_SUSPEND && (reservedRegs[i] == rSUSPEND)) {
921 //To measure cost of suspend check
922 continue;
923 }
buzbee67bf8852011-08-17 17:51:35 -0700924 oatMarkInUse(cUnit, reservedRegs[i]);
925 }
926 // Mark temp regs - all others not in use can be used for promotion
927 for (int i = 0; i < numTemps; i++) {
928 oatMarkTemp(cUnit, coreTemps[i]);
929 }
930 for (int i = 0; i < numFPTemps; i++) {
931 oatMarkTemp(cUnit, fpTemps[i]);
932 }
buzbeec0ecd652011-09-25 18:11:54 -0700933 // Construct the alias map.
934 cUnit->phiAliasMap = (int*)oatNew(cUnit->numSSARegs *
935 sizeof(cUnit->phiAliasMap[0]), false);
936 for (int i = 0; i < cUnit->numSSARegs; i++) {
937 cUnit->phiAliasMap[i] = i;
938 }
939 for (MIR* phi = cUnit->phiList; phi; phi = phi->meta.phiNext) {
940 int defReg = phi->ssaRep->defs[0];
941 for (int i = 0; i < phi->ssaRep->numUses; i++) {
942 for (int j = 0; j < cUnit->numSSARegs; j++) {
943 if (cUnit->phiAliasMap[j] == phi->ssaRep->uses[i]) {
944 cUnit->phiAliasMap[j] = defReg;
945 }
946 }
947 }
948 }
buzbee67bf8852011-08-17 17:51:35 -0700949}
950
951/*
952 * Handle simple case (thin lock) inline. If it's complicated, bail
953 * out to the heavyweight lock/unlock routines. We'll use dedicated
954 * registers here in order to be in the right position in case we
955 * to bail to dvm[Lock/Unlock]Object(self, object)
956 *
957 * r0 -> self pointer [arg0 for dvm[Lock/Unlock]Object
958 * r1 -> object [arg1 for dvm[Lock/Unlock]Object
959 * r2 -> intial contents of object->lock, later result of strex
960 * r3 -> self->threadId
961 * r12 -> allow to be used by utilities as general temp
962 *
963 * The result of the strex is 0 if we acquire the lock.
964 *
965 * See comments in Sync.c for the layout of the lock word.
966 * Of particular interest to this code is the test for the
967 * simple case - which we handle inline. For monitor enter, the
968 * simple case is thin lock, held by no-one. For monitor exit,
969 * the simple case is thin lock, held by the unlocking thread with
970 * a recurse count of 0.
971 *
972 * A minor complication is that there is a field in the lock word
973 * unrelated to locking: the hash state. This field must be ignored, but
974 * preserved.
975 *
976 */
buzbeeed3e9302011-09-23 17:34:19 -0700977STATIC void genMonitorEnter(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -0700978 RegLocation rlSrc)
979{
980 ArmLIR* target;
981 ArmLIR* hopTarget;
982 ArmLIR* branch;
983 ArmLIR* hopBranch;
984
985 oatFlushAllRegs(cUnit);
Elliott Hughes5f791332011-09-15 17:45:30 -0700986 DCHECK_EQ(LW_SHAPE_THIN, 0);
Ian Rogers4f0d07c2011-10-06 23:38:47 -0700987 loadValueDirectFixed(cUnit, rlSrc, r0); // Get obj
buzbee2e748f32011-08-29 21:02:19 -0700988 oatLockCallTemps(cUnit); // Prepare for explicit register usage
Ian Rogers4f0d07c2011-10-06 23:38:47 -0700989 genNullCheck(cUnit, rlSrc.sRegLow, r0, mir);
990 loadWordDisp(cUnit, rSELF, Thread::ThinLockIdOffset().Int32Value(), r2);
991 newLIR3(cUnit, kThumb2Ldrex, r1, r0,
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700992 Object::MonitorOffset().Int32Value() >> 2); // Get object->lock
buzbeec143c552011-08-20 17:38:58 -0700993 // Align owner
Ian Rogers4f0d07c2011-10-06 23:38:47 -0700994 opRegImm(cUnit, kOpLsl, r2, LW_LOCK_OWNER_SHIFT);
buzbee67bf8852011-08-17 17:51:35 -0700995 // Is lock unheld on lock or held by us (==threadId) on unlock?
Ian Rogers4f0d07c2011-10-06 23:38:47 -0700996 newLIR4(cUnit, kThumb2Bfi, r2, r1, 0, LW_LOCK_OWNER_SHIFT - 1);
997 newLIR3(cUnit, kThumb2Bfc, r1, LW_HASH_STATE_SHIFT, LW_LOCK_OWNER_SHIFT - 1);
998 hopBranch = newLIR2(cUnit, kThumb2Cbnz, r1, 0);
999 newLIR4(cUnit, kThumb2Strex, r1, r2, r0,
Ian Rogers0cfe1fb2011-08-26 03:29:44 -07001000 Object::MonitorOffset().Int32Value() >> 2);
buzbee67bf8852011-08-17 17:51:35 -07001001 oatGenMemBarrier(cUnit, kSY);
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001002 branch = newLIR2(cUnit, kThumb2Cbz, r1, 0);
buzbee67bf8852011-08-17 17:51:35 -07001003
1004 hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
1005 hopTarget->defMask = ENCODE_ALL;
1006 hopBranch->generic.target = (LIR*)hopTarget;
1007
buzbee1b4c8592011-08-31 10:43:51 -07001008 // Go expensive route - artLockObjectFromCode(self, obj);
1009 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pLockObjectFromCode),
buzbee67bf8852011-08-17 17:51:35 -07001010 rLR);
Ian Rogersff1ed472011-09-20 13:46:24 -07001011 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001012
1013 // Resume here
1014 target = newLIR0(cUnit, kArmPseudoTargetLabel);
1015 target->defMask = ENCODE_ALL;
1016 branch->generic.target = (LIR*)target;
1017}
1018
1019/*
1020 * For monitor unlock, we don't have to use ldrex/strex. Once
1021 * we've determined that the lock is thin and that we own it with
1022 * a zero recursion count, it's safe to punch it back to the
1023 * initial, unlock thin state with a store word.
1024 */
buzbeeed3e9302011-09-23 17:34:19 -07001025STATIC void genMonitorExit(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001026 RegLocation rlSrc)
1027{
1028 ArmLIR* target;
1029 ArmLIR* branch;
1030 ArmLIR* hopTarget;
1031 ArmLIR* hopBranch;
1032
Elliott Hughes5f791332011-09-15 17:45:30 -07001033 DCHECK_EQ(LW_SHAPE_THIN, 0);
buzbee67bf8852011-08-17 17:51:35 -07001034 oatFlushAllRegs(cUnit);
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001035 loadValueDirectFixed(cUnit, rlSrc, r0); // Get obj
buzbee2e748f32011-08-29 21:02:19 -07001036 oatLockCallTemps(cUnit); // Prepare for explicit register usage
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001037 genNullCheck(cUnit, rlSrc.sRegLow, r0, mir);
1038 loadWordDisp(cUnit, r0, Object::MonitorOffset().Int32Value(), r1); // Get lock
1039 loadWordDisp(cUnit, rSELF, Thread::ThinLockIdOffset().Int32Value(), r2);
buzbee67bf8852011-08-17 17:51:35 -07001040 // Is lock unheld on lock or held by us (==threadId) on unlock?
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001041 opRegRegImm(cUnit, kOpAnd, r3, r1, (LW_HASH_STATE_MASK << LW_HASH_STATE_SHIFT));
buzbeec143c552011-08-20 17:38:58 -07001042 // Align owner
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001043 opRegImm(cUnit, kOpLsl, r2, LW_LOCK_OWNER_SHIFT);
1044 newLIR3(cUnit, kThumb2Bfc, r1, LW_HASH_STATE_SHIFT, LW_LOCK_OWNER_SHIFT - 1);
1045 opRegReg(cUnit, kOpSub, r1, r2);
buzbee67bf8852011-08-17 17:51:35 -07001046 hopBranch = opCondBranch(cUnit, kArmCondNe);
1047 oatGenMemBarrier(cUnit, kSY);
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001048 storeWordDisp(cUnit, r0, Object::MonitorOffset().Int32Value(), r3);
buzbee67bf8852011-08-17 17:51:35 -07001049 branch = opNone(cUnit, kOpUncondBr);
1050
1051 hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
1052 hopTarget->defMask = ENCODE_ALL;
1053 hopBranch->generic.target = (LIR*)hopTarget;
1054
Ian Rogers4f0d07c2011-10-06 23:38:47 -07001055 // Go expensive route - UnlockObjectFromCode(obj);
buzbee1b4c8592011-08-31 10:43:51 -07001056 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pUnlockObjectFromCode),
buzbee67bf8852011-08-17 17:51:35 -07001057 rLR);
Ian Rogersff1ed472011-09-20 13:46:24 -07001058 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001059
1060 // Resume here
1061 target = newLIR0(cUnit, kArmPseudoTargetLabel);
1062 target->defMask = ENCODE_ALL;
1063 branch->generic.target = (LIR*)target;
1064}
1065
1066/*
1067 * 64-bit 3way compare function.
1068 * mov rX, #-1
1069 * cmp op1hi, op2hi
1070 * blt done
1071 * bgt flip
1072 * sub rX, op1lo, op2lo (treat as unsigned)
1073 * beq done
1074 * ite hi
1075 * mov(hi) rX, #-1
1076 * mov(!hi) rX, #1
1077 * flip:
1078 * neg rX
1079 * done:
1080 */
buzbeeed3e9302011-09-23 17:34:19 -07001081STATIC void genCmpLong(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001082 RegLocation rlDest, RegLocation rlSrc1,
1083 RegLocation rlSrc2)
1084{
buzbee67bf8852011-08-17 17:51:35 -07001085 ArmLIR* target1;
1086 ArmLIR* target2;
1087 rlSrc1 = loadValueWide(cUnit, rlSrc1, kCoreReg);
1088 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
buzbeeb29e4d12011-09-26 15:05:48 -07001089 int tReg = oatAllocTemp(cUnit);
1090 loadConstant(cUnit, tReg, -1);
buzbee67bf8852011-08-17 17:51:35 -07001091 opRegReg(cUnit, kOpCmp, rlSrc1.highReg, rlSrc2.highReg);
1092 ArmLIR* branch1 = opCondBranch(cUnit, kArmCondLt);
1093 ArmLIR* branch2 = opCondBranch(cUnit, kArmCondGt);
buzbeeb29e4d12011-09-26 15:05:48 -07001094 opRegRegReg(cUnit, kOpSub, tReg, rlSrc1.lowReg, rlSrc2.lowReg);
buzbee67bf8852011-08-17 17:51:35 -07001095 ArmLIR* branch3 = opCondBranch(cUnit, kArmCondEq);
1096
1097 genIT(cUnit, kArmCondHi, "E");
buzbeeb29e4d12011-09-26 15:05:48 -07001098 newLIR2(cUnit, kThumb2MovImmShift, tReg, modifiedImmediate(-1));
1099 loadConstant(cUnit, tReg, 1);
buzbee67bf8852011-08-17 17:51:35 -07001100 genBarrier(cUnit);
1101
1102 target2 = newLIR0(cUnit, kArmPseudoTargetLabel);
1103 target2->defMask = -1;
buzbeeb29e4d12011-09-26 15:05:48 -07001104 opRegReg(cUnit, kOpNeg, tReg, tReg);
buzbee67bf8852011-08-17 17:51:35 -07001105
1106 target1 = newLIR0(cUnit, kArmPseudoTargetLabel);
1107 target1->defMask = -1;
1108
buzbeeb29e4d12011-09-26 15:05:48 -07001109 RegLocation rlTemp = LOC_C_RETURN; // Just using as template, will change
1110 rlTemp.lowReg = tReg;
buzbee67bf8852011-08-17 17:51:35 -07001111 storeValue(cUnit, rlDest, rlTemp);
buzbeeb29e4d12011-09-26 15:05:48 -07001112 oatFreeTemp(cUnit, tReg);
buzbee67bf8852011-08-17 17:51:35 -07001113
1114 branch1->generic.target = (LIR*)target1;
1115 branch2->generic.target = (LIR*)target2;
1116 branch3->generic.target = branch1->generic.target;
1117}
1118
buzbeeed3e9302011-09-23 17:34:19 -07001119STATIC void genMultiplyByTwoBitMultiplier(CompilationUnit* cUnit,
buzbee67bf8852011-08-17 17:51:35 -07001120 RegLocation rlSrc, RegLocation rlResult, int lit,
1121 int firstBit, int secondBit)
1122{
1123 opRegRegRegShift(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, rlSrc.lowReg,
1124 encodeShift(kArmLsl, secondBit - firstBit));
1125 if (firstBit != 0) {
1126 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlResult.lowReg, firstBit);
1127 }
1128}
1129
buzbeeed3e9302011-09-23 17:34:19 -07001130STATIC bool genConversionCall(CompilationUnit* cUnit, MIR* mir, int funcOffset,
buzbee67bf8852011-08-17 17:51:35 -07001131 int srcSize, int tgtSize)
1132{
1133 /*
1134 * Don't optimize the register usage since it calls out to support
1135 * functions
1136 */
1137 RegLocation rlSrc;
1138 RegLocation rlDest;
1139 oatFlushAllRegs(cUnit); /* Send everything to home location */
1140 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1141 if (srcSize == 1) {
1142 rlSrc = oatGetSrc(cUnit, mir, 0);
1143 loadValueDirectFixed(cUnit, rlSrc, r0);
1144 } else {
1145 rlSrc = oatGetSrcWide(cUnit, mir, 0, 1);
1146 loadValueDirectWideFixed(cUnit, rlSrc, r0, r1);
1147 }
Ian Rogersff1ed472011-09-20 13:46:24 -07001148 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001149 if (tgtSize == 1) {
1150 RegLocation rlResult;
1151 rlDest = oatGetDest(cUnit, mir, 0);
1152 rlResult = oatGetReturn(cUnit);
1153 storeValue(cUnit, rlDest, rlResult);
1154 } else {
1155 RegLocation rlResult;
1156 rlDest = oatGetDestWide(cUnit, mir, 0, 1);
1157 rlResult = oatGetReturnWide(cUnit);
1158 storeValueWide(cUnit, rlDest, rlResult);
1159 }
1160 return false;
1161}
1162
buzbeeed3e9302011-09-23 17:34:19 -07001163STATIC bool genArithOpFloatPortable(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001164 RegLocation rlDest, RegLocation rlSrc1,
1165 RegLocation rlSrc2)
1166{
1167 RegLocation rlResult;
1168 int funcOffset;
1169
1170 switch (mir->dalvikInsn.opcode) {
1171 case OP_ADD_FLOAT_2ADDR:
1172 case OP_ADD_FLOAT:
1173 funcOffset = OFFSETOF_MEMBER(Thread, pFadd);
1174 break;
1175 case OP_SUB_FLOAT_2ADDR:
1176 case OP_SUB_FLOAT:
1177 funcOffset = OFFSETOF_MEMBER(Thread, pFsub);
1178 break;
1179 case OP_DIV_FLOAT_2ADDR:
1180 case OP_DIV_FLOAT:
1181 funcOffset = OFFSETOF_MEMBER(Thread, pFdiv);
1182 break;
1183 case OP_MUL_FLOAT_2ADDR:
1184 case OP_MUL_FLOAT:
1185 funcOffset = OFFSETOF_MEMBER(Thread, pFmul);
1186 break;
1187 case OP_REM_FLOAT_2ADDR:
1188 case OP_REM_FLOAT:
1189 funcOffset = OFFSETOF_MEMBER(Thread, pFmodf);
1190 break;
1191 case OP_NEG_FLOAT: {
1192 genNegFloat(cUnit, rlDest, rlSrc1);
1193 return false;
1194 }
1195 default:
1196 return true;
1197 }
1198 oatFlushAllRegs(cUnit); /* Send everything to home location */
1199 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1200 loadValueDirectFixed(cUnit, rlSrc1, r0);
1201 loadValueDirectFixed(cUnit, rlSrc2, r1);
Ian Rogersff1ed472011-09-20 13:46:24 -07001202 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001203 rlResult = oatGetReturn(cUnit);
1204 storeValue(cUnit, rlDest, rlResult);
1205 return false;
1206}
1207
buzbeeed3e9302011-09-23 17:34:19 -07001208STATIC bool genArithOpDoublePortable(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001209 RegLocation rlDest, RegLocation rlSrc1,
1210 RegLocation rlSrc2)
1211{
1212 RegLocation rlResult;
1213 int funcOffset;
1214
1215 switch (mir->dalvikInsn.opcode) {
1216 case OP_ADD_DOUBLE_2ADDR:
1217 case OP_ADD_DOUBLE:
1218 funcOffset = OFFSETOF_MEMBER(Thread, pDadd);
1219 break;
1220 case OP_SUB_DOUBLE_2ADDR:
1221 case OP_SUB_DOUBLE:
1222 funcOffset = OFFSETOF_MEMBER(Thread, pDsub);
1223 break;
1224 case OP_DIV_DOUBLE_2ADDR:
1225 case OP_DIV_DOUBLE:
1226 funcOffset = OFFSETOF_MEMBER(Thread, pDdiv);
1227 break;
1228 case OP_MUL_DOUBLE_2ADDR:
1229 case OP_MUL_DOUBLE:
1230 funcOffset = OFFSETOF_MEMBER(Thread, pDmul);
1231 break;
1232 case OP_REM_DOUBLE_2ADDR:
1233 case OP_REM_DOUBLE:
1234 funcOffset = OFFSETOF_MEMBER(Thread, pFmod);
1235 break;
1236 case OP_NEG_DOUBLE: {
1237 genNegDouble(cUnit, rlDest, rlSrc1);
1238 return false;
1239 }
1240 default:
1241 return true;
1242 }
1243 oatFlushAllRegs(cUnit); /* Send everything to home location */
1244 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1245 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1246 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
Ian Rogersff1ed472011-09-20 13:46:24 -07001247 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001248 rlResult = oatGetReturnWide(cUnit);
1249 storeValueWide(cUnit, rlDest, rlResult);
1250 return false;
1251}
1252
buzbeeed3e9302011-09-23 17:34:19 -07001253STATIC bool genConversionPortable(CompilationUnit* cUnit, MIR* mir)
buzbee67bf8852011-08-17 17:51:35 -07001254{
1255 Opcode opcode = mir->dalvikInsn.opcode;
1256
1257 switch (opcode) {
1258 case OP_INT_TO_FLOAT:
1259 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pI2f),
1260 1, 1);
1261 case OP_FLOAT_TO_INT:
1262 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pF2iz),
1263 1, 1);
1264 case OP_DOUBLE_TO_FLOAT:
1265 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pD2f),
1266 2, 1);
1267 case OP_FLOAT_TO_DOUBLE:
1268 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pF2d),
1269 1, 2);
1270 case OP_INT_TO_DOUBLE:
1271 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pI2d),
1272 1, 2);
1273 case OP_DOUBLE_TO_INT:
1274 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pD2iz),
1275 2, 1);
1276 case OP_FLOAT_TO_LONG:
1277 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread,
buzbee1b4c8592011-08-31 10:43:51 -07001278 pF2l), 1, 2);
buzbee67bf8852011-08-17 17:51:35 -07001279 case OP_LONG_TO_FLOAT:
1280 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pL2f),
1281 2, 1);
1282 case OP_DOUBLE_TO_LONG:
1283 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread,
buzbee1b4c8592011-08-31 10:43:51 -07001284 pD2l), 2, 2);
buzbee67bf8852011-08-17 17:51:35 -07001285 case OP_LONG_TO_DOUBLE:
1286 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pL2d),
1287 2, 2);
1288 default:
1289 return true;
1290 }
1291 return false;
1292}
1293
1294/* Generate conditional branch instructions */
buzbeeed3e9302011-09-23 17:34:19 -07001295STATIC ArmLIR* genConditionalBranch(CompilationUnit* cUnit,
buzbee67bf8852011-08-17 17:51:35 -07001296 ArmConditionCode cond,
1297 ArmLIR* target)
1298{
1299 ArmLIR* branch = opCondBranch(cUnit, cond);
1300 branch->generic.target = (LIR*) target;
1301 return branch;
1302}
1303
buzbee67bf8852011-08-17 17:51:35 -07001304/*
1305 * Generate array store
1306 *
1307 */
buzbeeed3e9302011-09-23 17:34:19 -07001308STATIC void genArrayObjPut(CompilationUnit* cUnit, MIR* mir,
buzbee1b4c8592011-08-31 10:43:51 -07001309 RegLocation rlArray, RegLocation rlIndex,
1310 RegLocation rlSrc, int scale)
buzbee67bf8852011-08-17 17:51:35 -07001311{
1312 RegisterClass regClass = oatRegClassBySize(kWord);
buzbeec143c552011-08-20 17:38:58 -07001313 int lenOffset = Array::LengthOffset().Int32Value();
1314 int dataOffset = Array::DataOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -07001315
buzbee6181f792011-09-29 11:14:04 -07001316 oatFlushAllRegs(cUnit);
buzbee67bf8852011-08-17 17:51:35 -07001317 /* Make sure it's a legal object Put. Use direct regs at first */
1318 loadValueDirectFixed(cUnit, rlArray, r1);
1319 loadValueDirectFixed(cUnit, rlSrc, r0);
1320
1321 /* null array object? */
buzbee43a36422011-09-14 14:00:13 -07001322 genNullCheck(cUnit, rlArray.sRegLow, r1, mir);
buzbee67bf8852011-08-17 17:51:35 -07001323 loadWordDisp(cUnit, rSELF,
buzbee1b4c8592011-08-31 10:43:51 -07001324 OFFSETOF_MEMBER(Thread, pCanPutArrayElementFromCode), rLR);
buzbee67bf8852011-08-17 17:51:35 -07001325 /* Get the array's clazz */
Ian Rogers0cfe1fb2011-08-26 03:29:44 -07001326 loadWordDisp(cUnit, r1, Object::ClassOffset().Int32Value(), r1);
Ian Rogersff1ed472011-09-20 13:46:24 -07001327 callRuntimeHelper(cUnit, rLR);
buzbee6181f792011-09-29 11:14:04 -07001328 oatFreeTemp(cUnit, r0);
1329 oatFreeTemp(cUnit, r1);
buzbee67bf8852011-08-17 17:51:35 -07001330
1331 // Now, redo loadValues in case they didn't survive the call
1332
1333 int regPtr;
1334 rlArray = loadValue(cUnit, rlArray, kCoreReg);
1335 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
1336
1337 if (oatIsTemp(cUnit, rlArray.lowReg)) {
1338 oatClobber(cUnit, rlArray.lowReg);
1339 regPtr = rlArray.lowReg;
1340 } else {
1341 regPtr = oatAllocTemp(cUnit);
1342 genRegCopy(cUnit, regPtr, rlArray.lowReg);
1343 }
1344
buzbee43a36422011-09-14 14:00:13 -07001345 if (!(mir->optimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
buzbee67bf8852011-08-17 17:51:35 -07001346 int regLen = oatAllocTemp(cUnit);
1347 //NOTE: max live temps(4) here.
1348 /* Get len */
1349 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
1350 /* regPtr -> array data */
1351 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
buzbeeec5adf32011-09-11 15:25:43 -07001352 genRegRegCheck(cUnit, kArmCondCs, rlIndex.lowReg, regLen, mir,
buzbee5ade1d22011-09-09 14:44:52 -07001353 kArmThrowArrayBounds);
buzbee67bf8852011-08-17 17:51:35 -07001354 oatFreeTemp(cUnit, regLen);
1355 } else {
1356 /* regPtr -> array data */
1357 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
1358 }
1359 /* at this point, regPtr points to array, 2 live temps */
1360 rlSrc = loadValue(cUnit, rlSrc, regClass);
1361 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
1362 scale, kWord);
1363}
1364
1365/*
1366 * Generate array load
1367 */
buzbeeed3e9302011-09-23 17:34:19 -07001368STATIC void genArrayGet(CompilationUnit* cUnit, MIR* mir, OpSize size,
buzbee67bf8852011-08-17 17:51:35 -07001369 RegLocation rlArray, RegLocation rlIndex,
1370 RegLocation rlDest, int scale)
1371{
1372 RegisterClass regClass = oatRegClassBySize(size);
buzbeec143c552011-08-20 17:38:58 -07001373 int lenOffset = Array::LengthOffset().Int32Value();
1374 int dataOffset = Array::DataOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -07001375 RegLocation rlResult;
1376 rlArray = loadValue(cUnit, rlArray, kCoreReg);
1377 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
1378 int regPtr;
1379
1380 /* null object? */
buzbee43a36422011-09-14 14:00:13 -07001381 genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg, mir);
buzbee67bf8852011-08-17 17:51:35 -07001382
1383 regPtr = oatAllocTemp(cUnit);
1384
buzbee43a36422011-09-14 14:00:13 -07001385 if (!(mir->optimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
buzbee67bf8852011-08-17 17:51:35 -07001386 int regLen = oatAllocTemp(cUnit);
1387 /* Get len */
1388 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
1389 /* regPtr -> array data */
1390 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
buzbeeec5adf32011-09-11 15:25:43 -07001391 genRegRegCheck(cUnit, kArmCondCs, rlIndex.lowReg, regLen, mir,
buzbee5ade1d22011-09-09 14:44:52 -07001392 kArmThrowArrayBounds);
buzbee67bf8852011-08-17 17:51:35 -07001393 oatFreeTemp(cUnit, regLen);
1394 } else {
1395 /* regPtr -> array data */
1396 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
1397 }
buzbeee9a72f62011-09-04 17:59:07 -07001398 oatFreeTemp(cUnit, rlArray.lowReg);
buzbee67bf8852011-08-17 17:51:35 -07001399 if ((size == kLong) || (size == kDouble)) {
1400 if (scale) {
1401 int rNewIndex = oatAllocTemp(cUnit);
1402 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
1403 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
1404 oatFreeTemp(cUnit, rNewIndex);
1405 } else {
1406 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
1407 }
buzbeee9a72f62011-09-04 17:59:07 -07001408 oatFreeTemp(cUnit, rlIndex.lowReg);
buzbee67bf8852011-08-17 17:51:35 -07001409 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
1410
1411 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
1412
1413 oatFreeTemp(cUnit, regPtr);
1414 storeValueWide(cUnit, rlDest, rlResult);
1415 } else {
1416 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
1417
1418 loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg,
1419 scale, size);
1420
1421 oatFreeTemp(cUnit, regPtr);
1422 storeValue(cUnit, rlDest, rlResult);
1423 }
1424}
1425
1426/*
1427 * Generate array store
1428 *
1429 */
buzbeeed3e9302011-09-23 17:34:19 -07001430STATIC void genArrayPut(CompilationUnit* cUnit, MIR* mir, OpSize size,
buzbee67bf8852011-08-17 17:51:35 -07001431 RegLocation rlArray, RegLocation rlIndex,
1432 RegLocation rlSrc, int scale)
1433{
1434 RegisterClass regClass = oatRegClassBySize(size);
buzbeec143c552011-08-20 17:38:58 -07001435 int lenOffset = Array::LengthOffset().Int32Value();
1436 int dataOffset = Array::DataOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -07001437
1438 int regPtr;
1439 rlArray = loadValue(cUnit, rlArray, kCoreReg);
1440 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
1441
1442 if (oatIsTemp(cUnit, rlArray.lowReg)) {
1443 oatClobber(cUnit, rlArray.lowReg);
1444 regPtr = rlArray.lowReg;
1445 } else {
1446 regPtr = oatAllocTemp(cUnit);
1447 genRegCopy(cUnit, regPtr, rlArray.lowReg);
1448 }
1449
1450 /* null object? */
buzbee43a36422011-09-14 14:00:13 -07001451 genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg, mir);
buzbee67bf8852011-08-17 17:51:35 -07001452
buzbee43a36422011-09-14 14:00:13 -07001453 if (!(mir->optimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
buzbee67bf8852011-08-17 17:51:35 -07001454 int regLen = oatAllocTemp(cUnit);
1455 //NOTE: max live temps(4) here.
1456 /* Get len */
1457 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
1458 /* regPtr -> array data */
1459 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
buzbeeec5adf32011-09-11 15:25:43 -07001460 genRegRegCheck(cUnit, kArmCondCs, rlIndex.lowReg, regLen, mir,
buzbee5ade1d22011-09-09 14:44:52 -07001461 kArmThrowArrayBounds);
buzbee67bf8852011-08-17 17:51:35 -07001462 oatFreeTemp(cUnit, regLen);
1463 } else {
1464 /* regPtr -> array data */
1465 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
1466 }
1467 /* at this point, regPtr points to array, 2 live temps */
1468 if ((size == kLong) || (size == kDouble)) {
buzbee5ade1d22011-09-09 14:44:52 -07001469 //TUNING: specific wide routine that can handle fp regs
buzbee67bf8852011-08-17 17:51:35 -07001470 if (scale) {
1471 int rNewIndex = oatAllocTemp(cUnit);
1472 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
1473 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
1474 oatFreeTemp(cUnit, rNewIndex);
1475 } else {
1476 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
1477 }
1478 rlSrc = loadValueWide(cUnit, rlSrc, regClass);
1479
1480 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
1481
1482 oatFreeTemp(cUnit, regPtr);
1483 } else {
1484 rlSrc = loadValue(cUnit, rlSrc, regClass);
1485
1486 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
1487 scale, size);
1488 }
1489}
1490
buzbeeed3e9302011-09-23 17:34:19 -07001491STATIC bool genShiftOpLong(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001492 RegLocation rlDest, RegLocation rlSrc1,
1493 RegLocation rlShift)
1494{
buzbee54330722011-08-23 16:46:55 -07001495 int funcOffset;
buzbee67bf8852011-08-17 17:51:35 -07001496
buzbee67bf8852011-08-17 17:51:35 -07001497 switch( mir->dalvikInsn.opcode) {
1498 case OP_SHL_LONG:
1499 case OP_SHL_LONG_2ADDR:
buzbee54330722011-08-23 16:46:55 -07001500 funcOffset = OFFSETOF_MEMBER(Thread, pShlLong);
buzbee67bf8852011-08-17 17:51:35 -07001501 break;
1502 case OP_SHR_LONG:
1503 case OP_SHR_LONG_2ADDR:
buzbee54330722011-08-23 16:46:55 -07001504 funcOffset = OFFSETOF_MEMBER(Thread, pShrLong);
buzbee67bf8852011-08-17 17:51:35 -07001505 break;
1506 case OP_USHR_LONG:
1507 case OP_USHR_LONG_2ADDR:
buzbee54330722011-08-23 16:46:55 -07001508 funcOffset = OFFSETOF_MEMBER(Thread, pUshrLong);
buzbee67bf8852011-08-17 17:51:35 -07001509 break;
1510 default:
buzbee54330722011-08-23 16:46:55 -07001511 LOG(FATAL) << "Unexpected case";
buzbee67bf8852011-08-17 17:51:35 -07001512 return true;
1513 }
buzbee54330722011-08-23 16:46:55 -07001514 oatFlushAllRegs(cUnit); /* Send everything to home location */
1515 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1516 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1517 loadValueDirect(cUnit, rlShift, r2);
Ian Rogersff1ed472011-09-20 13:46:24 -07001518 callRuntimeHelper(cUnit, rLR);
buzbee54330722011-08-23 16:46:55 -07001519 RegLocation rlResult = oatGetReturnWide(cUnit);
buzbee67bf8852011-08-17 17:51:35 -07001520 storeValueWide(cUnit, rlDest, rlResult);
1521 return false;
1522}
1523
buzbeeed3e9302011-09-23 17:34:19 -07001524STATIC bool genArithOpLong(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001525 RegLocation rlDest, RegLocation rlSrc1,
1526 RegLocation rlSrc2)
1527{
1528 RegLocation rlResult;
1529 OpKind firstOp = kOpBkpt;
1530 OpKind secondOp = kOpBkpt;
1531 bool callOut = false;
buzbee58f92742011-10-01 11:22:17 -07001532 bool checkZero = false;
buzbee67bf8852011-08-17 17:51:35 -07001533 int funcOffset;
1534 int retReg = r0;
1535
1536 switch (mir->dalvikInsn.opcode) {
1537 case OP_NOT_LONG:
1538 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
1539 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
buzbeeb29e4d12011-09-26 15:05:48 -07001540 // Check for destructive overlap
1541 if (rlResult.lowReg == rlSrc2.highReg) {
1542 int tReg = oatAllocTemp(cUnit);
1543 genRegCopy(cUnit, tReg, rlSrc2.highReg);
1544 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
1545 opRegReg(cUnit, kOpMvn, rlResult.highReg, tReg);
1546 oatFreeTemp(cUnit, tReg);
1547 } else {
1548 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
1549 opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg);
1550 }
buzbee67bf8852011-08-17 17:51:35 -07001551 storeValueWide(cUnit, rlDest, rlResult);
1552 return false;
1553 break;
1554 case OP_ADD_LONG:
1555 case OP_ADD_LONG_2ADDR:
1556 firstOp = kOpAdd;
1557 secondOp = kOpAdc;
1558 break;
1559 case OP_SUB_LONG:
1560 case OP_SUB_LONG_2ADDR:
1561 firstOp = kOpSub;
1562 secondOp = kOpSbc;
1563 break;
1564 case OP_MUL_LONG:
1565 case OP_MUL_LONG_2ADDR:
buzbee439c4fa2011-08-27 15:59:07 -07001566 callOut = true;
1567 retReg = r0;
1568 funcOffset = OFFSETOF_MEMBER(Thread, pLmul);
1569 break;
buzbee67bf8852011-08-17 17:51:35 -07001570 case OP_DIV_LONG:
1571 case OP_DIV_LONG_2ADDR:
1572 callOut = true;
buzbee58f92742011-10-01 11:22:17 -07001573 checkZero = true;
buzbee67bf8852011-08-17 17:51:35 -07001574 retReg = r0;
1575 funcOffset = OFFSETOF_MEMBER(Thread, pLdivmod);
1576 break;
1577 /* NOTE - result is in r2/r3 instead of r0/r1 */
1578 case OP_REM_LONG:
1579 case OP_REM_LONG_2ADDR:
1580 callOut = true;
buzbee58f92742011-10-01 11:22:17 -07001581 checkZero = true;
buzbee67bf8852011-08-17 17:51:35 -07001582 funcOffset = OFFSETOF_MEMBER(Thread, pLdivmod);
1583 retReg = r2;
1584 break;
1585 case OP_AND_LONG_2ADDR:
1586 case OP_AND_LONG:
1587 firstOp = kOpAnd;
1588 secondOp = kOpAnd;
1589 break;
1590 case OP_OR_LONG:
1591 case OP_OR_LONG_2ADDR:
1592 firstOp = kOpOr;
1593 secondOp = kOpOr;
1594 break;
1595 case OP_XOR_LONG:
1596 case OP_XOR_LONG_2ADDR:
1597 firstOp = kOpXor;
1598 secondOp = kOpXor;
1599 break;
1600 case OP_NEG_LONG: {
buzbee67bf8852011-08-17 17:51:35 -07001601 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
1602 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
buzbeeb29e4d12011-09-26 15:05:48 -07001603 int zReg = oatAllocTemp(cUnit);
1604 loadConstantNoClobber(cUnit, zReg, 0);
1605 // Check for destructive overlap
1606 if (rlResult.lowReg == rlSrc2.highReg) {
1607 int tReg = oatAllocTemp(cUnit);
1608 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
1609 zReg, rlSrc2.lowReg);
1610 opRegRegReg(cUnit, kOpSbc, rlResult.highReg,
1611 zReg, tReg);
1612 oatFreeTemp(cUnit, tReg);
1613 } else {
1614 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
1615 zReg, rlSrc2.lowReg);
1616 opRegRegReg(cUnit, kOpSbc, rlResult.highReg,
1617 zReg, rlSrc2.highReg);
1618 }
1619 oatFreeTemp(cUnit, zReg);
buzbee67bf8852011-08-17 17:51:35 -07001620 storeValueWide(cUnit, rlDest, rlResult);
1621 return false;
1622 }
1623 default:
1624 LOG(FATAL) << "Invalid long arith op";
1625 }
1626 if (!callOut) {
1627 genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2);
1628 } else {
buzbee67bf8852011-08-17 17:51:35 -07001629 oatFlushAllRegs(cUnit); /* Send everything to home location */
buzbee58f92742011-10-01 11:22:17 -07001630 if (checkZero) {
1631 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
1632 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1633 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1634 int tReg = oatAllocTemp(cUnit);
1635 newLIR4(cUnit, kThumb2OrrRRRs, tReg, r2, r3, 0);
1636 oatFreeTemp(cUnit, tReg);
1637 genCheck(cUnit, kArmCondEq, mir, kArmThrowDivZero);
1638 } else {
1639 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1640 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1641 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
1642 }
Ian Rogersff1ed472011-09-20 13:46:24 -07001643 callRuntimeHelper(cUnit, rLR);
buzbee58f92742011-10-01 11:22:17 -07001644 // Adjust return regs in to handle case of rem returning r2/r3
buzbee67bf8852011-08-17 17:51:35 -07001645 if (retReg == r0)
1646 rlResult = oatGetReturnWide(cUnit);
1647 else
1648 rlResult = oatGetReturnWideAlt(cUnit);
1649 storeValueWide(cUnit, rlDest, rlResult);
1650 }
1651 return false;
1652}
1653
buzbeeed3e9302011-09-23 17:34:19 -07001654STATIC bool genArithOpInt(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001655 RegLocation rlDest, RegLocation rlSrc1,
1656 RegLocation rlSrc2)
1657{
1658 OpKind op = kOpBkpt;
1659 bool callOut = false;
1660 bool checkZero = false;
1661 bool unary = false;
1662 int retReg = r0;
1663 int funcOffset;
1664 RegLocation rlResult;
1665 bool shiftOp = false;
1666
1667 switch (mir->dalvikInsn.opcode) {
1668 case OP_NEG_INT:
1669 op = kOpNeg;
1670 unary = true;
1671 break;
1672 case OP_NOT_INT:
1673 op = kOpMvn;
1674 unary = true;
1675 break;
1676 case OP_ADD_INT:
1677 case OP_ADD_INT_2ADDR:
1678 op = kOpAdd;
1679 break;
1680 case OP_SUB_INT:
1681 case OP_SUB_INT_2ADDR:
1682 op = kOpSub;
1683 break;
1684 case OP_MUL_INT:
1685 case OP_MUL_INT_2ADDR:
1686 op = kOpMul;
1687 break;
1688 case OP_DIV_INT:
1689 case OP_DIV_INT_2ADDR:
1690 callOut = true;
1691 checkZero = true;
1692 funcOffset = OFFSETOF_MEMBER(Thread, pIdiv);
1693 retReg = r0;
1694 break;
1695 /* NOTE: returns in r1 */
1696 case OP_REM_INT:
1697 case OP_REM_INT_2ADDR:
1698 callOut = true;
1699 checkZero = true;
1700 funcOffset = OFFSETOF_MEMBER(Thread, pIdivmod);
1701 retReg = r1;
1702 break;
1703 case OP_AND_INT:
1704 case OP_AND_INT_2ADDR:
1705 op = kOpAnd;
1706 break;
1707 case OP_OR_INT:
1708 case OP_OR_INT_2ADDR:
1709 op = kOpOr;
1710 break;
1711 case OP_XOR_INT:
1712 case OP_XOR_INT_2ADDR:
1713 op = kOpXor;
1714 break;
1715 case OP_SHL_INT:
1716 case OP_SHL_INT_2ADDR:
1717 shiftOp = true;
1718 op = kOpLsl;
1719 break;
1720 case OP_SHR_INT:
1721 case OP_SHR_INT_2ADDR:
1722 shiftOp = true;
1723 op = kOpAsr;
1724 break;
1725 case OP_USHR_INT:
1726 case OP_USHR_INT_2ADDR:
1727 shiftOp = true;
1728 op = kOpLsr;
1729 break;
1730 default:
1731 LOG(FATAL) << "Invalid word arith op: " <<
1732 (int)mir->dalvikInsn.opcode;
1733 }
1734 if (!callOut) {
1735 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
1736 if (unary) {
1737 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1738 opRegReg(cUnit, op, rlResult.lowReg,
1739 rlSrc1.lowReg);
1740 } else {
1741 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
1742 if (shiftOp) {
1743 int tReg = oatAllocTemp(cUnit);
1744 opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31);
1745 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1746 opRegRegReg(cUnit, op, rlResult.lowReg,
1747 rlSrc1.lowReg, tReg);
1748 oatFreeTemp(cUnit, tReg);
1749 } else {
1750 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1751 opRegRegReg(cUnit, op, rlResult.lowReg,
1752 rlSrc1.lowReg, rlSrc2.lowReg);
1753 }
1754 }
1755 storeValue(cUnit, rlDest, rlResult);
1756 } else {
1757 RegLocation rlResult;
1758 oatFlushAllRegs(cUnit); /* Send everything to home location */
1759 loadValueDirectFixed(cUnit, rlSrc2, r1);
1760 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1761 loadValueDirectFixed(cUnit, rlSrc1, r0);
1762 if (checkZero) {
buzbee5ade1d22011-09-09 14:44:52 -07001763 genImmedCheck(cUnit, kArmCondEq, r1, 0, mir, kArmThrowDivZero);
buzbee67bf8852011-08-17 17:51:35 -07001764 }
Ian Rogersff1ed472011-09-20 13:46:24 -07001765 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001766 if (retReg == r0)
1767 rlResult = oatGetReturn(cUnit);
1768 else
1769 rlResult = oatGetReturnAlt(cUnit);
1770 storeValue(cUnit, rlDest, rlResult);
1771 }
1772 return false;
1773}
1774
buzbeec1f45042011-09-21 16:03:19 -07001775/* Check if we need to check for pending suspend request */
buzbeeed3e9302011-09-23 17:34:19 -07001776STATIC void genSuspendTest(CompilationUnit* cUnit, MIR* mir)
buzbeec1f45042011-09-21 16:03:19 -07001777{
buzbeec0ecd652011-09-25 18:11:54 -07001778 if (NO_SUSPEND || mir->optimizationFlags & MIR_IGNORE_SUSPEND_CHECK) {
buzbeec1f45042011-09-21 16:03:19 -07001779 return;
1780 }
buzbee6181f792011-09-29 11:14:04 -07001781 oatFlushAllRegs(cUnit);
buzbeec1f45042011-09-21 16:03:19 -07001782 newLIR2(cUnit, kThumbSubRI8, rSUSPEND, 1);
1783 ArmLIR* branch = opCondBranch(cUnit, kArmCondEq);
1784 ArmLIR* retLab = newLIR0(cUnit, kArmPseudoTargetLabel);
1785 retLab->defMask = ENCODE_ALL;
1786 ArmLIR* target = (ArmLIR*)oatNew(sizeof(ArmLIR), true);
1787 target->generic.dalvikOffset = cUnit->currentDalvikOffset;
1788 target->opcode = kArmPseudoSuspendTarget;
1789 target->operands[0] = (intptr_t)retLab;
1790 target->operands[1] = mir->offset;
1791 branch->generic.target = (LIR*)target;
1792 oatInsertGrowableList(&cUnit->suspendLaunchpads, (intptr_t)target);
1793}
1794
buzbee67bf8852011-08-17 17:51:35 -07001795/*
1796 * The following are the first-level codegen routines that analyze the format
1797 * of each bytecode then either dispatch special purpose codegen routines
1798 * or produce corresponding Thumb instructions directly.
1799 */
1800
buzbeeed3e9302011-09-23 17:34:19 -07001801STATIC bool isPowerOfTwo(int x)
buzbee67bf8852011-08-17 17:51:35 -07001802{
1803 return (x & (x - 1)) == 0;
1804}
1805
1806// Returns true if no more than two bits are set in 'x'.
buzbeeed3e9302011-09-23 17:34:19 -07001807STATIC bool isPopCountLE2(unsigned int x)
buzbee67bf8852011-08-17 17:51:35 -07001808{
1809 x &= x - 1;
1810 return (x & (x - 1)) == 0;
1811}
1812
1813// Returns the index of the lowest set bit in 'x'.
buzbeeed3e9302011-09-23 17:34:19 -07001814STATIC int lowestSetBit(unsigned int x) {
buzbee67bf8852011-08-17 17:51:35 -07001815 int bit_posn = 0;
1816 while ((x & 0xf) == 0) {
1817 bit_posn += 4;
1818 x >>= 4;
1819 }
1820 while ((x & 1) == 0) {
1821 bit_posn++;
1822 x >>= 1;
1823 }
1824 return bit_posn;
1825}
1826
1827// Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit'
1828// and store the result in 'rlDest'.
buzbeeed3e9302011-09-23 17:34:19 -07001829STATIC bool handleEasyDivide(CompilationUnit* cUnit, Opcode dalvikOpcode,
buzbee67bf8852011-08-17 17:51:35 -07001830 RegLocation rlSrc, RegLocation rlDest, int lit)
1831{
1832 if (lit < 2 || !isPowerOfTwo(lit)) {
1833 return false;
1834 }
1835 int k = lowestSetBit(lit);
1836 if (k >= 30) {
1837 // Avoid special cases.
1838 return false;
1839 }
1840 bool div = (dalvikOpcode == OP_DIV_INT_LIT8 ||
1841 dalvikOpcode == OP_DIV_INT_LIT16);
1842 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1843 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1844 if (div) {
1845 int tReg = oatAllocTemp(cUnit);
1846 if (lit == 2) {
1847 // Division by 2 is by far the most common division by constant.
1848 opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k);
1849 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1850 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1851 } else {
1852 opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31);
1853 opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k);
1854 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1855 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1856 }
1857 } else {
1858 int cReg = oatAllocTemp(cUnit);
1859 loadConstant(cUnit, cReg, lit - 1);
1860 int tReg1 = oatAllocTemp(cUnit);
1861 int tReg2 = oatAllocTemp(cUnit);
1862 if (lit == 2) {
1863 opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k);
1864 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
1865 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
1866 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
1867 } else {
1868 opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31);
1869 opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k);
1870 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
1871 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
1872 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
1873 }
1874 }
1875 storeValue(cUnit, rlDest, rlResult);
1876 return true;
1877}
1878
1879// Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit'
1880// and store the result in 'rlDest'.
buzbeeed3e9302011-09-23 17:34:19 -07001881STATIC bool handleEasyMultiply(CompilationUnit* cUnit,
buzbee67bf8852011-08-17 17:51:35 -07001882 RegLocation rlSrc, RegLocation rlDest, int lit)
1883{
1884 // Can we simplify this multiplication?
1885 bool powerOfTwo = false;
1886 bool popCountLE2 = false;
1887 bool powerOfTwoMinusOne = false;
1888 if (lit < 2) {
1889 // Avoid special cases.
1890 return false;
1891 } else if (isPowerOfTwo(lit)) {
1892 powerOfTwo = true;
1893 } else if (isPopCountLE2(lit)) {
1894 popCountLE2 = true;
1895 } else if (isPowerOfTwo(lit + 1)) {
1896 powerOfTwoMinusOne = true;
1897 } else {
1898 return false;
1899 }
1900 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1901 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1902 if (powerOfTwo) {
1903 // Shift.
1904 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg,
1905 lowestSetBit(lit));
1906 } else if (popCountLE2) {
1907 // Shift and add and shift.
1908 int firstBit = lowestSetBit(lit);
1909 int secondBit = lowestSetBit(lit ^ (1 << firstBit));
1910 genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit,
1911 firstBit, secondBit);
1912 } else {
1913 // Reverse subtract: (src << (shift + 1)) - src.
buzbeeed3e9302011-09-23 17:34:19 -07001914 DCHECK(powerOfTwoMinusOne);
buzbee5ade1d22011-09-09 14:44:52 -07001915 // TUNING: rsb dst, src, src lsl#lowestSetBit(lit + 1)
buzbee67bf8852011-08-17 17:51:35 -07001916 int tReg = oatAllocTemp(cUnit);
1917 opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1));
1918 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg);
1919 }
1920 storeValue(cUnit, rlDest, rlResult);
1921 return true;
1922}
1923
buzbeeed3e9302011-09-23 17:34:19 -07001924STATIC bool genArithOpIntLit(CompilationUnit* cUnit, MIR* mir,
buzbee67bf8852011-08-17 17:51:35 -07001925 RegLocation rlDest, RegLocation rlSrc,
1926 int lit)
1927{
1928 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
1929 RegLocation rlResult;
1930 OpKind op = (OpKind)0; /* Make gcc happy */
1931 int shiftOp = false;
1932 bool isDiv = false;
1933 int funcOffset;
1934
1935 switch (dalvikOpcode) {
1936 case OP_RSUB_INT_LIT8:
1937 case OP_RSUB_INT: {
1938 int tReg;
1939 //TUNING: add support for use of Arm rsub op
1940 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1941 tReg = oatAllocTemp(cUnit);
1942 loadConstant(cUnit, tReg, lit);
1943 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1944 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
1945 tReg, rlSrc.lowReg);
1946 storeValue(cUnit, rlDest, rlResult);
1947 return false;
1948 break;
1949 }
1950
1951 case OP_ADD_INT_LIT8:
1952 case OP_ADD_INT_LIT16:
1953 op = kOpAdd;
1954 break;
1955 case OP_MUL_INT_LIT8:
1956 case OP_MUL_INT_LIT16: {
1957 if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) {
1958 return false;
1959 }
1960 op = kOpMul;
1961 break;
1962 }
1963 case OP_AND_INT_LIT8:
1964 case OP_AND_INT_LIT16:
1965 op = kOpAnd;
1966 break;
1967 case OP_OR_INT_LIT8:
1968 case OP_OR_INT_LIT16:
1969 op = kOpOr;
1970 break;
1971 case OP_XOR_INT_LIT8:
1972 case OP_XOR_INT_LIT16:
1973 op = kOpXor;
1974 break;
1975 case OP_SHL_INT_LIT8:
1976 lit &= 31;
1977 shiftOp = true;
1978 op = kOpLsl;
1979 break;
1980 case OP_SHR_INT_LIT8:
1981 lit &= 31;
1982 shiftOp = true;
1983 op = kOpAsr;
1984 break;
1985 case OP_USHR_INT_LIT8:
1986 lit &= 31;
1987 shiftOp = true;
1988 op = kOpLsr;
1989 break;
1990
1991 case OP_DIV_INT_LIT8:
1992 case OP_DIV_INT_LIT16:
1993 case OP_REM_INT_LIT8:
1994 case OP_REM_INT_LIT16:
1995 if (lit == 0) {
buzbee5ade1d22011-09-09 14:44:52 -07001996 genImmedCheck(cUnit, kArmCondAl, 0, 0, mir, kArmThrowDivZero);
buzbee67bf8852011-08-17 17:51:35 -07001997 return false;
1998 }
1999 if (handleEasyDivide(cUnit, dalvikOpcode, rlSrc, rlDest, lit)) {
2000 return false;
2001 }
2002 oatFlushAllRegs(cUnit); /* Everything to home location */
2003 loadValueDirectFixed(cUnit, rlSrc, r0);
2004 oatClobber(cUnit, r0);
2005 if ((dalvikOpcode == OP_DIV_INT_LIT8) ||
2006 (dalvikOpcode == OP_DIV_INT_LIT16)) {
2007 funcOffset = OFFSETOF_MEMBER(Thread, pIdiv);
2008 isDiv = true;
2009 } else {
2010 funcOffset = OFFSETOF_MEMBER(Thread, pIdivmod);
2011 isDiv = false;
2012 }
2013 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
2014 loadConstant(cUnit, r1, lit);
Ian Rogersff1ed472011-09-20 13:46:24 -07002015 callRuntimeHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07002016 if (isDiv)
2017 rlResult = oatGetReturn(cUnit);
2018 else
2019 rlResult = oatGetReturnAlt(cUnit);
2020 storeValue(cUnit, rlDest, rlResult);
2021 return false;
2022 break;
2023 default:
2024 return true;
2025 }
2026 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
2027 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
2028 // Avoid shifts by literal 0 - no support in Thumb. Change to copy
2029 if (shiftOp && (lit == 0)) {
2030 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
2031 } else {
2032 opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit);
2033 }
2034 storeValue(cUnit, rlDest, rlResult);
2035 return false;
2036}
2037
2038/* Architectural-specific debugging helpers go here */
2039void oatArchDump(void)
2040{
2041 /* Print compiled opcode in this VM instance */
2042 int i, start, streak;
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002043 std::string buf;
buzbee67bf8852011-08-17 17:51:35 -07002044
2045 streak = i = 0;
buzbee67bf8852011-08-17 17:51:35 -07002046 while (opcodeCoverage[i] == 0 && i < kNumPackedOpcodes) {
2047 i++;
2048 }
2049 if (i == kNumPackedOpcodes) {
2050 return;
2051 }
2052 for (start = i++, streak = 1; i < kNumPackedOpcodes; i++) {
2053 if (opcodeCoverage[i]) {
2054 streak++;
2055 } else {
2056 if (streak == 1) {
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002057 StringAppendF(&buf, "%x,", start);
buzbee67bf8852011-08-17 17:51:35 -07002058 } else {
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002059 StringAppendF(&buf, "%x-%x,", start, start + streak - 1);
buzbee67bf8852011-08-17 17:51:35 -07002060 }
2061 streak = 0;
2062 while (opcodeCoverage[i] == 0 && i < kNumPackedOpcodes) {
2063 i++;
2064 }
2065 if (i < kNumPackedOpcodes) {
2066 streak = 1;
2067 start = i;
2068 }
2069 }
2070 }
2071 if (streak) {
2072 if (streak == 1) {
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002073 StringAppendF(&buf, "%x", start);
buzbee67bf8852011-08-17 17:51:35 -07002074 } else {
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002075 StringAppendF(&buf, "%x-%x", start, start + streak - 1);
buzbee67bf8852011-08-17 17:51:35 -07002076 }
2077 }
Elliott Hughes3b6baaa2011-10-14 19:13:56 -07002078 if (!buf.empty()) {
buzbee67bf8852011-08-17 17:51:35 -07002079 LOG(INFO) << "dalvik.vm.oat.op = " << buf;
2080 }
2081}