blob: 010de20ab42692937f4bcf44a1694fcaabcf4efd [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
20#include "dex_file.h"
21#include "dex_instruction.h"
22#include "compiler_ir.h"
buzbee862a7602013-04-05 10:58:54 -070023#include "arena_bit_vector.h"
24#include "growable_array.h"
buzbee311ca162013-02-28 15:56:43 -080025
26namespace art {
27
buzbeeee17e0a2013-07-31 10:47:37 -070028enum InstructionAnalysisAttributePos {
29 kUninterestingOp = 0,
30 kArithmeticOp,
31 kFPOp,
32 kSingleOp,
33 kDoubleOp,
34 kIntOp,
35 kLongOp,
36 kBranchOp,
37 kInvokeOp,
38 kArrayOp,
39 kHeavyweightOp,
40 kSimpleConstOp,
buzbeefe9ca402013-08-21 09:48:11 -070041 kMoveOp,
42 kSwitch
buzbeeee17e0a2013-07-31 10:47:37 -070043};
44
45#define AN_NONE (1 << kUninterestingOp)
46#define AN_MATH (1 << kArithmeticOp)
47#define AN_FP (1 << kFPOp)
48#define AN_LONG (1 << kLongOp)
49#define AN_INT (1 << kIntOp)
50#define AN_SINGLE (1 << kSingleOp)
51#define AN_DOUBLE (1 << kDoubleOp)
52#define AN_FLOATMATH (1 << kFPOp)
53#define AN_BRANCH (1 << kBranchOp)
54#define AN_INVOKE (1 << kInvokeOp)
55#define AN_ARRAYOP (1 << kArrayOp)
56#define AN_HEAVYWEIGHT (1 << kHeavyweightOp)
57#define AN_SIMPLECONST (1 << kSimpleConstOp)
58#define AN_MOVE (1 << kMoveOp)
buzbeefe9ca402013-08-21 09:48:11 -070059#define AN_SWITCH (1 << kSwitch)
buzbeeee17e0a2013-07-31 10:47:37 -070060#define AN_COMPUTATIONAL (AN_MATH | AN_ARRAYOP | AN_MOVE | AN_SIMPLECONST)
61
buzbee311ca162013-02-28 15:56:43 -080062enum DataFlowAttributePos {
63 kUA = 0,
64 kUB,
65 kUC,
66 kAWide,
67 kBWide,
68 kCWide,
69 kDA,
70 kIsMove,
71 kSetsConst,
72 kFormat35c,
73 kFormat3rc,
74 kNullCheckSrc0, // Null check of uses[0].
75 kNullCheckSrc1, // Null check of uses[1].
76 kNullCheckSrc2, // Null check of uses[2].
77 kNullCheckOut0, // Null check out outgoing arg0.
78 kDstNonNull, // May assume dst is non-null.
79 kRetNonNull, // May assume retval is non-null.
80 kNullTransferSrc0, // Object copy src[0] -> dst.
81 kNullTransferSrcN, // Phi null check state transfer.
82 kRangeCheckSrc1, // Range check of uses[1].
83 kRangeCheckSrc2, // Range check of uses[2].
84 kRangeCheckSrc3, // Range check of uses[3].
85 kFPA,
86 kFPB,
87 kFPC,
88 kCoreA,
89 kCoreB,
90 kCoreC,
91 kRefA,
92 kRefB,
93 kRefC,
94 kUsesMethodStar, // Implicit use of Method*.
buzbee1da1e2f2013-11-15 13:37:01 -080095 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -080096};
97
buzbee1da1e2f2013-11-15 13:37:01 -080098#define DF_NOP 0ULL
99#define DF_UA (1ULL << kUA)
100#define DF_UB (1ULL << kUB)
101#define DF_UC (1ULL << kUC)
102#define DF_A_WIDE (1ULL << kAWide)
103#define DF_B_WIDE (1ULL << kBWide)
104#define DF_C_WIDE (1ULL << kCWide)
105#define DF_DA (1ULL << kDA)
106#define DF_IS_MOVE (1ULL << kIsMove)
107#define DF_SETS_CONST (1ULL << kSetsConst)
108#define DF_FORMAT_35C (1ULL << kFormat35c)
109#define DF_FORMAT_3RC (1ULL << kFormat3rc)
110#define DF_NULL_CHK_0 (1ULL << kNullCheckSrc0)
111#define DF_NULL_CHK_1 (1ULL << kNullCheckSrc1)
112#define DF_NULL_CHK_2 (1ULL << kNullCheckSrc2)
113#define DF_NULL_CHK_OUT0 (1ULL << kNullCheckOut0)
114#define DF_NON_NULL_DST (1ULL << kDstNonNull)
115#define DF_NON_NULL_RET (1ULL << kRetNonNull)
116#define DF_NULL_TRANSFER_0 (1ULL << kNullTransferSrc0)
117#define DF_NULL_TRANSFER_N (1ULL << kNullTransferSrcN)
118#define DF_RANGE_CHK_1 (1ULL << kRangeCheckSrc1)
119#define DF_RANGE_CHK_2 (1ULL << kRangeCheckSrc2)
120#define DF_RANGE_CHK_3 (1ULL << kRangeCheckSrc3)
121#define DF_FP_A (1ULL << kFPA)
122#define DF_FP_B (1ULL << kFPB)
123#define DF_FP_C (1ULL << kFPC)
124#define DF_CORE_A (1ULL << kCoreA)
125#define DF_CORE_B (1ULL << kCoreB)
126#define DF_CORE_C (1ULL << kCoreC)
127#define DF_REF_A (1ULL << kRefA)
128#define DF_REF_B (1ULL << kRefB)
129#define DF_REF_C (1ULL << kRefC)
130#define DF_UMS (1ULL << kUsesMethodStar)
131#define DF_LVN (1ULL << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800132
133#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
134
135#define DF_HAS_DEFS (DF_DA)
136
137#define DF_HAS_NULL_CHKS (DF_NULL_CHK_0 | \
138 DF_NULL_CHK_1 | \
139 DF_NULL_CHK_2 | \
140 DF_NULL_CHK_OUT0)
141
142#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_1 | \
143 DF_RANGE_CHK_2 | \
144 DF_RANGE_CHK_3)
145
146#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
147 DF_HAS_RANGE_CHKS)
148
149#define DF_A_IS_REG (DF_UA | DF_DA)
150#define DF_B_IS_REG (DF_UB)
151#define DF_C_IS_REG (DF_UC)
152#define DF_IS_GETTER_OR_SETTER (DF_IS_GETTER | DF_IS_SETTER)
153#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000154#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
buzbee1fd33462013-03-25 13:40:45 -0700155enum OatMethodAttributes {
156 kIsLeaf, // Method is leaf.
157 kHasLoop, // Method contains simple loop.
158};
159
160#define METHOD_IS_LEAF (1 << kIsLeaf)
161#define METHOD_HAS_LOOP (1 << kHasLoop)
162
163// Minimum field size to contain Dalvik v_reg number.
164#define VREG_NUM_WIDTH 16
165
166#define INVALID_SREG (-1)
167#define INVALID_VREG (0xFFFFU)
168#define INVALID_REG (0xFF)
169#define INVALID_OFFSET (0xDEADF00FU)
170
171/* SSA encodings for special registers */
172#define SSA_METHOD_BASEREG (-2)
173/* First compiler temp basereg, grows smaller */
174#define SSA_CTEMP_BASEREG (SSA_METHOD_BASEREG - 1)
175
176#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
177#define MIR_NULL_CHECK_ONLY (1 << kMIRNullCheckOnly)
178#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
179#define MIR_RANGE_CHECK_ONLY (1 << kMIRRangeCheckOnly)
180#define MIR_INLINED (1 << kMIRInlined)
181#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
182#define MIR_CALLEE (1 << kMIRCallee)
183#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
184#define MIR_DUP (1 << kMIRDup)
185
buzbee862a7602013-04-05 10:58:54 -0700186#define BLOCK_NAME_LEN 80
187
buzbee0d829482013-10-11 15:24:55 -0700188typedef uint16_t BasicBlockId;
189static const BasicBlockId NullBasicBlockId = 0;
190
buzbee1fd33462013-03-25 13:40:45 -0700191/*
192 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
193 * it is useful to have compiler-generated temporary registers and have them treated
194 * in the same manner as dx-generated virtual registers. This struct records the SSA
195 * name of compiler-introduced temporaries.
196 */
197struct CompilerTemp {
buzbee0d829482013-10-11 15:24:55 -0700198 int32_t s_reg;
buzbee1fd33462013-03-25 13:40:45 -0700199};
200
201// When debug option enabled, records effectiveness of null and range check elimination.
202struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700203 int32_t null_checks;
204 int32_t null_checks_eliminated;
205 int32_t range_checks;
206 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700207};
208
209// Dataflow attributes of a basic block.
210struct BasicBlockDataFlow {
211 ArenaBitVector* use_v;
212 ArenaBitVector* def_v;
213 ArenaBitVector* live_in_v;
214 ArenaBitVector* phi_v;
buzbee0d829482013-10-11 15:24:55 -0700215 int32_t* vreg_to_ssa_map;
buzbee1fd33462013-03-25 13:40:45 -0700216 ArenaBitVector* ending_null_check_v;
217};
218
219/*
220 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
221 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
222 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
223 * Following SSA renaming, this is the primary struct used by code generators to locate
224 * operand and result registers. This is a somewhat confusing and unhelpful convention that
225 * we may want to revisit in the future.
226 */
227struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700228 int16_t num_uses;
229 int16_t num_defs;
230 int32_t* uses;
buzbee1fd33462013-03-25 13:40:45 -0700231 bool* fp_use;
buzbee0d829482013-10-11 15:24:55 -0700232 int32_t* defs;
buzbee1fd33462013-03-25 13:40:45 -0700233 bool* fp_def;
234};
235
236/*
237 * The Midlevel Intermediate Representation node, which may be largely considered a
238 * wrapper around a Dalvik byte code.
239 */
240struct MIR {
buzbee0d829482013-10-11 15:24:55 -0700241 /*
242 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
243 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
244 * need to carry aux data pointer.
245 */
buzbee1fd33462013-03-25 13:40:45 -0700246 DecodedInstruction dalvikInsn;
buzbee0d829482013-10-11 15:24:55 -0700247 uint16_t width; // Note: width can include switch table or fill array data.
248 NarrowDexOffset offset; // Offset of the instruction in code units.
249 uint16_t optimization_flags;
250 int16_t m_unit_index; // From which method was this MIR included
buzbee1fd33462013-03-25 13:40:45 -0700251 MIR* next;
252 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700253 union {
buzbee0d829482013-10-11 15:24:55 -0700254 // Incoming edges for phi node.
255 BasicBlockId* phi_incoming;
buzbee1fd33462013-03-25 13:40:45 -0700256 // Establish link between two halves of throwing instructions.
257 MIR* throw_insn;
buzbee1fd33462013-03-25 13:40:45 -0700258 } meta;
259};
260
buzbee862a7602013-04-05 10:58:54 -0700261struct SuccessorBlockInfo;
262
buzbee1fd33462013-03-25 13:40:45 -0700263struct BasicBlock {
buzbee0d829482013-10-11 15:24:55 -0700264 BasicBlockId id;
265 BasicBlockId dfs_id;
266 NarrowDexOffset start_offset; // Offset in code units.
267 BasicBlockId fall_through;
268 BasicBlockId taken;
269 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700270 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700271 BBType block_type:4;
272 BlockListType successor_block_list_type:4;
273 bool visited:1;
274 bool hidden:1;
275 bool catch_entry:1;
276 bool explicit_throw:1;
277 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800278 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
279 bool dominates_return:1; // Is a member of return extended basic block.
280 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700281 MIR* first_mir_insn;
282 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700283 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700284 ArenaBitVector* dominators;
285 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
286 ArenaBitVector* dom_frontier; // Dominance frontier.
buzbee0d829482013-10-11 15:24:55 -0700287 GrowableArray<BasicBlockId>* predecessors;
288 GrowableArray<SuccessorBlockInfo*>* successor_blocks;
buzbee1fd33462013-03-25 13:40:45 -0700289};
290
291/*
292 * The "blocks" field in "successor_block_list" points to an array of elements with the type
293 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For swtich
294 * blocks, key is the case value.
295 */
296struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700297 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700298 int key;
299};
300
301/*
302 * Whereas a SSA name describes a definition of a Dalvik vreg, the RegLocation describes
303 * the type of an SSA name (and, can also be used by code generators to record where the
304 * value is located (i.e. - physical register, frame, spill, etc.). For each SSA name (SReg)
305 * there is a RegLocation.
buzbee0d829482013-10-11 15:24:55 -0700306 * A note on SSA names:
307 * o SSA names for Dalvik vRegs v0..vN will be assigned 0..N. These represent the "vN_0"
308 * names. Negative SSA names represent special values not present in the Dalvik byte code.
309 * For example, SSA name -1 represents an invalid SSA name, and SSA name -2 represents the
310 * the Method pointer. SSA names < -2 are reserved for future use.
311 * o The vN_0 names for non-argument Dalvik should in practice never be used (as they would
312 * represent the read of an undefined local variable). The first definition of the
313 * underlying Dalvik vReg will result in a vN_1 name.
314 *
buzbee1fd33462013-03-25 13:40:45 -0700315 * FIXME: The orig_sreg field was added as a workaround for llvm bitcode generation. With
316 * the latest restructuring, we should be able to remove it and rely on s_reg_low throughout.
317 */
318struct RegLocation {
319 RegLocationType location:3;
320 unsigned wide:1;
321 unsigned defined:1; // Do we know the type?
322 unsigned is_const:1; // Constant, value in mir_graph->constant_values[].
323 unsigned fp:1; // Floating point?
324 unsigned core:1; // Non-floating point?
325 unsigned ref:1; // Something GC cares about.
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700326 unsigned high_word:1; // High word of pair?
buzbee1fd33462013-03-25 13:40:45 -0700327 unsigned home:1; // Does this represent the home location?
328 uint8_t low_reg; // First physical register.
329 uint8_t high_reg; // 2nd physical register (if wide).
buzbee0d829482013-10-11 15:24:55 -0700330 int16_t s_reg_low; // SSA name for low Dalvik word.
331 int16_t orig_sreg; // TODO: remove after Bitcode gen complete
332 // and consolidate usage w/ s_reg_low.
buzbee1fd33462013-03-25 13:40:45 -0700333};
334
335/*
336 * Collection of information describing an invoke, and the destination of
337 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
338 * more efficient invoke code generation.
339 */
340struct CallInfo {
341 int num_arg_words; // Note: word count, not arg count.
342 RegLocation* args; // One for each word of arguments.
343 RegLocation result; // Eventual target of MOVE_RESULT.
344 int opt_flags;
345 InvokeType type;
346 uint32_t dex_idx;
347 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
348 uintptr_t direct_code;
349 uintptr_t direct_method;
350 RegLocation target; // Target of following move_result.
351 bool skip_this;
352 bool is_range;
buzbee0d829482013-10-11 15:24:55 -0700353 DexOffset offset; // Offset in code units.
buzbee1fd33462013-03-25 13:40:45 -0700354};
355
356
357const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0,
358 INVALID_REG, INVALID_REG, INVALID_SREG, INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800359
360class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700361 public:
buzbee862a7602013-04-05 10:58:54 -0700362 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Ian Rogers6282dc12013-04-18 15:54:02 -0700363 ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800364
Ian Rogers71fe2672013-03-19 20:45:02 -0700365 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700366 * Examine the graph to determine whether it's worthwile to spend the time compiling
367 * this method.
368 */
369 bool SkipCompilation(Runtime::CompilerFilter compiler_filter);
370
371 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700372 * Parse dex method and add MIR at current insert point. Returns id (which is
373 * actually the index of the method in the m_units_ array).
374 */
375 void InlineMethod(const DexFile::CodeItem* code_item, uint32_t access_flags,
Ian Rogers8b2c0b92013-09-19 02:56:49 -0700376 InvokeType invoke_type, uint16_t class_def_idx,
Ian Rogers71fe2672013-03-19 20:45:02 -0700377 uint32_t method_idx, jobject class_loader, const DexFile& dex_file);
buzbee311ca162013-02-28 15:56:43 -0800378
Ian Rogers71fe2672013-03-19 20:45:02 -0700379 /* Find existing block */
buzbee0d829482013-10-11 15:24:55 -0700380 BasicBlock* FindBlock(DexOffset code_offset) {
Ian Rogers71fe2672013-03-19 20:45:02 -0700381 return FindBlock(code_offset, false, false, NULL);
382 }
buzbee311ca162013-02-28 15:56:43 -0800383
Ian Rogers71fe2672013-03-19 20:45:02 -0700384 const uint16_t* GetCurrentInsns() const {
385 return current_code_item_->insns_;
386 }
buzbee311ca162013-02-28 15:56:43 -0800387
Ian Rogers71fe2672013-03-19 20:45:02 -0700388 const uint16_t* GetInsns(int m_unit_index) const {
389 return m_units_[m_unit_index]->GetCodeItem()->insns_;
390 }
buzbee311ca162013-02-28 15:56:43 -0800391
Ian Rogers71fe2672013-03-19 20:45:02 -0700392 int GetNumBlocks() const {
393 return num_blocks_;
394 }
buzbee311ca162013-02-28 15:56:43 -0800395
buzbeeee17e0a2013-07-31 10:47:37 -0700396 size_t GetNumDalvikInsns() const {
397 return cu_->code_item->insns_size_in_code_units_;
398 }
399
Ian Rogers71fe2672013-03-19 20:45:02 -0700400 ArenaBitVector* GetTryBlockAddr() const {
401 return try_block_addr_;
402 }
buzbee311ca162013-02-28 15:56:43 -0800403
Ian Rogers71fe2672013-03-19 20:45:02 -0700404 BasicBlock* GetEntryBlock() const {
405 return entry_block_;
406 }
buzbee311ca162013-02-28 15:56:43 -0800407
Ian Rogers71fe2672013-03-19 20:45:02 -0700408 BasicBlock* GetExitBlock() const {
409 return exit_block_;
410 }
buzbee311ca162013-02-28 15:56:43 -0800411
Ian Rogers71fe2672013-03-19 20:45:02 -0700412 BasicBlock* GetBasicBlock(int block_id) const {
buzbee0d829482013-10-11 15:24:55 -0700413 return (block_id == NullBasicBlockId) ? NULL : block_list_.Get(block_id);
Ian Rogers71fe2672013-03-19 20:45:02 -0700414 }
buzbee311ca162013-02-28 15:56:43 -0800415
Ian Rogers71fe2672013-03-19 20:45:02 -0700416 size_t GetBasicBlockListCount() const {
buzbee862a7602013-04-05 10:58:54 -0700417 return block_list_.Size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700418 }
buzbee311ca162013-02-28 15:56:43 -0800419
buzbee862a7602013-04-05 10:58:54 -0700420 GrowableArray<BasicBlock*>* GetBlockList() {
Ian Rogers71fe2672013-03-19 20:45:02 -0700421 return &block_list_;
422 }
buzbee311ca162013-02-28 15:56:43 -0800423
buzbee0d829482013-10-11 15:24:55 -0700424 GrowableArray<BasicBlockId>* GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700425 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700426 }
buzbee311ca162013-02-28 15:56:43 -0800427
buzbee0d829482013-10-11 15:24:55 -0700428 GrowableArray<BasicBlockId>* GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700429 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700430 }
buzbee311ca162013-02-28 15:56:43 -0800431
buzbee0d829482013-10-11 15:24:55 -0700432 GrowableArray<BasicBlockId>* GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700433 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700434 }
buzbee311ca162013-02-28 15:56:43 -0800435
Ian Rogers71fe2672013-03-19 20:45:02 -0700436 int GetDefCount() const {
437 return def_count_;
438 }
buzbee311ca162013-02-28 15:56:43 -0800439
buzbee862a7602013-04-05 10:58:54 -0700440 ArenaAllocator* GetArena() {
441 return arena_;
442 }
443
Ian Rogers71fe2672013-03-19 20:45:02 -0700444 void EnableOpcodeCounting() {
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700445 opcode_count_ = static_cast<int*>(arena_->Alloc(kNumPackedOpcodes * sizeof(int),
446 ArenaAllocator::kAllocMisc));
Ian Rogers71fe2672013-03-19 20:45:02 -0700447 }
buzbee311ca162013-02-28 15:56:43 -0800448
Ian Rogers71fe2672013-03-19 20:45:02 -0700449 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800450
Ian Rogers71fe2672013-03-19 20:45:02 -0700451 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
452 return m_units_[current_method_];
453 }
buzbee311ca162013-02-28 15:56:43 -0800454
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800455 /**
456 * @brief Dump a CFG into a dot file format.
457 * @param dir_prefix the directory the file will be created in.
458 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
459 * @param suffix does the filename require a suffix or not (default = nullptr).
460 */
461 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800462
buzbee1da1e2f2013-11-15 13:37:01 -0800463 void InitRegLocations();
464
465 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800466
Ian Rogers71fe2672013-03-19 20:45:02 -0700467 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800468
Ian Rogers71fe2672013-03-19 20:45:02 -0700469 void BasicBlockOptimization();
buzbee311ca162013-02-28 15:56:43 -0800470
Ian Rogers71fe2672013-03-19 20:45:02 -0700471 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700472 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700473 }
buzbee311ca162013-02-28 15:56:43 -0800474
Ian Rogers71fe2672013-03-19 20:45:02 -0700475 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800476 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700477 }
buzbee311ca162013-02-28 15:56:43 -0800478
Ian Rogers71fe2672013-03-19 20:45:02 -0700479 int32_t ConstantValue(RegLocation loc) const {
480 DCHECK(IsConst(loc));
481 return constant_values_[loc.orig_sreg];
482 }
buzbee311ca162013-02-28 15:56:43 -0800483
Ian Rogers71fe2672013-03-19 20:45:02 -0700484 int32_t ConstantValue(int32_t s_reg) const {
485 DCHECK(IsConst(s_reg));
486 return constant_values_[s_reg];
487 }
buzbee311ca162013-02-28 15:56:43 -0800488
Ian Rogers71fe2672013-03-19 20:45:02 -0700489 int64_t ConstantValueWide(RegLocation loc) const {
490 DCHECK(IsConst(loc));
491 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
492 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
493 }
buzbee311ca162013-02-28 15:56:43 -0800494
Ian Rogers71fe2672013-03-19 20:45:02 -0700495 bool IsConstantNullRef(RegLocation loc) const {
496 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
497 }
buzbee311ca162013-02-28 15:56:43 -0800498
Ian Rogers71fe2672013-03-19 20:45:02 -0700499 int GetNumSSARegs() const {
500 return num_ssa_regs_;
501 }
buzbee311ca162013-02-28 15:56:43 -0800502
Ian Rogers71fe2672013-03-19 20:45:02 -0700503 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700504 /*
505 * TODO: It's theoretically possible to exceed 32767, though any cases which did
506 * would be filtered out with current settings. When orig_sreg field is removed
507 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
508 */
509 DCHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700510 num_ssa_regs_ = new_num;
511 }
buzbee311ca162013-02-28 15:56:43 -0800512
buzbee862a7602013-04-05 10:58:54 -0700513 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700514 return num_reachable_blocks_;
515 }
buzbee311ca162013-02-28 15:56:43 -0800516
Ian Rogers71fe2672013-03-19 20:45:02 -0700517 int GetUseCount(int vreg) const {
buzbee862a7602013-04-05 10:58:54 -0700518 return use_counts_.Get(vreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700519 }
buzbee311ca162013-02-28 15:56:43 -0800520
Ian Rogers71fe2672013-03-19 20:45:02 -0700521 int GetRawUseCount(int vreg) const {
buzbee862a7602013-04-05 10:58:54 -0700522 return raw_use_counts_.Get(vreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700523 }
buzbee311ca162013-02-28 15:56:43 -0800524
Ian Rogers71fe2672013-03-19 20:45:02 -0700525 int GetSSASubscript(int ssa_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700526 return ssa_subscripts_->Get(ssa_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700527 }
buzbee311ca162013-02-28 15:56:43 -0800528
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700529 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700530 DCHECK(num < mir->ssa_rep->num_uses);
531 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
532 return res;
533 }
534
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700535 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700536 DCHECK_GT(mir->ssa_rep->num_defs, 0);
537 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
538 return res;
539 }
540
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700541 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700542 RegLocation res = GetRawDest(mir);
543 DCHECK(!res.wide);
544 return res;
545 }
546
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700547 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700548 RegLocation res = GetRawSrc(mir, num);
549 DCHECK(!res.wide);
550 return res;
551 }
552
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700553 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700554 RegLocation res = GetRawDest(mir);
555 DCHECK(res.wide);
556 return res;
557 }
558
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700559 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700560 RegLocation res = GetRawSrc(mir, low);
561 DCHECK(res.wide);
562 return res;
563 }
564
565 RegLocation GetBadLoc() {
566 return bad_loc;
567 }
568
569 int GetMethodSReg() {
570 return method_sreg_;
571 }
572
573 bool MethodIsLeaf() {
574 return attributes_ & METHOD_IS_LEAF;
575 }
576
577 RegLocation GetRegLocation(int index) {
578 DCHECK((index >= 0) && (index > num_ssa_regs_));
579 return reg_location_[index];
580 }
581
582 RegLocation GetMethodLoc() {
583 return reg_location_[method_sreg_];
584 }
585
buzbee0d829482013-10-11 15:24:55 -0700586 bool IsBackedge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
587 return ((target_bb_id != NullBasicBlockId) &&
588 (GetBasicBlock(target_bb_id)->start_offset <= branch_bb->start_offset));
buzbee9329e6d2013-08-19 12:55:10 -0700589 }
590
591 bool IsBackwardsBranch(BasicBlock* branch_bb) {
592 return IsBackedge(branch_bb, branch_bb->taken) || IsBackedge(branch_bb, branch_bb->fall_through);
593 }
594
buzbee0d829482013-10-11 15:24:55 -0700595 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -0700596 if (target_offset <= current_offset_) {
597 backward_branches_++;
598 } else {
599 forward_branches_++;
600 }
601 }
602
603 int GetBranchCount() {
604 return backward_branches_ + forward_branches_;
605 }
606
607 bool IsPseudoMirOp(Instruction::Code opcode) {
608 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
609 }
610
611 bool IsPseudoMirOp(int opcode) {
612 return opcode >= static_cast<int>(kMirOpFirst);
613 }
614
Ian Rogers71fe2672013-03-19 20:45:02 -0700615 void BasicBlockCombine();
616 void CodeLayout();
617 void DumpCheckStats();
618 void PropagateConstants();
619 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
620 int SRegToVReg(int ssa_reg) const;
621 void VerifyDataflow();
622 void MethodUseCount();
623 void SSATransformation();
624 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
buzbee1da1e2f2013-11-15 13:37:01 -0800625 void NullCheckEliminationAndTypeInference();
buzbee28c23002013-09-07 09:12:27 -0700626 /*
627 * Type inference handling helpers. Because Dalvik's bytecode is not fully typed,
628 * we have to do some work to figure out the sreg type. For some operations it is
629 * clear based on the opcode (i.e. ADD_FLOAT v0, v1, v2), but for others (MOVE), we
630 * may never know the "real" type.
631 *
632 * We perform the type inference operation by using an iterative walk over
633 * the graph, propagating types "defined" by typed opcodes to uses and defs in
634 * non-typed opcodes (such as MOVE). The Setxx(index) helpers are used to set defined
635 * types on typed opcodes (such as ADD_INT). The Setxx(index, is_xx) form is used to
636 * propagate types through non-typed opcodes such as PHI and MOVE. The is_xx flag
637 * tells whether our guess of the type is based on a previously typed definition.
638 * If so, the defined type takes precedence. Note that it's possible to have the same sreg
639 * show multiple defined types because dx treats constants as untyped bit patterns.
640 * The return value of the Setxx() helpers says whether or not the Setxx() action changed
641 * the current guess, and is used to know when to terminate the iterative walk.
642 */
buzbee1fd33462013-03-25 13:40:45 -0700643 bool SetFp(int index, bool is_fp);
buzbee28c23002013-09-07 09:12:27 -0700644 bool SetFp(int index);
buzbee1fd33462013-03-25 13:40:45 -0700645 bool SetCore(int index, bool is_core);
buzbee28c23002013-09-07 09:12:27 -0700646 bool SetCore(int index);
buzbee1fd33462013-03-25 13:40:45 -0700647 bool SetRef(int index, bool is_ref);
buzbee28c23002013-09-07 09:12:27 -0700648 bool SetRef(int index);
buzbee1fd33462013-03-25 13:40:45 -0700649 bool SetWide(int index, bool is_wide);
buzbee28c23002013-09-07 09:12:27 -0700650 bool SetWide(int index);
buzbee1fd33462013-03-25 13:40:45 -0700651 bool SetHigh(int index, bool is_high);
buzbee28c23002013-09-07 09:12:27 -0700652 bool SetHigh(int index);
653
buzbee1fd33462013-03-25 13:40:45 -0700654 void AppendMIR(BasicBlock* bb, MIR* mir);
655 void PrependMIR(BasicBlock* bb, MIR* mir);
656 void InsertMIRAfter(BasicBlock* bb, MIR* current_mir, MIR* new_mir);
657 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -0700658 void ReplaceSpecialChars(std::string& str);
659 std::string GetSSAName(int ssa_reg);
660 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
661 void GetBlockName(BasicBlock* bb, char* name);
662 const char* GetShortyFromTargetIdx(int);
663 void DumpMIRGraph();
664 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -0700665 BasicBlock* NewMemBB(BBType block_type, int block_id);
buzbee0d829482013-10-11 15:24:55 -0700666 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
667 BasicBlock* NextDominatedBlock(BasicBlock* bb);
668 bool LayoutBlocks(BasicBlock* bb);
buzbee311ca162013-02-28 15:56:43 -0800669
Ian Rogers71fe2672013-03-19 20:45:02 -0700670 /*
671 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
672 * we can verify that all catch entries have native PC entries.
673 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700674 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -0800675
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700676 // TODO: make these private.
677 RegLocation* reg_location_; // Map SSA names to location.
678 GrowableArray<CompilerTemp*> compiler_temps_;
679 SafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -0700680
buzbee1da1e2f2013-11-15 13:37:01 -0800681 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700682 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbeeee17e0a2013-07-31 10:47:37 -0700683 static const uint32_t analysis_attributes_[kMirOpLast];
buzbee1fd33462013-03-25 13:40:45 -0700684
Ian Rogers71fe2672013-03-19 20:45:02 -0700685 private:
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700686 int FindCommonParent(int block1, int block2);
687 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
688 const ArenaBitVector* src2);
689 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
690 ArenaBitVector* live_in_v, int dalvik_reg_id);
691 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
692 void CompilerInitializeSSAConversion();
693 bool DoSSAConversion(BasicBlock* bb);
694 bool InvokeUsesMethodStar(MIR* mir);
695 int ParseInsn(const uint16_t* code_ptr, DecodedInstruction* decoded_instruction);
696 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -0700697 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -0700698 BasicBlock** immed_pred_block_p);
buzbee0d829482013-10-11 15:24:55 -0700699 BasicBlock* FindBlock(DexOffset code_offset, bool split, bool create,
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700700 BasicBlock** immed_pred_block_p);
701 void ProcessTryCatchBlocks();
buzbee0d829482013-10-11 15:24:55 -0700702 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700703 int flags, const uint16_t* code_ptr, const uint16_t* code_end);
buzbee17189ac2013-11-08 11:07:02 -0800704 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
705 int flags);
buzbee0d829482013-10-11 15:24:55 -0700706 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700707 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
708 const uint16_t* code_end);
709 int AddNewSReg(int v_reg);
710 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
711 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
712 void DataFlowSSAFormat35C(MIR* mir);
713 void DataFlowSSAFormat3RC(MIR* mir);
714 bool FindLocalLiveIn(BasicBlock* bb);
715 void ClearAllVisitedFlags();
716 bool CountUses(struct BasicBlock* bb);
buzbee1da1e2f2013-11-15 13:37:01 -0800717 bool InferTypeAndSize(BasicBlock* bb, MIR* mir, bool changed);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700718 bool VerifyPredInfo(BasicBlock* bb);
719 BasicBlock* NeedsVisit(BasicBlock* bb);
720 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
721 void MarkPreOrder(BasicBlock* bb);
722 void RecordDFSOrders(BasicBlock* bb);
723 void ComputeDFSOrders();
724 void ComputeDefBlockMatrix();
725 void ComputeDomPostOrderTraversal(BasicBlock* bb);
726 void ComputeDominators();
727 void InsertPhiNodes();
728 void DoDFSPreOrderSSARename(BasicBlock* block);
729 void SetConstant(int32_t ssa_reg, int value);
730 void SetConstantWide(int ssa_reg, int64_t value);
731 int GetSSAUseCount(int s_reg);
732 bool BasicBlockOpt(BasicBlock* bb);
buzbee1da1e2f2013-11-15 13:37:01 -0800733 bool EliminateNullChecksAndInferTypes(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700734 void NullCheckEliminationInit(BasicBlock* bb);
735 bool BuildExtendedBBList(struct BasicBlock* bb);
736 bool FillDefBlockMatrix(BasicBlock* bb);
737 void InitializeDominationInfo(BasicBlock* bb);
738 bool ComputeblockIDom(BasicBlock* bb);
739 bool ComputeBlockDominators(BasicBlock* bb);
740 bool SetDominators(BasicBlock* bb);
741 bool ComputeBlockLiveIns(BasicBlock* bb);
742 bool InsertPhiNodeOperands(BasicBlock* bb);
743 bool ComputeDominanceFrontier(BasicBlock* bb);
744 void DoConstantPropogation(BasicBlock* bb);
745 void CountChecks(BasicBlock* bb);
746 bool CombineBlocks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -0700747 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
748 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default);
buzbee311ca162013-02-28 15:56:43 -0800749
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700750 CompilationUnit* const cu_;
751 GrowableArray<int>* ssa_base_vregs_;
752 GrowableArray<int>* ssa_subscripts_;
753 // Map original Dalvik virtual reg i to the current SSA name.
754 int* vreg_to_ssa_map_; // length == method->registers_size
755 int* ssa_last_defs_; // length == method->registers_size
756 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
757 int* constant_values_; // length == num_ssa_reg
758 // Use counts of ssa names.
759 GrowableArray<uint32_t> use_counts_; // Weighted by nesting depth
760 GrowableArray<uint32_t> raw_use_counts_; // Not weighted
761 unsigned int num_reachable_blocks_;
buzbee0d829482013-10-11 15:24:55 -0700762 GrowableArray<BasicBlockId>* dfs_order_;
763 GrowableArray<BasicBlockId>* dfs_post_order_;
764 GrowableArray<BasicBlockId>* dom_post_order_traversal_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700765 int* i_dom_list_;
766 ArenaBitVector** def_block_matrix_; // num_dalvik_register x num_blocks.
767 ArenaBitVector* temp_block_v_;
768 ArenaBitVector* temp_dalvik_register_v_;
769 ArenaBitVector* temp_ssa_register_v_; // num_ssa_regs.
770 static const int kInvalidEntry = -1;
771 GrowableArray<BasicBlock*> block_list_;
772 ArenaBitVector* try_block_addr_;
773 BasicBlock* entry_block_;
774 BasicBlock* exit_block_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700775 int num_blocks_;
776 const DexFile::CodeItem* current_code_item_;
buzbeeb48819d2013-09-14 16:15:25 -0700777 GrowableArray<uint16_t> dex_pc_to_block_map_; // FindBlock lookup cache.
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700778 std::vector<DexCompilationUnit*> m_units_; // List of methods included in this graph
779 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
780 std::vector<MIRLocation> method_stack_; // Include stack
781 int current_method_;
buzbee0d829482013-10-11 15:24:55 -0700782 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700783 int def_count_; // Used to estimate size of ssa name storage.
784 int* opcode_count_; // Dex opcode coverage stats.
785 int num_ssa_regs_; // Number of names following SSA transformation.
buzbee0d829482013-10-11 15:24:55 -0700786 std::vector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700787 int method_sreg_;
788 unsigned int attributes_;
789 Checkstats* checkstats_;
790 ArenaAllocator* arena_;
buzbeeb48819d2013-09-14 16:15:25 -0700791 int backward_branches_;
792 int forward_branches_;
buzbee311ca162013-02-28 15:56:43 -0800793};
794
795} // namespace art
796
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700797#endif // ART_COMPILER_DEX_MIR_GRAPH_H_