blob: ff692b77ac4556caaf6b4e0d50b8003ac7e3406b [file] [log] [blame]
Matteo Franchin43ec8732014-03-31 15:00:14 +01001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "arm64_lir.h"
18#include "codegen_arm64.h"
19#include "dex/quick/mir_to_lir-inl.h"
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +010020#include "utils.h"
Matteo Franchin43ec8732014-03-31 15:00:14 +010021
22namespace art {
23
24void Arm64Mir2Lir::GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
Matteo Franchine45fb9e2014-05-06 10:10:30 +010025 RegLocation rl_src1, RegLocation rl_src2) {
26 int op = kA64Brk1d;
Matteo Franchin43ec8732014-03-31 15:00:14 +010027 RegLocation rl_result;
28
Matteo Franchin43ec8732014-03-31 15:00:14 +010029 switch (opcode) {
30 case Instruction::ADD_FLOAT_2ADDR:
31 case Instruction::ADD_FLOAT:
Matteo Franchine45fb9e2014-05-06 10:10:30 +010032 op = kA64Fadd3fff;
Matteo Franchin43ec8732014-03-31 15:00:14 +010033 break;
34 case Instruction::SUB_FLOAT_2ADDR:
35 case Instruction::SUB_FLOAT:
Matteo Franchine45fb9e2014-05-06 10:10:30 +010036 op = kA64Fsub3fff;
Matteo Franchin43ec8732014-03-31 15:00:14 +010037 break;
38 case Instruction::DIV_FLOAT_2ADDR:
39 case Instruction::DIV_FLOAT:
Matteo Franchine45fb9e2014-05-06 10:10:30 +010040 op = kA64Fdiv3fff;
Matteo Franchin43ec8732014-03-31 15:00:14 +010041 break;
42 case Instruction::MUL_FLOAT_2ADDR:
43 case Instruction::MUL_FLOAT:
Matteo Franchine45fb9e2014-05-06 10:10:30 +010044 op = kA64Fmul3fff;
Matteo Franchin43ec8732014-03-31 15:00:14 +010045 break;
46 case Instruction::REM_FLOAT_2ADDR:
47 case Instruction::REM_FLOAT:
48 FlushAllRegs(); // Send everything to home location
Andreas Gampe98430592014-07-27 19:44:50 -070049 CallRuntimeHelperRegLocationRegLocation(kQuickFmodf, rl_src1, rl_src2, false);
buzbeea0cd2d72014-06-01 09:33:49 -070050 rl_result = GetReturn(kFPReg);
Matteo Franchin43ec8732014-03-31 15:00:14 +010051 StoreValue(rl_dest, rl_result);
52 return;
53 case Instruction::NEG_FLOAT:
54 GenNegFloat(rl_dest, rl_src1);
55 return;
56 default:
57 LOG(FATAL) << "Unexpected opcode: " << opcode;
58 }
59 rl_src1 = LoadValue(rl_src1, kFPReg);
60 rl_src2 = LoadValue(rl_src2, kFPReg);
61 rl_result = EvalLoc(rl_dest, kFPReg, true);
62 NewLIR3(op, rl_result.reg.GetReg(), rl_src1.reg.GetReg(), rl_src2.reg.GetReg());
63 StoreValue(rl_dest, rl_result);
64}
65
66void Arm64Mir2Lir::GenArithOpDouble(Instruction::Code opcode,
Matteo Franchine45fb9e2014-05-06 10:10:30 +010067 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
68 int op = kA64Brk1d;
Matteo Franchin43ec8732014-03-31 15:00:14 +010069 RegLocation rl_result;
70
71 switch (opcode) {
72 case Instruction::ADD_DOUBLE_2ADDR:
73 case Instruction::ADD_DOUBLE:
Matteo Franchine45fb9e2014-05-06 10:10:30 +010074 op = kA64Fadd3fff;
Matteo Franchin43ec8732014-03-31 15:00:14 +010075 break;
76 case Instruction::SUB_DOUBLE_2ADDR:
77 case Instruction::SUB_DOUBLE:
Matteo Franchine45fb9e2014-05-06 10:10:30 +010078 op = kA64Fsub3fff;
Matteo Franchin43ec8732014-03-31 15:00:14 +010079 break;
80 case Instruction::DIV_DOUBLE_2ADDR:
81 case Instruction::DIV_DOUBLE:
Matteo Franchine45fb9e2014-05-06 10:10:30 +010082 op = kA64Fdiv3fff;
Matteo Franchin43ec8732014-03-31 15:00:14 +010083 break;
84 case Instruction::MUL_DOUBLE_2ADDR:
85 case Instruction::MUL_DOUBLE:
Matteo Franchine45fb9e2014-05-06 10:10:30 +010086 op = kA64Fmul3fff;
Matteo Franchin43ec8732014-03-31 15:00:14 +010087 break;
88 case Instruction::REM_DOUBLE_2ADDR:
89 case Instruction::REM_DOUBLE:
90 FlushAllRegs(); // Send everything to home location
Zheng Xu2d41a652014-06-09 11:05:31 +080091 {
Andreas Gampe98430592014-07-27 19:44:50 -070092 RegStorage r_tgt = CallHelperSetup(kQuickFmod);
Zheng Xu2d41a652014-06-09 11:05:31 +080093 LoadValueDirectWideFixed(rl_src1, rs_d0);
94 LoadValueDirectWideFixed(rl_src2, rs_d1);
95 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -070096 CallHelper(r_tgt, kQuickFmod, false);
Zheng Xu2d41a652014-06-09 11:05:31 +080097 }
buzbeea0cd2d72014-06-01 09:33:49 -070098 rl_result = GetReturnWide(kFPReg);
Matteo Franchin43ec8732014-03-31 15:00:14 +010099 StoreValueWide(rl_dest, rl_result);
100 return;
101 case Instruction::NEG_DOUBLE:
102 GenNegDouble(rl_dest, rl_src1);
103 return;
104 default:
105 LOG(FATAL) << "Unexpected opcode: " << opcode;
106 }
107
108 rl_src1 = LoadValueWide(rl_src1, kFPReg);
109 DCHECK(rl_src1.wide);
110 rl_src2 = LoadValueWide(rl_src2, kFPReg);
111 DCHECK(rl_src2.wide);
112 rl_result = EvalLoc(rl_dest, kFPReg, true);
113 DCHECK(rl_dest.wide);
114 DCHECK(rl_result.wide);
Matteo Franchin4163c532014-07-15 15:20:27 +0100115 NewLIR3(WIDE(op), rl_result.reg.GetReg(), rl_src1.reg.GetReg(), rl_src2.reg.GetReg());
Matteo Franchin43ec8732014-03-31 15:00:14 +0100116 StoreValueWide(rl_dest, rl_result);
117}
118
Ningsheng Jian675e09b2014-10-23 13:48:36 +0800119void Arm64Mir2Lir::GenMultiplyByConstantFloat(RegLocation rl_dest, RegLocation rl_src1,
120 int32_t constant) {
121 RegLocation rl_result;
122 RegStorage r_tmp = AllocTempSingle();
123 LoadConstantNoClobber(r_tmp, constant);
124 rl_src1 = LoadValue(rl_src1, kFPReg);
125 rl_result = EvalLoc(rl_dest, kFPReg, true);
126 NewLIR3(kA64Fmul3fff, rl_result.reg.GetReg(), rl_src1.reg.GetReg(), r_tmp.GetReg());
127 StoreValue(rl_dest, rl_result);
128}
129
130void Arm64Mir2Lir::GenMultiplyByConstantDouble(RegLocation rl_dest, RegLocation rl_src1,
131 int64_t constant) {
132 RegLocation rl_result;
133 RegStorage r_tmp = AllocTempDouble();
134 DCHECK(r_tmp.IsDouble());
135 LoadConstantWide(r_tmp, constant);
136 rl_src1 = LoadValueWide(rl_src1, kFPReg);
137 DCHECK(rl_src1.wide);
138 rl_result = EvalLocWide(rl_dest, kFPReg, true);
139 DCHECK(rl_dest.wide);
140 DCHECK(rl_result.wide);
141 NewLIR3(WIDE(kA64Fmul3fff), rl_result.reg.GetReg(), rl_src1.reg.GetReg(), r_tmp.GetReg());
142 StoreValueWide(rl_dest, rl_result);
143}
144
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100145void Arm64Mir2Lir::GenConversion(Instruction::Code opcode,
146 RegLocation rl_dest, RegLocation rl_src) {
147 int op = kA64Brk1d;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100148 RegLocation rl_result;
Serban Constantinescu032d3772014-05-23 17:38:18 +0100149 RegisterClass src_reg_class = kInvalidRegClass;
150 RegisterClass dst_reg_class = kInvalidRegClass;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100151
152 switch (opcode) {
153 case Instruction::INT_TO_FLOAT:
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100154 op = kA64Scvtf2fw;
Serban Constantinescu032d3772014-05-23 17:38:18 +0100155 src_reg_class = kCoreReg;
156 dst_reg_class = kFPReg;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100157 break;
158 case Instruction::FLOAT_TO_INT:
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100159 op = kA64Fcvtzs2wf;
Serban Constantinescu032d3772014-05-23 17:38:18 +0100160 src_reg_class = kFPReg;
161 dst_reg_class = kCoreReg;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100162 break;
163 case Instruction::DOUBLE_TO_FLOAT:
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100164 op = kA64Fcvt2sS;
Serban Constantinescu032d3772014-05-23 17:38:18 +0100165 src_reg_class = kFPReg;
166 dst_reg_class = kFPReg;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100167 break;
168 case Instruction::FLOAT_TO_DOUBLE:
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100169 op = kA64Fcvt2Ss;
Serban Constantinescu032d3772014-05-23 17:38:18 +0100170 src_reg_class = kFPReg;
171 dst_reg_class = kFPReg;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100172 break;
173 case Instruction::INT_TO_DOUBLE:
Matteo Franchin4163c532014-07-15 15:20:27 +0100174 op = WIDE(kA64Scvtf2fw);
Serban Constantinescu032d3772014-05-23 17:38:18 +0100175 src_reg_class = kCoreReg;
176 dst_reg_class = kFPReg;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100177 break;
178 case Instruction::DOUBLE_TO_INT:
Matteo Franchin4163c532014-07-15 15:20:27 +0100179 op = WIDE(kA64Fcvtzs2wf);
Serban Constantinescu032d3772014-05-23 17:38:18 +0100180 src_reg_class = kFPReg;
181 dst_reg_class = kCoreReg;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100182 break;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100183 case Instruction::LONG_TO_DOUBLE:
Matteo Franchin4163c532014-07-15 15:20:27 +0100184 op = WIDE(kA64Scvtf2fx);
Serban Constantinescu032d3772014-05-23 17:38:18 +0100185 src_reg_class = kCoreReg;
186 dst_reg_class = kFPReg;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100187 break;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100188 case Instruction::FLOAT_TO_LONG:
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100189 op = kA64Fcvtzs2xf;
Serban Constantinescu032d3772014-05-23 17:38:18 +0100190 src_reg_class = kFPReg;
191 dst_reg_class = kCoreReg;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100192 break;
193 case Instruction::LONG_TO_FLOAT:
194 op = kA64Scvtf2fx;
Serban Constantinescu032d3772014-05-23 17:38:18 +0100195 src_reg_class = kCoreReg;
196 dst_reg_class = kFPReg;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100197 break;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100198 case Instruction::DOUBLE_TO_LONG:
Matteo Franchin4163c532014-07-15 15:20:27 +0100199 op = WIDE(kA64Fcvtzs2xf);
Serban Constantinescu032d3772014-05-23 17:38:18 +0100200 src_reg_class = kFPReg;
201 dst_reg_class = kCoreReg;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100202 break;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100203 default:
204 LOG(FATAL) << "Unexpected opcode: " << opcode;
205 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100206
Serban Constantinescu032d3772014-05-23 17:38:18 +0100207 DCHECK_NE(src_reg_class, kInvalidRegClass);
208 DCHECK_NE(dst_reg_class, kInvalidRegClass);
209 DCHECK_NE(op, kA64Brk1d);
210
Matteo Franchin43ec8732014-03-31 15:00:14 +0100211 if (rl_src.wide) {
Serban Constantinescu032d3772014-05-23 17:38:18 +0100212 rl_src = LoadValueWide(rl_src, src_reg_class);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100213 } else {
Serban Constantinescu032d3772014-05-23 17:38:18 +0100214 rl_src = LoadValue(rl_src, src_reg_class);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100215 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100216
Serban Constantinescu032d3772014-05-23 17:38:18 +0100217 rl_result = EvalLoc(rl_dest, dst_reg_class, true);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100218 NewLIR2(op, rl_result.reg.GetReg(), rl_src.reg.GetReg());
219
Matteo Franchin43ec8732014-03-31 15:00:14 +0100220 if (rl_dest.wide) {
Matteo Franchin43ec8732014-03-31 15:00:14 +0100221 StoreValueWide(rl_dest, rl_result);
222 } else {
Matteo Franchin43ec8732014-03-31 15:00:14 +0100223 StoreValue(rl_dest, rl_result);
224 }
225}
226
227void Arm64Mir2Lir::GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias,
228 bool is_double) {
229 LIR* target = &block_label_list_[bb->taken];
230 RegLocation rl_src1;
231 RegLocation rl_src2;
232 if (is_double) {
233 rl_src1 = mir_graph_->GetSrcWide(mir, 0);
234 rl_src2 = mir_graph_->GetSrcWide(mir, 2);
235 rl_src1 = LoadValueWide(rl_src1, kFPReg);
236 rl_src2 = LoadValueWide(rl_src2, kFPReg);
Matteo Franchin4163c532014-07-15 15:20:27 +0100237 NewLIR2(WIDE(kA64Fcmp2ff), rl_src1.reg.GetReg(), rl_src2.reg.GetReg());
Matteo Franchin43ec8732014-03-31 15:00:14 +0100238 } else {
239 rl_src1 = mir_graph_->GetSrc(mir, 0);
240 rl_src2 = mir_graph_->GetSrc(mir, 1);
241 rl_src1 = LoadValue(rl_src1, kFPReg);
242 rl_src2 = LoadValue(rl_src2, kFPReg);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100243 NewLIR2(kA64Fcmp2ff, rl_src1.reg.GetReg(), rl_src2.reg.GetReg());
Matteo Franchin43ec8732014-03-31 15:00:14 +0100244 }
Matteo Franchin43ec8732014-03-31 15:00:14 +0100245 ConditionCode ccode = mir->meta.ccode;
246 switch (ccode) {
247 case kCondEq:
248 case kCondNe:
249 break;
250 case kCondLt:
251 if (gt_bias) {
252 ccode = kCondMi;
253 }
254 break;
255 case kCondLe:
256 if (gt_bias) {
257 ccode = kCondLs;
258 }
259 break;
260 case kCondGt:
261 if (gt_bias) {
262 ccode = kCondHi;
263 }
264 break;
265 case kCondGe:
266 if (gt_bias) {
267 ccode = kCondUge;
268 }
269 break;
270 default:
271 LOG(FATAL) << "Unexpected ccode: " << ccode;
272 }
273 OpCondBranch(ccode, target);
274}
275
276
277void Arm64Mir2Lir::GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100278 RegLocation rl_src1, RegLocation rl_src2) {
Matteo Franchin43ec8732014-03-31 15:00:14 +0100279 bool is_double = false;
280 int default_result = -1;
281 RegLocation rl_result;
282
283 switch (opcode) {
284 case Instruction::CMPL_FLOAT:
285 is_double = false;
286 default_result = -1;
287 break;
288 case Instruction::CMPG_FLOAT:
289 is_double = false;
290 default_result = 1;
291 break;
292 case Instruction::CMPL_DOUBLE:
293 is_double = true;
294 default_result = -1;
295 break;
296 case Instruction::CMPG_DOUBLE:
297 is_double = true;
298 default_result = 1;
299 break;
300 default:
301 LOG(FATAL) << "Unexpected opcode: " << opcode;
302 }
303 if (is_double) {
304 rl_src1 = LoadValueWide(rl_src1, kFPReg);
305 rl_src2 = LoadValueWide(rl_src2, kFPReg);
306 // In case result vreg is also a src vreg, break association to avoid useless copy by EvalLoc()
307 ClobberSReg(rl_dest.s_reg_low);
308 rl_result = EvalLoc(rl_dest, kCoreReg, true);
309 LoadConstant(rl_result.reg, default_result);
Matteo Franchin4163c532014-07-15 15:20:27 +0100310 NewLIR2(WIDE(kA64Fcmp2ff), rl_src1.reg.GetReg(), rl_src2.reg.GetReg());
Matteo Franchin43ec8732014-03-31 15:00:14 +0100311 } else {
312 rl_src1 = LoadValue(rl_src1, kFPReg);
313 rl_src2 = LoadValue(rl_src2, kFPReg);
314 // In case result vreg is also a srcvreg, break association to avoid useless copy by EvalLoc()
315 ClobberSReg(rl_dest.s_reg_low);
316 rl_result = EvalLoc(rl_dest, kCoreReg, true);
317 LoadConstant(rl_result.reg, default_result);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100318 NewLIR2(kA64Fcmp2ff, rl_src1.reg.GetReg(), rl_src2.reg.GetReg());
Matteo Franchin43ec8732014-03-31 15:00:14 +0100319 }
320 DCHECK(!rl_result.reg.IsFloat());
Matteo Franchin43ec8732014-03-31 15:00:14 +0100321
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100322 // TODO(Arm64): should we rather do this?
323 // csinc wD, wzr, wzr, eq
324 // csneg wD, wD, wD, le
325 // (which requires 2 instructions rather than 3)
Matteo Franchin43ec8732014-03-31 15:00:14 +0100326
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100327 // Rd = if cond then Rd else -Rd.
328 NewLIR4(kA64Csneg4rrrc, rl_result.reg.GetReg(), rl_result.reg.GetReg(),
329 rl_result.reg.GetReg(), (default_result == 1) ? kArmCondPl : kArmCondLe);
330 NewLIR4(kA64Csel4rrrc, rl_result.reg.GetReg(), rwzr, rl_result.reg.GetReg(),
331 kArmCondEq);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100332 StoreValue(rl_dest, rl_result);
333}
334
335void Arm64Mir2Lir::GenNegFloat(RegLocation rl_dest, RegLocation rl_src) {
336 RegLocation rl_result;
337 rl_src = LoadValue(rl_src, kFPReg);
338 rl_result = EvalLoc(rl_dest, kFPReg, true);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100339 NewLIR2(kA64Fneg2ff, rl_result.reg.GetReg(), rl_src.reg.GetReg());
Matteo Franchin43ec8732014-03-31 15:00:14 +0100340 StoreValue(rl_dest, rl_result);
341}
342
343void Arm64Mir2Lir::GenNegDouble(RegLocation rl_dest, RegLocation rl_src) {
344 RegLocation rl_result;
345 rl_src = LoadValueWide(rl_src, kFPReg);
346 rl_result = EvalLoc(rl_dest, kFPReg, true);
Matteo Franchin4163c532014-07-15 15:20:27 +0100347 NewLIR2(WIDE(kA64Fneg2ff), rl_result.reg.GetReg(), rl_src.reg.GetReg());
Matteo Franchin43ec8732014-03-31 15:00:14 +0100348 StoreValueWide(rl_dest, rl_result);
349}
350
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100351static RegisterClass RegClassForAbsFP(RegLocation rl_src, RegLocation rl_dest) {
352 // If src is in a core reg or, unlikely, dest has been promoted to a core reg, use core reg.
353 if ((rl_src.location == kLocPhysReg && !rl_src.reg.IsFloat()) ||
354 (rl_dest.location == kLocPhysReg && !rl_dest.reg.IsFloat())) {
355 return kCoreReg;
356 }
357 // If src is in an fp reg or dest has been promoted to an fp reg, use fp reg.
358 if (rl_src.location == kLocPhysReg || rl_dest.location == kLocPhysReg) {
359 return kFPReg;
360 }
361 // With both src and dest in the stack frame we have to perform load+abs+store. Whether this
362 // is faster using a core reg or fp reg depends on the particular CPU. For example, on A53
363 // it's faster using core reg while on A57 it's faster with fp reg, the difference being
364 // bigger on the A53. Without further investigation and testing we prefer core register.
365 // (If the result is subsequently used in another fp operation, the dalvik reg will probably
366 // get promoted and that should be handled by the cases above.)
367 return kCoreReg;
368}
369
370bool Arm64Mir2Lir::GenInlinedAbsFloat(CallInfo* info) {
371 if (info->result.location == kLocInvalid) {
372 return true; // Result is unused: inlining successful, no code generated.
373 }
374 RegLocation rl_dest = info->result;
375 RegLocation rl_src = UpdateLoc(info->args[0]);
376 RegisterClass reg_class = RegClassForAbsFP(rl_src, rl_dest);
377 rl_src = LoadValue(rl_src, reg_class);
378 RegLocation rl_result = EvalLoc(rl_dest, reg_class, true);
379 if (reg_class == kFPReg) {
380 NewLIR2(kA64Fabs2ff, rl_result.reg.GetReg(), rl_src.reg.GetReg());
381 } else {
Martyn Capewell9a8a5062014-08-07 11:31:48 +0100382 // Clear the sign bit in an integer register.
383 OpRegRegImm(kOpAnd, rl_result.reg, rl_src.reg, 0x7fffffff);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100384 }
385 StoreValue(rl_dest, rl_result);
386 return true;
387}
388
Serban Constantinescu63fe93d2014-06-30 17:10:28 +0100389bool Arm64Mir2Lir::GenInlinedAbsDouble(CallInfo* info) {
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100390 if (info->result.location == kLocInvalid) {
391 return true; // Result is unused: inlining successful, no code generated.
392 }
393 RegLocation rl_dest = info->result;
394 RegLocation rl_src = UpdateLocWide(info->args[0]);
395 RegisterClass reg_class = RegClassForAbsFP(rl_src, rl_dest);
396 rl_src = LoadValueWide(rl_src, reg_class);
397 RegLocation rl_result = EvalLoc(rl_dest, reg_class, true);
398 if (reg_class == kFPReg) {
Matteo Franchin4163c532014-07-15 15:20:27 +0100399 NewLIR2(WIDE(kA64Fabs2ff), rl_result.reg.GetReg(), rl_src.reg.GetReg());
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100400 } else {
Martyn Capewell9a8a5062014-08-07 11:31:48 +0100401 // Clear the sign bit in an integer register.
402 OpRegRegImm64(kOpAnd, rl_result.reg, rl_src.reg, 0x7fffffffffffffff);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100403 }
Serban Constantinescu63fe93d2014-06-30 17:10:28 +0100404 StoreValueWide(rl_dest, rl_result);
405 return true;
406}
407
Matteo Franchin43ec8732014-03-31 15:00:14 +0100408bool Arm64Mir2Lir::GenInlinedSqrt(CallInfo* info) {
Matteo Franchin43ec8732014-03-31 15:00:14 +0100409 RegLocation rl_src = info->args[0];
410 RegLocation rl_dest = InlineTargetWide(info); // double place for result
411 rl_src = LoadValueWide(rl_src, kFPReg);
412 RegLocation rl_result = EvalLoc(rl_dest, kFPReg, true);
Matteo Franchin4163c532014-07-15 15:20:27 +0100413 NewLIR2(WIDE(kA64Fsqrt2ff), rl_result.reg.GetReg(), rl_src.reg.GetReg());
Matteo Franchin43ec8732014-03-31 15:00:14 +0100414 StoreValueWide(rl_dest, rl_result);
415 return true;
416}
417
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100418bool Arm64Mir2Lir::GenInlinedCeil(CallInfo* info) {
419 RegLocation rl_src = info->args[0];
420 RegLocation rl_dest = InlineTargetWide(info);
421 rl_src = LoadValueWide(rl_src, kFPReg);
422 RegLocation rl_result = EvalLoc(rl_dest, kFPReg, true);
Matteo Franchin4163c532014-07-15 15:20:27 +0100423 NewLIR2(WIDE(kA64Frintp2ff), rl_result.reg.GetReg(), rl_src.reg.GetReg());
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100424 StoreValueWide(rl_dest, rl_result);
425 return true;
426}
427
428bool Arm64Mir2Lir::GenInlinedFloor(CallInfo* info) {
429 RegLocation rl_src = info->args[0];
430 RegLocation rl_dest = InlineTargetWide(info);
431 rl_src = LoadValueWide(rl_src, kFPReg);
432 RegLocation rl_result = EvalLoc(rl_dest, kFPReg, true);
Matteo Franchin4163c532014-07-15 15:20:27 +0100433 NewLIR2(WIDE(kA64Frintm2ff), rl_result.reg.GetReg(), rl_src.reg.GetReg());
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100434 StoreValueWide(rl_dest, rl_result);
435 return true;
436}
437
438bool Arm64Mir2Lir::GenInlinedRint(CallInfo* info) {
439 RegLocation rl_src = info->args[0];
440 RegLocation rl_dest = InlineTargetWide(info);
441 rl_src = LoadValueWide(rl_src, kFPReg);
442 RegLocation rl_result = EvalLoc(rl_dest, kFPReg, true);
Matteo Franchin4163c532014-07-15 15:20:27 +0100443 NewLIR2(WIDE(kA64Frintn2ff), rl_result.reg.GetReg(), rl_src.reg.GetReg());
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100444 StoreValueWide(rl_dest, rl_result);
445 return true;
446}
447
448bool Arm64Mir2Lir::GenInlinedRound(CallInfo* info, bool is_double) {
449 int32_t encoded_imm = EncodeImmSingle(bit_cast<float, uint32_t>(0.5f));
Matteo Franchin4163c532014-07-15 15:20:27 +0100450 A64Opcode wide = (is_double) ? WIDE(0) : UNWIDE(0);
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100451 RegLocation rl_src = info->args[0];
452 RegLocation rl_dest = (is_double) ? InlineTargetWide(info) : InlineTarget(info);
453 rl_src = (is_double) ? LoadValueWide(rl_src, kFPReg) : LoadValue(rl_src, kFPReg);
454 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee98cb6892014-09-12 10:40:47 -0700455 RegStorage r_imm_point5 = (is_double) ? AllocTempDouble() : AllocTempSingle();
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100456 RegStorage r_tmp = (is_double) ? AllocTempDouble() : AllocTempSingle();
457 // 0.5f and 0.5d are encoded in the same way.
buzbee98cb6892014-09-12 10:40:47 -0700458 NewLIR2(kA64Fmov2fI | wide, r_imm_point5.GetReg(), encoded_imm);
459 NewLIR3(kA64Fadd3fff | wide, r_tmp.GetReg(), rl_src.reg.GetReg(), r_imm_point5.GetReg());
460 NewLIR2((is_double) ? kA64Fcvtms2xS : kA64Fcvtms2ws, rl_result.reg.GetReg(), r_tmp.GetReg());
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100461 (is_double) ? StoreValueWide(rl_dest, rl_result) : StoreValue(rl_dest, rl_result);
462 return true;
463}
464
Serban Constantinescu23abec92014-07-02 16:13:38 +0100465bool Arm64Mir2Lir::GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double) {
466 DCHECK_EQ(cu_->instruction_set, kArm64);
467 int op = (is_min) ? kA64Fmin3fff : kA64Fmax3fff;
Matteo Franchin4163c532014-07-15 15:20:27 +0100468 A64Opcode wide = (is_double) ? WIDE(0) : UNWIDE(0);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100469 RegLocation rl_src1 = info->args[0];
470 RegLocation rl_src2 = (is_double) ? info->args[2] : info->args[1];
471 rl_src1 = (is_double) ? LoadValueWide(rl_src1, kFPReg) : LoadValue(rl_src1, kFPReg);
472 rl_src2 = (is_double) ? LoadValueWide(rl_src2, kFPReg) : LoadValue(rl_src2, kFPReg);
473 RegLocation rl_dest = (is_double) ? InlineTargetWide(info) : InlineTarget(info);
474 RegLocation rl_result = EvalLoc(rl_dest, kFPReg, true);
475 NewLIR3(op | wide, rl_result.reg.GetReg(), rl_src1.reg.GetReg(), rl_src2.reg.GetReg());
476 (is_double) ? StoreValueWide(rl_dest, rl_result) : StoreValue(rl_dest, rl_result);
477 return true;
478}
479
Matteo Franchin43ec8732014-03-31 15:00:14 +0100480} // namespace art