blob: e9592a6ec4bc2af25d704ed4ea20df7e92689076 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "codegen_x86.h"
18#include "dex/quick/mir_to_lir-inl.h"
Mark Mendell67c39c42014-01-31 17:28:00 -080019#include "dex/dataflow_iterator-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070020#include "x86_lir.h"
21
22namespace art {
23
24/* This file contains codegen for the X86 ISA */
25
buzbee2700f7e2014-03-07 09:46:20 -080026LIR* X86Mir2Lir::OpFpRegCopy(RegStorage r_dest, RegStorage r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 int opcode;
28 /* must be both DOUBLE or both not DOUBLE */
buzbee091cc402014-03-31 10:14:40 -070029 DCHECK(r_dest.IsFloat() || r_src.IsFloat());
30 DCHECK_EQ(r_dest.IsDouble(), r_src.IsDouble());
31 if (r_dest.IsDouble()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070032 opcode = kX86MovsdRR;
33 } else {
buzbee091cc402014-03-31 10:14:40 -070034 if (r_dest.IsSingle()) {
35 if (r_src.IsSingle()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070036 opcode = kX86MovssRR;
37 } else { // Fpr <- Gpr
38 opcode = kX86MovdxrRR;
39 }
40 } else { // Gpr <- Fpr
buzbee091cc402014-03-31 10:14:40 -070041 DCHECK(r_src.IsSingle()) << "Raw: 0x" << std::hex << r_src.GetRawBits();
Brian Carlstrom7940e442013-07-12 13:46:57 -070042 opcode = kX86MovdrxRR;
43 }
44 }
45 DCHECK_NE((EncodingMap[opcode].flags & IS_BINARY_OP), 0ULL);
buzbee2700f7e2014-03-07 09:46:20 -080046 LIR* res = RawLIR(current_dalvik_offset_, opcode, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070047 if (r_dest == r_src) {
48 res->flags.is_nop = true;
49 }
50 return res;
51}
52
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070053bool X86Mir2Lir::InexpensiveConstantInt(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070054 return true;
55}
56
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070057bool X86Mir2Lir::InexpensiveConstantFloat(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 return false;
59}
60
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070061bool X86Mir2Lir::InexpensiveConstantLong(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070062 return true;
63}
64
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070065bool X86Mir2Lir::InexpensiveConstantDouble(int64_t value) {
Mark Mendell67c39c42014-01-31 17:28:00 -080066 return value == 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -070067}
68
69/*
70 * Load a immediate using a shortcut if possible; otherwise
71 * grab from the per-translation literal pool. If target is
72 * a high register, build constant into a low register and copy.
73 *
74 * No additional register clobbering operation performed. Use this version when
75 * 1) r_dest is freshly returned from AllocTemp or
76 * 2) The codegen is under fixed register usage
77 */
buzbee2700f7e2014-03-07 09:46:20 -080078LIR* X86Mir2Lir::LoadConstantNoClobber(RegStorage r_dest, int value) {
79 RegStorage r_dest_save = r_dest;
buzbee091cc402014-03-31 10:14:40 -070080 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070081 if (value == 0) {
buzbee2700f7e2014-03-07 09:46:20 -080082 return NewLIR2(kX86XorpsRR, r_dest.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070083 }
Brian Carlstrom7940e442013-07-12 13:46:57 -070084 r_dest = AllocTemp();
85 }
86
87 LIR *res;
88 if (value == 0) {
buzbee2700f7e2014-03-07 09:46:20 -080089 res = NewLIR2(kX86Xor32RR, r_dest.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070090 } else {
91 // Note, there is no byte immediate form of a 32 bit immediate move.
buzbee2700f7e2014-03-07 09:46:20 -080092 res = NewLIR2(kX86Mov32RI, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -070093 }
94
buzbee091cc402014-03-31 10:14:40 -070095 if (r_dest_save.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -080096 NewLIR2(kX86MovdxrRR, r_dest_save.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 FreeTemp(r_dest);
98 }
99
100 return res;
101}
102
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700103LIR* X86Mir2Lir::OpUnconditionalBranch(LIR* target) {
Brian Carlstromdf629502013-07-17 22:39:56 -0700104 LIR* res = NewLIR1(kX86Jmp8, 0 /* offset to be patched during assembly*/);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700105 res->target = target;
106 return res;
107}
108
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700109LIR* X86Mir2Lir::OpCondBranch(ConditionCode cc, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 LIR* branch = NewLIR2(kX86Jcc8, 0 /* offset to be patched */,
111 X86ConditionEncoding(cc));
112 branch->target = target;
113 return branch;
114}
115
buzbee2700f7e2014-03-07 09:46:20 -0800116LIR* X86Mir2Lir::OpReg(OpKind op, RegStorage r_dest_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700117 X86OpCode opcode = kX86Bkpt;
118 switch (op) {
119 case kOpNeg: opcode = kX86Neg32R; break;
120 case kOpNot: opcode = kX86Not32R; break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100121 case kOpRev: opcode = kX86Bswap32R; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700122 case kOpBlx: opcode = kX86CallR; break;
123 default:
124 LOG(FATAL) << "Bad case in OpReg " << op;
125 }
buzbee2700f7e2014-03-07 09:46:20 -0800126 return NewLIR1(opcode, r_dest_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127}
128
buzbee2700f7e2014-03-07 09:46:20 -0800129LIR* X86Mir2Lir::OpRegImm(OpKind op, RegStorage r_dest_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700130 X86OpCode opcode = kX86Bkpt;
131 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -0700132 DCHECK(!r_dest_src1.IsFloat());
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700133 if (r_dest_src1.Is64Bit()) {
134 switch (op) {
135 case kOpAdd: opcode = byte_imm ? kX86Add64RI8 : kX86Add64RI; break;
136 case kOpSub: opcode = byte_imm ? kX86Sub64RI8 : kX86Sub64RI; break;
137 default:
138 LOG(FATAL) << "Bad case in OpRegImm (64-bit) " << op;
139 }
140 } else {
141 switch (op) {
142 case kOpLsl: opcode = kX86Sal32RI; break;
143 case kOpLsr: opcode = kX86Shr32RI; break;
144 case kOpAsr: opcode = kX86Sar32RI; break;
145 case kOpAdd: opcode = byte_imm ? kX86Add32RI8 : kX86Add32RI; break;
146 case kOpOr: opcode = byte_imm ? kX86Or32RI8 : kX86Or32RI; break;
147 case kOpAdc: opcode = byte_imm ? kX86Adc32RI8 : kX86Adc32RI; break;
148 // case kOpSbb: opcode = kX86Sbb32RI; break;
149 case kOpAnd: opcode = byte_imm ? kX86And32RI8 : kX86And32RI; break;
150 case kOpSub: opcode = byte_imm ? kX86Sub32RI8 : kX86Sub32RI; break;
151 case kOpXor: opcode = byte_imm ? kX86Xor32RI8 : kX86Xor32RI; break;
152 case kOpCmp: opcode = byte_imm ? kX86Cmp32RI8 : kX86Cmp32RI; break;
153 case kOpMov:
154 /*
155 * Moving the constant zero into register can be specialized as an xor of the register.
156 * However, that sets eflags while the move does not. For that reason here, always do
157 * the move and if caller is flexible, they should be calling LoadConstantNoClobber instead.
158 */
159 opcode = kX86Mov32RI;
160 break;
161 case kOpMul:
162 opcode = byte_imm ? kX86Imul32RRI8 : kX86Imul32RRI;
163 return NewLIR3(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), value);
164 default:
165 LOG(FATAL) << "Bad case in OpRegImm " << op;
166 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700167 }
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700168 CHECK(!r_dest_src1.Is64Bit() || X86Mir2Lir::EncodingMap[opcode].kind == kReg64Imm) << "OpRegImm(" << op << ")";
buzbee2700f7e2014-03-07 09:46:20 -0800169 return NewLIR2(opcode, r_dest_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700170}
171
buzbee2700f7e2014-03-07 09:46:20 -0800172LIR* X86Mir2Lir::OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700173 X86OpCode opcode = kX86Nop;
174 bool src2_must_be_cx = false;
175 switch (op) {
176 // X86 unary opcodes
177 case kOpMvn:
178 OpRegCopy(r_dest_src1, r_src2);
179 return OpReg(kOpNot, r_dest_src1);
180 case kOpNeg:
181 OpRegCopy(r_dest_src1, r_src2);
182 return OpReg(kOpNeg, r_dest_src1);
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100183 case kOpRev:
184 OpRegCopy(r_dest_src1, r_src2);
185 return OpReg(kOpRev, r_dest_src1);
186 case kOpRevsh:
187 OpRegCopy(r_dest_src1, r_src2);
188 OpReg(kOpRev, r_dest_src1);
189 return OpRegImm(kOpAsr, r_dest_src1, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700190 // X86 binary opcodes
191 case kOpSub: opcode = kX86Sub32RR; break;
192 case kOpSbc: opcode = kX86Sbb32RR; break;
193 case kOpLsl: opcode = kX86Sal32RC; src2_must_be_cx = true; break;
194 case kOpLsr: opcode = kX86Shr32RC; src2_must_be_cx = true; break;
195 case kOpAsr: opcode = kX86Sar32RC; src2_must_be_cx = true; break;
196 case kOpMov: opcode = kX86Mov32RR; break;
197 case kOpCmp: opcode = kX86Cmp32RR; break;
198 case kOpAdd: opcode = kX86Add32RR; break;
199 case kOpAdc: opcode = kX86Adc32RR; break;
200 case kOpAnd: opcode = kX86And32RR; break;
201 case kOpOr: opcode = kX86Or32RR; break;
202 case kOpXor: opcode = kX86Xor32RR; break;
203 case kOp2Byte:
buzbee091cc402014-03-31 10:14:40 -0700204 // TODO: there are several instances of this check. A utility function perhaps?
205 // TODO: Similar to Arm's reg < 8 check. Perhaps add attribute checks to RegStorage?
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206 // Use shifts instead of a byte operand if the source can't be byte accessed.
buzbee091cc402014-03-31 10:14:40 -0700207 if (r_src2.GetRegNum() >= rs_rX86_SP.GetRegNum()) {
buzbee2700f7e2014-03-07 09:46:20 -0800208 NewLIR2(kX86Mov32RR, r_dest_src1.GetReg(), r_src2.GetReg());
209 NewLIR2(kX86Sal32RI, r_dest_src1.GetReg(), 24);
210 return NewLIR2(kX86Sar32RI, r_dest_src1.GetReg(), 24);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700211 } else {
212 opcode = kX86Movsx8RR;
213 }
214 break;
215 case kOp2Short: opcode = kX86Movsx16RR; break;
216 case kOp2Char: opcode = kX86Movzx16RR; break;
217 case kOpMul: opcode = kX86Imul32RR; break;
218 default:
219 LOG(FATAL) << "Bad case in OpRegReg " << op;
220 break;
221 }
buzbee091cc402014-03-31 10:14:40 -0700222 CHECK(!src2_must_be_cx || r_src2.GetReg() == rs_rCX.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800223 return NewLIR2(opcode, r_dest_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700224}
225
buzbee2700f7e2014-03-07 09:46:20 -0800226LIR* X86Mir2Lir::OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) {
buzbee091cc402014-03-31 10:14:40 -0700227 DCHECK(!r_base.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800228 X86OpCode opcode = kX86Nop;
buzbee2700f7e2014-03-07 09:46:20 -0800229 int dest = r_dest.IsPair() ? r_dest.GetLowReg() : r_dest.GetReg();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800230 switch (move_type) {
231 case kMov8GP:
buzbee091cc402014-03-31 10:14:40 -0700232 CHECK(!r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800233 opcode = kX86Mov8RM;
234 break;
235 case kMov16GP:
buzbee091cc402014-03-31 10:14:40 -0700236 CHECK(!r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800237 opcode = kX86Mov16RM;
238 break;
239 case kMov32GP:
buzbee091cc402014-03-31 10:14:40 -0700240 CHECK(!r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800241 opcode = kX86Mov32RM;
242 break;
243 case kMov32FP:
buzbee091cc402014-03-31 10:14:40 -0700244 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800245 opcode = kX86MovssRM;
246 break;
247 case kMov64FP:
buzbee091cc402014-03-31 10:14:40 -0700248 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800249 opcode = kX86MovsdRM;
250 break;
251 case kMovU128FP:
buzbee091cc402014-03-31 10:14:40 -0700252 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800253 opcode = kX86MovupsRM;
254 break;
255 case kMovA128FP:
buzbee091cc402014-03-31 10:14:40 -0700256 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800257 opcode = kX86MovapsRM;
258 break;
259 case kMovLo128FP:
buzbee091cc402014-03-31 10:14:40 -0700260 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800261 opcode = kX86MovlpsRM;
262 break;
263 case kMovHi128FP:
buzbee091cc402014-03-31 10:14:40 -0700264 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800265 opcode = kX86MovhpsRM;
266 break;
267 case kMov64GP:
268 case kMovLo64FP:
269 case kMovHi64FP:
270 default:
271 LOG(FATAL) << "Bad case in OpMovRegMem";
272 break;
273 }
274
buzbee2700f7e2014-03-07 09:46:20 -0800275 return NewLIR3(opcode, dest, r_base.GetReg(), offset);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800276}
277
buzbee2700f7e2014-03-07 09:46:20 -0800278LIR* X86Mir2Lir::OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) {
buzbee091cc402014-03-31 10:14:40 -0700279 DCHECK(!r_base.IsFloat());
buzbee2700f7e2014-03-07 09:46:20 -0800280 int src = r_src.IsPair() ? r_src.GetLowReg() : r_src.GetReg();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800281
282 X86OpCode opcode = kX86Nop;
283 switch (move_type) {
284 case kMov8GP:
buzbee091cc402014-03-31 10:14:40 -0700285 CHECK(!r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800286 opcode = kX86Mov8MR;
287 break;
288 case kMov16GP:
buzbee091cc402014-03-31 10:14:40 -0700289 CHECK(!r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800290 opcode = kX86Mov16MR;
291 break;
292 case kMov32GP:
buzbee091cc402014-03-31 10:14:40 -0700293 CHECK(!r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800294 opcode = kX86Mov32MR;
295 break;
296 case kMov32FP:
buzbee091cc402014-03-31 10:14:40 -0700297 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800298 opcode = kX86MovssMR;
299 break;
300 case kMov64FP:
buzbee091cc402014-03-31 10:14:40 -0700301 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800302 opcode = kX86MovsdMR;
303 break;
304 case kMovU128FP:
buzbee091cc402014-03-31 10:14:40 -0700305 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800306 opcode = kX86MovupsMR;
307 break;
308 case kMovA128FP:
buzbee091cc402014-03-31 10:14:40 -0700309 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800310 opcode = kX86MovapsMR;
311 break;
312 case kMovLo128FP:
buzbee091cc402014-03-31 10:14:40 -0700313 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800314 opcode = kX86MovlpsMR;
315 break;
316 case kMovHi128FP:
buzbee091cc402014-03-31 10:14:40 -0700317 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800318 opcode = kX86MovhpsMR;
319 break;
320 case kMov64GP:
321 case kMovLo64FP:
322 case kMovHi64FP:
323 default:
324 LOG(FATAL) << "Bad case in OpMovMemReg";
325 break;
326 }
327
buzbee2700f7e2014-03-07 09:46:20 -0800328 return NewLIR3(opcode, r_base.GetReg(), offset, src);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800329}
330
buzbee2700f7e2014-03-07 09:46:20 -0800331LIR* X86Mir2Lir::OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800332 // The only conditional reg to reg operation supported is Cmov
333 DCHECK_EQ(op, kOpCmov);
buzbee2700f7e2014-03-07 09:46:20 -0800334 return NewLIR3(kX86Cmov32RRC, r_dest.GetReg(), r_src.GetReg(), X86ConditionEncoding(cc));
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800335}
336
buzbee2700f7e2014-03-07 09:46:20 -0800337LIR* X86Mir2Lir::OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700338 X86OpCode opcode = kX86Nop;
339 switch (op) {
340 // X86 binary opcodes
341 case kOpSub: opcode = kX86Sub32RM; break;
342 case kOpMov: opcode = kX86Mov32RM; break;
343 case kOpCmp: opcode = kX86Cmp32RM; break;
344 case kOpAdd: opcode = kX86Add32RM; break;
345 case kOpAnd: opcode = kX86And32RM; break;
346 case kOpOr: opcode = kX86Or32RM; break;
347 case kOpXor: opcode = kX86Xor32RM; break;
348 case kOp2Byte: opcode = kX86Movsx8RM; break;
349 case kOp2Short: opcode = kX86Movsx16RM; break;
350 case kOp2Char: opcode = kX86Movzx16RM; break;
351 case kOpMul:
352 default:
353 LOG(FATAL) << "Bad case in OpRegMem " << op;
354 break;
355 }
buzbee2700f7e2014-03-07 09:46:20 -0800356 LIR *l = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), offset);
357 if (r_base == rs_rX86_SP) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800358 AnnotateDalvikRegAccess(l, offset >> 2, true /* is_load */, false /* is_64bit */);
359 }
360 return l;
361}
362
363LIR* X86Mir2Lir::OpMemReg(OpKind op, RegLocation rl_dest, int r_value) {
364 DCHECK_NE(rl_dest.location, kLocPhysReg);
365 int displacement = SRegOffset(rl_dest.s_reg_low);
366 X86OpCode opcode = kX86Nop;
367 switch (op) {
368 case kOpSub: opcode = kX86Sub32MR; break;
369 case kOpMov: opcode = kX86Mov32MR; break;
370 case kOpCmp: opcode = kX86Cmp32MR; break;
371 case kOpAdd: opcode = kX86Add32MR; break;
372 case kOpAnd: opcode = kX86And32MR; break;
373 case kOpOr: opcode = kX86Or32MR; break;
374 case kOpXor: opcode = kX86Xor32MR; break;
375 case kOpLsl: opcode = kX86Sal32MC; break;
376 case kOpLsr: opcode = kX86Shr32MC; break;
377 case kOpAsr: opcode = kX86Sar32MC; break;
378 default:
379 LOG(FATAL) << "Bad case in OpMemReg " << op;
380 break;
381 }
buzbee091cc402014-03-31 10:14:40 -0700382 LIR *l = NewLIR3(opcode, rs_rX86_SP.GetReg(), displacement, r_value);
Serguei Katkov217fe732014-03-27 14:41:56 +0700383 AnnotateDalvikRegAccess(l, displacement >> 2, true /* is_load */, false /* is_64bit */);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800384 AnnotateDalvikRegAccess(l, displacement >> 2, false /* is_load */, false /* is_64bit */);
385 return l;
386}
387
buzbee2700f7e2014-03-07 09:46:20 -0800388LIR* X86Mir2Lir::OpRegMem(OpKind op, RegStorage r_dest, RegLocation rl_value) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800389 DCHECK_NE(rl_value.location, kLocPhysReg);
390 int displacement = SRegOffset(rl_value.s_reg_low);
391 X86OpCode opcode = kX86Nop;
392 switch (op) {
393 case kOpSub: opcode = kX86Sub32RM; break;
394 case kOpMov: opcode = kX86Mov32RM; break;
395 case kOpCmp: opcode = kX86Cmp32RM; break;
396 case kOpAdd: opcode = kX86Add32RM; break;
397 case kOpAnd: opcode = kX86And32RM; break;
398 case kOpOr: opcode = kX86Or32RM; break;
399 case kOpXor: opcode = kX86Xor32RM; break;
400 case kOpMul: opcode = kX86Imul32RM; break;
401 default:
402 LOG(FATAL) << "Bad case in OpRegMem " << op;
403 break;
404 }
buzbee091cc402014-03-31 10:14:40 -0700405 LIR *l = NewLIR3(opcode, r_dest.GetReg(), rs_rX86_SP.GetReg(), displacement);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800406 AnnotateDalvikRegAccess(l, displacement >> 2, true /* is_load */, false /* is_64bit */);
407 return l;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700408}
409
buzbee2700f7e2014-03-07 09:46:20 -0800410LIR* X86Mir2Lir::OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
411 RegStorage r_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700412 if (r_dest != r_src1 && r_dest != r_src2) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700413 if (op == kOpAdd) { // lea special case, except can't encode rbp as base
Brian Carlstrom7940e442013-07-12 13:46:57 -0700414 if (r_src1 == r_src2) {
415 OpRegCopy(r_dest, r_src1);
416 return OpRegImm(kOpLsl, r_dest, 1);
buzbee2700f7e2014-03-07 09:46:20 -0800417 } else if (r_src1 != rs_rBP) {
418 return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r_src1.GetReg() /* base */,
419 r_src2.GetReg() /* index */, 0 /* scale */, 0 /* disp */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700420 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800421 return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r_src2.GetReg() /* base */,
422 r_src1.GetReg() /* index */, 0 /* scale */, 0 /* disp */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700423 }
424 } else {
425 OpRegCopy(r_dest, r_src1);
426 return OpRegReg(op, r_dest, r_src2);
427 }
428 } else if (r_dest == r_src1) {
429 return OpRegReg(op, r_dest, r_src2);
430 } else { // r_dest == r_src2
431 switch (op) {
432 case kOpSub: // non-commutative
433 OpReg(kOpNeg, r_dest);
434 op = kOpAdd;
435 break;
436 case kOpSbc:
437 case kOpLsl: case kOpLsr: case kOpAsr: case kOpRor: {
buzbee2700f7e2014-03-07 09:46:20 -0800438 RegStorage t_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700439 OpRegCopy(t_reg, r_src1);
440 OpRegReg(op, t_reg, r_src2);
buzbee7a11ab02014-04-28 20:02:38 -0700441 LIR* res = OpRegCopyNoInsert(r_dest, t_reg);
442 AppendLIR(res);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700443 FreeTemp(t_reg);
444 return res;
445 }
446 case kOpAdd: // commutative
447 case kOpOr:
448 case kOpAdc:
449 case kOpAnd:
450 case kOpXor:
451 break;
452 default:
453 LOG(FATAL) << "Bad case in OpRegRegReg " << op;
454 }
455 return OpRegReg(op, r_dest, r_src1);
456 }
457}
458
buzbee2700f7e2014-03-07 09:46:20 -0800459LIR* X86Mir2Lir::OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700460 if (op == kOpMul) {
461 X86OpCode opcode = IS_SIMM8(value) ? kX86Imul32RRI8 : kX86Imul32RRI;
buzbee2700f7e2014-03-07 09:46:20 -0800462 return NewLIR3(opcode, r_dest.GetReg(), r_src.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700463 } else if (op == kOpAnd) {
buzbee091cc402014-03-31 10:14:40 -0700464 if (value == 0xFF && r_src.Low4()) {
buzbee2700f7e2014-03-07 09:46:20 -0800465 return NewLIR2(kX86Movzx8RR, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700466 } else if (value == 0xFFFF) {
buzbee2700f7e2014-03-07 09:46:20 -0800467 return NewLIR2(kX86Movzx16RR, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700468 }
469 }
470 if (r_dest != r_src) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700471 if (false && op == kOpLsl && value >= 0 && value <= 3) { // lea shift special case
Brian Carlstrom7940e442013-07-12 13:46:57 -0700472 // TODO: fix bug in LEA encoding when disp == 0
buzbee2700f7e2014-03-07 09:46:20 -0800473 return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r5sib_no_base /* base */,
474 r_src.GetReg() /* index */, value /* scale */, 0 /* disp */);
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700475 } else if (op == kOpAdd) { // lea add special case
buzbee2700f7e2014-03-07 09:46:20 -0800476 return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r_src.GetReg() /* base */,
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700477 rs_rX86_SP.GetReg()/*r4sib_no_index*/ /* index */, 0 /* scale */, value /* disp */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700478 }
479 OpRegCopy(r_dest, r_src);
480 }
481 return OpRegImm(op, r_dest, value);
482}
483
Ian Rogersdd7624d2014-03-14 17:43:00 -0700484LIR* X86Mir2Lir::OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700485 DCHECK_EQ(kX86, cu_->instruction_set);
486 X86OpCode opcode = kX86Bkpt;
487 switch (op) {
488 case kOpBlx: opcode = kX86CallT; break;
489 case kOpBx: opcode = kX86JmpT; break;
490 default:
491 LOG(FATAL) << "Bad opcode: " << op;
492 break;
493 }
494 return NewLIR1(opcode, thread_offset.Int32Value());
495}
496
497LIR* X86Mir2Lir::OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) {
498 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700499 X86OpCode opcode = kX86Bkpt;
500 switch (op) {
501 case kOpBlx: opcode = kX86CallT; break;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700502 case kOpBx: opcode = kX86JmpT; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700503 default:
504 LOG(FATAL) << "Bad opcode: " << op;
505 break;
506 }
Ian Rogers468532e2013-08-05 10:56:33 -0700507 return NewLIR1(opcode, thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700508}
509
buzbee2700f7e2014-03-07 09:46:20 -0800510LIR* X86Mir2Lir::OpMem(OpKind op, RegStorage r_base, int disp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700511 X86OpCode opcode = kX86Bkpt;
512 switch (op) {
513 case kOpBlx: opcode = kX86CallM; break;
514 default:
515 LOG(FATAL) << "Bad opcode: " << op;
516 break;
517 }
buzbee2700f7e2014-03-07 09:46:20 -0800518 return NewLIR2(opcode, r_base.GetReg(), disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700519}
520
buzbee2700f7e2014-03-07 09:46:20 -0800521LIR* X86Mir2Lir::LoadConstantWide(RegStorage r_dest, int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700522 int32_t val_lo = Low32Bits(value);
523 int32_t val_hi = High32Bits(value);
buzbee2700f7e2014-03-07 09:46:20 -0800524 int32_t low_reg_val = r_dest.IsPair() ? r_dest.GetLowReg() : r_dest.GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700525 LIR *res;
buzbee091cc402014-03-31 10:14:40 -0700526 bool is_fp = RegStorage::IsFloat(low_reg_val);
buzbee2700f7e2014-03-07 09:46:20 -0800527 // TODO: clean this up once we fully recognize 64-bit storage containers.
528 if (is_fp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700529 if (value == 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800530 return NewLIR2(kX86XorpsRR, low_reg_val, low_reg_val);
Mark Mendell67c39c42014-01-31 17:28:00 -0800531 } else if (base_of_code_ != nullptr) {
532 // We will load the value from the literal area.
533 LIR* data_target = ScanLiteralPoolWide(literal_list_, val_lo, val_hi);
534 if (data_target == NULL) {
535 data_target = AddWideData(&literal_list_, val_lo, val_hi);
536 }
537
538 // Address the start of the method
539 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
540 rl_method = LoadValue(rl_method, kCoreReg);
541
542 // Load the proper value from the literal area.
543 // We don't know the proper offset for the value, so pick one that will force
544 // 4 byte offset. We will fix this up in the assembler later to have the right
545 // value.
buzbee2700f7e2014-03-07 09:46:20 -0800546 res = LoadBaseDisp(rl_method.reg, 256 /* bogus */, RegStorage::Solo64(low_reg_val),
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100547 kDouble);
Mark Mendell67c39c42014-01-31 17:28:00 -0800548 res->target = data_target;
549 res->flags.fixup = kFixupLoad;
550 SetMemRefType(res, true, kLiteral);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800551 store_method_addr_used_ = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700552 } else {
553 if (val_lo == 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800554 res = NewLIR2(kX86XorpsRR, low_reg_val, low_reg_val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700555 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800556 res = LoadConstantNoClobber(RegStorage::Solo32(low_reg_val), val_lo);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700557 }
558 if (val_hi != 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800559 RegStorage r_dest_hi = AllocTempDouble();
buzbee091cc402014-03-31 10:14:40 -0700560 LoadConstantNoClobber(r_dest_hi, val_hi);
561 NewLIR2(kX86PunpckldqRR, low_reg_val, r_dest_hi.GetReg());
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000562 FreeTemp(r_dest_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700563 }
564 }
565 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800566 res = LoadConstantNoClobber(r_dest.GetLow(), val_lo);
567 LoadConstantNoClobber(r_dest.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700568 }
569 return res;
570}
571
buzbee2700f7e2014-03-07 09:46:20 -0800572LIR* X86Mir2Lir::LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100573 int displacement, RegStorage r_dest, OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700574 LIR *load = NULL;
575 LIR *load2 = NULL;
buzbee2700f7e2014-03-07 09:46:20 -0800576 bool is_array = r_index.Valid();
buzbee091cc402014-03-31 10:14:40 -0700577 bool pair = r_dest.IsPair();
578 bool is64bit = ((size == k64) || (size == kDouble));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700579 X86OpCode opcode = kX86Nop;
580 switch (size) {
buzbee695d13a2014-04-19 13:32:20 -0700581 case k64:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700582 case kDouble:
buzbee091cc402014-03-31 10:14:40 -0700583 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700584 opcode = is_array ? kX86MovsdRA : kX86MovsdRM;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700585 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700586 opcode = is_array ? kX86Mov32RA : kX86Mov32RM;
587 }
588 // TODO: double store is to unaligned address
589 DCHECK_EQ((displacement & 0x3), 0);
590 break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700591 case kWord:
592 if (Gen64Bit()) {
593 opcode = is_array ? kX86Mov64RA : kX86Mov64RM;
594 CHECK_EQ(is_array, false);
595 CHECK_EQ(r_dest.IsFloat(), false);
596 break;
597 } // else fall-through to k32 case
buzbee695d13a2014-04-19 13:32:20 -0700598 case k32:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700599 case kSingle:
buzbee695d13a2014-04-19 13:32:20 -0700600 case kReference: // TODO: update for reference decompression on 64-bit targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700601 opcode = is_array ? kX86Mov32RA : kX86Mov32RM;
buzbee091cc402014-03-31 10:14:40 -0700602 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700603 opcode = is_array ? kX86MovssRA : kX86MovssRM;
buzbee091cc402014-03-31 10:14:40 -0700604 DCHECK(r_dest.IsFloat());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700605 }
606 DCHECK_EQ((displacement & 0x3), 0);
607 break;
608 case kUnsignedHalf:
609 opcode = is_array ? kX86Movzx16RA : kX86Movzx16RM;
610 DCHECK_EQ((displacement & 0x1), 0);
611 break;
612 case kSignedHalf:
613 opcode = is_array ? kX86Movsx16RA : kX86Movsx16RM;
614 DCHECK_EQ((displacement & 0x1), 0);
615 break;
616 case kUnsignedByte:
617 opcode = is_array ? kX86Movzx8RA : kX86Movzx8RM;
618 break;
619 case kSignedByte:
620 opcode = is_array ? kX86Movsx8RA : kX86Movsx8RM;
621 break;
622 default:
623 LOG(FATAL) << "Bad case in LoadBaseIndexedDispBody";
624 }
625
626 if (!is_array) {
627 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800628 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), displacement + LOWORD_OFFSET);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700629 } else {
buzbee091cc402014-03-31 10:14:40 -0700630 DCHECK(!r_dest.IsFloat()); // Make sure we're not still using a pair here.
631 if (r_base == r_dest.GetLow()) {
632 load2 = NewLIR3(opcode, r_dest.GetHighReg(), r_base.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700633 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700634 load = NewLIR3(opcode, r_dest.GetLowReg(), r_base.GetReg(), displacement + LOWORD_OFFSET);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700635 } else {
buzbee091cc402014-03-31 10:14:40 -0700636 load = NewLIR3(opcode, r_dest.GetLowReg(), r_base.GetReg(), displacement + LOWORD_OFFSET);
637 load2 = NewLIR3(opcode, r_dest.GetHighReg(), r_base.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700638 displacement + HIWORD_OFFSET);
639 }
640 }
buzbee2700f7e2014-03-07 09:46:20 -0800641 if (r_base == rs_rX86_SP) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700642 AnnotateDalvikRegAccess(load, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2,
643 true /* is_load */, is64bit);
644 if (pair) {
645 AnnotateDalvikRegAccess(load2, (displacement + HIWORD_OFFSET) >> 2,
646 true /* is_load */, is64bit);
647 }
648 }
649 } else {
650 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800651 load = NewLIR5(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg(), scale,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700652 displacement + LOWORD_OFFSET);
653 } else {
buzbee091cc402014-03-31 10:14:40 -0700654 DCHECK(!r_dest.IsFloat()); // Make sure we're not still using a pair here.
655 if (r_base == r_dest.GetLow()) {
656 if (r_dest.GetHigh() == r_index) {
Mark Mendellae427c32014-01-24 09:17:22 -0800657 // We can't use either register for the first load.
buzbee2700f7e2014-03-07 09:46:20 -0800658 RegStorage temp = AllocTemp();
659 load2 = NewLIR5(opcode, temp.GetReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800660 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700661 load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800662 displacement + LOWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700663 OpRegCopy(r_dest.GetHigh(), temp);
Mark Mendellae427c32014-01-24 09:17:22 -0800664 FreeTemp(temp);
665 } else {
buzbee091cc402014-03-31 10:14:40 -0700666 load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800667 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700668 load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800669 displacement + LOWORD_OFFSET);
670 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 } else {
buzbee091cc402014-03-31 10:14:40 -0700672 if (r_dest.GetLow() == r_index) {
Mark Mendellae427c32014-01-24 09:17:22 -0800673 // We can't use either register for the first load.
buzbee2700f7e2014-03-07 09:46:20 -0800674 RegStorage temp = AllocTemp();
675 load = NewLIR5(opcode, temp.GetReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800676 displacement + LOWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700677 load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800678 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700679 OpRegCopy(r_dest.GetLow(), temp);
Mark Mendellae427c32014-01-24 09:17:22 -0800680 FreeTemp(temp);
681 } else {
buzbee091cc402014-03-31 10:14:40 -0700682 load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800683 displacement + LOWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700684 load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800685 displacement + HIWORD_OFFSET);
686 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700687 }
688 }
689 }
690
691 return load;
692}
693
694/* Load value from base + scaled index. */
buzbee2700f7e2014-03-07 09:46:20 -0800695LIR* X86Mir2Lir::LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
696 int scale, OpSize size) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100697 return LoadBaseIndexedDisp(r_base, r_index, scale, 0, r_dest, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700698}
699
Vladimir Marko674744e2014-04-24 15:18:26 +0100700LIR* X86Mir2Lir::LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
701 OpSize size) {
702 // LoadBaseDisp() will emit correct insn for atomic load on x86
703 // assuming r_dest is correctly prepared using RegClassForFieldLoadStore().
704 return LoadBaseDisp(r_base, displacement, r_dest, size);
705}
706
buzbee091cc402014-03-31 10:14:40 -0700707LIR* X86Mir2Lir::LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100708 OpSize size) {
buzbee091cc402014-03-31 10:14:40 -0700709 return LoadBaseIndexedDisp(r_base, RegStorage::InvalidReg(), 0, displacement, r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100710 size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700711}
712
buzbee2700f7e2014-03-07 09:46:20 -0800713LIR* X86Mir2Lir::StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100714 int displacement, RegStorage r_src, OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700715 LIR *store = NULL;
716 LIR *store2 = NULL;
buzbee2700f7e2014-03-07 09:46:20 -0800717 bool is_array = r_index.Valid();
buzbee091cc402014-03-31 10:14:40 -0700718 bool pair = r_src.IsPair();
719 bool is64bit = (size == k64) || (size == kDouble);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700720 X86OpCode opcode = kX86Nop;
721 switch (size) {
buzbee695d13a2014-04-19 13:32:20 -0700722 case k64:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700723 case kDouble:
buzbee091cc402014-03-31 10:14:40 -0700724 if (r_src.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700725 opcode = is_array ? kX86MovsdAR : kX86MovsdMR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700726 } else {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700727 if (Gen64Bit()) {
728 opcode = is_array ? kX86Mov64AR : kX86Mov64MR;
729 } else {
730 // TODO(64): pair = true;
731 opcode = is_array ? kX86Mov32AR : kX86Mov32MR;
732 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700733 }
734 // TODO: double store is to unaligned address
735 DCHECK_EQ((displacement & 0x3), 0);
736 break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700737 case kWord:
738 if (Gen64Bit()) {
739 opcode = is_array ? kX86Mov64AR : kX86Mov64MR;
740 CHECK_EQ(is_array, false);
741 CHECK_EQ(r_src.IsFloat(), false);
742 break;
743 } // else fall-through to k32 case
buzbee695d13a2014-04-19 13:32:20 -0700744 case k32:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700745 case kSingle:
buzbee695d13a2014-04-19 13:32:20 -0700746 case kReference:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700747 opcode = is_array ? kX86Mov32AR : kX86Mov32MR;
buzbee091cc402014-03-31 10:14:40 -0700748 if (r_src.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700749 opcode = is_array ? kX86MovssAR : kX86MovssMR;
buzbee091cc402014-03-31 10:14:40 -0700750 DCHECK(r_src.IsSingle());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700751 }
752 DCHECK_EQ((displacement & 0x3), 0);
753 break;
754 case kUnsignedHalf:
755 case kSignedHalf:
756 opcode = is_array ? kX86Mov16AR : kX86Mov16MR;
757 DCHECK_EQ((displacement & 0x1), 0);
758 break;
759 case kUnsignedByte:
760 case kSignedByte:
761 opcode = is_array ? kX86Mov8AR : kX86Mov8MR;
762 break;
763 default:
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000764 LOG(FATAL) << "Bad case in StoreBaseIndexedDispBody";
Brian Carlstrom7940e442013-07-12 13:46:57 -0700765 }
766
767 if (!is_array) {
768 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800769 store = NewLIR3(opcode, r_base.GetReg(), displacement + LOWORD_OFFSET, r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700770 } else {
buzbee091cc402014-03-31 10:14:40 -0700771 DCHECK(!r_src.IsFloat()); // Make sure we're not still using a pair here.
772 store = NewLIR3(opcode, r_base.GetReg(), displacement + LOWORD_OFFSET, r_src.GetLowReg());
773 store2 = NewLIR3(opcode, r_base.GetReg(), displacement + HIWORD_OFFSET, r_src.GetHighReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700774 }
buzbee2700f7e2014-03-07 09:46:20 -0800775 if (r_base == rs_rX86_SP) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700776 AnnotateDalvikRegAccess(store, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2,
777 false /* is_load */, is64bit);
778 if (pair) {
779 AnnotateDalvikRegAccess(store2, (displacement + HIWORD_OFFSET) >> 2,
780 false /* is_load */, is64bit);
781 }
782 }
783 } else {
784 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800785 store = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale,
786 displacement + LOWORD_OFFSET, r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700787 } else {
buzbee091cc402014-03-31 10:14:40 -0700788 DCHECK(!r_src.IsFloat()); // Make sure we're not still using a pair here.
buzbee2700f7e2014-03-07 09:46:20 -0800789 store = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale,
buzbee091cc402014-03-31 10:14:40 -0700790 displacement + LOWORD_OFFSET, r_src.GetLowReg());
buzbee2700f7e2014-03-07 09:46:20 -0800791 store2 = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale,
buzbee091cc402014-03-31 10:14:40 -0700792 displacement + HIWORD_OFFSET, r_src.GetHighReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700793 }
794 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700795 return store;
796}
797
798/* store value base base + scaled index. */
buzbee2700f7e2014-03-07 09:46:20 -0800799LIR* X86Mir2Lir::StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700800 int scale, OpSize size) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100801 return StoreBaseIndexedDisp(r_base, r_index, scale, 0, r_src, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700802}
803
Vladimir Marko674744e2014-04-24 15:18:26 +0100804LIR* X86Mir2Lir::StoreBaseDispVolatile(RegStorage r_base, int displacement,
805 RegStorage r_src, OpSize size) {
806 // StoreBaseDisp() will emit correct insn for atomic store on x86
807 // assuming r_dest is correctly prepared using RegClassForFieldLoadStore().
808 return StoreBaseDisp(r_base, displacement, r_src, size);
809}
810
buzbee2700f7e2014-03-07 09:46:20 -0800811LIR* X86Mir2Lir::StoreBaseDisp(RegStorage r_base, int displacement,
812 RegStorage r_src, OpSize size) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100813 return StoreBaseIndexedDisp(r_base, RegStorage::InvalidReg(), 0, displacement, r_src, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700814}
815
buzbee2700f7e2014-03-07 09:46:20 -0800816LIR* X86Mir2Lir::OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Mark Mendell766e9292014-01-27 07:55:47 -0800817 int offset, int check_value, LIR* target) {
buzbee2700f7e2014-03-07 09:46:20 -0800818 NewLIR3(IS_SIMM8(check_value) ? kX86Cmp32MI8 : kX86Cmp32MI, base_reg.GetReg(), offset,
Mark Mendell766e9292014-01-27 07:55:47 -0800819 check_value);
820 LIR* branch = OpCondBranch(cond, target);
821 return branch;
822}
823
Mark Mendell67c39c42014-01-31 17:28:00 -0800824void X86Mir2Lir::AnalyzeMIR() {
825 // Assume we don't need a pointer to the base of the code.
826 cu_->NewTimingSplit("X86 MIR Analysis");
827 store_method_addr_ = false;
828
829 // Walk the MIR looking for interesting items.
830 PreOrderDfsIterator iter(mir_graph_);
831 BasicBlock* curr_bb = iter.Next();
832 while (curr_bb != NULL) {
833 AnalyzeBB(curr_bb);
834 curr_bb = iter.Next();
835 }
836
837 // Did we need a pointer to the method code?
838 if (store_method_addr_) {
839 base_of_code_ = mir_graph_->GetNewCompilerTemp(kCompilerTempVR, false);
840 } else {
841 base_of_code_ = nullptr;
842 }
843}
844
845void X86Mir2Lir::AnalyzeBB(BasicBlock * bb) {
846 if (bb->block_type == kDead) {
847 // Ignore dead blocks
848 return;
849 }
850
851 for (MIR *mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
852 int opcode = mir->dalvikInsn.opcode;
853 if (opcode >= kMirOpFirst) {
854 AnalyzeExtendedMIR(opcode, bb, mir);
855 } else {
856 AnalyzeMIR(opcode, bb, mir);
857 }
858 }
859}
860
861
862void X86Mir2Lir::AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir) {
863 switch (opcode) {
864 // Instructions referencing doubles.
865 case kMirOpFusedCmplDouble:
866 case kMirOpFusedCmpgDouble:
867 AnalyzeFPInstruction(opcode, bb, mir);
868 break;
Mark Mendelld65c51a2014-04-29 16:55:20 -0400869 case kMirOpConstVector:
870 store_method_addr_ = true;
871 break;
Mark Mendell67c39c42014-01-31 17:28:00 -0800872 default:
873 // Ignore the rest.
874 break;
875 }
876}
877
878void X86Mir2Lir::AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir) {
879 // Looking for
880 // - Do we need a pointer to the code (used for packed switches and double lits)?
881
882 switch (opcode) {
883 // Instructions referencing doubles.
884 case Instruction::CMPL_DOUBLE:
885 case Instruction::CMPG_DOUBLE:
886 case Instruction::NEG_DOUBLE:
887 case Instruction::ADD_DOUBLE:
888 case Instruction::SUB_DOUBLE:
889 case Instruction::MUL_DOUBLE:
890 case Instruction::DIV_DOUBLE:
891 case Instruction::REM_DOUBLE:
892 case Instruction::ADD_DOUBLE_2ADDR:
893 case Instruction::SUB_DOUBLE_2ADDR:
894 case Instruction::MUL_DOUBLE_2ADDR:
895 case Instruction::DIV_DOUBLE_2ADDR:
896 case Instruction::REM_DOUBLE_2ADDR:
897 AnalyzeFPInstruction(opcode, bb, mir);
898 break;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800899
Mark Mendell67c39c42014-01-31 17:28:00 -0800900 // Packed switches and array fills need a pointer to the base of the method.
901 case Instruction::FILL_ARRAY_DATA:
902 case Instruction::PACKED_SWITCH:
903 store_method_addr_ = true;
904 break;
905 default:
906 // Other instructions are not interesting yet.
907 break;
908 }
909}
910
911void X86Mir2Lir::AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir) {
912 // Look at all the uses, and see if they are double constants.
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700913 uint64_t attrs = MIRGraph::GetDataFlowAttributes(static_cast<Instruction::Code>(opcode));
Mark Mendell67c39c42014-01-31 17:28:00 -0800914 int next_sreg = 0;
915 if (attrs & DF_UA) {
916 if (attrs & DF_A_WIDE) {
917 AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg));
918 next_sreg += 2;
919 } else {
920 next_sreg++;
921 }
922 }
923 if (attrs & DF_UB) {
924 if (attrs & DF_B_WIDE) {
925 AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg));
926 next_sreg += 2;
927 } else {
928 next_sreg++;
929 }
930 }
931 if (attrs & DF_UC) {
932 if (attrs & DF_C_WIDE) {
933 AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg));
934 }
935 }
936}
937
938void X86Mir2Lir::AnalyzeDoubleUse(RegLocation use) {
939 // If this is a double literal, we will want it in the literal pool.
940 if (use.is_const) {
941 store_method_addr_ = true;
942 }
943}
944
buzbee30adc732014-05-09 15:10:18 -0700945RegLocation X86Mir2Lir::UpdateLocTyped(RegLocation loc, int reg_class) {
946 loc = UpdateLoc(loc);
947 if ((loc.location == kLocPhysReg) && (loc.fp != loc.reg.IsFloat())) {
948 if (GetRegInfo(loc.reg)->IsTemp()) {
949 Clobber(loc.reg);
950 FreeTemp(loc.reg);
951 loc.reg = RegStorage::InvalidReg();
952 loc.location = kLocDalvikFrame;
953 }
954 }
955 return loc;
956}
957
958RegLocation X86Mir2Lir::UpdateLocWideTyped(RegLocation loc, int reg_class) {
959 loc = UpdateLocWide(loc);
960 if ((loc.location == kLocPhysReg) && (loc.fp != loc.reg.IsFloat())) {
961 if (GetRegInfo(loc.reg)->IsTemp()) {
962 Clobber(loc.reg);
963 FreeTemp(loc.reg);
964 loc.reg = RegStorage::InvalidReg();
965 loc.location = kLocDalvikFrame;
966 }
967 }
968 return loc;
969}
970
Brian Carlstrom7940e442013-07-12 13:46:57 -0700971} // namespace art