Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #include "codegen_x86.h" |
| 18 | #include "dex/quick/mir_to_lir-inl.h" |
Mark Mendell | 67c39c4 | 2014-01-31 17:28:00 -0800 | [diff] [blame] | 19 | #include "dex/dataflow_iterator-inl.h" |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 20 | #include "x86_lir.h" |
| 21 | |
| 22 | namespace art { |
| 23 | |
| 24 | /* This file contains codegen for the X86 ISA */ |
| 25 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 26 | LIR* X86Mir2Lir::OpFpRegCopy(RegStorage r_dest, RegStorage r_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 27 | int opcode; |
| 28 | /* must be both DOUBLE or both not DOUBLE */ |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 29 | DCHECK(r_dest.IsFloat() || r_src.IsFloat()); |
| 30 | DCHECK_EQ(r_dest.IsDouble(), r_src.IsDouble()); |
| 31 | if (r_dest.IsDouble()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 32 | opcode = kX86MovsdRR; |
| 33 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 34 | if (r_dest.IsSingle()) { |
| 35 | if (r_src.IsSingle()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 36 | opcode = kX86MovssRR; |
| 37 | } else { // Fpr <- Gpr |
| 38 | opcode = kX86MovdxrRR; |
| 39 | } |
| 40 | } else { // Gpr <- Fpr |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 41 | DCHECK(r_src.IsSingle()) << "Raw: 0x" << std::hex << r_src.GetRawBits(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 42 | opcode = kX86MovdrxRR; |
| 43 | } |
| 44 | } |
| 45 | DCHECK_NE((EncodingMap[opcode].flags & IS_BINARY_OP), 0ULL); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 46 | LIR* res = RawLIR(current_dalvik_offset_, opcode, r_dest.GetReg(), r_src.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 47 | if (r_dest == r_src) { |
| 48 | res->flags.is_nop = true; |
| 49 | } |
| 50 | return res; |
| 51 | } |
| 52 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 53 | bool X86Mir2Lir::InexpensiveConstantInt(int32_t value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 54 | return true; |
| 55 | } |
| 56 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 57 | bool X86Mir2Lir::InexpensiveConstantFloat(int32_t value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 58 | return false; |
| 59 | } |
| 60 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 61 | bool X86Mir2Lir::InexpensiveConstantLong(int64_t value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 62 | return true; |
| 63 | } |
| 64 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 65 | bool X86Mir2Lir::InexpensiveConstantDouble(int64_t value) { |
Mark Mendell | 67c39c4 | 2014-01-31 17:28:00 -0800 | [diff] [blame] | 66 | return value == 0; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 67 | } |
| 68 | |
| 69 | /* |
| 70 | * Load a immediate using a shortcut if possible; otherwise |
| 71 | * grab from the per-translation literal pool. If target is |
| 72 | * a high register, build constant into a low register and copy. |
| 73 | * |
| 74 | * No additional register clobbering operation performed. Use this version when |
| 75 | * 1) r_dest is freshly returned from AllocTemp or |
| 76 | * 2) The codegen is under fixed register usage |
| 77 | */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 78 | LIR* X86Mir2Lir::LoadConstantNoClobber(RegStorage r_dest, int value) { |
| 79 | RegStorage r_dest_save = r_dest; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 80 | if (r_dest.IsFloat()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 81 | if (value == 0) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 82 | return NewLIR2(kX86XorpsRR, r_dest.GetReg(), r_dest.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 83 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 84 | r_dest = AllocTemp(); |
| 85 | } |
| 86 | |
| 87 | LIR *res; |
| 88 | if (value == 0) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 89 | res = NewLIR2(kX86Xor32RR, r_dest.GetReg(), r_dest.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 90 | } else { |
| 91 | // Note, there is no byte immediate form of a 32 bit immediate move. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 92 | res = NewLIR2(kX86Mov32RI, r_dest.GetReg(), value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 93 | } |
| 94 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 95 | if (r_dest_save.IsFloat()) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 96 | NewLIR2(kX86MovdxrRR, r_dest_save.GetReg(), r_dest.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 97 | FreeTemp(r_dest); |
| 98 | } |
| 99 | |
| 100 | return res; |
| 101 | } |
| 102 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 103 | LIR* X86Mir2Lir::OpUnconditionalBranch(LIR* target) { |
Brian Carlstrom | df62950 | 2013-07-17 22:39:56 -0700 | [diff] [blame] | 104 | LIR* res = NewLIR1(kX86Jmp8, 0 /* offset to be patched during assembly*/); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 105 | res->target = target; |
| 106 | return res; |
| 107 | } |
| 108 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 109 | LIR* X86Mir2Lir::OpCondBranch(ConditionCode cc, LIR* target) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 110 | LIR* branch = NewLIR2(kX86Jcc8, 0 /* offset to be patched */, |
| 111 | X86ConditionEncoding(cc)); |
| 112 | branch->target = target; |
| 113 | return branch; |
| 114 | } |
| 115 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 116 | LIR* X86Mir2Lir::OpReg(OpKind op, RegStorage r_dest_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 117 | X86OpCode opcode = kX86Bkpt; |
| 118 | switch (op) { |
| 119 | case kOpNeg: opcode = kX86Neg32R; break; |
| 120 | case kOpNot: opcode = kX86Not32R; break; |
Vladimir Marko | a8b4caf | 2013-10-24 15:08:57 +0100 | [diff] [blame] | 121 | case kOpRev: opcode = kX86Bswap32R; break; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 122 | case kOpBlx: opcode = kX86CallR; break; |
| 123 | default: |
| 124 | LOG(FATAL) << "Bad case in OpReg " << op; |
| 125 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 126 | return NewLIR1(opcode, r_dest_src.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 127 | } |
| 128 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 129 | LIR* X86Mir2Lir::OpRegImm(OpKind op, RegStorage r_dest_src1, int value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 130 | X86OpCode opcode = kX86Bkpt; |
| 131 | bool byte_imm = IS_SIMM8(value); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 132 | DCHECK(!r_dest_src1.IsFloat()); |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 133 | if (r_dest_src1.Is64Bit()) { |
| 134 | switch (op) { |
| 135 | case kOpAdd: opcode = byte_imm ? kX86Add64RI8 : kX86Add64RI; break; |
| 136 | case kOpSub: opcode = byte_imm ? kX86Sub64RI8 : kX86Sub64RI; break; |
| 137 | default: |
| 138 | LOG(FATAL) << "Bad case in OpRegImm (64-bit) " << op; |
| 139 | } |
| 140 | } else { |
| 141 | switch (op) { |
| 142 | case kOpLsl: opcode = kX86Sal32RI; break; |
| 143 | case kOpLsr: opcode = kX86Shr32RI; break; |
| 144 | case kOpAsr: opcode = kX86Sar32RI; break; |
| 145 | case kOpAdd: opcode = byte_imm ? kX86Add32RI8 : kX86Add32RI; break; |
| 146 | case kOpOr: opcode = byte_imm ? kX86Or32RI8 : kX86Or32RI; break; |
| 147 | case kOpAdc: opcode = byte_imm ? kX86Adc32RI8 : kX86Adc32RI; break; |
| 148 | // case kOpSbb: opcode = kX86Sbb32RI; break; |
| 149 | case kOpAnd: opcode = byte_imm ? kX86And32RI8 : kX86And32RI; break; |
| 150 | case kOpSub: opcode = byte_imm ? kX86Sub32RI8 : kX86Sub32RI; break; |
| 151 | case kOpXor: opcode = byte_imm ? kX86Xor32RI8 : kX86Xor32RI; break; |
| 152 | case kOpCmp: opcode = byte_imm ? kX86Cmp32RI8 : kX86Cmp32RI; break; |
| 153 | case kOpMov: |
| 154 | /* |
| 155 | * Moving the constant zero into register can be specialized as an xor of the register. |
| 156 | * However, that sets eflags while the move does not. For that reason here, always do |
| 157 | * the move and if caller is flexible, they should be calling LoadConstantNoClobber instead. |
| 158 | */ |
| 159 | opcode = kX86Mov32RI; |
| 160 | break; |
| 161 | case kOpMul: |
| 162 | opcode = byte_imm ? kX86Imul32RRI8 : kX86Imul32RRI; |
| 163 | return NewLIR3(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), value); |
| 164 | default: |
| 165 | LOG(FATAL) << "Bad case in OpRegImm " << op; |
| 166 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 167 | } |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 168 | CHECK(!r_dest_src1.Is64Bit() || X86Mir2Lir::EncodingMap[opcode].kind == kReg64Imm) << "OpRegImm(" << op << ")"; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 169 | return NewLIR2(opcode, r_dest_src1.GetReg(), value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 170 | } |
| 171 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 172 | LIR* X86Mir2Lir::OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 173 | X86OpCode opcode = kX86Nop; |
| 174 | bool src2_must_be_cx = false; |
| 175 | switch (op) { |
| 176 | // X86 unary opcodes |
| 177 | case kOpMvn: |
| 178 | OpRegCopy(r_dest_src1, r_src2); |
| 179 | return OpReg(kOpNot, r_dest_src1); |
| 180 | case kOpNeg: |
| 181 | OpRegCopy(r_dest_src1, r_src2); |
| 182 | return OpReg(kOpNeg, r_dest_src1); |
Vladimir Marko | a8b4caf | 2013-10-24 15:08:57 +0100 | [diff] [blame] | 183 | case kOpRev: |
| 184 | OpRegCopy(r_dest_src1, r_src2); |
| 185 | return OpReg(kOpRev, r_dest_src1); |
| 186 | case kOpRevsh: |
| 187 | OpRegCopy(r_dest_src1, r_src2); |
| 188 | OpReg(kOpRev, r_dest_src1); |
| 189 | return OpRegImm(kOpAsr, r_dest_src1, 16); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 190 | // X86 binary opcodes |
| 191 | case kOpSub: opcode = kX86Sub32RR; break; |
| 192 | case kOpSbc: opcode = kX86Sbb32RR; break; |
| 193 | case kOpLsl: opcode = kX86Sal32RC; src2_must_be_cx = true; break; |
| 194 | case kOpLsr: opcode = kX86Shr32RC; src2_must_be_cx = true; break; |
| 195 | case kOpAsr: opcode = kX86Sar32RC; src2_must_be_cx = true; break; |
| 196 | case kOpMov: opcode = kX86Mov32RR; break; |
| 197 | case kOpCmp: opcode = kX86Cmp32RR; break; |
| 198 | case kOpAdd: opcode = kX86Add32RR; break; |
| 199 | case kOpAdc: opcode = kX86Adc32RR; break; |
| 200 | case kOpAnd: opcode = kX86And32RR; break; |
| 201 | case kOpOr: opcode = kX86Or32RR; break; |
| 202 | case kOpXor: opcode = kX86Xor32RR; break; |
| 203 | case kOp2Byte: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 204 | // TODO: there are several instances of this check. A utility function perhaps? |
| 205 | // TODO: Similar to Arm's reg < 8 check. Perhaps add attribute checks to RegStorage? |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 206 | // Use shifts instead of a byte operand if the source can't be byte accessed. |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 207 | if (r_src2.GetRegNum() >= rs_rX86_SP.GetRegNum()) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 208 | NewLIR2(kX86Mov32RR, r_dest_src1.GetReg(), r_src2.GetReg()); |
| 209 | NewLIR2(kX86Sal32RI, r_dest_src1.GetReg(), 24); |
| 210 | return NewLIR2(kX86Sar32RI, r_dest_src1.GetReg(), 24); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 211 | } else { |
| 212 | opcode = kX86Movsx8RR; |
| 213 | } |
| 214 | break; |
| 215 | case kOp2Short: opcode = kX86Movsx16RR; break; |
| 216 | case kOp2Char: opcode = kX86Movzx16RR; break; |
| 217 | case kOpMul: opcode = kX86Imul32RR; break; |
| 218 | default: |
| 219 | LOG(FATAL) << "Bad case in OpRegReg " << op; |
| 220 | break; |
| 221 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 222 | CHECK(!src2_must_be_cx || r_src2.GetReg() == rs_rCX.GetReg()); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 223 | return NewLIR2(opcode, r_dest_src1.GetReg(), r_src2.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 224 | } |
| 225 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 226 | LIR* X86Mir2Lir::OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 227 | DCHECK(!r_base.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 228 | X86OpCode opcode = kX86Nop; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 229 | int dest = r_dest.IsPair() ? r_dest.GetLowReg() : r_dest.GetReg(); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 230 | switch (move_type) { |
| 231 | case kMov8GP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 232 | CHECK(!r_dest.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 233 | opcode = kX86Mov8RM; |
| 234 | break; |
| 235 | case kMov16GP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 236 | CHECK(!r_dest.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 237 | opcode = kX86Mov16RM; |
| 238 | break; |
| 239 | case kMov32GP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 240 | CHECK(!r_dest.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 241 | opcode = kX86Mov32RM; |
| 242 | break; |
| 243 | case kMov32FP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 244 | CHECK(r_dest.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 245 | opcode = kX86MovssRM; |
| 246 | break; |
| 247 | case kMov64FP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 248 | CHECK(r_dest.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 249 | opcode = kX86MovsdRM; |
| 250 | break; |
| 251 | case kMovU128FP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 252 | CHECK(r_dest.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 253 | opcode = kX86MovupsRM; |
| 254 | break; |
| 255 | case kMovA128FP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 256 | CHECK(r_dest.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 257 | opcode = kX86MovapsRM; |
| 258 | break; |
| 259 | case kMovLo128FP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 260 | CHECK(r_dest.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 261 | opcode = kX86MovlpsRM; |
| 262 | break; |
| 263 | case kMovHi128FP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 264 | CHECK(r_dest.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 265 | opcode = kX86MovhpsRM; |
| 266 | break; |
| 267 | case kMov64GP: |
| 268 | case kMovLo64FP: |
| 269 | case kMovHi64FP: |
| 270 | default: |
| 271 | LOG(FATAL) << "Bad case in OpMovRegMem"; |
| 272 | break; |
| 273 | } |
| 274 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 275 | return NewLIR3(opcode, dest, r_base.GetReg(), offset); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 276 | } |
| 277 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 278 | LIR* X86Mir2Lir::OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 279 | DCHECK(!r_base.IsFloat()); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 280 | int src = r_src.IsPair() ? r_src.GetLowReg() : r_src.GetReg(); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 281 | |
| 282 | X86OpCode opcode = kX86Nop; |
| 283 | switch (move_type) { |
| 284 | case kMov8GP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 285 | CHECK(!r_src.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 286 | opcode = kX86Mov8MR; |
| 287 | break; |
| 288 | case kMov16GP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 289 | CHECK(!r_src.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 290 | opcode = kX86Mov16MR; |
| 291 | break; |
| 292 | case kMov32GP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 293 | CHECK(!r_src.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 294 | opcode = kX86Mov32MR; |
| 295 | break; |
| 296 | case kMov32FP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 297 | CHECK(r_src.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 298 | opcode = kX86MovssMR; |
| 299 | break; |
| 300 | case kMov64FP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 301 | CHECK(r_src.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 302 | opcode = kX86MovsdMR; |
| 303 | break; |
| 304 | case kMovU128FP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 305 | CHECK(r_src.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 306 | opcode = kX86MovupsMR; |
| 307 | break; |
| 308 | case kMovA128FP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 309 | CHECK(r_src.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 310 | opcode = kX86MovapsMR; |
| 311 | break; |
| 312 | case kMovLo128FP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 313 | CHECK(r_src.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 314 | opcode = kX86MovlpsMR; |
| 315 | break; |
| 316 | case kMovHi128FP: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 317 | CHECK(r_src.IsFloat()); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 318 | opcode = kX86MovhpsMR; |
| 319 | break; |
| 320 | case kMov64GP: |
| 321 | case kMovLo64FP: |
| 322 | case kMovHi64FP: |
| 323 | default: |
| 324 | LOG(FATAL) << "Bad case in OpMovMemReg"; |
| 325 | break; |
| 326 | } |
| 327 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 328 | return NewLIR3(opcode, r_base.GetReg(), offset, src); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 329 | } |
| 330 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 331 | LIR* X86Mir2Lir::OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) { |
Razvan A Lupusoru | bd288c2 | 2013-12-20 17:27:23 -0800 | [diff] [blame] | 332 | // The only conditional reg to reg operation supported is Cmov |
| 333 | DCHECK_EQ(op, kOpCmov); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 334 | return NewLIR3(kX86Cmov32RRC, r_dest.GetReg(), r_src.GetReg(), X86ConditionEncoding(cc)); |
Razvan A Lupusoru | bd288c2 | 2013-12-20 17:27:23 -0800 | [diff] [blame] | 335 | } |
| 336 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 337 | LIR* X86Mir2Lir::OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 338 | X86OpCode opcode = kX86Nop; |
| 339 | switch (op) { |
| 340 | // X86 binary opcodes |
| 341 | case kOpSub: opcode = kX86Sub32RM; break; |
| 342 | case kOpMov: opcode = kX86Mov32RM; break; |
| 343 | case kOpCmp: opcode = kX86Cmp32RM; break; |
| 344 | case kOpAdd: opcode = kX86Add32RM; break; |
| 345 | case kOpAnd: opcode = kX86And32RM; break; |
| 346 | case kOpOr: opcode = kX86Or32RM; break; |
| 347 | case kOpXor: opcode = kX86Xor32RM; break; |
| 348 | case kOp2Byte: opcode = kX86Movsx8RM; break; |
| 349 | case kOp2Short: opcode = kX86Movsx16RM; break; |
| 350 | case kOp2Char: opcode = kX86Movzx16RM; break; |
| 351 | case kOpMul: |
| 352 | default: |
| 353 | LOG(FATAL) << "Bad case in OpRegMem " << op; |
| 354 | break; |
| 355 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 356 | LIR *l = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), offset); |
| 357 | if (r_base == rs_rX86_SP) { |
Mark Mendell | feb2b4e | 2014-01-28 12:59:49 -0800 | [diff] [blame] | 358 | AnnotateDalvikRegAccess(l, offset >> 2, true /* is_load */, false /* is_64bit */); |
| 359 | } |
| 360 | return l; |
| 361 | } |
| 362 | |
| 363 | LIR* X86Mir2Lir::OpMemReg(OpKind op, RegLocation rl_dest, int r_value) { |
| 364 | DCHECK_NE(rl_dest.location, kLocPhysReg); |
| 365 | int displacement = SRegOffset(rl_dest.s_reg_low); |
| 366 | X86OpCode opcode = kX86Nop; |
| 367 | switch (op) { |
| 368 | case kOpSub: opcode = kX86Sub32MR; break; |
| 369 | case kOpMov: opcode = kX86Mov32MR; break; |
| 370 | case kOpCmp: opcode = kX86Cmp32MR; break; |
| 371 | case kOpAdd: opcode = kX86Add32MR; break; |
| 372 | case kOpAnd: opcode = kX86And32MR; break; |
| 373 | case kOpOr: opcode = kX86Or32MR; break; |
| 374 | case kOpXor: opcode = kX86Xor32MR; break; |
| 375 | case kOpLsl: opcode = kX86Sal32MC; break; |
| 376 | case kOpLsr: opcode = kX86Shr32MC; break; |
| 377 | case kOpAsr: opcode = kX86Sar32MC; break; |
| 378 | default: |
| 379 | LOG(FATAL) << "Bad case in OpMemReg " << op; |
| 380 | break; |
| 381 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 382 | LIR *l = NewLIR3(opcode, rs_rX86_SP.GetReg(), displacement, r_value); |
Serguei Katkov | 217fe73 | 2014-03-27 14:41:56 +0700 | [diff] [blame] | 383 | AnnotateDalvikRegAccess(l, displacement >> 2, true /* is_load */, false /* is_64bit */); |
Mark Mendell | feb2b4e | 2014-01-28 12:59:49 -0800 | [diff] [blame] | 384 | AnnotateDalvikRegAccess(l, displacement >> 2, false /* is_load */, false /* is_64bit */); |
| 385 | return l; |
| 386 | } |
| 387 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 388 | LIR* X86Mir2Lir::OpRegMem(OpKind op, RegStorage r_dest, RegLocation rl_value) { |
Mark Mendell | feb2b4e | 2014-01-28 12:59:49 -0800 | [diff] [blame] | 389 | DCHECK_NE(rl_value.location, kLocPhysReg); |
| 390 | int displacement = SRegOffset(rl_value.s_reg_low); |
| 391 | X86OpCode opcode = kX86Nop; |
| 392 | switch (op) { |
| 393 | case kOpSub: opcode = kX86Sub32RM; break; |
| 394 | case kOpMov: opcode = kX86Mov32RM; break; |
| 395 | case kOpCmp: opcode = kX86Cmp32RM; break; |
| 396 | case kOpAdd: opcode = kX86Add32RM; break; |
| 397 | case kOpAnd: opcode = kX86And32RM; break; |
| 398 | case kOpOr: opcode = kX86Or32RM; break; |
| 399 | case kOpXor: opcode = kX86Xor32RM; break; |
| 400 | case kOpMul: opcode = kX86Imul32RM; break; |
| 401 | default: |
| 402 | LOG(FATAL) << "Bad case in OpRegMem " << op; |
| 403 | break; |
| 404 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 405 | LIR *l = NewLIR3(opcode, r_dest.GetReg(), rs_rX86_SP.GetReg(), displacement); |
Mark Mendell | feb2b4e | 2014-01-28 12:59:49 -0800 | [diff] [blame] | 406 | AnnotateDalvikRegAccess(l, displacement >> 2, true /* is_load */, false /* is_64bit */); |
| 407 | return l; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 408 | } |
| 409 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 410 | LIR* X86Mir2Lir::OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, |
| 411 | RegStorage r_src2) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 412 | if (r_dest != r_src1 && r_dest != r_src2) { |
Brian Carlstrom | 7934ac2 | 2013-07-26 10:54:15 -0700 | [diff] [blame] | 413 | if (op == kOpAdd) { // lea special case, except can't encode rbp as base |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 414 | if (r_src1 == r_src2) { |
| 415 | OpRegCopy(r_dest, r_src1); |
| 416 | return OpRegImm(kOpLsl, r_dest, 1); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 417 | } else if (r_src1 != rs_rBP) { |
| 418 | return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r_src1.GetReg() /* base */, |
| 419 | r_src2.GetReg() /* index */, 0 /* scale */, 0 /* disp */); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 420 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 421 | return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r_src2.GetReg() /* base */, |
| 422 | r_src1.GetReg() /* index */, 0 /* scale */, 0 /* disp */); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 423 | } |
| 424 | } else { |
| 425 | OpRegCopy(r_dest, r_src1); |
| 426 | return OpRegReg(op, r_dest, r_src2); |
| 427 | } |
| 428 | } else if (r_dest == r_src1) { |
| 429 | return OpRegReg(op, r_dest, r_src2); |
| 430 | } else { // r_dest == r_src2 |
| 431 | switch (op) { |
| 432 | case kOpSub: // non-commutative |
| 433 | OpReg(kOpNeg, r_dest); |
| 434 | op = kOpAdd; |
| 435 | break; |
| 436 | case kOpSbc: |
| 437 | case kOpLsl: case kOpLsr: case kOpAsr: case kOpRor: { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 438 | RegStorage t_reg = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 439 | OpRegCopy(t_reg, r_src1); |
| 440 | OpRegReg(op, t_reg, r_src2); |
buzbee | 7a11ab0 | 2014-04-28 20:02:38 -0700 | [diff] [blame] | 441 | LIR* res = OpRegCopyNoInsert(r_dest, t_reg); |
| 442 | AppendLIR(res); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 443 | FreeTemp(t_reg); |
| 444 | return res; |
| 445 | } |
| 446 | case kOpAdd: // commutative |
| 447 | case kOpOr: |
| 448 | case kOpAdc: |
| 449 | case kOpAnd: |
| 450 | case kOpXor: |
| 451 | break; |
| 452 | default: |
| 453 | LOG(FATAL) << "Bad case in OpRegRegReg " << op; |
| 454 | } |
| 455 | return OpRegReg(op, r_dest, r_src1); |
| 456 | } |
| 457 | } |
| 458 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 459 | LIR* X86Mir2Lir::OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src, int value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 460 | if (op == kOpMul) { |
| 461 | X86OpCode opcode = IS_SIMM8(value) ? kX86Imul32RRI8 : kX86Imul32RRI; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 462 | return NewLIR3(opcode, r_dest.GetReg(), r_src.GetReg(), value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 463 | } else if (op == kOpAnd) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 464 | if (value == 0xFF && r_src.Low4()) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 465 | return NewLIR2(kX86Movzx8RR, r_dest.GetReg(), r_src.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 466 | } else if (value == 0xFFFF) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 467 | return NewLIR2(kX86Movzx16RR, r_dest.GetReg(), r_src.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 468 | } |
| 469 | } |
| 470 | if (r_dest != r_src) { |
Brian Carlstrom | 7934ac2 | 2013-07-26 10:54:15 -0700 | [diff] [blame] | 471 | if (false && op == kOpLsl && value >= 0 && value <= 3) { // lea shift special case |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 472 | // TODO: fix bug in LEA encoding when disp == 0 |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 473 | return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r5sib_no_base /* base */, |
| 474 | r_src.GetReg() /* index */, value /* scale */, 0 /* disp */); |
Brian Carlstrom | 7934ac2 | 2013-07-26 10:54:15 -0700 | [diff] [blame] | 475 | } else if (op == kOpAdd) { // lea add special case |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 476 | return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r_src.GetReg() /* base */, |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 477 | rs_rX86_SP.GetReg()/*r4sib_no_index*/ /* index */, 0 /* scale */, value /* disp */); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 478 | } |
| 479 | OpRegCopy(r_dest, r_src); |
| 480 | } |
| 481 | return OpRegImm(op, r_dest, value); |
| 482 | } |
| 483 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 484 | LIR* X86Mir2Lir::OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) { |
Andreas Gampe | 2f244e9 | 2014-05-08 03:35:25 -0700 | [diff] [blame] | 485 | DCHECK_EQ(kX86, cu_->instruction_set); |
| 486 | X86OpCode opcode = kX86Bkpt; |
| 487 | switch (op) { |
| 488 | case kOpBlx: opcode = kX86CallT; break; |
| 489 | case kOpBx: opcode = kX86JmpT; break; |
| 490 | default: |
| 491 | LOG(FATAL) << "Bad opcode: " << op; |
| 492 | break; |
| 493 | } |
| 494 | return NewLIR1(opcode, thread_offset.Int32Value()); |
| 495 | } |
| 496 | |
| 497 | LIR* X86Mir2Lir::OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) { |
| 498 | DCHECK_EQ(kX86_64, cu_->instruction_set); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 499 | X86OpCode opcode = kX86Bkpt; |
| 500 | switch (op) { |
| 501 | case kOpBlx: opcode = kX86CallT; break; |
Brian Carlstrom | 60d7a65 | 2014-03-13 18:10:08 -0700 | [diff] [blame] | 502 | case kOpBx: opcode = kX86JmpT; break; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 503 | default: |
| 504 | LOG(FATAL) << "Bad opcode: " << op; |
| 505 | break; |
| 506 | } |
Ian Rogers | 468532e | 2013-08-05 10:56:33 -0700 | [diff] [blame] | 507 | return NewLIR1(opcode, thread_offset.Int32Value()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 508 | } |
| 509 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 510 | LIR* X86Mir2Lir::OpMem(OpKind op, RegStorage r_base, int disp) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 511 | X86OpCode opcode = kX86Bkpt; |
| 512 | switch (op) { |
| 513 | case kOpBlx: opcode = kX86CallM; break; |
| 514 | default: |
| 515 | LOG(FATAL) << "Bad opcode: " << op; |
| 516 | break; |
| 517 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 518 | return NewLIR2(opcode, r_base.GetReg(), disp); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 519 | } |
| 520 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 521 | LIR* X86Mir2Lir::LoadConstantWide(RegStorage r_dest, int64_t value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 522 | int32_t val_lo = Low32Bits(value); |
| 523 | int32_t val_hi = High32Bits(value); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 524 | int32_t low_reg_val = r_dest.IsPair() ? r_dest.GetLowReg() : r_dest.GetReg(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 525 | LIR *res; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 526 | bool is_fp = RegStorage::IsFloat(low_reg_val); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 527 | // TODO: clean this up once we fully recognize 64-bit storage containers. |
| 528 | if (is_fp) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 529 | if (value == 0) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 530 | return NewLIR2(kX86XorpsRR, low_reg_val, low_reg_val); |
Mark Mendell | 67c39c4 | 2014-01-31 17:28:00 -0800 | [diff] [blame] | 531 | } else if (base_of_code_ != nullptr) { |
| 532 | // We will load the value from the literal area. |
| 533 | LIR* data_target = ScanLiteralPoolWide(literal_list_, val_lo, val_hi); |
| 534 | if (data_target == NULL) { |
| 535 | data_target = AddWideData(&literal_list_, val_lo, val_hi); |
| 536 | } |
| 537 | |
| 538 | // Address the start of the method |
| 539 | RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low); |
| 540 | rl_method = LoadValue(rl_method, kCoreReg); |
| 541 | |
| 542 | // Load the proper value from the literal area. |
| 543 | // We don't know the proper offset for the value, so pick one that will force |
| 544 | // 4 byte offset. We will fix this up in the assembler later to have the right |
| 545 | // value. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 546 | res = LoadBaseDisp(rl_method.reg, 256 /* bogus */, RegStorage::Solo64(low_reg_val), |
Vladimir Marko | 3bf7c60 | 2014-05-07 14:55:43 +0100 | [diff] [blame] | 547 | kDouble); |
Mark Mendell | 67c39c4 | 2014-01-31 17:28:00 -0800 | [diff] [blame] | 548 | res->target = data_target; |
| 549 | res->flags.fixup = kFixupLoad; |
| 550 | SetMemRefType(res, true, kLiteral); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 551 | store_method_addr_used_ = true; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 552 | } else { |
| 553 | if (val_lo == 0) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 554 | res = NewLIR2(kX86XorpsRR, low_reg_val, low_reg_val); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 555 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 556 | res = LoadConstantNoClobber(RegStorage::Solo32(low_reg_val), val_lo); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 557 | } |
| 558 | if (val_hi != 0) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 559 | RegStorage r_dest_hi = AllocTempDouble(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 560 | LoadConstantNoClobber(r_dest_hi, val_hi); |
| 561 | NewLIR2(kX86PunpckldqRR, low_reg_val, r_dest_hi.GetReg()); |
Bill Buzbee | d61ba4b | 2014-01-13 21:44:01 +0000 | [diff] [blame] | 562 | FreeTemp(r_dest_hi); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 563 | } |
| 564 | } |
| 565 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 566 | res = LoadConstantNoClobber(r_dest.GetLow(), val_lo); |
| 567 | LoadConstantNoClobber(r_dest.GetHigh(), val_hi); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 568 | } |
| 569 | return res; |
| 570 | } |
| 571 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 572 | LIR* X86Mir2Lir::LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, |
Vladimir Marko | 3bf7c60 | 2014-05-07 14:55:43 +0100 | [diff] [blame] | 573 | int displacement, RegStorage r_dest, OpSize size) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 574 | LIR *load = NULL; |
| 575 | LIR *load2 = NULL; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 576 | bool is_array = r_index.Valid(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 577 | bool pair = r_dest.IsPair(); |
| 578 | bool is64bit = ((size == k64) || (size == kDouble)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 579 | X86OpCode opcode = kX86Nop; |
| 580 | switch (size) { |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 581 | case k64: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 582 | case kDouble: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 583 | if (r_dest.IsFloat()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 584 | opcode = is_array ? kX86MovsdRA : kX86MovsdRM; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 585 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 586 | opcode = is_array ? kX86Mov32RA : kX86Mov32RM; |
| 587 | } |
| 588 | // TODO: double store is to unaligned address |
| 589 | DCHECK_EQ((displacement & 0x3), 0); |
| 590 | break; |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 591 | case kWord: |
| 592 | if (Gen64Bit()) { |
| 593 | opcode = is_array ? kX86Mov64RA : kX86Mov64RM; |
| 594 | CHECK_EQ(is_array, false); |
| 595 | CHECK_EQ(r_dest.IsFloat(), false); |
| 596 | break; |
| 597 | } // else fall-through to k32 case |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 598 | case k32: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 599 | case kSingle: |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 600 | case kReference: // TODO: update for reference decompression on 64-bit targets. |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 601 | opcode = is_array ? kX86Mov32RA : kX86Mov32RM; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 602 | if (r_dest.IsFloat()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 603 | opcode = is_array ? kX86MovssRA : kX86MovssRM; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 604 | DCHECK(r_dest.IsFloat()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 605 | } |
| 606 | DCHECK_EQ((displacement & 0x3), 0); |
| 607 | break; |
| 608 | case kUnsignedHalf: |
| 609 | opcode = is_array ? kX86Movzx16RA : kX86Movzx16RM; |
| 610 | DCHECK_EQ((displacement & 0x1), 0); |
| 611 | break; |
| 612 | case kSignedHalf: |
| 613 | opcode = is_array ? kX86Movsx16RA : kX86Movsx16RM; |
| 614 | DCHECK_EQ((displacement & 0x1), 0); |
| 615 | break; |
| 616 | case kUnsignedByte: |
| 617 | opcode = is_array ? kX86Movzx8RA : kX86Movzx8RM; |
| 618 | break; |
| 619 | case kSignedByte: |
| 620 | opcode = is_array ? kX86Movsx8RA : kX86Movsx8RM; |
| 621 | break; |
| 622 | default: |
| 623 | LOG(FATAL) << "Bad case in LoadBaseIndexedDispBody"; |
| 624 | } |
| 625 | |
| 626 | if (!is_array) { |
| 627 | if (!pair) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 628 | load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), displacement + LOWORD_OFFSET); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 629 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 630 | DCHECK(!r_dest.IsFloat()); // Make sure we're not still using a pair here. |
| 631 | if (r_base == r_dest.GetLow()) { |
| 632 | load2 = NewLIR3(opcode, r_dest.GetHighReg(), r_base.GetReg(), |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 633 | displacement + HIWORD_OFFSET); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 634 | load = NewLIR3(opcode, r_dest.GetLowReg(), r_base.GetReg(), displacement + LOWORD_OFFSET); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 635 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 636 | load = NewLIR3(opcode, r_dest.GetLowReg(), r_base.GetReg(), displacement + LOWORD_OFFSET); |
| 637 | load2 = NewLIR3(opcode, r_dest.GetHighReg(), r_base.GetReg(), |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 638 | displacement + HIWORD_OFFSET); |
| 639 | } |
| 640 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 641 | if (r_base == rs_rX86_SP) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 642 | AnnotateDalvikRegAccess(load, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2, |
| 643 | true /* is_load */, is64bit); |
| 644 | if (pair) { |
| 645 | AnnotateDalvikRegAccess(load2, (displacement + HIWORD_OFFSET) >> 2, |
| 646 | true /* is_load */, is64bit); |
| 647 | } |
| 648 | } |
| 649 | } else { |
| 650 | if (!pair) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 651 | load = NewLIR5(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg(), scale, |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 652 | displacement + LOWORD_OFFSET); |
| 653 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 654 | DCHECK(!r_dest.IsFloat()); // Make sure we're not still using a pair here. |
| 655 | if (r_base == r_dest.GetLow()) { |
| 656 | if (r_dest.GetHigh() == r_index) { |
Mark Mendell | ae427c3 | 2014-01-24 09:17:22 -0800 | [diff] [blame] | 657 | // We can't use either register for the first load. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 658 | RegStorage temp = AllocTemp(); |
| 659 | load2 = NewLIR5(opcode, temp.GetReg(), r_base.GetReg(), r_index.GetReg(), scale, |
Mark Mendell | ae427c3 | 2014-01-24 09:17:22 -0800 | [diff] [blame] | 660 | displacement + HIWORD_OFFSET); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 661 | load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale, |
Mark Mendell | ae427c3 | 2014-01-24 09:17:22 -0800 | [diff] [blame] | 662 | displacement + LOWORD_OFFSET); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 663 | OpRegCopy(r_dest.GetHigh(), temp); |
Mark Mendell | ae427c3 | 2014-01-24 09:17:22 -0800 | [diff] [blame] | 664 | FreeTemp(temp); |
| 665 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 666 | load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale, |
Mark Mendell | ae427c3 | 2014-01-24 09:17:22 -0800 | [diff] [blame] | 667 | displacement + HIWORD_OFFSET); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 668 | load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale, |
Mark Mendell | ae427c3 | 2014-01-24 09:17:22 -0800 | [diff] [blame] | 669 | displacement + LOWORD_OFFSET); |
| 670 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 671 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 672 | if (r_dest.GetLow() == r_index) { |
Mark Mendell | ae427c3 | 2014-01-24 09:17:22 -0800 | [diff] [blame] | 673 | // We can't use either register for the first load. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 674 | RegStorage temp = AllocTemp(); |
| 675 | load = NewLIR5(opcode, temp.GetReg(), r_base.GetReg(), r_index.GetReg(), scale, |
Mark Mendell | ae427c3 | 2014-01-24 09:17:22 -0800 | [diff] [blame] | 676 | displacement + LOWORD_OFFSET); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 677 | load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale, |
Mark Mendell | ae427c3 | 2014-01-24 09:17:22 -0800 | [diff] [blame] | 678 | displacement + HIWORD_OFFSET); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 679 | OpRegCopy(r_dest.GetLow(), temp); |
Mark Mendell | ae427c3 | 2014-01-24 09:17:22 -0800 | [diff] [blame] | 680 | FreeTemp(temp); |
| 681 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 682 | load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale, |
Mark Mendell | ae427c3 | 2014-01-24 09:17:22 -0800 | [diff] [blame] | 683 | displacement + LOWORD_OFFSET); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 684 | load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale, |
Mark Mendell | ae427c3 | 2014-01-24 09:17:22 -0800 | [diff] [blame] | 685 | displacement + HIWORD_OFFSET); |
| 686 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 687 | } |
| 688 | } |
| 689 | } |
| 690 | |
| 691 | return load; |
| 692 | } |
| 693 | |
| 694 | /* Load value from base + scaled index. */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 695 | LIR* X86Mir2Lir::LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, |
| 696 | int scale, OpSize size) { |
Vladimir Marko | 3bf7c60 | 2014-05-07 14:55:43 +0100 | [diff] [blame] | 697 | return LoadBaseIndexedDisp(r_base, r_index, scale, 0, r_dest, size); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 698 | } |
| 699 | |
Vladimir Marko | 674744e | 2014-04-24 15:18:26 +0100 | [diff] [blame] | 700 | LIR* X86Mir2Lir::LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest, |
| 701 | OpSize size) { |
| 702 | // LoadBaseDisp() will emit correct insn for atomic load on x86 |
| 703 | // assuming r_dest is correctly prepared using RegClassForFieldLoadStore(). |
| 704 | return LoadBaseDisp(r_base, displacement, r_dest, size); |
| 705 | } |
| 706 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 707 | LIR* X86Mir2Lir::LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest, |
Vladimir Marko | 3bf7c60 | 2014-05-07 14:55:43 +0100 | [diff] [blame] | 708 | OpSize size) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 709 | return LoadBaseIndexedDisp(r_base, RegStorage::InvalidReg(), 0, displacement, r_dest, |
Vladimir Marko | 3bf7c60 | 2014-05-07 14:55:43 +0100 | [diff] [blame] | 710 | size); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 711 | } |
| 712 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 713 | LIR* X86Mir2Lir::StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, |
Vladimir Marko | 3bf7c60 | 2014-05-07 14:55:43 +0100 | [diff] [blame] | 714 | int displacement, RegStorage r_src, OpSize size) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 715 | LIR *store = NULL; |
| 716 | LIR *store2 = NULL; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 717 | bool is_array = r_index.Valid(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 718 | bool pair = r_src.IsPair(); |
| 719 | bool is64bit = (size == k64) || (size == kDouble); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 720 | X86OpCode opcode = kX86Nop; |
| 721 | switch (size) { |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 722 | case k64: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 723 | case kDouble: |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 724 | if (r_src.IsFloat()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 725 | opcode = is_array ? kX86MovsdAR : kX86MovsdMR; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 726 | } else { |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 727 | if (Gen64Bit()) { |
| 728 | opcode = is_array ? kX86Mov64AR : kX86Mov64MR; |
| 729 | } else { |
| 730 | // TODO(64): pair = true; |
| 731 | opcode = is_array ? kX86Mov32AR : kX86Mov32MR; |
| 732 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 733 | } |
| 734 | // TODO: double store is to unaligned address |
| 735 | DCHECK_EQ((displacement & 0x3), 0); |
| 736 | break; |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 737 | case kWord: |
| 738 | if (Gen64Bit()) { |
| 739 | opcode = is_array ? kX86Mov64AR : kX86Mov64MR; |
| 740 | CHECK_EQ(is_array, false); |
| 741 | CHECK_EQ(r_src.IsFloat(), false); |
| 742 | break; |
| 743 | } // else fall-through to k32 case |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 744 | case k32: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 745 | case kSingle: |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 746 | case kReference: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 747 | opcode = is_array ? kX86Mov32AR : kX86Mov32MR; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 748 | if (r_src.IsFloat()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 749 | opcode = is_array ? kX86MovssAR : kX86MovssMR; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 750 | DCHECK(r_src.IsSingle()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 751 | } |
| 752 | DCHECK_EQ((displacement & 0x3), 0); |
| 753 | break; |
| 754 | case kUnsignedHalf: |
| 755 | case kSignedHalf: |
| 756 | opcode = is_array ? kX86Mov16AR : kX86Mov16MR; |
| 757 | DCHECK_EQ((displacement & 0x1), 0); |
| 758 | break; |
| 759 | case kUnsignedByte: |
| 760 | case kSignedByte: |
| 761 | opcode = is_array ? kX86Mov8AR : kX86Mov8MR; |
| 762 | break; |
| 763 | default: |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 764 | LOG(FATAL) << "Bad case in StoreBaseIndexedDispBody"; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 765 | } |
| 766 | |
| 767 | if (!is_array) { |
| 768 | if (!pair) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 769 | store = NewLIR3(opcode, r_base.GetReg(), displacement + LOWORD_OFFSET, r_src.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 770 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 771 | DCHECK(!r_src.IsFloat()); // Make sure we're not still using a pair here. |
| 772 | store = NewLIR3(opcode, r_base.GetReg(), displacement + LOWORD_OFFSET, r_src.GetLowReg()); |
| 773 | store2 = NewLIR3(opcode, r_base.GetReg(), displacement + HIWORD_OFFSET, r_src.GetHighReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 774 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 775 | if (r_base == rs_rX86_SP) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 776 | AnnotateDalvikRegAccess(store, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2, |
| 777 | false /* is_load */, is64bit); |
| 778 | if (pair) { |
| 779 | AnnotateDalvikRegAccess(store2, (displacement + HIWORD_OFFSET) >> 2, |
| 780 | false /* is_load */, is64bit); |
| 781 | } |
| 782 | } |
| 783 | } else { |
| 784 | if (!pair) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 785 | store = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale, |
| 786 | displacement + LOWORD_OFFSET, r_src.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 787 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 788 | DCHECK(!r_src.IsFloat()); // Make sure we're not still using a pair here. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 789 | store = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale, |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 790 | displacement + LOWORD_OFFSET, r_src.GetLowReg()); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 791 | store2 = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale, |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 792 | displacement + HIWORD_OFFSET, r_src.GetHighReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 793 | } |
| 794 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 795 | return store; |
| 796 | } |
| 797 | |
| 798 | /* store value base base + scaled index. */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 799 | LIR* X86Mir2Lir::StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 800 | int scale, OpSize size) { |
Vladimir Marko | 3bf7c60 | 2014-05-07 14:55:43 +0100 | [diff] [blame] | 801 | return StoreBaseIndexedDisp(r_base, r_index, scale, 0, r_src, size); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 802 | } |
| 803 | |
Vladimir Marko | 674744e | 2014-04-24 15:18:26 +0100 | [diff] [blame] | 804 | LIR* X86Mir2Lir::StoreBaseDispVolatile(RegStorage r_base, int displacement, |
| 805 | RegStorage r_src, OpSize size) { |
| 806 | // StoreBaseDisp() will emit correct insn for atomic store on x86 |
| 807 | // assuming r_dest is correctly prepared using RegClassForFieldLoadStore(). |
| 808 | return StoreBaseDisp(r_base, displacement, r_src, size); |
| 809 | } |
| 810 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 811 | LIR* X86Mir2Lir::StoreBaseDisp(RegStorage r_base, int displacement, |
| 812 | RegStorage r_src, OpSize size) { |
Vladimir Marko | 3bf7c60 | 2014-05-07 14:55:43 +0100 | [diff] [blame] | 813 | return StoreBaseIndexedDisp(r_base, RegStorage::InvalidReg(), 0, displacement, r_src, size); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 814 | } |
| 815 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 816 | LIR* X86Mir2Lir::OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg, |
Mark Mendell | 766e929 | 2014-01-27 07:55:47 -0800 | [diff] [blame] | 817 | int offset, int check_value, LIR* target) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 818 | NewLIR3(IS_SIMM8(check_value) ? kX86Cmp32MI8 : kX86Cmp32MI, base_reg.GetReg(), offset, |
Mark Mendell | 766e929 | 2014-01-27 07:55:47 -0800 | [diff] [blame] | 819 | check_value); |
| 820 | LIR* branch = OpCondBranch(cond, target); |
| 821 | return branch; |
| 822 | } |
| 823 | |
Mark Mendell | 67c39c4 | 2014-01-31 17:28:00 -0800 | [diff] [blame] | 824 | void X86Mir2Lir::AnalyzeMIR() { |
| 825 | // Assume we don't need a pointer to the base of the code. |
| 826 | cu_->NewTimingSplit("X86 MIR Analysis"); |
| 827 | store_method_addr_ = false; |
| 828 | |
| 829 | // Walk the MIR looking for interesting items. |
| 830 | PreOrderDfsIterator iter(mir_graph_); |
| 831 | BasicBlock* curr_bb = iter.Next(); |
| 832 | while (curr_bb != NULL) { |
| 833 | AnalyzeBB(curr_bb); |
| 834 | curr_bb = iter.Next(); |
| 835 | } |
| 836 | |
| 837 | // Did we need a pointer to the method code? |
| 838 | if (store_method_addr_) { |
| 839 | base_of_code_ = mir_graph_->GetNewCompilerTemp(kCompilerTempVR, false); |
| 840 | } else { |
| 841 | base_of_code_ = nullptr; |
| 842 | } |
| 843 | } |
| 844 | |
| 845 | void X86Mir2Lir::AnalyzeBB(BasicBlock * bb) { |
| 846 | if (bb->block_type == kDead) { |
| 847 | // Ignore dead blocks |
| 848 | return; |
| 849 | } |
| 850 | |
| 851 | for (MIR *mir = bb->first_mir_insn; mir != NULL; mir = mir->next) { |
| 852 | int opcode = mir->dalvikInsn.opcode; |
| 853 | if (opcode >= kMirOpFirst) { |
| 854 | AnalyzeExtendedMIR(opcode, bb, mir); |
| 855 | } else { |
| 856 | AnalyzeMIR(opcode, bb, mir); |
| 857 | } |
| 858 | } |
| 859 | } |
| 860 | |
| 861 | |
| 862 | void X86Mir2Lir::AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir) { |
| 863 | switch (opcode) { |
| 864 | // Instructions referencing doubles. |
| 865 | case kMirOpFusedCmplDouble: |
| 866 | case kMirOpFusedCmpgDouble: |
| 867 | AnalyzeFPInstruction(opcode, bb, mir); |
| 868 | break; |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame^] | 869 | case kMirOpConstVector: |
| 870 | store_method_addr_ = true; |
| 871 | break; |
Mark Mendell | 67c39c4 | 2014-01-31 17:28:00 -0800 | [diff] [blame] | 872 | default: |
| 873 | // Ignore the rest. |
| 874 | break; |
| 875 | } |
| 876 | } |
| 877 | |
| 878 | void X86Mir2Lir::AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir) { |
| 879 | // Looking for |
| 880 | // - Do we need a pointer to the code (used for packed switches and double lits)? |
| 881 | |
| 882 | switch (opcode) { |
| 883 | // Instructions referencing doubles. |
| 884 | case Instruction::CMPL_DOUBLE: |
| 885 | case Instruction::CMPG_DOUBLE: |
| 886 | case Instruction::NEG_DOUBLE: |
| 887 | case Instruction::ADD_DOUBLE: |
| 888 | case Instruction::SUB_DOUBLE: |
| 889 | case Instruction::MUL_DOUBLE: |
| 890 | case Instruction::DIV_DOUBLE: |
| 891 | case Instruction::REM_DOUBLE: |
| 892 | case Instruction::ADD_DOUBLE_2ADDR: |
| 893 | case Instruction::SUB_DOUBLE_2ADDR: |
| 894 | case Instruction::MUL_DOUBLE_2ADDR: |
| 895 | case Instruction::DIV_DOUBLE_2ADDR: |
| 896 | case Instruction::REM_DOUBLE_2ADDR: |
| 897 | AnalyzeFPInstruction(opcode, bb, mir); |
| 898 | break; |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 899 | |
Mark Mendell | 67c39c4 | 2014-01-31 17:28:00 -0800 | [diff] [blame] | 900 | // Packed switches and array fills need a pointer to the base of the method. |
| 901 | case Instruction::FILL_ARRAY_DATA: |
| 902 | case Instruction::PACKED_SWITCH: |
| 903 | store_method_addr_ = true; |
| 904 | break; |
| 905 | default: |
| 906 | // Other instructions are not interesting yet. |
| 907 | break; |
| 908 | } |
| 909 | } |
| 910 | |
| 911 | void X86Mir2Lir::AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir) { |
| 912 | // Look at all the uses, and see if they are double constants. |
Jean Christophe Beyler | cc794c3 | 2014-05-02 09:34:13 -0700 | [diff] [blame] | 913 | uint64_t attrs = MIRGraph::GetDataFlowAttributes(static_cast<Instruction::Code>(opcode)); |
Mark Mendell | 67c39c4 | 2014-01-31 17:28:00 -0800 | [diff] [blame] | 914 | int next_sreg = 0; |
| 915 | if (attrs & DF_UA) { |
| 916 | if (attrs & DF_A_WIDE) { |
| 917 | AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg)); |
| 918 | next_sreg += 2; |
| 919 | } else { |
| 920 | next_sreg++; |
| 921 | } |
| 922 | } |
| 923 | if (attrs & DF_UB) { |
| 924 | if (attrs & DF_B_WIDE) { |
| 925 | AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg)); |
| 926 | next_sreg += 2; |
| 927 | } else { |
| 928 | next_sreg++; |
| 929 | } |
| 930 | } |
| 931 | if (attrs & DF_UC) { |
| 932 | if (attrs & DF_C_WIDE) { |
| 933 | AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg)); |
| 934 | } |
| 935 | } |
| 936 | } |
| 937 | |
| 938 | void X86Mir2Lir::AnalyzeDoubleUse(RegLocation use) { |
| 939 | // If this is a double literal, we will want it in the literal pool. |
| 940 | if (use.is_const) { |
| 941 | store_method_addr_ = true; |
| 942 | } |
| 943 | } |
| 944 | |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 945 | RegLocation X86Mir2Lir::UpdateLocTyped(RegLocation loc, int reg_class) { |
| 946 | loc = UpdateLoc(loc); |
| 947 | if ((loc.location == kLocPhysReg) && (loc.fp != loc.reg.IsFloat())) { |
| 948 | if (GetRegInfo(loc.reg)->IsTemp()) { |
| 949 | Clobber(loc.reg); |
| 950 | FreeTemp(loc.reg); |
| 951 | loc.reg = RegStorage::InvalidReg(); |
| 952 | loc.location = kLocDalvikFrame; |
| 953 | } |
| 954 | } |
| 955 | return loc; |
| 956 | } |
| 957 | |
| 958 | RegLocation X86Mir2Lir::UpdateLocWideTyped(RegLocation loc, int reg_class) { |
| 959 | loc = UpdateLocWide(loc); |
| 960 | if ((loc.location == kLocPhysReg) && (loc.fp != loc.reg.IsFloat())) { |
| 961 | if (GetRegInfo(loc.reg)->IsTemp()) { |
| 962 | Clobber(loc.reg); |
| 963 | FreeTemp(loc.reg); |
| 964 | loc.reg = RegStorage::InvalidReg(); |
| 965 | loc.location = kLocDalvikFrame; |
| 966 | } |
| 967 | } |
| 968 | return loc; |
| 969 | } |
| 970 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 971 | } // namespace art |