blob: 136d2486dfc072043bbe63a11ac1749409e6bc31 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070023
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070024namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070025namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070026
Ian Rogersb033c752011-07-20 12:22:35 -070027std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
28 return os << "XMM" << static_cast<int>(reg);
29}
30
31std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
32 return os << "ST" << static_cast<int>(reg);
33}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070034
Ian Rogers2c8f6532011-09-02 17:16:34 -070035void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070036 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
37 EmitUint8(0xFF);
38 EmitRegisterOperand(2, reg);
39}
40
41
Ian Rogers2c8f6532011-09-02 17:16:34 -070042void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
44 EmitUint8(0xFF);
45 EmitOperand(2, address);
46}
47
48
Ian Rogers2c8f6532011-09-02 17:16:34 -070049void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
51 EmitUint8(0xE8);
52 static const int kSize = 5;
53 EmitLabel(label, kSize);
54}
55
56
Ian Rogers2c8f6532011-09-02 17:16:34 -070057void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070058 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
59 EmitUint8(0x50 + reg);
60}
61
62
Ian Rogers2c8f6532011-09-02 17:16:34 -070063void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070064 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
65 EmitUint8(0xFF);
66 EmitOperand(6, address);
67}
68
69
Ian Rogers2c8f6532011-09-02 17:16:34 -070070void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070071 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070072 if (imm.is_int8()) {
73 EmitUint8(0x6A);
74 EmitUint8(imm.value() & 0xFF);
75 } else {
76 EmitUint8(0x68);
77 EmitImmediate(imm);
78 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070079}
80
81
Ian Rogers2c8f6532011-09-02 17:16:34 -070082void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070083 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
84 EmitUint8(0x58 + reg);
85}
86
87
Ian Rogers2c8f6532011-09-02 17:16:34 -070088void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070089 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
90 EmitUint8(0x8F);
91 EmitOperand(0, address);
92}
93
94
Ian Rogers2c8f6532011-09-02 17:16:34 -070095void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070096 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
97 EmitUint8(0xB8 + dst);
98 EmitImmediate(imm);
99}
100
101
Ian Rogers2c8f6532011-09-02 17:16:34 -0700102void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700103 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
104 EmitUint8(0x89);
105 EmitRegisterOperand(src, dst);
106}
107
108
Ian Rogers2c8f6532011-09-02 17:16:34 -0700109void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700110 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
111 EmitUint8(0x8B);
112 EmitOperand(dst, src);
113}
114
115
Ian Rogers2c8f6532011-09-02 17:16:34 -0700116void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700117 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
118 EmitUint8(0x89);
119 EmitOperand(src, dst);
120}
121
122
Ian Rogers2c8f6532011-09-02 17:16:34 -0700123void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700124 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
125 EmitUint8(0xC7);
126 EmitOperand(0, dst);
127 EmitImmediate(imm);
128}
129
Ian Rogersbdb03912011-09-14 00:55:44 -0700130void X86Assembler::movl(const Address& dst, Label* lbl) {
131 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
132 EmitUint8(0xC7);
133 EmitOperand(0, dst);
134 EmitLabel(lbl, dst.length_ + 5);
135}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700136
Ian Rogers2c8f6532011-09-02 17:16:34 -0700137void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700138 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
139 EmitUint8(0x0F);
140 EmitUint8(0xB6);
141 EmitRegisterOperand(dst, src);
142}
143
144
Ian Rogers2c8f6532011-09-02 17:16:34 -0700145void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700146 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
147 EmitUint8(0x0F);
148 EmitUint8(0xB6);
149 EmitOperand(dst, src);
150}
151
152
Ian Rogers2c8f6532011-09-02 17:16:34 -0700153void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700154 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
155 EmitUint8(0x0F);
156 EmitUint8(0xBE);
157 EmitRegisterOperand(dst, src);
158}
159
160
Ian Rogers2c8f6532011-09-02 17:16:34 -0700161void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700162 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
163 EmitUint8(0x0F);
164 EmitUint8(0xBE);
165 EmitOperand(dst, src);
166}
167
168
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700169void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700170 LOG(FATAL) << "Use movzxb or movsxb instead.";
171}
172
173
Ian Rogers2c8f6532011-09-02 17:16:34 -0700174void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700175 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
176 EmitUint8(0x88);
177 EmitOperand(src, dst);
178}
179
180
Ian Rogers2c8f6532011-09-02 17:16:34 -0700181void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700182 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
183 EmitUint8(0xC6);
184 EmitOperand(EAX, dst);
185 CHECK(imm.is_int8());
186 EmitUint8(imm.value() & 0xFF);
187}
188
189
Ian Rogers2c8f6532011-09-02 17:16:34 -0700190void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700191 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
192 EmitUint8(0x0F);
193 EmitUint8(0xB7);
194 EmitRegisterOperand(dst, src);
195}
196
197
Ian Rogers2c8f6532011-09-02 17:16:34 -0700198void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700199 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
200 EmitUint8(0x0F);
201 EmitUint8(0xB7);
202 EmitOperand(dst, src);
203}
204
205
Ian Rogers2c8f6532011-09-02 17:16:34 -0700206void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700207 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
208 EmitUint8(0x0F);
209 EmitUint8(0xBF);
210 EmitRegisterOperand(dst, src);
211}
212
213
Ian Rogers2c8f6532011-09-02 17:16:34 -0700214void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700215 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
216 EmitUint8(0x0F);
217 EmitUint8(0xBF);
218 EmitOperand(dst, src);
219}
220
221
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700222void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700223 LOG(FATAL) << "Use movzxw or movsxw instead.";
224}
225
226
Ian Rogers2c8f6532011-09-02 17:16:34 -0700227void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700228 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
229 EmitOperandSizeOverride();
230 EmitUint8(0x89);
231 EmitOperand(src, dst);
232}
233
234
Ian Rogers2c8f6532011-09-02 17:16:34 -0700235void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700236 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
237 EmitUint8(0x8D);
238 EmitOperand(dst, src);
239}
240
241
Ian Rogers2c8f6532011-09-02 17:16:34 -0700242void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700243 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
244 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700245 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700246 EmitRegisterOperand(dst, src);
247}
248
249
Ian Rogers2c8f6532011-09-02 17:16:34 -0700250void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700251 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
252 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700253 EmitUint8(0x90 + condition);
254 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700255}
256
257
Ian Rogers2c8f6532011-09-02 17:16:34 -0700258void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700259 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
260 EmitUint8(0xF3);
261 EmitUint8(0x0F);
262 EmitUint8(0x10);
263 EmitOperand(dst, src);
264}
265
266
Ian Rogers2c8f6532011-09-02 17:16:34 -0700267void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700268 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
269 EmitUint8(0xF3);
270 EmitUint8(0x0F);
271 EmitUint8(0x11);
272 EmitOperand(src, dst);
273}
274
275
Ian Rogers2c8f6532011-09-02 17:16:34 -0700276void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700277 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
278 EmitUint8(0xF3);
279 EmitUint8(0x0F);
280 EmitUint8(0x11);
281 EmitXmmRegisterOperand(src, dst);
282}
283
284
Ian Rogers2c8f6532011-09-02 17:16:34 -0700285void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700286 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
287 EmitUint8(0x66);
288 EmitUint8(0x0F);
289 EmitUint8(0x6E);
290 EmitOperand(dst, Operand(src));
291}
292
293
Ian Rogers2c8f6532011-09-02 17:16:34 -0700294void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700295 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
296 EmitUint8(0x66);
297 EmitUint8(0x0F);
298 EmitUint8(0x7E);
299 EmitOperand(src, Operand(dst));
300}
301
302
Ian Rogers2c8f6532011-09-02 17:16:34 -0700303void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700304 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
305 EmitUint8(0xF3);
306 EmitUint8(0x0F);
307 EmitUint8(0x58);
308 EmitXmmRegisterOperand(dst, src);
309}
310
311
Ian Rogers2c8f6532011-09-02 17:16:34 -0700312void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700313 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
314 EmitUint8(0xF3);
315 EmitUint8(0x0F);
316 EmitUint8(0x58);
317 EmitOperand(dst, src);
318}
319
320
Ian Rogers2c8f6532011-09-02 17:16:34 -0700321void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700322 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
323 EmitUint8(0xF3);
324 EmitUint8(0x0F);
325 EmitUint8(0x5C);
326 EmitXmmRegisterOperand(dst, src);
327}
328
329
Ian Rogers2c8f6532011-09-02 17:16:34 -0700330void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700331 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
332 EmitUint8(0xF3);
333 EmitUint8(0x0F);
334 EmitUint8(0x5C);
335 EmitOperand(dst, src);
336}
337
338
Ian Rogers2c8f6532011-09-02 17:16:34 -0700339void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700340 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
341 EmitUint8(0xF3);
342 EmitUint8(0x0F);
343 EmitUint8(0x59);
344 EmitXmmRegisterOperand(dst, src);
345}
346
347
Ian Rogers2c8f6532011-09-02 17:16:34 -0700348void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700349 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
350 EmitUint8(0xF3);
351 EmitUint8(0x0F);
352 EmitUint8(0x59);
353 EmitOperand(dst, src);
354}
355
356
Ian Rogers2c8f6532011-09-02 17:16:34 -0700357void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700358 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
359 EmitUint8(0xF3);
360 EmitUint8(0x0F);
361 EmitUint8(0x5E);
362 EmitXmmRegisterOperand(dst, src);
363}
364
365
Ian Rogers2c8f6532011-09-02 17:16:34 -0700366void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700367 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
368 EmitUint8(0xF3);
369 EmitUint8(0x0F);
370 EmitUint8(0x5E);
371 EmitOperand(dst, src);
372}
373
374
Ian Rogers2c8f6532011-09-02 17:16:34 -0700375void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700376 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
377 EmitUint8(0xD9);
378 EmitOperand(0, src);
379}
380
381
Ian Rogers2c8f6532011-09-02 17:16:34 -0700382void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700383 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
384 EmitUint8(0xD9);
385 EmitOperand(3, dst);
386}
387
388
Ian Rogers2c8f6532011-09-02 17:16:34 -0700389void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700390 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
391 EmitUint8(0xF2);
392 EmitUint8(0x0F);
393 EmitUint8(0x10);
394 EmitOperand(dst, src);
395}
396
397
Ian Rogers2c8f6532011-09-02 17:16:34 -0700398void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700399 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
400 EmitUint8(0xF2);
401 EmitUint8(0x0F);
402 EmitUint8(0x11);
403 EmitOperand(src, dst);
404}
405
406
Ian Rogers2c8f6532011-09-02 17:16:34 -0700407void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700408 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
409 EmitUint8(0xF2);
410 EmitUint8(0x0F);
411 EmitUint8(0x11);
412 EmitXmmRegisterOperand(src, dst);
413}
414
415
Ian Rogers2c8f6532011-09-02 17:16:34 -0700416void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700417 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
418 EmitUint8(0xF2);
419 EmitUint8(0x0F);
420 EmitUint8(0x58);
421 EmitXmmRegisterOperand(dst, src);
422}
423
424
Ian Rogers2c8f6532011-09-02 17:16:34 -0700425void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700426 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
427 EmitUint8(0xF2);
428 EmitUint8(0x0F);
429 EmitUint8(0x58);
430 EmitOperand(dst, src);
431}
432
433
Ian Rogers2c8f6532011-09-02 17:16:34 -0700434void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700435 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
436 EmitUint8(0xF2);
437 EmitUint8(0x0F);
438 EmitUint8(0x5C);
439 EmitXmmRegisterOperand(dst, src);
440}
441
442
Ian Rogers2c8f6532011-09-02 17:16:34 -0700443void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700444 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
445 EmitUint8(0xF2);
446 EmitUint8(0x0F);
447 EmitUint8(0x5C);
448 EmitOperand(dst, src);
449}
450
451
Ian Rogers2c8f6532011-09-02 17:16:34 -0700452void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700453 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
454 EmitUint8(0xF2);
455 EmitUint8(0x0F);
456 EmitUint8(0x59);
457 EmitXmmRegisterOperand(dst, src);
458}
459
460
Ian Rogers2c8f6532011-09-02 17:16:34 -0700461void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700462 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
463 EmitUint8(0xF2);
464 EmitUint8(0x0F);
465 EmitUint8(0x59);
466 EmitOperand(dst, src);
467}
468
469
Ian Rogers2c8f6532011-09-02 17:16:34 -0700470void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700471 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
472 EmitUint8(0xF2);
473 EmitUint8(0x0F);
474 EmitUint8(0x5E);
475 EmitXmmRegisterOperand(dst, src);
476}
477
478
Ian Rogers2c8f6532011-09-02 17:16:34 -0700479void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700480 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
481 EmitUint8(0xF2);
482 EmitUint8(0x0F);
483 EmitUint8(0x5E);
484 EmitOperand(dst, src);
485}
486
487
Ian Rogers2c8f6532011-09-02 17:16:34 -0700488void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700489 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
490 EmitUint8(0xF3);
491 EmitUint8(0x0F);
492 EmitUint8(0x2A);
493 EmitOperand(dst, Operand(src));
494}
495
496
Ian Rogers2c8f6532011-09-02 17:16:34 -0700497void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700498 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
499 EmitUint8(0xF2);
500 EmitUint8(0x0F);
501 EmitUint8(0x2A);
502 EmitOperand(dst, Operand(src));
503}
504
505
Ian Rogers2c8f6532011-09-02 17:16:34 -0700506void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700507 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
508 EmitUint8(0xF3);
509 EmitUint8(0x0F);
510 EmitUint8(0x2D);
511 EmitXmmRegisterOperand(dst, src);
512}
513
514
Ian Rogers2c8f6532011-09-02 17:16:34 -0700515void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700516 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
517 EmitUint8(0xF3);
518 EmitUint8(0x0F);
519 EmitUint8(0x5A);
520 EmitXmmRegisterOperand(dst, src);
521}
522
523
Ian Rogers2c8f6532011-09-02 17:16:34 -0700524void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700525 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
526 EmitUint8(0xF2);
527 EmitUint8(0x0F);
528 EmitUint8(0x2D);
529 EmitXmmRegisterOperand(dst, src);
530}
531
532
Ian Rogers2c8f6532011-09-02 17:16:34 -0700533void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700534 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
535 EmitUint8(0xF3);
536 EmitUint8(0x0F);
537 EmitUint8(0x2C);
538 EmitXmmRegisterOperand(dst, src);
539}
540
541
Ian Rogers2c8f6532011-09-02 17:16:34 -0700542void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700543 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
544 EmitUint8(0xF2);
545 EmitUint8(0x0F);
546 EmitUint8(0x2C);
547 EmitXmmRegisterOperand(dst, src);
548}
549
550
Ian Rogers2c8f6532011-09-02 17:16:34 -0700551void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700552 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
553 EmitUint8(0xF2);
554 EmitUint8(0x0F);
555 EmitUint8(0x5A);
556 EmitXmmRegisterOperand(dst, src);
557}
558
559
Ian Rogers2c8f6532011-09-02 17:16:34 -0700560void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700561 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
562 EmitUint8(0xF3);
563 EmitUint8(0x0F);
564 EmitUint8(0xE6);
565 EmitXmmRegisterOperand(dst, src);
566}
567
568
Ian Rogers2c8f6532011-09-02 17:16:34 -0700569void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700570 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
571 EmitUint8(0x0F);
572 EmitUint8(0x2F);
573 EmitXmmRegisterOperand(a, b);
574}
575
576
Ian Rogers2c8f6532011-09-02 17:16:34 -0700577void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700578 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
579 EmitUint8(0x66);
580 EmitUint8(0x0F);
581 EmitUint8(0x2F);
582 EmitXmmRegisterOperand(a, b);
583}
584
585
Ian Rogers2c8f6532011-09-02 17:16:34 -0700586void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700587 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
588 EmitUint8(0xF2);
589 EmitUint8(0x0F);
590 EmitUint8(0x51);
591 EmitXmmRegisterOperand(dst, src);
592}
593
594
Ian Rogers2c8f6532011-09-02 17:16:34 -0700595void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700596 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
597 EmitUint8(0xF3);
598 EmitUint8(0x0F);
599 EmitUint8(0x51);
600 EmitXmmRegisterOperand(dst, src);
601}
602
603
Ian Rogers2c8f6532011-09-02 17:16:34 -0700604void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700605 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
606 EmitUint8(0x66);
607 EmitUint8(0x0F);
608 EmitUint8(0x57);
609 EmitOperand(dst, src);
610}
611
612
Ian Rogers2c8f6532011-09-02 17:16:34 -0700613void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700614 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
615 EmitUint8(0x66);
616 EmitUint8(0x0F);
617 EmitUint8(0x57);
618 EmitXmmRegisterOperand(dst, src);
619}
620
621
Ian Rogers2c8f6532011-09-02 17:16:34 -0700622void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700623 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
624 EmitUint8(0x0F);
625 EmitUint8(0x57);
626 EmitOperand(dst, src);
627}
628
629
Ian Rogers2c8f6532011-09-02 17:16:34 -0700630void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700631 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
632 EmitUint8(0x0F);
633 EmitUint8(0x57);
634 EmitXmmRegisterOperand(dst, src);
635}
636
637
Ian Rogers2c8f6532011-09-02 17:16:34 -0700638void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700639 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
640 EmitUint8(0x66);
641 EmitUint8(0x0F);
642 EmitUint8(0x54);
643 EmitOperand(dst, src);
644}
645
646
Ian Rogers2c8f6532011-09-02 17:16:34 -0700647void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700648 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
649 EmitUint8(0xDD);
650 EmitOperand(0, src);
651}
652
653
Ian Rogers2c8f6532011-09-02 17:16:34 -0700654void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700655 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
656 EmitUint8(0xDD);
657 EmitOperand(3, dst);
658}
659
660
Ian Rogers2c8f6532011-09-02 17:16:34 -0700661void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700662 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
663 EmitUint8(0xD9);
664 EmitOperand(7, dst);
665}
666
667
Ian Rogers2c8f6532011-09-02 17:16:34 -0700668void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700669 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
670 EmitUint8(0xD9);
671 EmitOperand(5, src);
672}
673
674
Ian Rogers2c8f6532011-09-02 17:16:34 -0700675void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700676 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
677 EmitUint8(0xDF);
678 EmitOperand(7, dst);
679}
680
681
Ian Rogers2c8f6532011-09-02 17:16:34 -0700682void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700683 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
684 EmitUint8(0xDB);
685 EmitOperand(3, dst);
686}
687
688
Ian Rogers2c8f6532011-09-02 17:16:34 -0700689void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700690 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
691 EmitUint8(0xDF);
692 EmitOperand(5, src);
693}
694
695
Ian Rogers2c8f6532011-09-02 17:16:34 -0700696void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700697 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
698 EmitUint8(0xD9);
699 EmitUint8(0xF7);
700}
701
702
Ian Rogers2c8f6532011-09-02 17:16:34 -0700703void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700704 CHECK_LT(index.value(), 7);
705 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
706 EmitUint8(0xDD);
707 EmitUint8(0xC0 + index.value());
708}
709
710
Ian Rogers2c8f6532011-09-02 17:16:34 -0700711void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700712 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
713 EmitUint8(0xD9);
714 EmitUint8(0xFE);
715}
716
717
Ian Rogers2c8f6532011-09-02 17:16:34 -0700718void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700719 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
720 EmitUint8(0xD9);
721 EmitUint8(0xFF);
722}
723
724
Ian Rogers2c8f6532011-09-02 17:16:34 -0700725void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700726 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
727 EmitUint8(0xD9);
728 EmitUint8(0xF2);
729}
730
731
Ian Rogers2c8f6532011-09-02 17:16:34 -0700732void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700733 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
734 EmitUint8(0x87);
735 EmitRegisterOperand(dst, src);
736}
737
Ian Rogers7caad772012-03-30 01:07:54 -0700738void X86Assembler::xchgl(Register reg, const Address& address) {
739 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
740 EmitUint8(0x87);
741 EmitOperand(reg, address);
742}
743
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700744
Ian Rogers2c8f6532011-09-02 17:16:34 -0700745void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700746 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
747 EmitComplex(7, Operand(reg), imm);
748}
749
750
Ian Rogers2c8f6532011-09-02 17:16:34 -0700751void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700752 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
753 EmitUint8(0x3B);
754 EmitOperand(reg0, Operand(reg1));
755}
756
757
Ian Rogers2c8f6532011-09-02 17:16:34 -0700758void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700759 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
760 EmitUint8(0x3B);
761 EmitOperand(reg, address);
762}
763
764
Ian Rogers2c8f6532011-09-02 17:16:34 -0700765void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700766 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
767 EmitUint8(0x03);
768 EmitRegisterOperand(dst, src);
769}
770
771
Ian Rogers2c8f6532011-09-02 17:16:34 -0700772void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700773 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
774 EmitUint8(0x03);
775 EmitOperand(reg, address);
776}
777
778
Ian Rogers2c8f6532011-09-02 17:16:34 -0700779void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700780 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
781 EmitUint8(0x39);
782 EmitOperand(reg, address);
783}
784
785
Ian Rogers2c8f6532011-09-02 17:16:34 -0700786void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700787 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
788 EmitComplex(7, address, imm);
789}
790
791
Ian Rogers2c8f6532011-09-02 17:16:34 -0700792void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700793 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
794 EmitUint8(0x85);
795 EmitRegisterOperand(reg1, reg2);
796}
797
798
Ian Rogers2c8f6532011-09-02 17:16:34 -0700799void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700800 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
801 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
802 // we only test the byte register to keep the encoding short.
803 if (immediate.is_uint8() && reg < 4) {
804 // Use zero-extended 8-bit immediate.
805 if (reg == EAX) {
806 EmitUint8(0xA8);
807 } else {
808 EmitUint8(0xF6);
809 EmitUint8(0xC0 + reg);
810 }
811 EmitUint8(immediate.value() & 0xFF);
812 } else if (reg == EAX) {
813 // Use short form if the destination is EAX.
814 EmitUint8(0xA9);
815 EmitImmediate(immediate);
816 } else {
817 EmitUint8(0xF7);
818 EmitOperand(0, Operand(reg));
819 EmitImmediate(immediate);
820 }
821}
822
823
Ian Rogers2c8f6532011-09-02 17:16:34 -0700824void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700825 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
826 EmitUint8(0x23);
827 EmitOperand(dst, Operand(src));
828}
829
830
Ian Rogers2c8f6532011-09-02 17:16:34 -0700831void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700832 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
833 EmitComplex(4, Operand(dst), imm);
834}
835
836
Ian Rogers2c8f6532011-09-02 17:16:34 -0700837void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700838 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
839 EmitUint8(0x0B);
840 EmitOperand(dst, Operand(src));
841}
842
843
Ian Rogers2c8f6532011-09-02 17:16:34 -0700844void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700845 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
846 EmitComplex(1, Operand(dst), imm);
847}
848
849
Ian Rogers2c8f6532011-09-02 17:16:34 -0700850void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700851 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
852 EmitUint8(0x33);
853 EmitOperand(dst, Operand(src));
854}
855
856
Ian Rogers2c8f6532011-09-02 17:16:34 -0700857void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700858 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
859 EmitComplex(0, Operand(reg), imm);
860}
861
862
Ian Rogers2c8f6532011-09-02 17:16:34 -0700863void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700864 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
865 EmitUint8(0x01);
866 EmitOperand(reg, address);
867}
868
869
Ian Rogers2c8f6532011-09-02 17:16:34 -0700870void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700871 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
872 EmitComplex(0, address, imm);
873}
874
875
Ian Rogers2c8f6532011-09-02 17:16:34 -0700876void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700877 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
878 EmitComplex(2, Operand(reg), imm);
879}
880
881
Ian Rogers2c8f6532011-09-02 17:16:34 -0700882void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700883 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
884 EmitUint8(0x13);
885 EmitOperand(dst, Operand(src));
886}
887
888
Ian Rogers2c8f6532011-09-02 17:16:34 -0700889void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700890 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
891 EmitUint8(0x13);
892 EmitOperand(dst, address);
893}
894
895
Ian Rogers2c8f6532011-09-02 17:16:34 -0700896void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700897 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
898 EmitUint8(0x2B);
899 EmitOperand(dst, Operand(src));
900}
901
902
Ian Rogers2c8f6532011-09-02 17:16:34 -0700903void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700904 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
905 EmitComplex(5, Operand(reg), imm);
906}
907
908
Ian Rogers2c8f6532011-09-02 17:16:34 -0700909void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700910 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
911 EmitUint8(0x2B);
912 EmitOperand(reg, address);
913}
914
915
Ian Rogers2c8f6532011-09-02 17:16:34 -0700916void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700917 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
918 EmitUint8(0x99);
919}
920
921
Ian Rogers2c8f6532011-09-02 17:16:34 -0700922void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700923 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
924 EmitUint8(0xF7);
925 EmitUint8(0xF8 | reg);
926}
927
928
Ian Rogers2c8f6532011-09-02 17:16:34 -0700929void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700930 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
931 EmitUint8(0x0F);
932 EmitUint8(0xAF);
933 EmitOperand(dst, Operand(src));
934}
935
936
Ian Rogers2c8f6532011-09-02 17:16:34 -0700937void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700938 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
939 EmitUint8(0x69);
940 EmitOperand(reg, Operand(reg));
941 EmitImmediate(imm);
942}
943
944
Ian Rogers2c8f6532011-09-02 17:16:34 -0700945void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700946 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
947 EmitUint8(0x0F);
948 EmitUint8(0xAF);
949 EmitOperand(reg, address);
950}
951
952
Ian Rogers2c8f6532011-09-02 17:16:34 -0700953void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700954 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
955 EmitUint8(0xF7);
956 EmitOperand(5, Operand(reg));
957}
958
959
Ian Rogers2c8f6532011-09-02 17:16:34 -0700960void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700961 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
962 EmitUint8(0xF7);
963 EmitOperand(5, address);
964}
965
966
Ian Rogers2c8f6532011-09-02 17:16:34 -0700967void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700968 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
969 EmitUint8(0xF7);
970 EmitOperand(4, Operand(reg));
971}
972
973
Ian Rogers2c8f6532011-09-02 17:16:34 -0700974void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700975 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
976 EmitUint8(0xF7);
977 EmitOperand(4, address);
978}
979
980
Ian Rogers2c8f6532011-09-02 17:16:34 -0700981void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700982 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
983 EmitUint8(0x1B);
984 EmitOperand(dst, Operand(src));
985}
986
987
Ian Rogers2c8f6532011-09-02 17:16:34 -0700988void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700989 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
990 EmitComplex(3, Operand(reg), imm);
991}
992
993
Ian Rogers2c8f6532011-09-02 17:16:34 -0700994void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700995 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
996 EmitUint8(0x1B);
997 EmitOperand(dst, address);
998}
999
1000
Ian Rogers2c8f6532011-09-02 17:16:34 -07001001void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001002 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1003 EmitUint8(0x40 + reg);
1004}
1005
1006
Ian Rogers2c8f6532011-09-02 17:16:34 -07001007void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001008 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1009 EmitUint8(0xFF);
1010 EmitOperand(0, address);
1011}
1012
1013
Ian Rogers2c8f6532011-09-02 17:16:34 -07001014void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001015 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1016 EmitUint8(0x48 + reg);
1017}
1018
1019
Ian Rogers2c8f6532011-09-02 17:16:34 -07001020void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001021 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1022 EmitUint8(0xFF);
1023 EmitOperand(1, address);
1024}
1025
1026
Ian Rogers2c8f6532011-09-02 17:16:34 -07001027void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001028 EmitGenericShift(4, reg, imm);
1029}
1030
1031
Ian Rogers2c8f6532011-09-02 17:16:34 -07001032void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001033 EmitGenericShift(4, operand, shifter);
1034}
1035
1036
Ian Rogers2c8f6532011-09-02 17:16:34 -07001037void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001038 EmitGenericShift(5, reg, imm);
1039}
1040
1041
Ian Rogers2c8f6532011-09-02 17:16:34 -07001042void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001043 EmitGenericShift(5, operand, shifter);
1044}
1045
1046
Ian Rogers2c8f6532011-09-02 17:16:34 -07001047void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001048 EmitGenericShift(7, reg, imm);
1049}
1050
1051
Ian Rogers2c8f6532011-09-02 17:16:34 -07001052void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001053 EmitGenericShift(7, operand, shifter);
1054}
1055
1056
Ian Rogers2c8f6532011-09-02 17:16:34 -07001057void X86Assembler::shld(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001058 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1059 EmitUint8(0x0F);
1060 EmitUint8(0xA5);
1061 EmitRegisterOperand(src, dst);
1062}
1063
1064
Ian Rogers2c8f6532011-09-02 17:16:34 -07001065void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001066 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1067 EmitUint8(0xF7);
1068 EmitOperand(3, Operand(reg));
1069}
1070
1071
Ian Rogers2c8f6532011-09-02 17:16:34 -07001072void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001073 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1074 EmitUint8(0xF7);
1075 EmitUint8(0xD0 | reg);
1076}
1077
1078
Ian Rogers2c8f6532011-09-02 17:16:34 -07001079void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001080 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1081 EmitUint8(0xC8);
1082 CHECK(imm.is_uint16());
1083 EmitUint8(imm.value() & 0xFF);
1084 EmitUint8((imm.value() >> 8) & 0xFF);
1085 EmitUint8(0x00);
1086}
1087
1088
Ian Rogers2c8f6532011-09-02 17:16:34 -07001089void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001090 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1091 EmitUint8(0xC9);
1092}
1093
1094
Ian Rogers2c8f6532011-09-02 17:16:34 -07001095void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001096 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1097 EmitUint8(0xC3);
1098}
1099
1100
Ian Rogers2c8f6532011-09-02 17:16:34 -07001101void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001102 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1103 EmitUint8(0xC2);
1104 CHECK(imm.is_uint16());
1105 EmitUint8(imm.value() & 0xFF);
1106 EmitUint8((imm.value() >> 8) & 0xFF);
1107}
1108
1109
1110
Ian Rogers2c8f6532011-09-02 17:16:34 -07001111void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001112 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1113 EmitUint8(0x90);
1114}
1115
1116
Ian Rogers2c8f6532011-09-02 17:16:34 -07001117void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001118 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1119 EmitUint8(0xCC);
1120}
1121
1122
Ian Rogers2c8f6532011-09-02 17:16:34 -07001123void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001124 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1125 EmitUint8(0xF4);
1126}
1127
1128
Ian Rogers2c8f6532011-09-02 17:16:34 -07001129void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001130 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1131 if (label->IsBound()) {
1132 static const int kShortSize = 2;
1133 static const int kLongSize = 6;
1134 int offset = label->Position() - buffer_.Size();
1135 CHECK_LE(offset, 0);
1136 if (IsInt(8, offset - kShortSize)) {
1137 EmitUint8(0x70 + condition);
1138 EmitUint8((offset - kShortSize) & 0xFF);
1139 } else {
1140 EmitUint8(0x0F);
1141 EmitUint8(0x80 + condition);
1142 EmitInt32(offset - kLongSize);
1143 }
1144 } else {
1145 EmitUint8(0x0F);
1146 EmitUint8(0x80 + condition);
1147 EmitLabelLink(label);
1148 }
1149}
1150
1151
Ian Rogers2c8f6532011-09-02 17:16:34 -07001152void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001153 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1154 EmitUint8(0xFF);
1155 EmitRegisterOperand(4, reg);
1156}
1157
Ian Rogers7caad772012-03-30 01:07:54 -07001158void X86Assembler::jmp(const Address& address) {
1159 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1160 EmitUint8(0xFF);
1161 EmitOperand(4, address);
1162}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001163
Ian Rogers2c8f6532011-09-02 17:16:34 -07001164void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001165 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1166 if (label->IsBound()) {
1167 static const int kShortSize = 2;
1168 static const int kLongSize = 5;
1169 int offset = label->Position() - buffer_.Size();
1170 CHECK_LE(offset, 0);
1171 if (IsInt(8, offset - kShortSize)) {
1172 EmitUint8(0xEB);
1173 EmitUint8((offset - kShortSize) & 0xFF);
1174 } else {
1175 EmitUint8(0xE9);
1176 EmitInt32(offset - kLongSize);
1177 }
1178 } else {
1179 EmitUint8(0xE9);
1180 EmitLabelLink(label);
1181 }
1182}
1183
1184
Ian Rogers2c8f6532011-09-02 17:16:34 -07001185X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001186 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1187 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001188 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001189}
1190
1191
Ian Rogers2c8f6532011-09-02 17:16:34 -07001192void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001193 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1194 EmitUint8(0x0F);
1195 EmitUint8(0xB1);
1196 EmitOperand(reg, address);
1197}
1198
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001199void X86Assembler::mfence() {
1200 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1201 EmitUint8(0x0F);
1202 EmitUint8(0xAE);
1203 EmitUint8(0xF0);
1204}
1205
Ian Rogers2c8f6532011-09-02 17:16:34 -07001206X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001207 // TODO: fs is a prefix and not an instruction
1208 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1209 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001210 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001211}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001212
Ian Rogers2c8f6532011-09-02 17:16:34 -07001213void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001214 int value = imm.value();
1215 if (value > 0) {
1216 if (value == 1) {
1217 incl(reg);
1218 } else if (value != 0) {
1219 addl(reg, imm);
1220 }
1221 } else if (value < 0) {
1222 value = -value;
1223 if (value == 1) {
1224 decl(reg);
1225 } else if (value != 0) {
1226 subl(reg, Immediate(value));
1227 }
1228 }
1229}
1230
1231
Ian Rogers2c8f6532011-09-02 17:16:34 -07001232void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001233 // TODO: Need to have a code constants table.
1234 int64_t constant = bit_cast<int64_t, double>(value);
1235 pushl(Immediate(High32Bits(constant)));
1236 pushl(Immediate(Low32Bits(constant)));
1237 movsd(dst, Address(ESP, 0));
1238 addl(ESP, Immediate(2 * kWordSize));
1239}
1240
1241
Ian Rogers2c8f6532011-09-02 17:16:34 -07001242void X86Assembler::FloatNegate(XmmRegister f) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001243 static const struct {
1244 uint32_t a;
1245 uint32_t b;
1246 uint32_t c;
1247 uint32_t d;
1248 } float_negate_constant __attribute__((aligned(16))) =
1249 { 0x80000000, 0x00000000, 0x80000000, 0x00000000 };
1250 xorps(f, Address::Absolute(reinterpret_cast<uword>(&float_negate_constant)));
1251}
1252
1253
Ian Rogers2c8f6532011-09-02 17:16:34 -07001254void X86Assembler::DoubleNegate(XmmRegister d) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001255 static const struct {
1256 uint64_t a;
1257 uint64_t b;
1258 } double_negate_constant __attribute__((aligned(16))) =
1259 {0x8000000000000000LL, 0x8000000000000000LL};
1260 xorpd(d, Address::Absolute(reinterpret_cast<uword>(&double_negate_constant)));
1261}
1262
1263
Ian Rogers2c8f6532011-09-02 17:16:34 -07001264void X86Assembler::DoubleAbs(XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001265 static const struct {
1266 uint64_t a;
1267 uint64_t b;
1268 } double_abs_constant __attribute__((aligned(16))) =
1269 {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL};
1270 andpd(reg, Address::Absolute(reinterpret_cast<uword>(&double_abs_constant)));
1271}
1272
1273
Ian Rogers2c8f6532011-09-02 17:16:34 -07001274void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001275 CHECK(IsPowerOfTwo(alignment));
1276 // Emit nop instruction until the real position is aligned.
1277 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1278 nop();
1279 }
1280}
1281
1282
Ian Rogers2c8f6532011-09-02 17:16:34 -07001283void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001284 int bound = buffer_.Size();
1285 CHECK(!label->IsBound()); // Labels can only be bound once.
1286 while (label->IsLinked()) {
1287 int position = label->LinkPosition();
1288 int next = buffer_.Load<int32_t>(position);
1289 buffer_.Store<int32_t>(position, bound - (position + 4));
1290 label->position_ = next;
1291 }
1292 label->BindTo(bound);
1293}
1294
1295
Ian Rogers44fb0d02012-03-23 16:46:24 -07001296void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1297 CHECK_GE(reg_or_opcode, 0);
1298 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001299 const int length = operand.length_;
1300 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001301 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001302 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001303 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001304 // Emit the rest of the encoded operand.
1305 for (int i = 1; i < length; i++) {
1306 EmitUint8(operand.encoding_[i]);
1307 }
1308}
1309
1310
Ian Rogers2c8f6532011-09-02 17:16:34 -07001311void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001312 EmitInt32(imm.value());
1313}
1314
1315
Ian Rogers44fb0d02012-03-23 16:46:24 -07001316void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001317 const Operand& operand,
1318 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001319 CHECK_GE(reg_or_opcode, 0);
1320 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001321 if (immediate.is_int8()) {
1322 // Use sign-extended 8-bit immediate.
1323 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001324 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001325 EmitUint8(immediate.value() & 0xFF);
1326 } else if (operand.IsRegister(EAX)) {
1327 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001328 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001329 EmitImmediate(immediate);
1330 } else {
1331 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001332 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001333 EmitImmediate(immediate);
1334 }
1335}
1336
1337
Ian Rogers2c8f6532011-09-02 17:16:34 -07001338void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001339 if (label->IsBound()) {
1340 int offset = label->Position() - buffer_.Size();
1341 CHECK_LE(offset, 0);
1342 EmitInt32(offset - instruction_size);
1343 } else {
1344 EmitLabelLink(label);
1345 }
1346}
1347
1348
Ian Rogers2c8f6532011-09-02 17:16:34 -07001349void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001350 CHECK(!label->IsBound());
1351 int position = buffer_.Size();
1352 EmitInt32(label->position_);
1353 label->LinkTo(position);
1354}
1355
1356
Ian Rogers44fb0d02012-03-23 16:46:24 -07001357void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001358 Register reg,
1359 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001360 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1361 CHECK(imm.is_int8());
1362 if (imm.value() == 1) {
1363 EmitUint8(0xD1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001364 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001365 } else {
1366 EmitUint8(0xC1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001367 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001368 EmitUint8(imm.value() & 0xFF);
1369 }
1370}
1371
1372
Ian Rogers44fb0d02012-03-23 16:46:24 -07001373void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001374 Register operand,
1375 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001376 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1377 CHECK_EQ(shifter, ECX);
1378 EmitUint8(0xD3);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001379 EmitOperand(reg_or_opcode, Operand(operand));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001380}
1381
Ian Rogers2c8f6532011-09-02 17:16:34 -07001382void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001383 const std::vector<ManagedRegister>& spill_regs,
1384 const std::vector<ManagedRegister>& entry_spills) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001385 CHECK_ALIGNED(frame_size, kStackAlignment);
jeffhao703f2cd2012-07-13 17:25:52 -07001386 for (int i = spill_regs.size() - 1; i >= 0; --i) {
1387 pushl(spill_regs.at(i).AsX86().AsCpuRegister());
1388 }
Ian Rogersb033c752011-07-20 12:22:35 -07001389 // return address then method on stack
jeffhao703f2cd2012-07-13 17:25:52 -07001390 addl(ESP, Immediate(-frame_size + (spill_regs.size() * kPointerSize) +
1391 kPointerSize /*method*/ + kPointerSize /*return address*/));
Ian Rogers2c8f6532011-09-02 17:16:34 -07001392 pushl(method_reg.AsX86().AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001393 for (size_t i = 0; i < entry_spills.size(); ++i) {
1394 movl(Address(ESP, frame_size + kPointerSize + (i * kPointerSize)),
1395 entry_spills.at(i).AsX86().AsCpuRegister());
1396 }
Ian Rogersb033c752011-07-20 12:22:35 -07001397}
1398
Ian Rogers2c8f6532011-09-02 17:16:34 -07001399void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001400 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001401 CHECK_ALIGNED(frame_size, kStackAlignment);
jeffhao703f2cd2012-07-13 17:25:52 -07001402 addl(ESP, Immediate(frame_size - (spill_regs.size() * kPointerSize) - kPointerSize));
1403 for (size_t i = 0; i < spill_regs.size(); ++i) {
1404 popl(spill_regs.at(i).AsX86().AsCpuRegister());
1405 }
Ian Rogersb033c752011-07-20 12:22:35 -07001406 ret();
1407}
1408
Ian Rogers2c8f6532011-09-02 17:16:34 -07001409void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001410 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001411 addl(ESP, Immediate(-adjust));
1412}
1413
Ian Rogers2c8f6532011-09-02 17:16:34 -07001414void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001415 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001416 addl(ESP, Immediate(adjust));
1417}
1418
Ian Rogers2c8f6532011-09-02 17:16:34 -07001419void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1420 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001421 if (src.IsNoRegister()) {
1422 CHECK_EQ(0u, size);
1423 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001424 CHECK_EQ(4u, size);
1425 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001426 } else if (src.IsRegisterPair()) {
1427 CHECK_EQ(8u, size);
1428 movl(Address(ESP, offs), src.AsRegisterPairLow());
1429 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1430 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001431 } else if (src.IsX87Register()) {
1432 if (size == 4) {
1433 fstps(Address(ESP, offs));
1434 } else {
1435 fstpl(Address(ESP, offs));
1436 }
1437 } else {
1438 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001439 if (size == 4) {
1440 movss(Address(ESP, offs), src.AsXmmRegister());
1441 } else {
1442 movsd(Address(ESP, offs), src.AsXmmRegister());
1443 }
1444 }
1445}
1446
Ian Rogers2c8f6532011-09-02 17:16:34 -07001447void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1448 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001449 CHECK(src.IsCpuRegister());
1450 movl(Address(ESP, dest), src.AsCpuRegister());
1451}
1452
Ian Rogers2c8f6532011-09-02 17:16:34 -07001453void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1454 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001455 CHECK(src.IsCpuRegister());
1456 movl(Address(ESP, dest), src.AsCpuRegister());
1457}
1458
Ian Rogers2c8f6532011-09-02 17:16:34 -07001459void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1460 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001461 movl(Address(ESP, dest), Immediate(imm));
1462}
1463
Ian Rogers2c8f6532011-09-02 17:16:34 -07001464void X86Assembler::StoreImmediateToThread(ThreadOffset dest, uint32_t imm,
1465 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001466 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001467}
1468
Ian Rogers2c8f6532011-09-02 17:16:34 -07001469void X86Assembler::StoreStackOffsetToThread(ThreadOffset thr_offs,
1470 FrameOffset fr_offs,
1471 ManagedRegister mscratch) {
1472 X86ManagedRegister scratch = mscratch.AsX86();
1473 CHECK(scratch.IsCpuRegister());
1474 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1475 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1476}
1477
1478void X86Assembler::StoreStackPointerToThread(ThreadOffset thr_offs) {
1479 fs()->movl(Address::Absolute(thr_offs), ESP);
1480}
1481
Ian Rogersbdb03912011-09-14 00:55:44 -07001482void X86Assembler::StoreLabelToThread(ThreadOffset thr_offs, Label* lbl) {
1483 fs()->movl(Address::Absolute(thr_offs), lbl);
1484}
1485
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001486void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1487 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001488 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1489}
1490
1491void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1492 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001493 if (dest.IsNoRegister()) {
1494 CHECK_EQ(0u, size);
1495 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001496 CHECK_EQ(4u, size);
1497 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001498 } else if (dest.IsRegisterPair()) {
1499 CHECK_EQ(8u, size);
1500 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1501 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001502 } else if (dest.IsX87Register()) {
1503 if (size == 4) {
1504 flds(Address(ESP, src));
1505 } else {
1506 fldl(Address(ESP, src));
1507 }
Ian Rogersb033c752011-07-20 12:22:35 -07001508 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001509 CHECK(dest.IsXmmRegister());
1510 if (size == 4) {
1511 movss(dest.AsXmmRegister(), Address(ESP, src));
1512 } else {
1513 movsd(dest.AsXmmRegister(), Address(ESP, src));
1514 }
Ian Rogersb033c752011-07-20 12:22:35 -07001515 }
1516}
1517
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001518void X86Assembler::Load(ManagedRegister mdest, ThreadOffset src, size_t size) {
1519 X86ManagedRegister dest = mdest.AsX86();
1520 if (dest.IsNoRegister()) {
1521 CHECK_EQ(0u, size);
1522 } else if (dest.IsCpuRegister()) {
1523 CHECK_EQ(4u, size);
1524 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1525 } else if (dest.IsRegisterPair()) {
1526 CHECK_EQ(8u, size);
1527 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
1528 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset(src.Int32Value()+4)));
1529 } else if (dest.IsX87Register()) {
1530 if (size == 4) {
1531 fs()->flds(Address::Absolute(src));
1532 } else {
1533 fs()->fldl(Address::Absolute(src));
1534 }
1535 } else {
1536 CHECK(dest.IsXmmRegister());
1537 if (size == 4) {
1538 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1539 } else {
1540 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1541 }
1542 }
1543}
1544
Ian Rogers2c8f6532011-09-02 17:16:34 -07001545void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1546 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001547 CHECK(dest.IsCpuRegister());
1548 movl(dest.AsCpuRegister(), Address(ESP, src));
1549}
1550
Ian Rogers2c8f6532011-09-02 17:16:34 -07001551void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1552 MemberOffset offs) {
1553 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001554 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001555 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001556}
1557
Ian Rogers2c8f6532011-09-02 17:16:34 -07001558void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1559 Offset offs) {
1560 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001561 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001562 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001563}
1564
Ian Rogers2c8f6532011-09-02 17:16:34 -07001565void X86Assembler::LoadRawPtrFromThread(ManagedRegister mdest,
1566 ThreadOffset offs) {
1567 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001568 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001569 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001570}
1571
jeffhao58136ca2012-05-24 13:40:11 -07001572void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1573 X86ManagedRegister reg = mreg.AsX86();
1574 CHECK(size == 1 || size == 2) << size;
1575 CHECK(reg.IsCpuRegister()) << reg;
1576 if (size == 1) {
1577 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1578 } else {
1579 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1580 }
1581}
1582
jeffhaocee4d0c2012-06-15 14:42:01 -07001583void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1584 X86ManagedRegister reg = mreg.AsX86();
1585 CHECK(size == 1 || size == 2) << size;
1586 CHECK(reg.IsCpuRegister()) << reg;
1587 if (size == 1) {
1588 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1589 } else {
1590 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1591 }
1592}
1593
Ian Rogersb5d09b22012-03-06 22:14:17 -08001594void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001595 X86ManagedRegister dest = mdest.AsX86();
1596 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001597 if (!dest.Equals(src)) {
1598 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1599 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001600 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1601 // Pass via stack and pop X87 register
1602 subl(ESP, Immediate(16));
1603 if (size == 4) {
1604 CHECK_EQ(src.AsX87Register(), ST0);
1605 fstps(Address(ESP, 0));
1606 movss(dest.AsXmmRegister(), Address(ESP, 0));
1607 } else {
1608 CHECK_EQ(src.AsX87Register(), ST0);
1609 fstpl(Address(ESP, 0));
1610 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1611 }
1612 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001613 } else {
1614 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001615 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001616 }
1617 }
1618}
1619
Ian Rogers2c8f6532011-09-02 17:16:34 -07001620void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1621 ManagedRegister mscratch) {
1622 X86ManagedRegister scratch = mscratch.AsX86();
1623 CHECK(scratch.IsCpuRegister());
1624 movl(scratch.AsCpuRegister(), Address(ESP, src));
1625 movl(Address(ESP, dest), scratch.AsCpuRegister());
1626}
1627
1628void X86Assembler::CopyRawPtrFromThread(FrameOffset fr_offs,
1629 ThreadOffset thr_offs,
1630 ManagedRegister mscratch) {
1631 X86ManagedRegister scratch = mscratch.AsX86();
1632 CHECK(scratch.IsCpuRegister());
1633 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1634 Store(fr_offs, scratch, 4);
1635}
1636
1637void X86Assembler::CopyRawPtrToThread(ThreadOffset thr_offs,
1638 FrameOffset fr_offs,
1639 ManagedRegister mscratch) {
1640 X86ManagedRegister scratch = mscratch.AsX86();
1641 CHECK(scratch.IsCpuRegister());
1642 Load(scratch, fr_offs, 4);
1643 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1644}
1645
1646void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1647 ManagedRegister mscratch,
1648 size_t size) {
1649 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001650 if (scratch.IsCpuRegister() && size == 8) {
1651 Load(scratch, src, 4);
1652 Store(dest, scratch, 4);
1653 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1654 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1655 } else {
1656 Load(scratch, src, size);
1657 Store(dest, scratch, size);
1658 }
1659}
1660
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001661void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
1662 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001663 UNIMPLEMENTED(FATAL);
1664}
1665
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001666void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1667 ManagedRegister scratch, size_t size) {
1668 CHECK(scratch.IsNoRegister());
1669 CHECK_EQ(size, 4u);
1670 pushl(Address(ESP, src));
1671 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1672}
1673
Ian Rogersdc51b792011-09-22 20:41:37 -07001674void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1675 ManagedRegister mscratch, size_t size) {
1676 Register scratch = mscratch.AsX86().AsCpuRegister();
1677 CHECK_EQ(size, 4u);
1678 movl(scratch, Address(ESP, src_base));
1679 movl(scratch, Address(scratch, src_offset));
1680 movl(Address(ESP, dest), scratch);
1681}
1682
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001683void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
1684 ManagedRegister src, Offset src_offset,
1685 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001686 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001687 CHECK(scratch.IsNoRegister());
1688 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
1689 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
1690}
1691
1692void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
1693 ManagedRegister mscratch, size_t size) {
1694 Register scratch = mscratch.AsX86().AsCpuRegister();
1695 CHECK_EQ(size, 4u);
1696 CHECK_EQ(dest.Int32Value(), src.Int32Value());
1697 movl(scratch, Address(ESP, src));
1698 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07001699 popl(Address(scratch, dest_offset));
1700}
1701
Ian Rogerse5de95b2011-09-18 20:31:38 -07001702void X86Assembler::MemoryBarrier(ManagedRegister) {
1703#if ANDROID_SMP != 0
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001704 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07001705#endif
1706}
1707
Ian Rogers2c8f6532011-09-02 17:16:34 -07001708void X86Assembler::CreateSirtEntry(ManagedRegister mout_reg,
1709 FrameOffset sirt_offset,
1710 ManagedRegister min_reg, bool null_allowed) {
1711 X86ManagedRegister out_reg = mout_reg.AsX86();
1712 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001713 CHECK(in_reg.IsCpuRegister());
1714 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07001715 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07001716 if (null_allowed) {
1717 Label null_arg;
1718 if (!out_reg.Equals(in_reg)) {
1719 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1720 }
1721 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001722 j(kZero, &null_arg);
Ian Rogers408f79a2011-08-23 18:22:33 -07001723 leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001724 Bind(&null_arg);
1725 } else {
Ian Rogers408f79a2011-08-23 18:22:33 -07001726 leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001727 }
1728}
1729
Ian Rogers2c8f6532011-09-02 17:16:34 -07001730void X86Assembler::CreateSirtEntry(FrameOffset out_off,
1731 FrameOffset sirt_offset,
1732 ManagedRegister mscratch,
1733 bool null_allowed) {
1734 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001735 CHECK(scratch.IsCpuRegister());
1736 if (null_allowed) {
1737 Label null_arg;
Ian Rogers408f79a2011-08-23 18:22:33 -07001738 movl(scratch.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001739 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001740 j(kZero, &null_arg);
Ian Rogers408f79a2011-08-23 18:22:33 -07001741 leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001742 Bind(&null_arg);
1743 } else {
Ian Rogers408f79a2011-08-23 18:22:33 -07001744 leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001745 }
1746 Store(out_off, scratch, 4);
1747}
1748
Ian Rogers408f79a2011-08-23 18:22:33 -07001749// Given a SIRT entry, load the associated reference.
Ian Rogers2c8f6532011-09-02 17:16:34 -07001750void X86Assembler::LoadReferenceFromSirt(ManagedRegister mout_reg,
1751 ManagedRegister min_reg) {
1752 X86ManagedRegister out_reg = mout_reg.AsX86();
1753 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001754 CHECK(out_reg.IsCpuRegister());
1755 CHECK(in_reg.IsCpuRegister());
1756 Label null_arg;
1757 if (!out_reg.Equals(in_reg)) {
1758 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1759 }
1760 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001761 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07001762 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
1763 Bind(&null_arg);
1764}
1765
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001766void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001767 // TODO: not validating references
1768}
1769
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001770void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001771 // TODO: not validating references
1772}
1773
Ian Rogers2c8f6532011-09-02 17:16:34 -07001774void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
1775 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001776 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07001777 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07001778 // TODO: place reference map on call
1779}
1780
Ian Rogers67375ac2011-09-14 00:55:44 -07001781void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
1782 Register scratch = mscratch.AsX86().AsCpuRegister();
1783 movl(scratch, Address(ESP, base));
1784 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07001785}
1786
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001787void X86Assembler::Call(ThreadOffset offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07001788 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001789}
1790
Ian Rogers2c8f6532011-09-02 17:16:34 -07001791void X86Assembler::GetCurrentThread(ManagedRegister tr) {
1792 fs()->movl(tr.AsX86().AsCpuRegister(),
1793 Address::Absolute(Thread::SelfOffset()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001794}
1795
Ian Rogers2c8f6532011-09-02 17:16:34 -07001796void X86Assembler::GetCurrentThread(FrameOffset offset,
1797 ManagedRegister mscratch) {
1798 X86ManagedRegister scratch = mscratch.AsX86();
Shih-wei Liao668512a2011-09-01 14:18:34 -07001799 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset()));
1800 movl(Address(ESP, offset), scratch.AsCpuRegister());
1801}
1802
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001803void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
1804 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07001805 buffer_.EnqueueSlowPath(slow);
Ian Rogers0d666d82011-08-14 16:03:46 -07001806 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07001807 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001808}
Ian Rogers0d666d82011-08-14 16:03:46 -07001809
Ian Rogers2c8f6532011-09-02 17:16:34 -07001810void X86ExceptionSlowPath::Emit(Assembler *sasm) {
1811 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07001812#define __ sp_asm->
1813 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07001814 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001815 if (stack_adjust_ != 0) { // Fix up the frame.
1816 __ DecreaseFrameSize(stack_adjust_);
1817 }
Ian Rogers67375ac2011-09-14 00:55:44 -07001818 // Pass exception as argument in EAX
1819 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset()));
Ian Rogers7655f292013-07-29 11:07:13 -07001820 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07001821 // this call should never return
1822 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07001823#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07001824}
1825
Ian Rogers2c8f6532011-09-02 17:16:34 -07001826} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07001827} // namespace art