Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 17 | #include "assembler_x86.h" |
| 18 | |
Elliott Hughes | 1aa246d | 2012-12-13 09:29:36 -0800 | [diff] [blame^] | 19 | #include "base/casts.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 20 | #include "memory_region.h" |
Ian Rogers | 57b86d4 | 2012-03-27 16:05:41 -0700 | [diff] [blame] | 21 | #include "oat/runtime/oat_support_entrypoints.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 22 | #include "thread.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 23 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 24 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 25 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 26 | |
| 27 | class DirectCallRelocation : public AssemblerFixup { |
| 28 | public: |
| 29 | void Process(const MemoryRegion& region, int position) { |
| 30 | // Direct calls are relative to the following instruction on x86. |
| 31 | int32_t pointer = region.Load<int32_t>(position); |
| 32 | int32_t start = reinterpret_cast<int32_t>(region.start()); |
| 33 | int32_t delta = start + position + sizeof(int32_t); |
| 34 | region.Store<int32_t>(position, pointer - delta); |
| 35 | } |
| 36 | }; |
| 37 | |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 38 | static const char* kRegisterNames[] = { |
| 39 | "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi", |
| 40 | }; |
| 41 | std::ostream& operator<<(std::ostream& os, const Register& rhs) { |
| 42 | if (rhs >= EAX && rhs <= EDI) { |
| 43 | os << kRegisterNames[rhs]; |
| 44 | } else { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 45 | os << "Register[" << static_cast<int>(rhs) << "]"; |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 46 | } |
| 47 | return os; |
| 48 | } |
| 49 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 50 | std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) { |
| 51 | return os << "XMM" << static_cast<int>(reg); |
| 52 | } |
| 53 | |
| 54 | std::ostream& operator<<(std::ostream& os, const X87Register& reg) { |
| 55 | return os << "ST" << static_cast<int>(reg); |
| 56 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 57 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 58 | void X86Assembler::call(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 59 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 60 | EmitUint8(0xFF); |
| 61 | EmitRegisterOperand(2, reg); |
| 62 | } |
| 63 | |
| 64 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 65 | void X86Assembler::call(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 66 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 67 | EmitUint8(0xFF); |
| 68 | EmitOperand(2, address); |
| 69 | } |
| 70 | |
| 71 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 72 | void X86Assembler::call(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 73 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 74 | EmitUint8(0xE8); |
| 75 | static const int kSize = 5; |
| 76 | EmitLabel(label, kSize); |
| 77 | } |
| 78 | |
| 79 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 80 | void X86Assembler::pushl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 81 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 82 | EmitUint8(0x50 + reg); |
| 83 | } |
| 84 | |
| 85 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 86 | void X86Assembler::pushl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 87 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 88 | EmitUint8(0xFF); |
| 89 | EmitOperand(6, address); |
| 90 | } |
| 91 | |
| 92 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 93 | void X86Assembler::pushl(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 94 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 95 | if (imm.is_int8()) { |
| 96 | EmitUint8(0x6A); |
| 97 | EmitUint8(imm.value() & 0xFF); |
| 98 | } else { |
| 99 | EmitUint8(0x68); |
| 100 | EmitImmediate(imm); |
| 101 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 102 | } |
| 103 | |
| 104 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 105 | void X86Assembler::popl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 106 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 107 | EmitUint8(0x58 + reg); |
| 108 | } |
| 109 | |
| 110 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 111 | void X86Assembler::popl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 112 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 113 | EmitUint8(0x8F); |
| 114 | EmitOperand(0, address); |
| 115 | } |
| 116 | |
| 117 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 118 | void X86Assembler::movl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 119 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 120 | EmitUint8(0xB8 + dst); |
| 121 | EmitImmediate(imm); |
| 122 | } |
| 123 | |
| 124 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 125 | void X86Assembler::movl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 126 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 127 | EmitUint8(0x89); |
| 128 | EmitRegisterOperand(src, dst); |
| 129 | } |
| 130 | |
| 131 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 132 | void X86Assembler::movl(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 133 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 134 | EmitUint8(0x8B); |
| 135 | EmitOperand(dst, src); |
| 136 | } |
| 137 | |
| 138 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 139 | void X86Assembler::movl(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 140 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 141 | EmitUint8(0x89); |
| 142 | EmitOperand(src, dst); |
| 143 | } |
| 144 | |
| 145 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 146 | void X86Assembler::movl(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 147 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 148 | EmitUint8(0xC7); |
| 149 | EmitOperand(0, dst); |
| 150 | EmitImmediate(imm); |
| 151 | } |
| 152 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 153 | void X86Assembler::movl(const Address& dst, Label* lbl) { |
| 154 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 155 | EmitUint8(0xC7); |
| 156 | EmitOperand(0, dst); |
| 157 | EmitLabel(lbl, dst.length_ + 5); |
| 158 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 159 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 160 | void X86Assembler::movzxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 161 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 162 | EmitUint8(0x0F); |
| 163 | EmitUint8(0xB6); |
| 164 | EmitRegisterOperand(dst, src); |
| 165 | } |
| 166 | |
| 167 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 168 | void X86Assembler::movzxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 169 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 170 | EmitUint8(0x0F); |
| 171 | EmitUint8(0xB6); |
| 172 | EmitOperand(dst, src); |
| 173 | } |
| 174 | |
| 175 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 176 | void X86Assembler::movsxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 177 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 178 | EmitUint8(0x0F); |
| 179 | EmitUint8(0xBE); |
| 180 | EmitRegisterOperand(dst, src); |
| 181 | } |
| 182 | |
| 183 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 184 | void X86Assembler::movsxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 185 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 186 | EmitUint8(0x0F); |
| 187 | EmitUint8(0xBE); |
| 188 | EmitOperand(dst, src); |
| 189 | } |
| 190 | |
| 191 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 192 | void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 193 | LOG(FATAL) << "Use movzxb or movsxb instead."; |
| 194 | } |
| 195 | |
| 196 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 197 | void X86Assembler::movb(const Address& dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 198 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 199 | EmitUint8(0x88); |
| 200 | EmitOperand(src, dst); |
| 201 | } |
| 202 | |
| 203 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 204 | void X86Assembler::movb(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 205 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 206 | EmitUint8(0xC6); |
| 207 | EmitOperand(EAX, dst); |
| 208 | CHECK(imm.is_int8()); |
| 209 | EmitUint8(imm.value() & 0xFF); |
| 210 | } |
| 211 | |
| 212 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 213 | void X86Assembler::movzxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 214 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 215 | EmitUint8(0x0F); |
| 216 | EmitUint8(0xB7); |
| 217 | EmitRegisterOperand(dst, src); |
| 218 | } |
| 219 | |
| 220 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 221 | void X86Assembler::movzxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 222 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 223 | EmitUint8(0x0F); |
| 224 | EmitUint8(0xB7); |
| 225 | EmitOperand(dst, src); |
| 226 | } |
| 227 | |
| 228 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 229 | void X86Assembler::movsxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 230 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 231 | EmitUint8(0x0F); |
| 232 | EmitUint8(0xBF); |
| 233 | EmitRegisterOperand(dst, src); |
| 234 | } |
| 235 | |
| 236 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 237 | void X86Assembler::movsxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 238 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 239 | EmitUint8(0x0F); |
| 240 | EmitUint8(0xBF); |
| 241 | EmitOperand(dst, src); |
| 242 | } |
| 243 | |
| 244 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 245 | void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 246 | LOG(FATAL) << "Use movzxw or movsxw instead."; |
| 247 | } |
| 248 | |
| 249 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 250 | void X86Assembler::movw(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 251 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 252 | EmitOperandSizeOverride(); |
| 253 | EmitUint8(0x89); |
| 254 | EmitOperand(src, dst); |
| 255 | } |
| 256 | |
| 257 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 258 | void X86Assembler::leal(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 259 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 260 | EmitUint8(0x8D); |
| 261 | EmitOperand(dst, src); |
| 262 | } |
| 263 | |
| 264 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 265 | void X86Assembler::cmovl(Condition condition, Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 266 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 267 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 268 | EmitUint8(0x40 + condition); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 269 | EmitRegisterOperand(dst, src); |
| 270 | } |
| 271 | |
| 272 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 273 | void X86Assembler::setb(Condition condition, Register dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 274 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 275 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 276 | EmitUint8(0x90 + condition); |
| 277 | EmitOperand(0, Operand(dst)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 278 | } |
| 279 | |
| 280 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 281 | void X86Assembler::movss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 282 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 283 | EmitUint8(0xF3); |
| 284 | EmitUint8(0x0F); |
| 285 | EmitUint8(0x10); |
| 286 | EmitOperand(dst, src); |
| 287 | } |
| 288 | |
| 289 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 290 | void X86Assembler::movss(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 291 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 292 | EmitUint8(0xF3); |
| 293 | EmitUint8(0x0F); |
| 294 | EmitUint8(0x11); |
| 295 | EmitOperand(src, dst); |
| 296 | } |
| 297 | |
| 298 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 299 | void X86Assembler::movss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 300 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 301 | EmitUint8(0xF3); |
| 302 | EmitUint8(0x0F); |
| 303 | EmitUint8(0x11); |
| 304 | EmitXmmRegisterOperand(src, dst); |
| 305 | } |
| 306 | |
| 307 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 308 | void X86Assembler::movd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 309 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 310 | EmitUint8(0x66); |
| 311 | EmitUint8(0x0F); |
| 312 | EmitUint8(0x6E); |
| 313 | EmitOperand(dst, Operand(src)); |
| 314 | } |
| 315 | |
| 316 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 317 | void X86Assembler::movd(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 318 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 319 | EmitUint8(0x66); |
| 320 | EmitUint8(0x0F); |
| 321 | EmitUint8(0x7E); |
| 322 | EmitOperand(src, Operand(dst)); |
| 323 | } |
| 324 | |
| 325 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 326 | void X86Assembler::addss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 327 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 328 | EmitUint8(0xF3); |
| 329 | EmitUint8(0x0F); |
| 330 | EmitUint8(0x58); |
| 331 | EmitXmmRegisterOperand(dst, src); |
| 332 | } |
| 333 | |
| 334 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 335 | void X86Assembler::addss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 336 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 337 | EmitUint8(0xF3); |
| 338 | EmitUint8(0x0F); |
| 339 | EmitUint8(0x58); |
| 340 | EmitOperand(dst, src); |
| 341 | } |
| 342 | |
| 343 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 344 | void X86Assembler::subss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 345 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 346 | EmitUint8(0xF3); |
| 347 | EmitUint8(0x0F); |
| 348 | EmitUint8(0x5C); |
| 349 | EmitXmmRegisterOperand(dst, src); |
| 350 | } |
| 351 | |
| 352 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 353 | void X86Assembler::subss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 354 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 355 | EmitUint8(0xF3); |
| 356 | EmitUint8(0x0F); |
| 357 | EmitUint8(0x5C); |
| 358 | EmitOperand(dst, src); |
| 359 | } |
| 360 | |
| 361 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 362 | void X86Assembler::mulss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 363 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 364 | EmitUint8(0xF3); |
| 365 | EmitUint8(0x0F); |
| 366 | EmitUint8(0x59); |
| 367 | EmitXmmRegisterOperand(dst, src); |
| 368 | } |
| 369 | |
| 370 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 371 | void X86Assembler::mulss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 372 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 373 | EmitUint8(0xF3); |
| 374 | EmitUint8(0x0F); |
| 375 | EmitUint8(0x59); |
| 376 | EmitOperand(dst, src); |
| 377 | } |
| 378 | |
| 379 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 380 | void X86Assembler::divss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 381 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 382 | EmitUint8(0xF3); |
| 383 | EmitUint8(0x0F); |
| 384 | EmitUint8(0x5E); |
| 385 | EmitXmmRegisterOperand(dst, src); |
| 386 | } |
| 387 | |
| 388 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 389 | void X86Assembler::divss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 390 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 391 | EmitUint8(0xF3); |
| 392 | EmitUint8(0x0F); |
| 393 | EmitUint8(0x5E); |
| 394 | EmitOperand(dst, src); |
| 395 | } |
| 396 | |
| 397 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 398 | void X86Assembler::flds(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 399 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 400 | EmitUint8(0xD9); |
| 401 | EmitOperand(0, src); |
| 402 | } |
| 403 | |
| 404 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 405 | void X86Assembler::fstps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 406 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 407 | EmitUint8(0xD9); |
| 408 | EmitOperand(3, dst); |
| 409 | } |
| 410 | |
| 411 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 412 | void X86Assembler::movsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 413 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 414 | EmitUint8(0xF2); |
| 415 | EmitUint8(0x0F); |
| 416 | EmitUint8(0x10); |
| 417 | EmitOperand(dst, src); |
| 418 | } |
| 419 | |
| 420 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 421 | void X86Assembler::movsd(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 422 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 423 | EmitUint8(0xF2); |
| 424 | EmitUint8(0x0F); |
| 425 | EmitUint8(0x11); |
| 426 | EmitOperand(src, dst); |
| 427 | } |
| 428 | |
| 429 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 430 | void X86Assembler::movsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 431 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 432 | EmitUint8(0xF2); |
| 433 | EmitUint8(0x0F); |
| 434 | EmitUint8(0x11); |
| 435 | EmitXmmRegisterOperand(src, dst); |
| 436 | } |
| 437 | |
| 438 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 439 | void X86Assembler::addsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 440 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 441 | EmitUint8(0xF2); |
| 442 | EmitUint8(0x0F); |
| 443 | EmitUint8(0x58); |
| 444 | EmitXmmRegisterOperand(dst, src); |
| 445 | } |
| 446 | |
| 447 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 448 | void X86Assembler::addsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 449 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 450 | EmitUint8(0xF2); |
| 451 | EmitUint8(0x0F); |
| 452 | EmitUint8(0x58); |
| 453 | EmitOperand(dst, src); |
| 454 | } |
| 455 | |
| 456 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 457 | void X86Assembler::subsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 458 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 459 | EmitUint8(0xF2); |
| 460 | EmitUint8(0x0F); |
| 461 | EmitUint8(0x5C); |
| 462 | EmitXmmRegisterOperand(dst, src); |
| 463 | } |
| 464 | |
| 465 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 466 | void X86Assembler::subsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 467 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 468 | EmitUint8(0xF2); |
| 469 | EmitUint8(0x0F); |
| 470 | EmitUint8(0x5C); |
| 471 | EmitOperand(dst, src); |
| 472 | } |
| 473 | |
| 474 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 475 | void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 476 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 477 | EmitUint8(0xF2); |
| 478 | EmitUint8(0x0F); |
| 479 | EmitUint8(0x59); |
| 480 | EmitXmmRegisterOperand(dst, src); |
| 481 | } |
| 482 | |
| 483 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 484 | void X86Assembler::mulsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 485 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 486 | EmitUint8(0xF2); |
| 487 | EmitUint8(0x0F); |
| 488 | EmitUint8(0x59); |
| 489 | EmitOperand(dst, src); |
| 490 | } |
| 491 | |
| 492 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 493 | void X86Assembler::divsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 494 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 495 | EmitUint8(0xF2); |
| 496 | EmitUint8(0x0F); |
| 497 | EmitUint8(0x5E); |
| 498 | EmitXmmRegisterOperand(dst, src); |
| 499 | } |
| 500 | |
| 501 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 502 | void X86Assembler::divsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 503 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 504 | EmitUint8(0xF2); |
| 505 | EmitUint8(0x0F); |
| 506 | EmitUint8(0x5E); |
| 507 | EmitOperand(dst, src); |
| 508 | } |
| 509 | |
| 510 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 511 | void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 512 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 513 | EmitUint8(0xF3); |
| 514 | EmitUint8(0x0F); |
| 515 | EmitUint8(0x2A); |
| 516 | EmitOperand(dst, Operand(src)); |
| 517 | } |
| 518 | |
| 519 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 520 | void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 521 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 522 | EmitUint8(0xF2); |
| 523 | EmitUint8(0x0F); |
| 524 | EmitUint8(0x2A); |
| 525 | EmitOperand(dst, Operand(src)); |
| 526 | } |
| 527 | |
| 528 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 529 | void X86Assembler::cvtss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 530 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 531 | EmitUint8(0xF3); |
| 532 | EmitUint8(0x0F); |
| 533 | EmitUint8(0x2D); |
| 534 | EmitXmmRegisterOperand(dst, src); |
| 535 | } |
| 536 | |
| 537 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 538 | void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 539 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 540 | EmitUint8(0xF3); |
| 541 | EmitUint8(0x0F); |
| 542 | EmitUint8(0x5A); |
| 543 | EmitXmmRegisterOperand(dst, src); |
| 544 | } |
| 545 | |
| 546 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 547 | void X86Assembler::cvtsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 548 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 549 | EmitUint8(0xF2); |
| 550 | EmitUint8(0x0F); |
| 551 | EmitUint8(0x2D); |
| 552 | EmitXmmRegisterOperand(dst, src); |
| 553 | } |
| 554 | |
| 555 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 556 | void X86Assembler::cvttss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 557 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 558 | EmitUint8(0xF3); |
| 559 | EmitUint8(0x0F); |
| 560 | EmitUint8(0x2C); |
| 561 | EmitXmmRegisterOperand(dst, src); |
| 562 | } |
| 563 | |
| 564 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 565 | void X86Assembler::cvttsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 566 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 567 | EmitUint8(0xF2); |
| 568 | EmitUint8(0x0F); |
| 569 | EmitUint8(0x2C); |
| 570 | EmitXmmRegisterOperand(dst, src); |
| 571 | } |
| 572 | |
| 573 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 574 | void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 575 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 576 | EmitUint8(0xF2); |
| 577 | EmitUint8(0x0F); |
| 578 | EmitUint8(0x5A); |
| 579 | EmitXmmRegisterOperand(dst, src); |
| 580 | } |
| 581 | |
| 582 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 583 | void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 584 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 585 | EmitUint8(0xF3); |
| 586 | EmitUint8(0x0F); |
| 587 | EmitUint8(0xE6); |
| 588 | EmitXmmRegisterOperand(dst, src); |
| 589 | } |
| 590 | |
| 591 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 592 | void X86Assembler::comiss(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 593 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 594 | EmitUint8(0x0F); |
| 595 | EmitUint8(0x2F); |
| 596 | EmitXmmRegisterOperand(a, b); |
| 597 | } |
| 598 | |
| 599 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 600 | void X86Assembler::comisd(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 601 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 602 | EmitUint8(0x66); |
| 603 | EmitUint8(0x0F); |
| 604 | EmitUint8(0x2F); |
| 605 | EmitXmmRegisterOperand(a, b); |
| 606 | } |
| 607 | |
| 608 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 609 | void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 610 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 611 | EmitUint8(0xF2); |
| 612 | EmitUint8(0x0F); |
| 613 | EmitUint8(0x51); |
| 614 | EmitXmmRegisterOperand(dst, src); |
| 615 | } |
| 616 | |
| 617 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 618 | void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 619 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 620 | EmitUint8(0xF3); |
| 621 | EmitUint8(0x0F); |
| 622 | EmitUint8(0x51); |
| 623 | EmitXmmRegisterOperand(dst, src); |
| 624 | } |
| 625 | |
| 626 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 627 | void X86Assembler::xorpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 628 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 629 | EmitUint8(0x66); |
| 630 | EmitUint8(0x0F); |
| 631 | EmitUint8(0x57); |
| 632 | EmitOperand(dst, src); |
| 633 | } |
| 634 | |
| 635 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 636 | void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 637 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 638 | EmitUint8(0x66); |
| 639 | EmitUint8(0x0F); |
| 640 | EmitUint8(0x57); |
| 641 | EmitXmmRegisterOperand(dst, src); |
| 642 | } |
| 643 | |
| 644 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 645 | void X86Assembler::xorps(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 646 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 647 | EmitUint8(0x0F); |
| 648 | EmitUint8(0x57); |
| 649 | EmitOperand(dst, src); |
| 650 | } |
| 651 | |
| 652 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 653 | void X86Assembler::xorps(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 654 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 655 | EmitUint8(0x0F); |
| 656 | EmitUint8(0x57); |
| 657 | EmitXmmRegisterOperand(dst, src); |
| 658 | } |
| 659 | |
| 660 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 661 | void X86Assembler::andpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 662 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 663 | EmitUint8(0x66); |
| 664 | EmitUint8(0x0F); |
| 665 | EmitUint8(0x54); |
| 666 | EmitOperand(dst, src); |
| 667 | } |
| 668 | |
| 669 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 670 | void X86Assembler::fldl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 671 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 672 | EmitUint8(0xDD); |
| 673 | EmitOperand(0, src); |
| 674 | } |
| 675 | |
| 676 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 677 | void X86Assembler::fstpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 678 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 679 | EmitUint8(0xDD); |
| 680 | EmitOperand(3, dst); |
| 681 | } |
| 682 | |
| 683 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 684 | void X86Assembler::fnstcw(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 685 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 686 | EmitUint8(0xD9); |
| 687 | EmitOperand(7, dst); |
| 688 | } |
| 689 | |
| 690 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 691 | void X86Assembler::fldcw(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 692 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 693 | EmitUint8(0xD9); |
| 694 | EmitOperand(5, src); |
| 695 | } |
| 696 | |
| 697 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 698 | void X86Assembler::fistpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 699 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 700 | EmitUint8(0xDF); |
| 701 | EmitOperand(7, dst); |
| 702 | } |
| 703 | |
| 704 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 705 | void X86Assembler::fistps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 706 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 707 | EmitUint8(0xDB); |
| 708 | EmitOperand(3, dst); |
| 709 | } |
| 710 | |
| 711 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 712 | void X86Assembler::fildl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 713 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 714 | EmitUint8(0xDF); |
| 715 | EmitOperand(5, src); |
| 716 | } |
| 717 | |
| 718 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 719 | void X86Assembler::fincstp() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 720 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 721 | EmitUint8(0xD9); |
| 722 | EmitUint8(0xF7); |
| 723 | } |
| 724 | |
| 725 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 726 | void X86Assembler::ffree(const Immediate& index) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 727 | CHECK_LT(index.value(), 7); |
| 728 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 729 | EmitUint8(0xDD); |
| 730 | EmitUint8(0xC0 + index.value()); |
| 731 | } |
| 732 | |
| 733 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 734 | void X86Assembler::fsin() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 735 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 736 | EmitUint8(0xD9); |
| 737 | EmitUint8(0xFE); |
| 738 | } |
| 739 | |
| 740 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 741 | void X86Assembler::fcos() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 742 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 743 | EmitUint8(0xD9); |
| 744 | EmitUint8(0xFF); |
| 745 | } |
| 746 | |
| 747 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 748 | void X86Assembler::fptan() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 749 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 750 | EmitUint8(0xD9); |
| 751 | EmitUint8(0xF2); |
| 752 | } |
| 753 | |
| 754 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 755 | void X86Assembler::xchgl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 756 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 757 | EmitUint8(0x87); |
| 758 | EmitRegisterOperand(dst, src); |
| 759 | } |
| 760 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 761 | void X86Assembler::xchgl(Register reg, const Address& address) { |
| 762 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 763 | EmitUint8(0x87); |
| 764 | EmitOperand(reg, address); |
| 765 | } |
| 766 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 767 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 768 | void X86Assembler::cmpl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 769 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 770 | EmitComplex(7, Operand(reg), imm); |
| 771 | } |
| 772 | |
| 773 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 774 | void X86Assembler::cmpl(Register reg0, Register reg1) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 775 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 776 | EmitUint8(0x3B); |
| 777 | EmitOperand(reg0, Operand(reg1)); |
| 778 | } |
| 779 | |
| 780 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 781 | void X86Assembler::cmpl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 782 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 783 | EmitUint8(0x3B); |
| 784 | EmitOperand(reg, address); |
| 785 | } |
| 786 | |
| 787 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 788 | void X86Assembler::addl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 789 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 790 | EmitUint8(0x03); |
| 791 | EmitRegisterOperand(dst, src); |
| 792 | } |
| 793 | |
| 794 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 795 | void X86Assembler::addl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 796 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 797 | EmitUint8(0x03); |
| 798 | EmitOperand(reg, address); |
| 799 | } |
| 800 | |
| 801 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 802 | void X86Assembler::cmpl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 803 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 804 | EmitUint8(0x39); |
| 805 | EmitOperand(reg, address); |
| 806 | } |
| 807 | |
| 808 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 809 | void X86Assembler::cmpl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 810 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 811 | EmitComplex(7, address, imm); |
| 812 | } |
| 813 | |
| 814 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 815 | void X86Assembler::testl(Register reg1, Register reg2) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 816 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 817 | EmitUint8(0x85); |
| 818 | EmitRegisterOperand(reg1, reg2); |
| 819 | } |
| 820 | |
| 821 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 822 | void X86Assembler::testl(Register reg, const Immediate& immediate) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 823 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 824 | // For registers that have a byte variant (EAX, EBX, ECX, and EDX) |
| 825 | // we only test the byte register to keep the encoding short. |
| 826 | if (immediate.is_uint8() && reg < 4) { |
| 827 | // Use zero-extended 8-bit immediate. |
| 828 | if (reg == EAX) { |
| 829 | EmitUint8(0xA8); |
| 830 | } else { |
| 831 | EmitUint8(0xF6); |
| 832 | EmitUint8(0xC0 + reg); |
| 833 | } |
| 834 | EmitUint8(immediate.value() & 0xFF); |
| 835 | } else if (reg == EAX) { |
| 836 | // Use short form if the destination is EAX. |
| 837 | EmitUint8(0xA9); |
| 838 | EmitImmediate(immediate); |
| 839 | } else { |
| 840 | EmitUint8(0xF7); |
| 841 | EmitOperand(0, Operand(reg)); |
| 842 | EmitImmediate(immediate); |
| 843 | } |
| 844 | } |
| 845 | |
| 846 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 847 | void X86Assembler::andl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 848 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 849 | EmitUint8(0x23); |
| 850 | EmitOperand(dst, Operand(src)); |
| 851 | } |
| 852 | |
| 853 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 854 | void X86Assembler::andl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 855 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 856 | EmitComplex(4, Operand(dst), imm); |
| 857 | } |
| 858 | |
| 859 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 860 | void X86Assembler::orl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 861 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 862 | EmitUint8(0x0B); |
| 863 | EmitOperand(dst, Operand(src)); |
| 864 | } |
| 865 | |
| 866 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 867 | void X86Assembler::orl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 868 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 869 | EmitComplex(1, Operand(dst), imm); |
| 870 | } |
| 871 | |
| 872 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 873 | void X86Assembler::xorl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 874 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 875 | EmitUint8(0x33); |
| 876 | EmitOperand(dst, Operand(src)); |
| 877 | } |
| 878 | |
| 879 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 880 | void X86Assembler::addl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 881 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 882 | EmitComplex(0, Operand(reg), imm); |
| 883 | } |
| 884 | |
| 885 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 886 | void X86Assembler::addl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 887 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 888 | EmitUint8(0x01); |
| 889 | EmitOperand(reg, address); |
| 890 | } |
| 891 | |
| 892 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 893 | void X86Assembler::addl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 894 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 895 | EmitComplex(0, address, imm); |
| 896 | } |
| 897 | |
| 898 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 899 | void X86Assembler::adcl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 900 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 901 | EmitComplex(2, Operand(reg), imm); |
| 902 | } |
| 903 | |
| 904 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 905 | void X86Assembler::adcl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 906 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 907 | EmitUint8(0x13); |
| 908 | EmitOperand(dst, Operand(src)); |
| 909 | } |
| 910 | |
| 911 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 912 | void X86Assembler::adcl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 913 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 914 | EmitUint8(0x13); |
| 915 | EmitOperand(dst, address); |
| 916 | } |
| 917 | |
| 918 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 919 | void X86Assembler::subl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 920 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 921 | EmitUint8(0x2B); |
| 922 | EmitOperand(dst, Operand(src)); |
| 923 | } |
| 924 | |
| 925 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 926 | void X86Assembler::subl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 927 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 928 | EmitComplex(5, Operand(reg), imm); |
| 929 | } |
| 930 | |
| 931 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 932 | void X86Assembler::subl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 933 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 934 | EmitUint8(0x2B); |
| 935 | EmitOperand(reg, address); |
| 936 | } |
| 937 | |
| 938 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 939 | void X86Assembler::cdq() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 940 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 941 | EmitUint8(0x99); |
| 942 | } |
| 943 | |
| 944 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 945 | void X86Assembler::idivl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 946 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 947 | EmitUint8(0xF7); |
| 948 | EmitUint8(0xF8 | reg); |
| 949 | } |
| 950 | |
| 951 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 952 | void X86Assembler::imull(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 953 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 954 | EmitUint8(0x0F); |
| 955 | EmitUint8(0xAF); |
| 956 | EmitOperand(dst, Operand(src)); |
| 957 | } |
| 958 | |
| 959 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 960 | void X86Assembler::imull(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 961 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 962 | EmitUint8(0x69); |
| 963 | EmitOperand(reg, Operand(reg)); |
| 964 | EmitImmediate(imm); |
| 965 | } |
| 966 | |
| 967 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 968 | void X86Assembler::imull(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 969 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 970 | EmitUint8(0x0F); |
| 971 | EmitUint8(0xAF); |
| 972 | EmitOperand(reg, address); |
| 973 | } |
| 974 | |
| 975 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 976 | void X86Assembler::imull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 977 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 978 | EmitUint8(0xF7); |
| 979 | EmitOperand(5, Operand(reg)); |
| 980 | } |
| 981 | |
| 982 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 983 | void X86Assembler::imull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 984 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 985 | EmitUint8(0xF7); |
| 986 | EmitOperand(5, address); |
| 987 | } |
| 988 | |
| 989 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 990 | void X86Assembler::mull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 991 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 992 | EmitUint8(0xF7); |
| 993 | EmitOperand(4, Operand(reg)); |
| 994 | } |
| 995 | |
| 996 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 997 | void X86Assembler::mull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 998 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 999 | EmitUint8(0xF7); |
| 1000 | EmitOperand(4, address); |
| 1001 | } |
| 1002 | |
| 1003 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1004 | void X86Assembler::sbbl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1005 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1006 | EmitUint8(0x1B); |
| 1007 | EmitOperand(dst, Operand(src)); |
| 1008 | } |
| 1009 | |
| 1010 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1011 | void X86Assembler::sbbl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1012 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1013 | EmitComplex(3, Operand(reg), imm); |
| 1014 | } |
| 1015 | |
| 1016 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1017 | void X86Assembler::sbbl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1018 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1019 | EmitUint8(0x1B); |
| 1020 | EmitOperand(dst, address); |
| 1021 | } |
| 1022 | |
| 1023 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1024 | void X86Assembler::incl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1025 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1026 | EmitUint8(0x40 + reg); |
| 1027 | } |
| 1028 | |
| 1029 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1030 | void X86Assembler::incl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1031 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1032 | EmitUint8(0xFF); |
| 1033 | EmitOperand(0, address); |
| 1034 | } |
| 1035 | |
| 1036 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1037 | void X86Assembler::decl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1038 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1039 | EmitUint8(0x48 + reg); |
| 1040 | } |
| 1041 | |
| 1042 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1043 | void X86Assembler::decl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1044 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1045 | EmitUint8(0xFF); |
| 1046 | EmitOperand(1, address); |
| 1047 | } |
| 1048 | |
| 1049 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1050 | void X86Assembler::shll(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1051 | EmitGenericShift(4, reg, imm); |
| 1052 | } |
| 1053 | |
| 1054 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1055 | void X86Assembler::shll(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1056 | EmitGenericShift(4, operand, shifter); |
| 1057 | } |
| 1058 | |
| 1059 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1060 | void X86Assembler::shrl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1061 | EmitGenericShift(5, reg, imm); |
| 1062 | } |
| 1063 | |
| 1064 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1065 | void X86Assembler::shrl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1066 | EmitGenericShift(5, operand, shifter); |
| 1067 | } |
| 1068 | |
| 1069 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1070 | void X86Assembler::sarl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1071 | EmitGenericShift(7, reg, imm); |
| 1072 | } |
| 1073 | |
| 1074 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1075 | void X86Assembler::sarl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1076 | EmitGenericShift(7, operand, shifter); |
| 1077 | } |
| 1078 | |
| 1079 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1080 | void X86Assembler::shld(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1081 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1082 | EmitUint8(0x0F); |
| 1083 | EmitUint8(0xA5); |
| 1084 | EmitRegisterOperand(src, dst); |
| 1085 | } |
| 1086 | |
| 1087 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1088 | void X86Assembler::negl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1089 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1090 | EmitUint8(0xF7); |
| 1091 | EmitOperand(3, Operand(reg)); |
| 1092 | } |
| 1093 | |
| 1094 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1095 | void X86Assembler::notl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1096 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1097 | EmitUint8(0xF7); |
| 1098 | EmitUint8(0xD0 | reg); |
| 1099 | } |
| 1100 | |
| 1101 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1102 | void X86Assembler::enter(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1103 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1104 | EmitUint8(0xC8); |
| 1105 | CHECK(imm.is_uint16()); |
| 1106 | EmitUint8(imm.value() & 0xFF); |
| 1107 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1108 | EmitUint8(0x00); |
| 1109 | } |
| 1110 | |
| 1111 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1112 | void X86Assembler::leave() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1113 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1114 | EmitUint8(0xC9); |
| 1115 | } |
| 1116 | |
| 1117 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1118 | void X86Assembler::ret() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1119 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1120 | EmitUint8(0xC3); |
| 1121 | } |
| 1122 | |
| 1123 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1124 | void X86Assembler::ret(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1125 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1126 | EmitUint8(0xC2); |
| 1127 | CHECK(imm.is_uint16()); |
| 1128 | EmitUint8(imm.value() & 0xFF); |
| 1129 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1130 | } |
| 1131 | |
| 1132 | |
| 1133 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1134 | void X86Assembler::nop() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1135 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1136 | EmitUint8(0x90); |
| 1137 | } |
| 1138 | |
| 1139 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1140 | void X86Assembler::int3() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1141 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1142 | EmitUint8(0xCC); |
| 1143 | } |
| 1144 | |
| 1145 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1146 | void X86Assembler::hlt() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1147 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1148 | EmitUint8(0xF4); |
| 1149 | } |
| 1150 | |
| 1151 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1152 | void X86Assembler::j(Condition condition, Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1153 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1154 | if (label->IsBound()) { |
| 1155 | static const int kShortSize = 2; |
| 1156 | static const int kLongSize = 6; |
| 1157 | int offset = label->Position() - buffer_.Size(); |
| 1158 | CHECK_LE(offset, 0); |
| 1159 | if (IsInt(8, offset - kShortSize)) { |
| 1160 | EmitUint8(0x70 + condition); |
| 1161 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1162 | } else { |
| 1163 | EmitUint8(0x0F); |
| 1164 | EmitUint8(0x80 + condition); |
| 1165 | EmitInt32(offset - kLongSize); |
| 1166 | } |
| 1167 | } else { |
| 1168 | EmitUint8(0x0F); |
| 1169 | EmitUint8(0x80 + condition); |
| 1170 | EmitLabelLink(label); |
| 1171 | } |
| 1172 | } |
| 1173 | |
| 1174 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1175 | void X86Assembler::jmp(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1176 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1177 | EmitUint8(0xFF); |
| 1178 | EmitRegisterOperand(4, reg); |
| 1179 | } |
| 1180 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 1181 | void X86Assembler::jmp(const Address& address) { |
| 1182 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1183 | EmitUint8(0xFF); |
| 1184 | EmitOperand(4, address); |
| 1185 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1186 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1187 | void X86Assembler::jmp(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1188 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1189 | if (label->IsBound()) { |
| 1190 | static const int kShortSize = 2; |
| 1191 | static const int kLongSize = 5; |
| 1192 | int offset = label->Position() - buffer_.Size(); |
| 1193 | CHECK_LE(offset, 0); |
| 1194 | if (IsInt(8, offset - kShortSize)) { |
| 1195 | EmitUint8(0xEB); |
| 1196 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1197 | } else { |
| 1198 | EmitUint8(0xE9); |
| 1199 | EmitInt32(offset - kLongSize); |
| 1200 | } |
| 1201 | } else { |
| 1202 | EmitUint8(0xE9); |
| 1203 | EmitLabelLink(label); |
| 1204 | } |
| 1205 | } |
| 1206 | |
| 1207 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1208 | X86Assembler* X86Assembler::lock() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1209 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1210 | EmitUint8(0xF0); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1211 | return this; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1212 | } |
| 1213 | |
| 1214 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1215 | void X86Assembler::cmpxchgl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1216 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1217 | EmitUint8(0x0F); |
| 1218 | EmitUint8(0xB1); |
| 1219 | EmitOperand(reg, address); |
| 1220 | } |
| 1221 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1222 | void X86Assembler::mfence() { |
| 1223 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1224 | EmitUint8(0x0F); |
| 1225 | EmitUint8(0xAE); |
| 1226 | EmitUint8(0xF0); |
| 1227 | } |
| 1228 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1229 | X86Assembler* X86Assembler::fs() { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1230 | // TODO: fs is a prefix and not an instruction |
| 1231 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1232 | EmitUint8(0x64); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1233 | return this; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1234 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1235 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1236 | void X86Assembler::AddImmediate(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1237 | int value = imm.value(); |
| 1238 | if (value > 0) { |
| 1239 | if (value == 1) { |
| 1240 | incl(reg); |
| 1241 | } else if (value != 0) { |
| 1242 | addl(reg, imm); |
| 1243 | } |
| 1244 | } else if (value < 0) { |
| 1245 | value = -value; |
| 1246 | if (value == 1) { |
| 1247 | decl(reg); |
| 1248 | } else if (value != 0) { |
| 1249 | subl(reg, Immediate(value)); |
| 1250 | } |
| 1251 | } |
| 1252 | } |
| 1253 | |
| 1254 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1255 | void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1256 | // TODO: Need to have a code constants table. |
| 1257 | int64_t constant = bit_cast<int64_t, double>(value); |
| 1258 | pushl(Immediate(High32Bits(constant))); |
| 1259 | pushl(Immediate(Low32Bits(constant))); |
| 1260 | movsd(dst, Address(ESP, 0)); |
| 1261 | addl(ESP, Immediate(2 * kWordSize)); |
| 1262 | } |
| 1263 | |
| 1264 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1265 | void X86Assembler::FloatNegate(XmmRegister f) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1266 | static const struct { |
| 1267 | uint32_t a; |
| 1268 | uint32_t b; |
| 1269 | uint32_t c; |
| 1270 | uint32_t d; |
| 1271 | } float_negate_constant __attribute__((aligned(16))) = |
| 1272 | { 0x80000000, 0x00000000, 0x80000000, 0x00000000 }; |
| 1273 | xorps(f, Address::Absolute(reinterpret_cast<uword>(&float_negate_constant))); |
| 1274 | } |
| 1275 | |
| 1276 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1277 | void X86Assembler::DoubleNegate(XmmRegister d) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1278 | static const struct { |
| 1279 | uint64_t a; |
| 1280 | uint64_t b; |
| 1281 | } double_negate_constant __attribute__((aligned(16))) = |
| 1282 | {0x8000000000000000LL, 0x8000000000000000LL}; |
| 1283 | xorpd(d, Address::Absolute(reinterpret_cast<uword>(&double_negate_constant))); |
| 1284 | } |
| 1285 | |
| 1286 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1287 | void X86Assembler::DoubleAbs(XmmRegister reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1288 | static const struct { |
| 1289 | uint64_t a; |
| 1290 | uint64_t b; |
| 1291 | } double_abs_constant __attribute__((aligned(16))) = |
| 1292 | {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL}; |
| 1293 | andpd(reg, Address::Absolute(reinterpret_cast<uword>(&double_abs_constant))); |
| 1294 | } |
| 1295 | |
| 1296 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1297 | void X86Assembler::Align(int alignment, int offset) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1298 | CHECK(IsPowerOfTwo(alignment)); |
| 1299 | // Emit nop instruction until the real position is aligned. |
| 1300 | while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) { |
| 1301 | nop(); |
| 1302 | } |
| 1303 | } |
| 1304 | |
| 1305 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1306 | void X86Assembler::Bind(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1307 | int bound = buffer_.Size(); |
| 1308 | CHECK(!label->IsBound()); // Labels can only be bound once. |
| 1309 | while (label->IsLinked()) { |
| 1310 | int position = label->LinkPosition(); |
| 1311 | int next = buffer_.Load<int32_t>(position); |
| 1312 | buffer_.Store<int32_t>(position, bound - (position + 4)); |
| 1313 | label->position_ = next; |
| 1314 | } |
| 1315 | label->BindTo(bound); |
| 1316 | } |
| 1317 | |
| 1318 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1319 | void X86Assembler::Stop(const char* message) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1320 | // Emit the message address as immediate operand in the test rax instruction, |
| 1321 | // followed by the int3 instruction. |
| 1322 | // Execution can be resumed with the 'cont' command in gdb. |
| 1323 | testl(EAX, Immediate(reinterpret_cast<int32_t>(message))); |
| 1324 | int3(); |
| 1325 | } |
| 1326 | |
| 1327 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1328 | void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) { |
| 1329 | CHECK_GE(reg_or_opcode, 0); |
| 1330 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1331 | const int length = operand.length_; |
| 1332 | CHECK_GT(length, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1333 | // Emit the ModRM byte updated with the given reg value. |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1334 | CHECK_EQ(operand.encoding_[0] & 0x38, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1335 | EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1336 | // Emit the rest of the encoded operand. |
| 1337 | for (int i = 1; i < length; i++) { |
| 1338 | EmitUint8(operand.encoding_[i]); |
| 1339 | } |
| 1340 | } |
| 1341 | |
| 1342 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1343 | void X86Assembler::EmitImmediate(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1344 | EmitInt32(imm.value()); |
| 1345 | } |
| 1346 | |
| 1347 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1348 | void X86Assembler::EmitComplex(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1349 | const Operand& operand, |
| 1350 | const Immediate& immediate) { |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1351 | CHECK_GE(reg_or_opcode, 0); |
| 1352 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1353 | if (immediate.is_int8()) { |
| 1354 | // Use sign-extended 8-bit immediate. |
| 1355 | EmitUint8(0x83); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1356 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1357 | EmitUint8(immediate.value() & 0xFF); |
| 1358 | } else if (operand.IsRegister(EAX)) { |
| 1359 | // Use short form if the destination is eax. |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1360 | EmitUint8(0x05 + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1361 | EmitImmediate(immediate); |
| 1362 | } else { |
| 1363 | EmitUint8(0x81); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1364 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1365 | EmitImmediate(immediate); |
| 1366 | } |
| 1367 | } |
| 1368 | |
| 1369 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1370 | void X86Assembler::EmitLabel(Label* label, int instruction_size) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1371 | if (label->IsBound()) { |
| 1372 | int offset = label->Position() - buffer_.Size(); |
| 1373 | CHECK_LE(offset, 0); |
| 1374 | EmitInt32(offset - instruction_size); |
| 1375 | } else { |
| 1376 | EmitLabelLink(label); |
| 1377 | } |
| 1378 | } |
| 1379 | |
| 1380 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1381 | void X86Assembler::EmitLabelLink(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1382 | CHECK(!label->IsBound()); |
| 1383 | int position = buffer_.Size(); |
| 1384 | EmitInt32(label->position_); |
| 1385 | label->LinkTo(position); |
| 1386 | } |
| 1387 | |
| 1388 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1389 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1390 | Register reg, |
| 1391 | const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1392 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1393 | CHECK(imm.is_int8()); |
| 1394 | if (imm.value() == 1) { |
| 1395 | EmitUint8(0xD1); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1396 | EmitOperand(reg_or_opcode, Operand(reg)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1397 | } else { |
| 1398 | EmitUint8(0xC1); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1399 | EmitOperand(reg_or_opcode, Operand(reg)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1400 | EmitUint8(imm.value() & 0xFF); |
| 1401 | } |
| 1402 | } |
| 1403 | |
| 1404 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1405 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1406 | Register operand, |
| 1407 | Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1408 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1409 | CHECK_EQ(shifter, ECX); |
| 1410 | EmitUint8(0xD3); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1411 | EmitOperand(reg_or_opcode, Operand(operand)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1412 | } |
| 1413 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1414 | void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg, |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1415 | const std::vector<ManagedRegister>& spill_regs, |
| 1416 | const std::vector<ManagedRegister>& entry_spills) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1417 | CHECK_ALIGNED(frame_size, kStackAlignment); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1418 | for (int i = spill_regs.size() - 1; i >= 0; --i) { |
| 1419 | pushl(spill_regs.at(i).AsX86().AsCpuRegister()); |
| 1420 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1421 | // return address then method on stack |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1422 | addl(ESP, Immediate(-frame_size + (spill_regs.size() * kPointerSize) + |
| 1423 | kPointerSize /*method*/ + kPointerSize /*return address*/)); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1424 | pushl(method_reg.AsX86().AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1425 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
| 1426 | movl(Address(ESP, frame_size + kPointerSize + (i * kPointerSize)), |
| 1427 | entry_spills.at(i).AsX86().AsCpuRegister()); |
| 1428 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1429 | } |
| 1430 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1431 | void X86Assembler::RemoveFrame(size_t frame_size, |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1432 | const std::vector<ManagedRegister>& spill_regs) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1433 | CHECK_ALIGNED(frame_size, kStackAlignment); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1434 | addl(ESP, Immediate(frame_size - (spill_regs.size() * kPointerSize) - kPointerSize)); |
| 1435 | for (size_t i = 0; i < spill_regs.size(); ++i) { |
| 1436 | popl(spill_regs.at(i).AsX86().AsCpuRegister()); |
| 1437 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1438 | ret(); |
| 1439 | } |
| 1440 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1441 | void X86Assembler::IncreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1442 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1443 | addl(ESP, Immediate(-adjust)); |
| 1444 | } |
| 1445 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1446 | void X86Assembler::DecreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1447 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1448 | addl(ESP, Immediate(adjust)); |
| 1449 | } |
| 1450 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1451 | void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) { |
| 1452 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1453 | if (src.IsNoRegister()) { |
| 1454 | CHECK_EQ(0u, size); |
| 1455 | } else if (src.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1456 | CHECK_EQ(4u, size); |
| 1457 | movl(Address(ESP, offs), src.AsCpuRegister()); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1458 | } else if (src.IsRegisterPair()) { |
| 1459 | CHECK_EQ(8u, size); |
| 1460 | movl(Address(ESP, offs), src.AsRegisterPairLow()); |
| 1461 | movl(Address(ESP, FrameOffset(offs.Int32Value()+4)), |
| 1462 | src.AsRegisterPairHigh()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1463 | } else if (src.IsX87Register()) { |
| 1464 | if (size == 4) { |
| 1465 | fstps(Address(ESP, offs)); |
| 1466 | } else { |
| 1467 | fstpl(Address(ESP, offs)); |
| 1468 | } |
| 1469 | } else { |
| 1470 | CHECK(src.IsXmmRegister()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1471 | if (size == 4) { |
| 1472 | movss(Address(ESP, offs), src.AsXmmRegister()); |
| 1473 | } else { |
| 1474 | movsd(Address(ESP, offs), src.AsXmmRegister()); |
| 1475 | } |
| 1476 | } |
| 1477 | } |
| 1478 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1479 | void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 1480 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1481 | CHECK(src.IsCpuRegister()); |
| 1482 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1483 | } |
| 1484 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1485 | void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 1486 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1487 | CHECK(src.IsCpuRegister()); |
| 1488 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1489 | } |
| 1490 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1491 | void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 1492 | ManagedRegister) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1493 | movl(Address(ESP, dest), Immediate(imm)); |
| 1494 | } |
| 1495 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1496 | void X86Assembler::StoreImmediateToThread(ThreadOffset dest, uint32_t imm, |
| 1497 | ManagedRegister) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1498 | fs()->movl(Address::Absolute(dest), Immediate(imm)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1499 | } |
| 1500 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1501 | void X86Assembler::StoreStackOffsetToThread(ThreadOffset thr_offs, |
| 1502 | FrameOffset fr_offs, |
| 1503 | ManagedRegister mscratch) { |
| 1504 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1505 | CHECK(scratch.IsCpuRegister()); |
| 1506 | leal(scratch.AsCpuRegister(), Address(ESP, fr_offs)); |
| 1507 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1508 | } |
| 1509 | |
| 1510 | void X86Assembler::StoreStackPointerToThread(ThreadOffset thr_offs) { |
| 1511 | fs()->movl(Address::Absolute(thr_offs), ESP); |
| 1512 | } |
| 1513 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1514 | void X86Assembler::StoreLabelToThread(ThreadOffset thr_offs, Label* lbl) { |
| 1515 | fs()->movl(Address::Absolute(thr_offs), lbl); |
| 1516 | } |
| 1517 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1518 | void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/, |
| 1519 | FrameOffset /*in_off*/, ManagedRegister /*scratch*/) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1520 | UNIMPLEMENTED(FATAL); // this case only currently exists for ARM |
| 1521 | } |
| 1522 | |
| 1523 | void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) { |
| 1524 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1525 | if (dest.IsNoRegister()) { |
| 1526 | CHECK_EQ(0u, size); |
| 1527 | } else if (dest.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1528 | CHECK_EQ(4u, size); |
| 1529 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1530 | } else if (dest.IsRegisterPair()) { |
| 1531 | CHECK_EQ(8u, size); |
| 1532 | movl(dest.AsRegisterPairLow(), Address(ESP, src)); |
| 1533 | movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4))); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1534 | } else if (dest.IsX87Register()) { |
| 1535 | if (size == 4) { |
| 1536 | flds(Address(ESP, src)); |
| 1537 | } else { |
| 1538 | fldl(Address(ESP, src)); |
| 1539 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1540 | } else { |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1541 | CHECK(dest.IsXmmRegister()); |
| 1542 | if (size == 4) { |
| 1543 | movss(dest.AsXmmRegister(), Address(ESP, src)); |
| 1544 | } else { |
| 1545 | movsd(dest.AsXmmRegister(), Address(ESP, src)); |
| 1546 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1547 | } |
| 1548 | } |
| 1549 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1550 | void X86Assembler::Load(ManagedRegister mdest, ThreadOffset src, size_t size) { |
| 1551 | X86ManagedRegister dest = mdest.AsX86(); |
| 1552 | if (dest.IsNoRegister()) { |
| 1553 | CHECK_EQ(0u, size); |
| 1554 | } else if (dest.IsCpuRegister()) { |
| 1555 | CHECK_EQ(4u, size); |
| 1556 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(src)); |
| 1557 | } else if (dest.IsRegisterPair()) { |
| 1558 | CHECK_EQ(8u, size); |
| 1559 | fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src)); |
| 1560 | fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset(src.Int32Value()+4))); |
| 1561 | } else if (dest.IsX87Register()) { |
| 1562 | if (size == 4) { |
| 1563 | fs()->flds(Address::Absolute(src)); |
| 1564 | } else { |
| 1565 | fs()->fldl(Address::Absolute(src)); |
| 1566 | } |
| 1567 | } else { |
| 1568 | CHECK(dest.IsXmmRegister()); |
| 1569 | if (size == 4) { |
| 1570 | fs()->movss(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1571 | } else { |
| 1572 | fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1573 | } |
| 1574 | } |
| 1575 | } |
| 1576 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1577 | void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
| 1578 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1579 | CHECK(dest.IsCpuRegister()); |
| 1580 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
| 1581 | } |
| 1582 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1583 | void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, |
| 1584 | MemberOffset offs) { |
| 1585 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1586 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1587 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1588 | } |
| 1589 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1590 | void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, |
| 1591 | Offset offs) { |
| 1592 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1593 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1594 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1595 | } |
| 1596 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1597 | void X86Assembler::LoadRawPtrFromThread(ManagedRegister mdest, |
| 1598 | ThreadOffset offs) { |
| 1599 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1600 | CHECK(dest.IsCpuRegister()); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1601 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1602 | } |
| 1603 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 1604 | void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) { |
| 1605 | X86ManagedRegister reg = mreg.AsX86(); |
| 1606 | CHECK(size == 1 || size == 2) << size; |
| 1607 | CHECK(reg.IsCpuRegister()) << reg; |
| 1608 | if (size == 1) { |
| 1609 | movsxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 1610 | } else { |
| 1611 | movsxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 1612 | } |
| 1613 | } |
| 1614 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 1615 | void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) { |
| 1616 | X86ManagedRegister reg = mreg.AsX86(); |
| 1617 | CHECK(size == 1 || size == 2) << size; |
| 1618 | CHECK(reg.IsCpuRegister()) << reg; |
| 1619 | if (size == 1) { |
| 1620 | movzxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 1621 | } else { |
| 1622 | movzxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 1623 | } |
| 1624 | } |
| 1625 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1626 | void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1627 | X86ManagedRegister dest = mdest.AsX86(); |
| 1628 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1629 | if (!dest.Equals(src)) { |
| 1630 | if (dest.IsCpuRegister() && src.IsCpuRegister()) { |
| 1631 | movl(dest.AsCpuRegister(), src.AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1632 | } else if (src.IsX87Register() && dest.IsXmmRegister()) { |
| 1633 | // Pass via stack and pop X87 register |
| 1634 | subl(ESP, Immediate(16)); |
| 1635 | if (size == 4) { |
| 1636 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1637 | fstps(Address(ESP, 0)); |
| 1638 | movss(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1639 | } else { |
| 1640 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1641 | fstpl(Address(ESP, 0)); |
| 1642 | movsd(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1643 | } |
| 1644 | addl(ESP, Immediate(16)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1645 | } else { |
| 1646 | // TODO: x87, SSE |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1647 | UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1648 | } |
| 1649 | } |
| 1650 | } |
| 1651 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1652 | void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src, |
| 1653 | ManagedRegister mscratch) { |
| 1654 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1655 | CHECK(scratch.IsCpuRegister()); |
| 1656 | movl(scratch.AsCpuRegister(), Address(ESP, src)); |
| 1657 | movl(Address(ESP, dest), scratch.AsCpuRegister()); |
| 1658 | } |
| 1659 | |
| 1660 | void X86Assembler::CopyRawPtrFromThread(FrameOffset fr_offs, |
| 1661 | ThreadOffset thr_offs, |
| 1662 | ManagedRegister mscratch) { |
| 1663 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1664 | CHECK(scratch.IsCpuRegister()); |
| 1665 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs)); |
| 1666 | Store(fr_offs, scratch, 4); |
| 1667 | } |
| 1668 | |
| 1669 | void X86Assembler::CopyRawPtrToThread(ThreadOffset thr_offs, |
| 1670 | FrameOffset fr_offs, |
| 1671 | ManagedRegister mscratch) { |
| 1672 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1673 | CHECK(scratch.IsCpuRegister()); |
| 1674 | Load(scratch, fr_offs, 4); |
| 1675 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1676 | } |
| 1677 | |
| 1678 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src, |
| 1679 | ManagedRegister mscratch, |
| 1680 | size_t size) { |
| 1681 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1682 | if (scratch.IsCpuRegister() && size == 8) { |
| 1683 | Load(scratch, src, 4); |
| 1684 | Store(dest, scratch, 4); |
| 1685 | Load(scratch, FrameOffset(src.Int32Value() + 4), 4); |
| 1686 | Store(FrameOffset(dest.Int32Value() + 4), scratch, 4); |
| 1687 | } else { |
| 1688 | Load(scratch, src, size); |
| 1689 | Store(dest, scratch, size); |
| 1690 | } |
| 1691 | } |
| 1692 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1693 | void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/, |
| 1694 | ManagedRegister /*scratch*/, size_t /*size*/) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1695 | UNIMPLEMENTED(FATAL); |
| 1696 | } |
| 1697 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1698 | void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
| 1699 | ManagedRegister scratch, size_t size) { |
| 1700 | CHECK(scratch.IsNoRegister()); |
| 1701 | CHECK_EQ(size, 4u); |
| 1702 | pushl(Address(ESP, src)); |
| 1703 | popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset)); |
| 1704 | } |
| 1705 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1706 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, |
| 1707 | ManagedRegister mscratch, size_t size) { |
| 1708 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1709 | CHECK_EQ(size, 4u); |
| 1710 | movl(scratch, Address(ESP, src_base)); |
| 1711 | movl(scratch, Address(scratch, src_offset)); |
| 1712 | movl(Address(ESP, dest), scratch); |
| 1713 | } |
| 1714 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1715 | void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset, |
| 1716 | ManagedRegister src, Offset src_offset, |
| 1717 | ManagedRegister scratch, size_t size) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1718 | CHECK_EQ(size, 4u); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1719 | CHECK(scratch.IsNoRegister()); |
| 1720 | pushl(Address(src.AsX86().AsCpuRegister(), src_offset)); |
| 1721 | popl(Address(dest.AsX86().AsCpuRegister(), dest_offset)); |
| 1722 | } |
| 1723 | |
| 1724 | void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 1725 | ManagedRegister mscratch, size_t size) { |
| 1726 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1727 | CHECK_EQ(size, 4u); |
| 1728 | CHECK_EQ(dest.Int32Value(), src.Int32Value()); |
| 1729 | movl(scratch, Address(ESP, src)); |
| 1730 | pushl(Address(scratch, src_offset)); |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1731 | popl(Address(scratch, dest_offset)); |
| 1732 | } |
| 1733 | |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1734 | void X86Assembler::MemoryBarrier(ManagedRegister) { |
| 1735 | #if ANDROID_SMP != 0 |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1736 | mfence(); |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1737 | #endif |
| 1738 | } |
| 1739 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1740 | void X86Assembler::CreateSirtEntry(ManagedRegister mout_reg, |
| 1741 | FrameOffset sirt_offset, |
| 1742 | ManagedRegister min_reg, bool null_allowed) { |
| 1743 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 1744 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1745 | CHECK(in_reg.IsCpuRegister()); |
| 1746 | CHECK(out_reg.IsCpuRegister()); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1747 | VerifyObject(in_reg, null_allowed); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1748 | if (null_allowed) { |
| 1749 | Label null_arg; |
| 1750 | if (!out_reg.Equals(in_reg)) { |
| 1751 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 1752 | } |
| 1753 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1754 | j(kZero, &null_arg); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1755 | leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1756 | Bind(&null_arg); |
| 1757 | } else { |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1758 | leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1759 | } |
| 1760 | } |
| 1761 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1762 | void X86Assembler::CreateSirtEntry(FrameOffset out_off, |
| 1763 | FrameOffset sirt_offset, |
| 1764 | ManagedRegister mscratch, |
| 1765 | bool null_allowed) { |
| 1766 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1767 | CHECK(scratch.IsCpuRegister()); |
| 1768 | if (null_allowed) { |
| 1769 | Label null_arg; |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1770 | movl(scratch.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1771 | testl(scratch.AsCpuRegister(), scratch.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1772 | j(kZero, &null_arg); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1773 | leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1774 | Bind(&null_arg); |
| 1775 | } else { |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1776 | leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1777 | } |
| 1778 | Store(out_off, scratch, 4); |
| 1779 | } |
| 1780 | |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1781 | // Given a SIRT entry, load the associated reference. |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1782 | void X86Assembler::LoadReferenceFromSirt(ManagedRegister mout_reg, |
| 1783 | ManagedRegister min_reg) { |
| 1784 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 1785 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1786 | CHECK(out_reg.IsCpuRegister()); |
| 1787 | CHECK(in_reg.IsCpuRegister()); |
| 1788 | Label null_arg; |
| 1789 | if (!out_reg.Equals(in_reg)) { |
| 1790 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 1791 | } |
| 1792 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1793 | j(kZero, &null_arg); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1794 | movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0)); |
| 1795 | Bind(&null_arg); |
| 1796 | } |
| 1797 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1798 | void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1799 | // TODO: not validating references |
| 1800 | } |
| 1801 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1802 | void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1803 | // TODO: not validating references |
| 1804 | } |
| 1805 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1806 | void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) { |
| 1807 | X86ManagedRegister base = mbase.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1808 | CHECK(base.IsCpuRegister()); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1809 | call(Address(base.AsCpuRegister(), offset.Int32Value())); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1810 | // TODO: place reference map on call |
| 1811 | } |
| 1812 | |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1813 | void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) { |
| 1814 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1815 | movl(scratch, Address(ESP, base)); |
| 1816 | call(Address(scratch, offset)); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 1817 | } |
| 1818 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1819 | void X86Assembler::Call(ThreadOffset offset, ManagedRegister /*mscratch*/) { |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1820 | fs()->call(Address::Absolute(offset)); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1821 | } |
| 1822 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1823 | void X86Assembler::GetCurrentThread(ManagedRegister tr) { |
| 1824 | fs()->movl(tr.AsX86().AsCpuRegister(), |
| 1825 | Address::Absolute(Thread::SelfOffset())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1826 | } |
| 1827 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1828 | void X86Assembler::GetCurrentThread(FrameOffset offset, |
| 1829 | ManagedRegister mscratch) { |
| 1830 | X86ManagedRegister scratch = mscratch.AsX86(); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1831 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset())); |
| 1832 | movl(Address(ESP, offset), scratch.AsCpuRegister()); |
| 1833 | } |
| 1834 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 1835 | void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) { |
| 1836 | X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1837 | buffer_.EnqueueSlowPath(slow); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1838 | fs()->cmpl(Address::Absolute(Thread::ExceptionOffset()), Immediate(0)); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1839 | j(kNotEqual, slow->Entry()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1840 | } |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1841 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1842 | void X86ExceptionSlowPath::Emit(Assembler *sasm) { |
| 1843 | X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1844 | #define __ sp_asm-> |
| 1845 | __ Bind(&entry_); |
Elliott Hughes | 20cde90 | 2011-10-04 17:37:27 -0700 | [diff] [blame] | 1846 | // Note: the return value is dead |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 1847 | if (stack_adjust_ != 0) { // Fix up the frame. |
| 1848 | __ DecreaseFrameSize(stack_adjust_); |
| 1849 | } |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1850 | // Pass exception as argument in EAX |
| 1851 | __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset())); |
Ian Rogers | 57b86d4 | 2012-03-27 16:05:41 -0700 | [diff] [blame] | 1852 | __ fs()->call(Address::Absolute(ENTRYPOINT_OFFSET(pDeliverException))); |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1853 | // this call should never return |
| 1854 | __ int3(); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1855 | #undef __ |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1856 | } |
| 1857 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1858 | } // namespace x86 |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1859 | } // namespace art |