blob: 0fa8e0086ce1c2f7b26e9eb1ef5b8ba7078b5a46 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers166db042013-07-26 12:05:57 -070017#ifndef ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_
18#define ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070019
Ian Rogers0d666d82011-08-14 16:03:46 -070020#include <vector>
Elliott Hughes76160052012-12-12 16:31:20 -080021#include "base/macros.h"
Elliott Hughes0f3c5532012-03-30 14:51:51 -070022#include "constants_x86.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070023#include "globals.h"
Ian Rogers2c8f6532011-09-02 17:16:34 -070024#include "managed_register_x86.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070025#include "offsets.h"
Ian Rogers166db042013-07-26 12:05:57 -070026#include "utils/assembler.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070027#include "utils.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070028
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070029namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070030namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070031
32class Immediate {
33 public:
34 explicit Immediate(int32_t value) : value_(value) {}
35
36 int32_t value() const { return value_; }
37
38 bool is_int8() const { return IsInt(8, value_); }
39 bool is_uint8() const { return IsUint(8, value_); }
40 bool is_uint16() const { return IsUint(16, value_); }
41
42 private:
43 const int32_t value_;
44
45 DISALLOW_COPY_AND_ASSIGN(Immediate);
46};
47
48
49class Operand {
50 public:
51 uint8_t mod() const {
52 return (encoding_at(0) >> 6) & 3;
53 }
54
55 Register rm() const {
56 return static_cast<Register>(encoding_at(0) & 7);
57 }
58
59 ScaleFactor scale() const {
60 return static_cast<ScaleFactor>((encoding_at(1) >> 6) & 3);
61 }
62
63 Register index() const {
64 return static_cast<Register>((encoding_at(1) >> 3) & 7);
65 }
66
67 Register base() const {
68 return static_cast<Register>(encoding_at(1) & 7);
69 }
70
71 int8_t disp8() const {
72 CHECK_GE(length_, 2);
73 return static_cast<int8_t>(encoding_[length_ - 1]);
74 }
75
76 int32_t disp32() const {
77 CHECK_GE(length_, 5);
78 int32_t value;
79 memcpy(&value, &encoding_[length_ - 4], sizeof(value));
80 return value;
81 }
82
83 bool IsRegister(Register reg) const {
84 return ((encoding_[0] & 0xF8) == 0xC0) // Addressing mode is register only.
85 && ((encoding_[0] & 0x07) == reg); // Register codes match.
86 }
87
88 protected:
89 // Operand can be sub classed (e.g: Address).
90 Operand() : length_(0) { }
91
92 void SetModRM(int mod, Register rm) {
93 CHECK_EQ(mod & ~3, 0);
94 encoding_[0] = (mod << 6) | rm;
95 length_ = 1;
96 }
97
98 void SetSIB(ScaleFactor scale, Register index, Register base) {
99 CHECK_EQ(length_, 1);
100 CHECK_EQ(scale & ~3, 0);
101 encoding_[1] = (scale << 6) | (index << 3) | base;
102 length_ = 2;
103 }
104
105 void SetDisp8(int8_t disp) {
106 CHECK(length_ == 1 || length_ == 2);
107 encoding_[length_++] = static_cast<uint8_t>(disp);
108 }
109
110 void SetDisp32(int32_t disp) {
111 CHECK(length_ == 1 || length_ == 2);
112 int disp_size = sizeof(disp);
113 memmove(&encoding_[length_], &disp, disp_size);
114 length_ += disp_size;
115 }
116
117 private:
118 byte length_;
119 byte encoding_[6];
120 byte padding_;
121
122 explicit Operand(Register reg) { SetModRM(3, reg); }
123
124 // Get the operand encoding byte at the given index.
125 uint8_t encoding_at(int index) const {
126 CHECK_GE(index, 0);
127 CHECK_LT(index, length_);
128 return encoding_[index];
129 }
130
Ian Rogers2c8f6532011-09-02 17:16:34 -0700131 friend class X86Assembler;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700132
133 DISALLOW_COPY_AND_ASSIGN(Operand);
134};
135
136
137class Address : public Operand {
138 public:
139 Address(Register base, int32_t disp) {
Ian Rogersb033c752011-07-20 12:22:35 -0700140 Init(base, disp);
141 }
142
Ian Rogersa04d3972011-08-17 11:33:44 -0700143 Address(Register base, Offset disp) {
144 Init(base, disp.Int32Value());
145 }
146
Ian Rogersb033c752011-07-20 12:22:35 -0700147 Address(Register base, FrameOffset disp) {
148 CHECK_EQ(base, ESP);
149 Init(ESP, disp.Int32Value());
150 }
151
152 Address(Register base, MemberOffset disp) {
153 Init(base, disp.Int32Value());
154 }
155
156 void Init(Register base, int32_t disp) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700157 if (disp == 0 && base != EBP) {
158 SetModRM(0, base);
159 if (base == ESP) SetSIB(TIMES_1, ESP, base);
160 } else if (disp >= -128 && disp <= 127) {
161 SetModRM(1, base);
162 if (base == ESP) SetSIB(TIMES_1, ESP, base);
163 SetDisp8(disp);
164 } else {
165 SetModRM(2, base);
166 if (base == ESP) SetSIB(TIMES_1, ESP, base);
167 SetDisp32(disp);
168 }
169 }
170
Ian Rogersb033c752011-07-20 12:22:35 -0700171
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700172 Address(Register index, ScaleFactor scale, int32_t disp) {
173 CHECK_NE(index, ESP); // Illegal addressing mode.
174 SetModRM(0, ESP);
175 SetSIB(scale, index, EBP);
176 SetDisp32(disp);
177 }
178
179 Address(Register base, Register index, ScaleFactor scale, int32_t disp) {
180 CHECK_NE(index, ESP); // Illegal addressing mode.
181 if (disp == 0 && base != EBP) {
182 SetModRM(0, ESP);
183 SetSIB(scale, index, base);
184 } else if (disp >= -128 && disp <= 127) {
185 SetModRM(1, ESP);
186 SetSIB(scale, index, base);
187 SetDisp8(disp);
188 } else {
189 SetModRM(2, ESP);
190 SetSIB(scale, index, base);
191 SetDisp32(disp);
192 }
193 }
194
Carl Shapiro69759ea2011-07-21 18:13:35 -0700195 static Address Absolute(uword addr) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700196 Address result;
197 result.SetModRM(0, EBP);
198 result.SetDisp32(addr);
199 return result;
200 }
201
Ian Rogersb033c752011-07-20 12:22:35 -0700202 static Address Absolute(ThreadOffset addr) {
203 return Absolute(addr.Int32Value());
204 }
205
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700206 private:
207 Address() {}
208
209 DISALLOW_COPY_AND_ASSIGN(Address);
210};
211
212
Ian Rogers2c8f6532011-09-02 17:16:34 -0700213class X86Assembler : public Assembler {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700214 public:
Ian Rogers2c8f6532011-09-02 17:16:34 -0700215 X86Assembler() {}
216 virtual ~X86Assembler() {}
buzbeec143c552011-08-20 17:38:58 -0700217
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700218 /*
219 * Emit Machine Instructions.
220 */
221 void call(Register reg);
222 void call(const Address& address);
223 void call(Label* label);
224
225 void pushl(Register reg);
226 void pushl(const Address& address);
227 void pushl(const Immediate& imm);
228
229 void popl(Register reg);
230 void popl(const Address& address);
231
232 void movl(Register dst, const Immediate& src);
233 void movl(Register dst, Register src);
234
235 void movl(Register dst, const Address& src);
236 void movl(const Address& dst, Register src);
237 void movl(const Address& dst, const Immediate& imm);
Ian Rogersbdb03912011-09-14 00:55:44 -0700238 void movl(const Address& dst, Label* lbl);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700239
240 void movzxb(Register dst, ByteRegister src);
241 void movzxb(Register dst, const Address& src);
242 void movsxb(Register dst, ByteRegister src);
243 void movsxb(Register dst, const Address& src);
244 void movb(Register dst, const Address& src);
245 void movb(const Address& dst, ByteRegister src);
246 void movb(const Address& dst, const Immediate& imm);
247
248 void movzxw(Register dst, Register src);
249 void movzxw(Register dst, const Address& src);
250 void movsxw(Register dst, Register src);
251 void movsxw(Register dst, const Address& src);
252 void movw(Register dst, const Address& src);
253 void movw(const Address& dst, Register src);
254
255 void leal(Register dst, const Address& src);
256
Ian Rogersb033c752011-07-20 12:22:35 -0700257 void cmovl(Condition condition, Register dst, Register src);
258
259 void setb(Condition condition, Register dst);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700260
261 void movss(XmmRegister dst, const Address& src);
262 void movss(const Address& dst, XmmRegister src);
263 void movss(XmmRegister dst, XmmRegister src);
264
265 void movd(XmmRegister dst, Register src);
266 void movd(Register dst, XmmRegister src);
267
268 void addss(XmmRegister dst, XmmRegister src);
269 void addss(XmmRegister dst, const Address& src);
270 void subss(XmmRegister dst, XmmRegister src);
271 void subss(XmmRegister dst, const Address& src);
272 void mulss(XmmRegister dst, XmmRegister src);
273 void mulss(XmmRegister dst, const Address& src);
274 void divss(XmmRegister dst, XmmRegister src);
275 void divss(XmmRegister dst, const Address& src);
276
277 void movsd(XmmRegister dst, const Address& src);
278 void movsd(const Address& dst, XmmRegister src);
279 void movsd(XmmRegister dst, XmmRegister src);
280
281 void addsd(XmmRegister dst, XmmRegister src);
282 void addsd(XmmRegister dst, const Address& src);
283 void subsd(XmmRegister dst, XmmRegister src);
284 void subsd(XmmRegister dst, const Address& src);
285 void mulsd(XmmRegister dst, XmmRegister src);
286 void mulsd(XmmRegister dst, const Address& src);
287 void divsd(XmmRegister dst, XmmRegister src);
288 void divsd(XmmRegister dst, const Address& src);
289
290 void cvtsi2ss(XmmRegister dst, Register src);
291 void cvtsi2sd(XmmRegister dst, Register src);
292
293 void cvtss2si(Register dst, XmmRegister src);
294 void cvtss2sd(XmmRegister dst, XmmRegister src);
295
296 void cvtsd2si(Register dst, XmmRegister src);
297 void cvtsd2ss(XmmRegister dst, XmmRegister src);
298
299 void cvttss2si(Register dst, XmmRegister src);
300 void cvttsd2si(Register dst, XmmRegister src);
301
302 void cvtdq2pd(XmmRegister dst, XmmRegister src);
303
304 void comiss(XmmRegister a, XmmRegister b);
305 void comisd(XmmRegister a, XmmRegister b);
306
307 void sqrtsd(XmmRegister dst, XmmRegister src);
308 void sqrtss(XmmRegister dst, XmmRegister src);
309
310 void xorpd(XmmRegister dst, const Address& src);
311 void xorpd(XmmRegister dst, XmmRegister src);
312 void xorps(XmmRegister dst, const Address& src);
313 void xorps(XmmRegister dst, XmmRegister src);
314
315 void andpd(XmmRegister dst, const Address& src);
316
317 void flds(const Address& src);
318 void fstps(const Address& dst);
319
320 void fldl(const Address& src);
321 void fstpl(const Address& dst);
322
323 void fnstcw(const Address& dst);
324 void fldcw(const Address& src);
325
326 void fistpl(const Address& dst);
327 void fistps(const Address& dst);
328 void fildl(const Address& src);
329
330 void fincstp();
331 void ffree(const Immediate& index);
332
333 void fsin();
334 void fcos();
335 void fptan();
336
337 void xchgl(Register dst, Register src);
Ian Rogers7caad772012-03-30 01:07:54 -0700338 void xchgl(Register reg, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700339
340 void cmpl(Register reg, const Immediate& imm);
341 void cmpl(Register reg0, Register reg1);
342 void cmpl(Register reg, const Address& address);
343
344 void cmpl(const Address& address, Register reg);
345 void cmpl(const Address& address, const Immediate& imm);
346
347 void testl(Register reg1, Register reg2);
348 void testl(Register reg, const Immediate& imm);
349
350 void andl(Register dst, const Immediate& imm);
351 void andl(Register dst, Register src);
352
353 void orl(Register dst, const Immediate& imm);
354 void orl(Register dst, Register src);
355
356 void xorl(Register dst, Register src);
357
358 void addl(Register dst, Register src);
359 void addl(Register reg, const Immediate& imm);
360 void addl(Register reg, const Address& address);
361
362 void addl(const Address& address, Register reg);
363 void addl(const Address& address, const Immediate& imm);
364
365 void adcl(Register dst, Register src);
366 void adcl(Register reg, const Immediate& imm);
367 void adcl(Register dst, const Address& address);
368
369 void subl(Register dst, Register src);
370 void subl(Register reg, const Immediate& imm);
371 void subl(Register reg, const Address& address);
372
373 void cdq();
374
375 void idivl(Register reg);
376
377 void imull(Register dst, Register src);
378 void imull(Register reg, const Immediate& imm);
379 void imull(Register reg, const Address& address);
380
381 void imull(Register reg);
382 void imull(const Address& address);
383
384 void mull(Register reg);
385 void mull(const Address& address);
386
387 void sbbl(Register dst, Register src);
388 void sbbl(Register reg, const Immediate& imm);
389 void sbbl(Register reg, const Address& address);
390
391 void incl(Register reg);
392 void incl(const Address& address);
393
394 void decl(Register reg);
395 void decl(const Address& address);
396
397 void shll(Register reg, const Immediate& imm);
398 void shll(Register operand, Register shifter);
399 void shrl(Register reg, const Immediate& imm);
400 void shrl(Register operand, Register shifter);
401 void sarl(Register reg, const Immediate& imm);
402 void sarl(Register operand, Register shifter);
403 void shld(Register dst, Register src);
404
405 void negl(Register reg);
406 void notl(Register reg);
407
408 void enter(const Immediate& imm);
409 void leave();
410
411 void ret();
412 void ret(const Immediate& imm);
413
414 void nop();
415 void int3();
416 void hlt();
417
418 void j(Condition condition, Label* label);
419
420 void jmp(Register reg);
Ian Rogers7caad772012-03-30 01:07:54 -0700421 void jmp(const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700422 void jmp(Label* label);
423
Ian Rogers2c8f6532011-09-02 17:16:34 -0700424 X86Assembler* lock();
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700425 void cmpxchgl(const Address& address, Register reg);
426
Elliott Hughes79ab9e32012-03-12 15:41:35 -0700427 void mfence();
428
Ian Rogers2c8f6532011-09-02 17:16:34 -0700429 X86Assembler* fs();
Ian Rogersb033c752011-07-20 12:22:35 -0700430
431 //
432 // Macros for High-level operations.
433 //
434
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700435 void AddImmediate(Register reg, const Immediate& imm);
436
437 void LoadDoubleConstant(XmmRegister dst, double value);
438
439 void DoubleNegate(XmmRegister d);
440 void FloatNegate(XmmRegister f);
441
442 void DoubleAbs(XmmRegister reg);
443
444 void LockCmpxchgl(const Address& address, Register reg) {
Ian Rogers0d666d82011-08-14 16:03:46 -0700445 lock()->cmpxchgl(address, reg);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700446 }
447
Ian Rogersb033c752011-07-20 12:22:35 -0700448 //
449 // Misc. functionality
450 //
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700451 int PreferredLoopAlignment() { return 16; }
452 void Align(int alignment, int offset);
453 void Bind(Label* label);
454
Ian Rogers2c8f6532011-09-02 17:16:34 -0700455 //
456 // Overridden common assembler high-level functionality
457 //
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700458
Ian Rogers2c8f6532011-09-02 17:16:34 -0700459 // Emit code that will create an activation on the stack
460 virtual void BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -0800461 const std::vector<ManagedRegister>& callee_save_regs,
462 const std::vector<ManagedRegister>& entry_spills);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700463
464 // Emit code that will remove an activation from the stack
465 virtual void RemoveFrame(size_t frame_size,
Ian Rogersbdb03912011-09-14 00:55:44 -0700466 const std::vector<ManagedRegister>& callee_save_regs);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700467
468 virtual void IncreaseFrameSize(size_t adjust);
469 virtual void DecreaseFrameSize(size_t adjust);
470
471 // Store routines
472 virtual void Store(FrameOffset offs, ManagedRegister src, size_t size);
473 virtual void StoreRef(FrameOffset dest, ManagedRegister src);
474 virtual void StoreRawPtr(FrameOffset dest, ManagedRegister src);
475
476 virtual void StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
477 ManagedRegister scratch);
478
479 virtual void StoreImmediateToThread(ThreadOffset dest, uint32_t imm,
480 ManagedRegister scratch);
481
482 virtual void StoreStackOffsetToThread(ThreadOffset thr_offs,
483 FrameOffset fr_offs,
484 ManagedRegister scratch);
485
486 virtual void StoreStackPointerToThread(ThreadOffset thr_offs);
487
Ian Rogersbdb03912011-09-14 00:55:44 -0700488 void StoreLabelToThread(ThreadOffset thr_offs, Label* lbl);
489
Ian Rogers2c8f6532011-09-02 17:16:34 -0700490 virtual void StoreSpanning(FrameOffset dest, ManagedRegister src,
491 FrameOffset in_off, ManagedRegister scratch);
492
493 // Load routines
494 virtual void Load(ManagedRegister dest, FrameOffset src, size_t size);
495
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700496 virtual void Load(ManagedRegister dest, ThreadOffset src, size_t size);
497
Ian Rogers2c8f6532011-09-02 17:16:34 -0700498 virtual void LoadRef(ManagedRegister dest, FrameOffset src);
499
500 virtual void LoadRef(ManagedRegister dest, ManagedRegister base,
501 MemberOffset offs);
502
503 virtual void LoadRawPtr(ManagedRegister dest, ManagedRegister base,
504 Offset offs);
505
506 virtual void LoadRawPtrFromThread(ManagedRegister dest,
507 ThreadOffset offs);
508
509 // Copying routines
Ian Rogersb5d09b22012-03-06 22:14:17 -0800510 virtual void Move(ManagedRegister dest, ManagedRegister src, size_t size);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700511
512 virtual void CopyRawPtrFromThread(FrameOffset fr_offs, ThreadOffset thr_offs,
513 ManagedRegister scratch);
514
515 virtual void CopyRawPtrToThread(ThreadOffset thr_offs, FrameOffset fr_offs,
516 ManagedRegister scratch);
517
518 virtual void CopyRef(FrameOffset dest, FrameOffset src,
519 ManagedRegister scratch);
520
Elliott Hughesa09aea22012-01-06 18:58:27 -0800521 virtual void Copy(FrameOffset dest, FrameOffset src, ManagedRegister scratch, size_t size);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700522
Ian Rogersdc51b792011-09-22 20:41:37 -0700523 virtual void Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
524 ManagedRegister scratch, size_t size);
525
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700526 virtual void Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
527 ManagedRegister scratch, size_t size);
528
Ian Rogersdc51b792011-09-22 20:41:37 -0700529 virtual void Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
530 ManagedRegister scratch, size_t size);
531
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700532 virtual void Copy(ManagedRegister dest, Offset dest_offset,
533 ManagedRegister src, Offset src_offset,
534 ManagedRegister scratch, size_t size);
535
536 virtual void Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
537 ManagedRegister scratch, size_t size);
Ian Rogersdc51b792011-09-22 20:41:37 -0700538
Ian Rogerse5de95b2011-09-18 20:31:38 -0700539 virtual void MemoryBarrier(ManagedRegister);
540
jeffhao58136ca2012-05-24 13:40:11 -0700541 // Sign extension
542 virtual void SignExtend(ManagedRegister mreg, size_t size);
543
jeffhaocee4d0c2012-06-15 14:42:01 -0700544 // Zero extension
545 virtual void ZeroExtend(ManagedRegister mreg, size_t size);
546
Ian Rogers2c8f6532011-09-02 17:16:34 -0700547 // Exploit fast access in managed code to Thread::Current()
548 virtual void GetCurrentThread(ManagedRegister tr);
549 virtual void GetCurrentThread(FrameOffset dest_offset,
550 ManagedRegister scratch);
551
552 // Set up out_reg to hold a Object** into the SIRT, or to be NULL if the
553 // value is null and null_allowed. in_reg holds a possibly stale reference
554 // that can be used to avoid loading the SIRT entry to see if the value is
555 // NULL.
556 virtual void CreateSirtEntry(ManagedRegister out_reg, FrameOffset sirt_offset,
557 ManagedRegister in_reg, bool null_allowed);
558
559 // Set up out_off to hold a Object** into the SIRT, or to be NULL if the
560 // value is null and null_allowed.
561 virtual void CreateSirtEntry(FrameOffset out_off, FrameOffset sirt_offset,
562 ManagedRegister scratch, bool null_allowed);
563
564 // src holds a SIRT entry (Object**) load this into dst
565 virtual void LoadReferenceFromSirt(ManagedRegister dst,
566 ManagedRegister src);
567
568 // Heap::VerifyObject on src. In some cases (such as a reference to this) we
569 // know that src may not be null.
570 virtual void VerifyObject(ManagedRegister src, bool could_be_null);
571 virtual void VerifyObject(FrameOffset src, bool could_be_null);
572
573 // Call to address held at [base+offset]
574 virtual void Call(ManagedRegister base, Offset offset,
575 ManagedRegister scratch);
576 virtual void Call(FrameOffset base, Offset offset,
577 ManagedRegister scratch);
Ian Rogersbdb03912011-09-14 00:55:44 -0700578 virtual void Call(ThreadOffset offset, ManagedRegister scratch);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700579
Ian Rogers2c8f6532011-09-02 17:16:34 -0700580 // Generate code to check if Thread::Current()->exception_ is non-null
581 // and branch to a ExceptionSlowPath if it is.
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700582 virtual void ExceptionPoll(ManagedRegister scratch, size_t stack_adjust);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700583
584 private:
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700585 inline void EmitUint8(uint8_t value);
586 inline void EmitInt32(int32_t value);
587 inline void EmitRegisterOperand(int rm, int reg);
588 inline void EmitXmmRegisterOperand(int rm, XmmRegister reg);
589 inline void EmitFixup(AssemblerFixup* fixup);
590 inline void EmitOperandSizeOverride();
591
592 void EmitOperand(int rm, const Operand& operand);
593 void EmitImmediate(const Immediate& imm);
594 void EmitComplex(int rm, const Operand& operand, const Immediate& immediate);
595 void EmitLabel(Label* label, int instruction_size);
596 void EmitLabelLink(Label* label);
597 void EmitNearLabelLink(Label* label);
598
599 void EmitGenericShift(int rm, Register reg, const Immediate& imm);
600 void EmitGenericShift(int rm, Register operand, Register shifter);
601
Ian Rogers2c8f6532011-09-02 17:16:34 -0700602 DISALLOW_COPY_AND_ASSIGN(X86Assembler);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700603};
604
Ian Rogers2c8f6532011-09-02 17:16:34 -0700605inline void X86Assembler::EmitUint8(uint8_t value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700606 buffer_.Emit<uint8_t>(value);
607}
608
Ian Rogers2c8f6532011-09-02 17:16:34 -0700609inline void X86Assembler::EmitInt32(int32_t value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700610 buffer_.Emit<int32_t>(value);
611}
612
Ian Rogers2c8f6532011-09-02 17:16:34 -0700613inline void X86Assembler::EmitRegisterOperand(int rm, int reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700614 CHECK_GE(rm, 0);
615 CHECK_LT(rm, 8);
616 buffer_.Emit<uint8_t>(0xC0 + (rm << 3) + reg);
617}
618
Ian Rogers2c8f6532011-09-02 17:16:34 -0700619inline void X86Assembler::EmitXmmRegisterOperand(int rm, XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700620 EmitRegisterOperand(rm, static_cast<Register>(reg));
621}
622
Ian Rogers2c8f6532011-09-02 17:16:34 -0700623inline void X86Assembler::EmitFixup(AssemblerFixup* fixup) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700624 buffer_.EmitFixup(fixup);
625}
626
Ian Rogers2c8f6532011-09-02 17:16:34 -0700627inline void X86Assembler::EmitOperandSizeOverride() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700628 EmitUint8(0x66);
629}
630
Ian Rogers2c8f6532011-09-02 17:16:34 -0700631// Slowpath entered when Thread::Current()->_exception is non-null
632class X86ExceptionSlowPath : public SlowPath {
633 public:
Brian Carlstrom93ba8932013-07-17 21:31:49 -0700634 explicit X86ExceptionSlowPath(size_t stack_adjust) : stack_adjust_(stack_adjust) {}
Ian Rogers2c8f6532011-09-02 17:16:34 -0700635 virtual void Emit(Assembler *sp_asm);
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700636 private:
637 const size_t stack_adjust_;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700638};
639
Ian Rogers2c8f6532011-09-02 17:16:34 -0700640} // namespace x86
Carl Shapiro6b6b5f02011-06-21 15:05:09 -0700641} // namespace art
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700642
Ian Rogers166db042013-07-26 12:05:57 -0700643#endif // ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_