buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | namespace art { |
| 18 | |
buzbee | b046e16 | 2012-10-30 15:48:42 -0700 | [diff] [blame] | 19 | /* This file contains codegen for the MIPS32 ISA. */ |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 20 | |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 21 | void genBarrier(CompilationUnit *cUnit); |
buzbee | 31a4a6f | 2012-02-28 15:36:15 -0800 | [diff] [blame] | 22 | void loadPair(CompilationUnit *cUnit, int base, int lowReg, int highReg); |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 23 | LIR *loadWordDisp(CompilationUnit *cUnit, int rBase, int displacement, |
buzbee | 31a4a6f | 2012-02-28 15:36:15 -0800 | [diff] [blame] | 24 | int rDest); |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 25 | LIR *storeWordDisp(CompilationUnit *cUnit, int rBase, |
buzbee | 31a4a6f | 2012-02-28 15:36:15 -0800 | [diff] [blame] | 26 | int displacement, int rSrc); |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 27 | LIR *loadConstant(CompilationUnit *cUnit, int rDest, int value); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 28 | |
| 29 | #ifdef __mips_hard_float |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 30 | LIR *fpRegCopy(CompilationUnit *cUnit, int rDest, int rSrc) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 31 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 32 | int opcode; |
| 33 | /* must be both DOUBLE or both not DOUBLE */ |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 34 | DCHECK_EQ(MIPS_DOUBLEREG(rDest),MIPS_DOUBLEREG(rSrc)); |
| 35 | if (MIPS_DOUBLEREG(rDest)) { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 36 | opcode = kMipsFmovd; |
| 37 | } else { |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 38 | if (MIPS_SINGLEREG(rDest)) { |
| 39 | if (MIPS_SINGLEREG(rSrc)) { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 40 | opcode = kMipsFmovs; |
| 41 | } else { |
| 42 | /* note the operands are swapped for the mtc1 instr */ |
| 43 | int tOpnd = rSrc; |
| 44 | rSrc = rDest; |
| 45 | rDest = tOpnd; |
| 46 | opcode = kMipsMtc1; |
| 47 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 48 | } else { |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 49 | DCHECK(MIPS_SINGLEREG(rSrc)); |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 50 | opcode = kMipsMfc1; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 51 | } |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 52 | } |
| 53 | LIR* res = rawLIR(cUnit, cUnit->currentDalvikOffset, opcode, rSrc, rDest); |
| 54 | if (!(cUnit->disableOpt & (1 << kSafeOptimizations)) && rDest == rSrc) { |
| 55 | res->flags.isNop = true; |
| 56 | } |
| 57 | return res; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 58 | } |
| 59 | #endif |
| 60 | |
| 61 | /* |
| 62 | * Load a immediate using a shortcut if possible; otherwise |
| 63 | * grab from the per-translation literal pool. If target is |
| 64 | * a high register, build constant into a low register and copy. |
| 65 | * |
| 66 | * No additional register clobbering operation performed. Use this version when |
| 67 | * 1) rDest is freshly returned from oatAllocTemp or |
| 68 | * 2) The codegen is under fixed register usage |
| 69 | */ |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 70 | LIR *loadConstantNoClobber(CompilationUnit *cUnit, int rDest, int value) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 71 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 72 | LIR *res; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 73 | |
| 74 | #ifdef __mips_hard_float |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 75 | int rDestSave = rDest; |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 76 | int isFpReg = MIPS_FPREG(rDest); |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 77 | if (isFpReg) { |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 78 | DCHECK(MIPS_SINGLEREG(rDest)); |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 79 | rDest = oatAllocTemp(cUnit); |
| 80 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 81 | #endif |
| 82 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 83 | /* See if the value can be constructed cheaply */ |
| 84 | if (value == 0) { |
| 85 | res = newLIR2(cUnit, kMipsMove, rDest, r_ZERO); |
| 86 | } else if ((value > 0) && (value <= 65535)) { |
| 87 | res = newLIR3(cUnit, kMipsOri, rDest, r_ZERO, value); |
| 88 | } else if ((value < 0) && (value >= -32768)) { |
| 89 | res = newLIR3(cUnit, kMipsAddiu, rDest, r_ZERO, value); |
| 90 | } else { |
| 91 | res = newLIR2(cUnit, kMipsLui, rDest, value>>16); |
| 92 | if (value & 0xffff) |
| 93 | newLIR3(cUnit, kMipsOri, rDest, rDest, value); |
| 94 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 95 | |
| 96 | #ifdef __mips_hard_float |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 97 | if (isFpReg) { |
| 98 | newLIR2(cUnit, kMipsMtc1, rDest, rDestSave); |
| 99 | oatFreeTemp(cUnit, rDest); |
| 100 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 101 | #endif |
| 102 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 103 | return res; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 104 | } |
| 105 | |
Ian Rogers | 680b1bd | 2012-03-07 20:18:49 -0800 | [diff] [blame] | 106 | LIR *opBranchUnconditional(CompilationUnit *cUnit, OpKind op) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 107 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 108 | DCHECK_EQ(op, kOpUncondBr); |
| 109 | return newLIR1(cUnit, kMipsB, 0 /* offset to be patched */ ); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 110 | } |
| 111 | |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 112 | LIR *loadMultiple(CompilationUnit *cUnit, int rBase, int rMask); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 113 | |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 114 | LIR *opReg(CompilationUnit *cUnit, OpKind op, int rDestSrc) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 115 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 116 | MipsOpCode opcode = kMipsNop; |
| 117 | switch (op) { |
| 118 | case kOpBlx: |
| 119 | opcode = kMipsJalr; |
| 120 | break; |
| 121 | case kOpBx: |
| 122 | return newLIR1(cUnit, kMipsJr, rDestSrc); |
| 123 | break; |
| 124 | default: |
| 125 | LOG(FATAL) << "Bad case in opReg"; |
| 126 | } |
| 127 | return newLIR2(cUnit, opcode, r_RA, rDestSrc); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 128 | } |
| 129 | |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 130 | LIR *opRegRegImm(CompilationUnit *cUnit, OpKind op, int rDest, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 131 | int rSrc1, int value); |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 132 | LIR *opRegImm(CompilationUnit *cUnit, OpKind op, int rDestSrc1, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 133 | int value) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 134 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 135 | LIR *res; |
| 136 | bool neg = (value < 0); |
| 137 | int absValue = (neg) ? -value : value; |
| 138 | bool shortForm = (absValue & 0xff) == absValue; |
| 139 | MipsOpCode opcode = kMipsNop; |
| 140 | switch (op) { |
| 141 | case kOpAdd: |
| 142 | return opRegRegImm(cUnit, op, rDestSrc1, rDestSrc1, value); |
| 143 | break; |
| 144 | case kOpSub: |
| 145 | return opRegRegImm(cUnit, op, rDestSrc1, rDestSrc1, value); |
| 146 | break; |
| 147 | default: |
| 148 | LOG(FATAL) << "Bad case in opRegImm"; |
| 149 | break; |
| 150 | } |
| 151 | if (shortForm) |
| 152 | res = newLIR2(cUnit, opcode, rDestSrc1, absValue); |
| 153 | else { |
| 154 | int rScratch = oatAllocTemp(cUnit); |
| 155 | res = loadConstant(cUnit, rScratch, value); |
| 156 | if (op == kOpCmp) |
| 157 | newLIR2(cUnit, opcode, rDestSrc1, rScratch); |
| 158 | else |
| 159 | newLIR3(cUnit, opcode, rDestSrc1, rDestSrc1, rScratch); |
| 160 | } |
| 161 | return res; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 162 | } |
| 163 | |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 164 | LIR *opRegRegReg(CompilationUnit *cUnit, OpKind op, int rDest, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 165 | int rSrc1, int rSrc2) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 166 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 167 | MipsOpCode opcode = kMipsNop; |
| 168 | switch (op) { |
| 169 | case kOpAdd: |
| 170 | opcode = kMipsAddu; |
| 171 | break; |
| 172 | case kOpSub: |
| 173 | opcode = kMipsSubu; |
| 174 | break; |
| 175 | case kOpAnd: |
| 176 | opcode = kMipsAnd; |
| 177 | break; |
| 178 | case kOpMul: |
| 179 | opcode = kMipsMul; |
| 180 | break; |
| 181 | case kOpOr: |
| 182 | opcode = kMipsOr; |
| 183 | break; |
| 184 | case kOpXor: |
| 185 | opcode = kMipsXor; |
| 186 | break; |
| 187 | case kOpLsl: |
| 188 | opcode = kMipsSllv; |
| 189 | break; |
| 190 | case kOpLsr: |
| 191 | opcode = kMipsSrlv; |
| 192 | break; |
| 193 | case kOpAsr: |
| 194 | opcode = kMipsSrav; |
| 195 | break; |
| 196 | case kOpAdc: |
| 197 | case kOpSbc: |
| 198 | LOG(FATAL) << "No carry bit on MIPS"; |
| 199 | break; |
| 200 | default: |
| 201 | LOG(FATAL) << "bad case in opRegRegReg"; |
| 202 | break; |
| 203 | } |
| 204 | return newLIR3(cUnit, opcode, rDest, rSrc1, rSrc2); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 205 | } |
| 206 | |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 207 | LIR *opRegRegImm(CompilationUnit *cUnit, OpKind op, int rDest, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 208 | int rSrc1, int value) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 209 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 210 | LIR *res; |
| 211 | MipsOpCode opcode = kMipsNop; |
| 212 | bool shortForm = true; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 213 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 214 | switch (op) { |
| 215 | case kOpAdd: |
| 216 | if (IS_SIMM16(value)) { |
| 217 | opcode = kMipsAddiu; |
| 218 | } |
| 219 | else { |
| 220 | shortForm = false; |
| 221 | opcode = kMipsAddu; |
| 222 | } |
| 223 | break; |
| 224 | case kOpSub: |
| 225 | if (IS_SIMM16((-value))) { |
| 226 | value = -value; |
| 227 | opcode = kMipsAddiu; |
| 228 | } |
| 229 | else { |
| 230 | shortForm = false; |
| 231 | opcode = kMipsSubu; |
| 232 | } |
| 233 | break; |
| 234 | case kOpLsl: |
| 235 | DCHECK(value >= 0 && value <= 31); |
| 236 | opcode = kMipsSll; |
| 237 | break; |
| 238 | case kOpLsr: |
| 239 | DCHECK(value >= 0 && value <= 31); |
| 240 | opcode = kMipsSrl; |
| 241 | break; |
| 242 | case kOpAsr: |
| 243 | DCHECK(value >= 0 && value <= 31); |
| 244 | opcode = kMipsSra; |
| 245 | break; |
| 246 | case kOpAnd: |
| 247 | if (IS_UIMM16((value))) { |
| 248 | opcode = kMipsAndi; |
| 249 | } |
| 250 | else { |
| 251 | shortForm = false; |
| 252 | opcode = kMipsAnd; |
| 253 | } |
| 254 | break; |
| 255 | case kOpOr: |
| 256 | if (IS_UIMM16((value))) { |
| 257 | opcode = kMipsOri; |
| 258 | } |
| 259 | else { |
| 260 | shortForm = false; |
| 261 | opcode = kMipsOr; |
| 262 | } |
| 263 | break; |
| 264 | case kOpXor: |
| 265 | if (IS_UIMM16((value))) { |
| 266 | opcode = kMipsXori; |
| 267 | } |
| 268 | else { |
| 269 | shortForm = false; |
| 270 | opcode = kMipsXor; |
| 271 | } |
| 272 | break; |
| 273 | case kOpMul: |
| 274 | shortForm = false; |
| 275 | opcode = kMipsMul; |
| 276 | break; |
| 277 | default: |
| 278 | LOG(FATAL) << "Bad case in opRegRegImm"; |
| 279 | break; |
| 280 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 281 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 282 | if (shortForm) |
| 283 | res = newLIR3(cUnit, opcode, rDest, rSrc1, value); |
| 284 | else { |
| 285 | if (rDest != rSrc1) { |
| 286 | res = loadConstant(cUnit, rDest, value); |
| 287 | newLIR3(cUnit, opcode, rDest, rSrc1, rDest); |
| 288 | } else { |
| 289 | int rScratch = oatAllocTemp(cUnit); |
| 290 | res = loadConstant(cUnit, rScratch, value); |
| 291 | newLIR3(cUnit, opcode, rDest, rSrc1, rScratch); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 292 | } |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 293 | } |
| 294 | return res; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 295 | } |
| 296 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 297 | LIR *opRegReg(CompilationUnit *cUnit, OpKind op, int rDestSrc1, int rSrc2) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 298 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 299 | MipsOpCode opcode = kMipsNop; |
| 300 | LIR *res; |
| 301 | switch (op) { |
| 302 | case kOpMov: |
| 303 | opcode = kMipsMove; |
| 304 | break; |
| 305 | case kOpMvn: |
| 306 | return newLIR3(cUnit, kMipsNor, rDestSrc1, rSrc2, r_ZERO); |
| 307 | case kOpNeg: |
| 308 | return newLIR3(cUnit, kMipsSubu, rDestSrc1, r_ZERO, rSrc2); |
| 309 | case kOpAdd: |
| 310 | case kOpAnd: |
| 311 | case kOpMul: |
| 312 | case kOpOr: |
| 313 | case kOpSub: |
| 314 | case kOpXor: |
| 315 | return opRegRegReg(cUnit, op, rDestSrc1, rDestSrc1, rSrc2); |
| 316 | case kOp2Byte: |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 317 | #if __mips_isa_rev>=2 |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 318 | res = newLIR2(cUnit, kMipsSeb, rDestSrc1, rSrc2); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 319 | #else |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 320 | res = opRegRegImm(cUnit, kOpLsl, rDestSrc1, rSrc2, 24); |
| 321 | opRegRegImm(cUnit, kOpAsr, rDestSrc1, rDestSrc1, 24); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 322 | #endif |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 323 | return res; |
| 324 | case kOp2Short: |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 325 | #if __mips_isa_rev>=2 |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 326 | res = newLIR2(cUnit, kMipsSeh, rDestSrc1, rSrc2); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 327 | #else |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 328 | res = opRegRegImm(cUnit, kOpLsl, rDestSrc1, rSrc2, 16); |
| 329 | opRegRegImm(cUnit, kOpAsr, rDestSrc1, rDestSrc1, 16); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 330 | #endif |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 331 | return res; |
| 332 | case kOp2Char: |
| 333 | return newLIR3(cUnit, kMipsAndi, rDestSrc1, rSrc2, 0xFFFF); |
| 334 | default: |
| 335 | LOG(FATAL) << "Bad case in opRegReg"; |
| 336 | break; |
| 337 | } |
| 338 | return newLIR2(cUnit, opcode, rDestSrc1, rSrc2); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 339 | } |
| 340 | |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 341 | LIR *loadConstantValueWide(CompilationUnit *cUnit, int rDestLo, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 342 | int rDestHi, int valLo, int valHi) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 343 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 344 | LIR *res; |
| 345 | res = loadConstantNoClobber(cUnit, rDestLo, valLo); |
| 346 | loadConstantNoClobber(cUnit, rDestHi, valHi); |
| 347 | return res; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 348 | } |
| 349 | |
| 350 | /* Load value from base + scaled index. */ |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 351 | LIR *loadBaseIndexed(CompilationUnit *cUnit, int rBase, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 352 | int rIndex, int rDest, int scale, OpSize size) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 353 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 354 | LIR *first = NULL; |
| 355 | LIR *res; |
| 356 | MipsOpCode opcode = kMipsNop; |
| 357 | int tReg = oatAllocTemp(cUnit); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 358 | |
| 359 | #ifdef __mips_hard_float |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 360 | if (MIPS_FPREG(rDest)) { |
| 361 | DCHECK(MIPS_SINGLEREG(rDest)); |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 362 | DCHECK((size == kWord) || (size == kSingle)); |
| 363 | size = kSingle; |
| 364 | } else { |
| 365 | if (size == kSingle) |
| 366 | size = kWord; |
| 367 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 368 | #endif |
| 369 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 370 | if (!scale) { |
| 371 | first = newLIR3(cUnit, kMipsAddu, tReg , rBase, rIndex); |
| 372 | } else { |
| 373 | first = opRegRegImm(cUnit, kOpLsl, tReg, rIndex, scale); |
| 374 | newLIR3(cUnit, kMipsAddu, tReg , rBase, tReg); |
| 375 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 376 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 377 | switch (size) { |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 378 | #ifdef __mips_hard_float |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 379 | case kSingle: |
| 380 | opcode = kMipsFlwc1; |
| 381 | break; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 382 | #endif |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 383 | case kWord: |
| 384 | opcode = kMipsLw; |
| 385 | break; |
| 386 | case kUnsignedHalf: |
| 387 | opcode = kMipsLhu; |
| 388 | break; |
| 389 | case kSignedHalf: |
| 390 | opcode = kMipsLh; |
| 391 | break; |
| 392 | case kUnsignedByte: |
| 393 | opcode = kMipsLbu; |
| 394 | break; |
| 395 | case kSignedByte: |
| 396 | opcode = kMipsLb; |
| 397 | break; |
| 398 | default: |
| 399 | LOG(FATAL) << "Bad case in loadBaseIndexed"; |
| 400 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 401 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 402 | res = newLIR3(cUnit, opcode, rDest, 0, tReg); |
| 403 | oatFreeTemp(cUnit, tReg); |
| 404 | return (first) ? first : res; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 405 | } |
| 406 | |
| 407 | /* store value base base + scaled index. */ |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 408 | LIR *storeBaseIndexed(CompilationUnit *cUnit, int rBase, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 409 | int rIndex, int rSrc, int scale, OpSize size) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 410 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 411 | LIR *first = NULL; |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 412 | MipsOpCode opcode = kMipsNop; |
| 413 | int rNewIndex = rIndex; |
| 414 | int tReg = oatAllocTemp(cUnit); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 415 | |
| 416 | #ifdef __mips_hard_float |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 417 | if (MIPS_FPREG(rSrc)) { |
| 418 | DCHECK(MIPS_SINGLEREG(rSrc)); |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 419 | DCHECK((size == kWord) || (size == kSingle)); |
| 420 | size = kSingle; |
| 421 | } else { |
| 422 | if (size == kSingle) |
| 423 | size = kWord; |
| 424 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 425 | #endif |
| 426 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 427 | if (!scale) { |
| 428 | first = newLIR3(cUnit, kMipsAddu, tReg , rBase, rIndex); |
| 429 | } else { |
| 430 | first = opRegRegImm(cUnit, kOpLsl, tReg, rIndex, scale); |
| 431 | newLIR3(cUnit, kMipsAddu, tReg , rBase, tReg); |
| 432 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 433 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 434 | switch (size) { |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 435 | #ifdef __mips_hard_float |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 436 | case kSingle: |
| 437 | opcode = kMipsFswc1; |
| 438 | break; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 439 | #endif |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 440 | case kWord: |
| 441 | opcode = kMipsSw; |
| 442 | break; |
| 443 | case kUnsignedHalf: |
| 444 | case kSignedHalf: |
| 445 | opcode = kMipsSh; |
| 446 | break; |
| 447 | case kUnsignedByte: |
| 448 | case kSignedByte: |
| 449 | opcode = kMipsSb; |
| 450 | break; |
| 451 | default: |
| 452 | LOG(FATAL) << "Bad case in storeBaseIndexed"; |
| 453 | } |
Brian Carlstrom | fd2ec54 | 2012-05-02 15:08:57 -0700 | [diff] [blame] | 454 | newLIR3(cUnit, opcode, rSrc, 0, tReg); |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 455 | oatFreeTemp(cUnit, rNewIndex); |
| 456 | return first; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 457 | } |
| 458 | |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 459 | LIR *loadMultiple(CompilationUnit *cUnit, int rBase, int rMask) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 460 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 461 | int i; |
| 462 | int loadCnt = 0; |
| 463 | LIR *res = NULL ; |
| 464 | genBarrier(cUnit); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 465 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 466 | for (i = 0; i < 8; i++, rMask >>= 1) { |
| 467 | if (rMask & 0x1) { /* map r0 to MIPS r_A0 */ |
| 468 | newLIR3(cUnit, kMipsLw, i+r_A0, loadCnt*4, rBase); |
| 469 | loadCnt++; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 470 | } |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 471 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 472 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 473 | if (loadCnt) {/* increment after */ |
| 474 | newLIR3(cUnit, kMipsAddiu, rBase, rBase, loadCnt*4); |
| 475 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 476 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 477 | genBarrier(cUnit); |
| 478 | return res; /* NULL always returned which should be ok since no callers use it */ |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 479 | } |
| 480 | |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 481 | LIR *storeMultiple(CompilationUnit *cUnit, int rBase, int rMask) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 482 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 483 | int i; |
| 484 | int storeCnt = 0; |
| 485 | LIR *res = NULL ; |
| 486 | genBarrier(cUnit); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 487 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 488 | for (i = 0; i < 8; i++, rMask >>= 1) { |
| 489 | if (rMask & 0x1) { /* map r0 to MIPS r_A0 */ |
| 490 | newLIR3(cUnit, kMipsSw, i+r_A0, storeCnt*4, rBase); |
| 491 | storeCnt++; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 492 | } |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 493 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 494 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 495 | if (storeCnt) { /* increment after */ |
| 496 | newLIR3(cUnit, kMipsAddiu, rBase, rBase, storeCnt*4); |
| 497 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 498 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 499 | genBarrier(cUnit); |
| 500 | return res; /* NULL always returned which should be ok since no callers use it */ |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 501 | } |
| 502 | |
buzbee | 408ad16 | 2012-06-06 16:45:18 -0700 | [diff] [blame] | 503 | LIR *loadBaseDispBody(CompilationUnit *cUnit, int rBase, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 504 | int displacement, int rDest, int rDestHi, |
| 505 | OpSize size, int sReg) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 506 | /* |
| 507 | * Load value from base + displacement. Optionally perform null check |
| 508 | * on base (which must have an associated sReg and MIR). If not |
| 509 | * performing null check, incoming MIR can be null. IMPORTANT: this |
| 510 | * code must not allocate any new temps. If a new register is needed |
| 511 | * and base and dest are the same, spill some other register to |
| 512 | * rlp and then restore. |
| 513 | */ |
| 514 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 515 | LIR *res; |
| 516 | LIR *load = NULL; |
| 517 | LIR *load2 = NULL; |
| 518 | MipsOpCode opcode = kMipsNop; |
| 519 | bool shortForm = IS_SIMM16(displacement); |
| 520 | bool pair = false; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 521 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 522 | switch (size) { |
| 523 | case kLong: |
| 524 | case kDouble: |
| 525 | pair = true; |
| 526 | opcode = kMipsLw; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 527 | #ifdef __mips_hard_float |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 528 | if (MIPS_FPREG(rDest)) { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 529 | opcode = kMipsFlwc1; |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 530 | if (MIPS_DOUBLEREG(rDest)) { |
| 531 | rDest = rDest - MIPS_FP_DOUBLE; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 532 | } else { |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 533 | DCHECK(MIPS_FPREG(rDestHi)); |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 534 | DCHECK(rDest == (rDestHi - 1)); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 535 | } |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 536 | rDestHi = rDest + 1; |
| 537 | } |
| 538 | #endif |
| 539 | shortForm = IS_SIMM16_2WORD(displacement); |
| 540 | DCHECK_EQ((displacement & 0x3), 0); |
| 541 | break; |
| 542 | case kWord: |
| 543 | case kSingle: |
| 544 | opcode = kMipsLw; |
| 545 | #ifdef __mips_hard_float |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 546 | if (MIPS_FPREG(rDest)) { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 547 | opcode = kMipsFlwc1; |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 548 | DCHECK(MIPS_SINGLEREG(rDest)); |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 549 | } |
| 550 | #endif |
| 551 | DCHECK_EQ((displacement & 0x3), 0); |
| 552 | break; |
| 553 | case kUnsignedHalf: |
| 554 | opcode = kMipsLhu; |
| 555 | DCHECK_EQ((displacement & 0x1), 0); |
| 556 | break; |
| 557 | case kSignedHalf: |
| 558 | opcode = kMipsLh; |
| 559 | DCHECK_EQ((displacement & 0x1), 0); |
| 560 | break; |
| 561 | case kUnsignedByte: |
| 562 | opcode = kMipsLbu; |
| 563 | break; |
| 564 | case kSignedByte: |
| 565 | opcode = kMipsLb; |
| 566 | break; |
| 567 | default: |
| 568 | LOG(FATAL) << "Bad case in loadBaseIndexedBody"; |
| 569 | } |
| 570 | |
| 571 | if (shortForm) { |
| 572 | if (!pair) { |
| 573 | load = res = newLIR3(cUnit, opcode, rDest, displacement, rBase); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 574 | } else { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 575 | load = res = newLIR3(cUnit, opcode, rDest, |
| 576 | displacement + LOWORD_OFFSET, rBase); |
| 577 | load2 = newLIR3(cUnit, opcode, rDestHi, |
| 578 | displacement + HIWORD_OFFSET, rBase); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 579 | } |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 580 | } else { |
| 581 | if (pair) { |
| 582 | int rTmp = oatAllocFreeTemp(cUnit); |
| 583 | res = opRegRegImm(cUnit, kOpAdd, rTmp, rBase, displacement); |
| 584 | load = newLIR3(cUnit, opcode, rDest, LOWORD_OFFSET, rTmp); |
| 585 | load2 = newLIR3(cUnit, opcode, rDestHi, HIWORD_OFFSET, rTmp); |
| 586 | oatFreeTemp(cUnit, rTmp); |
| 587 | } else { |
| 588 | int rTmp = (rBase == rDest) ? oatAllocFreeTemp(cUnit) : rDest; |
jeffhao | fa147e2 | 2012-10-12 17:03:32 -0700 | [diff] [blame] | 589 | res = opRegRegImm(cUnit, kOpAdd, rTmp, rBase, displacement); |
| 590 | load = newLIR3(cUnit, opcode, rDest, 0, rTmp); |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 591 | if (rTmp != rDest) |
| 592 | oatFreeTemp(cUnit, rTmp); |
| 593 | } |
| 594 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 595 | |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 596 | if (rBase == rMIPS_SP) { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 597 | annotateDalvikRegAccess(load, |
| 598 | (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2, |
| 599 | true /* isLoad */, pair /* is64bit */); |
| 600 | if (pair) { |
| 601 | annotateDalvikRegAccess(load2, (displacement + HIWORD_OFFSET) >> 2, |
| 602 | true /* isLoad */, pair /* is64bit */); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 603 | } |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 604 | } |
| 605 | return load; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 606 | } |
| 607 | |
buzbee | 408ad16 | 2012-06-06 16:45:18 -0700 | [diff] [blame] | 608 | LIR *loadBaseDisp(CompilationUnit *cUnit, int rBase, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 609 | int displacement, int rDest, OpSize size, int sReg) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 610 | { |
buzbee | 408ad16 | 2012-06-06 16:45:18 -0700 | [diff] [blame] | 611 | return loadBaseDispBody(cUnit, rBase, displacement, rDest, -1, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 612 | size, sReg); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 613 | } |
| 614 | |
buzbee | 408ad16 | 2012-06-06 16:45:18 -0700 | [diff] [blame] | 615 | LIR *loadBaseDispWide(CompilationUnit *cUnit, int rBase, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 616 | int displacement, int rDestLo, int rDestHi, int sReg) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 617 | { |
buzbee | 408ad16 | 2012-06-06 16:45:18 -0700 | [diff] [blame] | 618 | return loadBaseDispBody(cUnit, rBase, displacement, rDestLo, rDestHi, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 619 | kLong, sReg); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 620 | } |
| 621 | |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 622 | LIR *storeBaseDispBody(CompilationUnit *cUnit, int rBase, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 623 | int displacement, int rSrc, int rSrcHi, OpSize size) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 624 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 625 | LIR *res; |
| 626 | LIR *store = NULL; |
| 627 | LIR *store2 = NULL; |
| 628 | MipsOpCode opcode = kMipsNop; |
| 629 | bool shortForm = IS_SIMM16(displacement); |
| 630 | bool pair = false; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 631 | |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 632 | switch (size) { |
| 633 | case kLong: |
| 634 | case kDouble: |
| 635 | pair = true; |
| 636 | opcode = kMipsSw; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 637 | #ifdef __mips_hard_float |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 638 | if (MIPS_FPREG(rSrc)) { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 639 | opcode = kMipsFswc1; |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 640 | if (MIPS_DOUBLEREG(rSrc)) { |
| 641 | rSrc = rSrc - MIPS_FP_DOUBLE; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 642 | } else { |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 643 | DCHECK(MIPS_FPREG(rSrcHi)); |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 644 | DCHECK_EQ(rSrc, (rSrcHi - 1)); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 645 | } |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 646 | rSrcHi = rSrc + 1; |
| 647 | } |
| 648 | #endif |
| 649 | shortForm = IS_SIMM16_2WORD(displacement); |
| 650 | DCHECK_EQ((displacement & 0x3), 0); |
| 651 | break; |
| 652 | case kWord: |
| 653 | case kSingle: |
| 654 | opcode = kMipsSw; |
| 655 | #ifdef __mips_hard_float |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 656 | if (MIPS_FPREG(rSrc)) { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 657 | opcode = kMipsFswc1; |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 658 | DCHECK(MIPS_SINGLEREG(rSrc)); |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 659 | } |
| 660 | #endif |
| 661 | DCHECK_EQ((displacement & 0x3), 0); |
| 662 | break; |
| 663 | case kUnsignedHalf: |
| 664 | case kSignedHalf: |
| 665 | opcode = kMipsSh; |
| 666 | DCHECK_EQ((displacement & 0x1), 0); |
| 667 | break; |
| 668 | case kUnsignedByte: |
| 669 | case kSignedByte: |
| 670 | opcode = kMipsSb; |
| 671 | break; |
| 672 | default: |
| 673 | LOG(FATAL) << "Bad case in storeBaseIndexedBody"; |
| 674 | } |
| 675 | |
| 676 | if (shortForm) { |
| 677 | if (!pair) { |
| 678 | store = res = newLIR3(cUnit, opcode, rSrc, displacement, rBase); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 679 | } else { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 680 | store = res = newLIR3(cUnit, opcode, rSrc, displacement + LOWORD_OFFSET, |
| 681 | rBase); |
| 682 | store2 = newLIR3(cUnit, opcode, rSrcHi, displacement + HIWORD_OFFSET, |
| 683 | rBase); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 684 | } |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 685 | } else { |
| 686 | int rScratch = oatAllocTemp(cUnit); |
| 687 | res = opRegRegImm(cUnit, kOpAdd, rScratch, rBase, displacement); |
| 688 | if (!pair) { |
| 689 | store = newLIR3(cUnit, opcode, rSrc, 0, rScratch); |
| 690 | } else { |
| 691 | store = newLIR3(cUnit, opcode, rSrc, LOWORD_OFFSET, rScratch); |
| 692 | store2 = newLIR3(cUnit, opcode, rSrcHi, HIWORD_OFFSET, rScratch); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 693 | } |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 694 | oatFreeTemp(cUnit, rScratch); |
| 695 | } |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 696 | |
buzbee | f0504cd | 2012-11-13 16:31:10 -0800 | [diff] [blame] | 697 | if (rBase == rMIPS_SP) { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 698 | annotateDalvikRegAccess(store, (displacement + (pair ? LOWORD_OFFSET : 0)) |
| 699 | >> 2, false /* isLoad */, pair /* is64bit */); |
| 700 | if (pair) { |
| 701 | annotateDalvikRegAccess(store2, (displacement + HIWORD_OFFSET) >> 2, |
| 702 | false /* isLoad */, pair /* is64bit */); |
| 703 | } |
| 704 | } |
| 705 | |
| 706 | return res; |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 707 | } |
| 708 | |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 709 | LIR *storeBaseDisp(CompilationUnit *cUnit, int rBase, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 710 | int displacement, int rSrc, OpSize size) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 711 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 712 | return storeBaseDispBody(cUnit, rBase, displacement, rSrc, -1, size); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 713 | } |
| 714 | |
buzbee | 5de3494 | 2012-03-01 14:51:57 -0800 | [diff] [blame] | 715 | LIR *storeBaseDispWide(CompilationUnit *cUnit, int rBase, |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 716 | int displacement, int rSrcLo, int rSrcHi) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 717 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 718 | return storeBaseDispBody(cUnit, rBase, displacement, rSrcLo, rSrcHi, kLong); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 719 | } |
| 720 | |
buzbee | 31a4a6f | 2012-02-28 15:36:15 -0800 | [diff] [blame] | 721 | void loadPair(CompilationUnit *cUnit, int base, int lowReg, int highReg) |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 722 | { |
Bill Buzbee | a114add | 2012-05-03 15:00:40 -0700 | [diff] [blame] | 723 | loadWordDisp(cUnit, base, LOWORD_OFFSET , lowReg); |
| 724 | loadWordDisp(cUnit, base, HIWORD_OFFSET , highReg); |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 725 | } |
| 726 | |
buzbee | b046e16 | 2012-10-30 15:48:42 -0700 | [diff] [blame] | 727 | LIR* opThreadMem(CompilationUnit* cUnit, OpKind op, int threadOffset) |
| 728 | { |
| 729 | LOG(FATAL) << "Unexpected use of opThreadMem for MIPS"; |
| 730 | return NULL; |
| 731 | } |
| 732 | |
| 733 | LIR* opMem(CompilationUnit* cUnit, OpKind op, int rBase, int disp) |
| 734 | { |
| 735 | LOG(FATAL) << "Unexpected use of opMem for MIPS"; |
| 736 | return NULL; |
| 737 | } |
| 738 | |
| 739 | LIR* storeBaseIndexedDisp(CompilationUnit *cUnit, |
| 740 | int rBase, int rIndex, int scale, int displacement, |
| 741 | int rSrc, int rSrcHi, |
| 742 | OpSize size, int sReg) |
| 743 | { |
| 744 | LOG(FATAL) << "Unexpected use of storeBaseIndexedDisp for MIPS"; |
| 745 | return NULL; |
| 746 | } |
| 747 | |
| 748 | LIR* opRegMem(CompilationUnit *cUnit, OpKind op, int rDest, int rBase, |
| 749 | int offset) |
| 750 | { |
| 751 | LOG(FATAL) << "Unexpected use of opRegMem for MIPS"; |
| 752 | return NULL; |
| 753 | } |
| 754 | |
| 755 | LIR* loadBaseIndexedDisp(CompilationUnit *cUnit, |
| 756 | int rBase, int rIndex, int scale, int displacement, |
| 757 | int rDest, int rDestHi, |
| 758 | OpSize size, int sReg) |
| 759 | { |
| 760 | LOG(FATAL) << "Unexpected use of loadBaseIndexedDisp for MIPS"; |
| 761 | return NULL; |
| 762 | } |
| 763 | |
| 764 | LIR* opCondBranch(CompilationUnit* cUnit, ConditionCode cc, LIR* target) |
| 765 | { |
| 766 | LOG(FATAL) << "Unexpected use of opCondBranch for MIPS"; |
| 767 | return NULL; |
| 768 | } |
| 769 | |
buzbee | e3acd07 | 2012-02-25 17:03:10 -0800 | [diff] [blame] | 770 | } // namespace art |