blob: ebca25bbf9ba04e5e749f9d301ead45839023cb6 [file] [log] [blame]
Dave Allison65fcc2c2014-04-28 13:45:27 -07001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_arm32.h"
18
Vladimir Marko80afd022015-05-19 18:08:00 +010019#include "base/bit_utils.h"
Dave Allison65fcc2c2014-04-28 13:45:27 -070020#include "base/logging.h"
21#include "entrypoints/quick/quick_entrypoints.h"
22#include "offsets.h"
23#include "thread.h"
Dave Allison65fcc2c2014-04-28 13:45:27 -070024
25namespace art {
26namespace arm {
27
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +000028bool Arm32Assembler::ShifterOperandCanHoldArm32(uint32_t immediate, ShifterOperand* shifter_op) {
29 // Avoid the more expensive test for frequent small immediate values.
30 if (immediate < (1 << kImmed8Bits)) {
31 shifter_op->type_ = ShifterOperand::kImmediate;
32 shifter_op->is_rotate_ = true;
33 shifter_op->rotate_ = 0;
34 shifter_op->immed_ = immediate;
35 return true;
36 }
37 // Note that immediate must be unsigned for the test to work correctly.
38 for (int rot = 0; rot < 16; rot++) {
39 uint32_t imm8 = (immediate << 2*rot) | (immediate >> (32 - 2*rot));
40 if (imm8 < (1 << kImmed8Bits)) {
41 shifter_op->type_ = ShifterOperand::kImmediate;
42 shifter_op->is_rotate_ = true;
43 shifter_op->rotate_ = rot;
44 shifter_op->immed_ = imm8;
45 return true;
46 }
47 }
48 return false;
49}
50
Nicolas Geoffray5bd05a52015-10-13 09:48:30 +010051bool Arm32Assembler::ShifterOperandCanAlwaysHold(uint32_t immediate) {
52 ShifterOperand shifter_op;
53 return ShifterOperandCanHoldArm32(immediate, &shifter_op);
54}
55
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +000056bool Arm32Assembler::ShifterOperandCanHold(Register rd ATTRIBUTE_UNUSED,
57 Register rn ATTRIBUTE_UNUSED,
58 Opcode opcode ATTRIBUTE_UNUSED,
59 uint32_t immediate,
Vladimir Markof5c09c32015-12-17 12:08:08 +000060 SetCc set_cc ATTRIBUTE_UNUSED,
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +000061 ShifterOperand* shifter_op) {
62 return ShifterOperandCanHoldArm32(immediate, shifter_op);
63}
64
Dave Allison65fcc2c2014-04-28 13:45:27 -070065void Arm32Assembler::and_(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +010066 Condition cond, SetCc set_cc) {
67 EmitType01(cond, so.type(), AND, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -070068}
69
70
71void Arm32Assembler::eor(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +010072 Condition cond, SetCc set_cc) {
73 EmitType01(cond, so.type(), EOR, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -070074}
75
76
77void Arm32Assembler::sub(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +010078 Condition cond, SetCc set_cc) {
79 EmitType01(cond, so.type(), SUB, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -070080}
81
82void Arm32Assembler::rsb(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +010083 Condition cond, SetCc set_cc) {
84 EmitType01(cond, so.type(), RSB, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -070085}
86
Dave Allison65fcc2c2014-04-28 13:45:27 -070087void Arm32Assembler::add(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +010088 Condition cond, SetCc set_cc) {
89 EmitType01(cond, so.type(), ADD, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -070090}
91
92
93void Arm32Assembler::adc(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +010094 Condition cond, SetCc set_cc) {
95 EmitType01(cond, so.type(), ADC, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -070096}
97
98
99void Arm32Assembler::sbc(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100100 Condition cond, SetCc set_cc) {
101 EmitType01(cond, so.type(), SBC, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700102}
103
104
105void Arm32Assembler::rsc(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100106 Condition cond, SetCc set_cc) {
107 EmitType01(cond, so.type(), RSC, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700108}
109
110
111void Arm32Assembler::tst(Register rn, const ShifterOperand& so, Condition cond) {
112 CHECK_NE(rn, PC); // Reserve tst pc instruction for exception handler marker.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100113 EmitType01(cond, so.type(), TST, kCcSet, rn, R0, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700114}
115
116
117void Arm32Assembler::teq(Register rn, const ShifterOperand& so, Condition cond) {
118 CHECK_NE(rn, PC); // Reserve teq pc instruction for exception handler marker.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100119 EmitType01(cond, so.type(), TEQ, kCcSet, rn, R0, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700120}
121
122
123void Arm32Assembler::cmp(Register rn, const ShifterOperand& so, Condition cond) {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100124 EmitType01(cond, so.type(), CMP, kCcSet, rn, R0, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700125}
126
127
128void Arm32Assembler::cmn(Register rn, const ShifterOperand& so, Condition cond) {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100129 EmitType01(cond, so.type(), CMN, kCcSet, rn, R0, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700130}
131
132
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100133void Arm32Assembler::orr(Register rd, Register rn, const ShifterOperand& so,
134 Condition cond, SetCc set_cc) {
135 EmitType01(cond, so.type(), ORR, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700136}
137
138
Vladimir Markod2b4ca22015-09-14 15:13:26 +0100139void Arm32Assembler::orn(Register rd ATTRIBUTE_UNUSED,
140 Register rn ATTRIBUTE_UNUSED,
141 const ShifterOperand& so ATTRIBUTE_UNUSED,
142 Condition cond ATTRIBUTE_UNUSED,
143 SetCc set_cc ATTRIBUTE_UNUSED) {
144 LOG(FATAL) << "orn is not supported on ARM32";
145}
146
147
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100148void Arm32Assembler::mov(Register rd, const ShifterOperand& so,
149 Condition cond, SetCc set_cc) {
150 EmitType01(cond, so.type(), MOV, set_cc, R0, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700151}
152
153
154void Arm32Assembler::bic(Register rd, Register rn, const ShifterOperand& so,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100155 Condition cond, SetCc set_cc) {
156 EmitType01(cond, so.type(), BIC, set_cc, rn, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700157}
158
159
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100160void Arm32Assembler::mvn(Register rd, const ShifterOperand& so,
161 Condition cond, SetCc set_cc) {
162 EmitType01(cond, so.type(), MVN, set_cc, R0, rd, so);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700163}
164
165
166void Arm32Assembler::mul(Register rd, Register rn, Register rm, Condition cond) {
167 // Assembler registers rd, rn, rm are encoded as rn, rm, rs.
168 EmitMulOp(cond, 0, R0, rd, rn, rm);
169}
170
171
172void Arm32Assembler::mla(Register rd, Register rn, Register rm, Register ra,
173 Condition cond) {
174 // Assembler registers rd, rn, rm, ra are encoded as rn, rm, rs, rd.
175 EmitMulOp(cond, B21, ra, rd, rn, rm);
176}
177
178
179void Arm32Assembler::mls(Register rd, Register rn, Register rm, Register ra,
180 Condition cond) {
181 // Assembler registers rd, rn, rm, ra are encoded as rn, rm, rs, rd.
182 EmitMulOp(cond, B22 | B21, ra, rd, rn, rm);
183}
184
185
Zheng Xuc6667102015-05-15 16:08:45 +0800186void Arm32Assembler::smull(Register rd_lo, Register rd_hi, Register rn,
187 Register rm, Condition cond) {
188 // Assembler registers rd_lo, rd_hi, rn, rm are encoded as rd, rn, rm, rs.
189 EmitMulOp(cond, B23 | B22, rd_lo, rd_hi, rn, rm);
190}
191
192
Dave Allison65fcc2c2014-04-28 13:45:27 -0700193void Arm32Assembler::umull(Register rd_lo, Register rd_hi, Register rn,
194 Register rm, Condition cond) {
195 // Assembler registers rd_lo, rd_hi, rn, rm are encoded as rd, rn, rm, rs.
196 EmitMulOp(cond, B23, rd_lo, rd_hi, rn, rm);
197}
198
199
200void Arm32Assembler::sdiv(Register rd, Register rn, Register rm, Condition cond) {
201 CHECK_NE(rd, kNoRegister);
202 CHECK_NE(rn, kNoRegister);
203 CHECK_NE(rm, kNoRegister);
204 CHECK_NE(cond, kNoCondition);
205 int32_t encoding = B26 | B25 | B24 | B20 |
206 B15 | B14 | B13 | B12 |
207 (static_cast<int32_t>(cond) << kConditionShift) |
208 (static_cast<int32_t>(rn) << 0) |
209 (static_cast<int32_t>(rd) << 16) |
210 (static_cast<int32_t>(rm) << 8) |
211 B4;
212 Emit(encoding);
213}
214
215
216void Arm32Assembler::udiv(Register rd, Register rn, Register rm, Condition cond) {
217 CHECK_NE(rd, kNoRegister);
218 CHECK_NE(rn, kNoRegister);
219 CHECK_NE(rm, kNoRegister);
220 CHECK_NE(cond, kNoCondition);
221 int32_t encoding = B26 | B25 | B24 | B21 | B20 |
222 B15 | B14 | B13 | B12 |
223 (static_cast<int32_t>(cond) << kConditionShift) |
224 (static_cast<int32_t>(rn) << 0) |
225 (static_cast<int32_t>(rd) << 16) |
226 (static_cast<int32_t>(rm) << 8) |
227 B4;
228 Emit(encoding);
229}
230
231
Roland Levillain51d3fc42014-11-13 14:11:42 +0000232void Arm32Assembler::sbfx(Register rd, Register rn, uint32_t lsb, uint32_t width, Condition cond) {
233 CHECK_NE(rd, kNoRegister);
234 CHECK_NE(rn, kNoRegister);
235 CHECK_NE(cond, kNoCondition);
236 CHECK_LE(lsb, 31U);
237 CHECK(1U <= width && width <= 32U) << width;
238 uint32_t widthminus1 = width - 1;
239
240 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
241 B26 | B25 | B24 | B23 | B21 |
242 (widthminus1 << 16) |
243 (static_cast<uint32_t>(rd) << 12) |
244 (lsb << 7) |
245 B6 | B4 |
246 static_cast<uint32_t>(rn);
247 Emit(encoding);
248}
249
250
Roland Levillain981e4542014-11-14 11:47:14 +0000251void Arm32Assembler::ubfx(Register rd, Register rn, uint32_t lsb, uint32_t width, Condition cond) {
252 CHECK_NE(rd, kNoRegister);
253 CHECK_NE(rn, kNoRegister);
254 CHECK_NE(cond, kNoCondition);
255 CHECK_LE(lsb, 31U);
256 CHECK(1U <= width && width <= 32U) << width;
257 uint32_t widthminus1 = width - 1;
258
259 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
260 B26 | B25 | B24 | B23 | B22 | B21 |
261 (widthminus1 << 16) |
262 (static_cast<uint32_t>(rd) << 12) |
263 (lsb << 7) |
264 B6 | B4 |
265 static_cast<uint32_t>(rn);
266 Emit(encoding);
267}
268
269
Dave Allison65fcc2c2014-04-28 13:45:27 -0700270void Arm32Assembler::ldr(Register rd, const Address& ad, Condition cond) {
271 EmitMemOp(cond, true, false, rd, ad);
272}
273
274
275void Arm32Assembler::str(Register rd, const Address& ad, Condition cond) {
276 EmitMemOp(cond, false, false, rd, ad);
277}
278
279
280void Arm32Assembler::ldrb(Register rd, const Address& ad, Condition cond) {
281 EmitMemOp(cond, true, true, rd, ad);
282}
283
284
285void Arm32Assembler::strb(Register rd, const Address& ad, Condition cond) {
286 EmitMemOp(cond, false, true, rd, ad);
287}
288
289
290void Arm32Assembler::ldrh(Register rd, const Address& ad, Condition cond) {
291 EmitMemOpAddressMode3(cond, L | B7 | H | B4, rd, ad);
292}
293
294
295void Arm32Assembler::strh(Register rd, const Address& ad, Condition cond) {
296 EmitMemOpAddressMode3(cond, B7 | H | B4, rd, ad);
297}
298
299
300void Arm32Assembler::ldrsb(Register rd, const Address& ad, Condition cond) {
301 EmitMemOpAddressMode3(cond, L | B7 | B6 | B4, rd, ad);
302}
303
304
305void Arm32Assembler::ldrsh(Register rd, const Address& ad, Condition cond) {
306 EmitMemOpAddressMode3(cond, L | B7 | B6 | H | B4, rd, ad);
307}
308
309
310void Arm32Assembler::ldrd(Register rd, const Address& ad, Condition cond) {
311 CHECK_EQ(rd % 2, 0);
312 EmitMemOpAddressMode3(cond, B7 | B6 | B4, rd, ad);
313}
314
315
316void Arm32Assembler::strd(Register rd, const Address& ad, Condition cond) {
317 CHECK_EQ(rd % 2, 0);
318 EmitMemOpAddressMode3(cond, B7 | B6 | B5 | B4, rd, ad);
319}
320
321
322void Arm32Assembler::ldm(BlockAddressMode am,
323 Register base,
324 RegList regs,
325 Condition cond) {
326 EmitMultiMemOp(cond, am, true, base, regs);
327}
328
329
330void Arm32Assembler::stm(BlockAddressMode am,
331 Register base,
332 RegList regs,
333 Condition cond) {
334 EmitMultiMemOp(cond, am, false, base, regs);
335}
336
337
338void Arm32Assembler::vmovs(SRegister sd, SRegister sm, Condition cond) {
339 EmitVFPsss(cond, B23 | B21 | B20 | B6, sd, S0, sm);
340}
341
342
343void Arm32Assembler::vmovd(DRegister dd, DRegister dm, Condition cond) {
344 EmitVFPddd(cond, B23 | B21 | B20 | B6, dd, D0, dm);
345}
346
347
348bool Arm32Assembler::vmovs(SRegister sd, float s_imm, Condition cond) {
349 uint32_t imm32 = bit_cast<uint32_t, float>(s_imm);
350 if (((imm32 & ((1 << 19) - 1)) == 0) &&
351 ((((imm32 >> 25) & ((1 << 6) - 1)) == (1 << 5)) ||
352 (((imm32 >> 25) & ((1 << 6) - 1)) == ((1 << 5) -1)))) {
353 uint8_t imm8 = ((imm32 >> 31) << 7) | (((imm32 >> 29) & 1) << 6) |
354 ((imm32 >> 19) & ((1 << 6) -1));
355 EmitVFPsss(cond, B23 | B21 | B20 | ((imm8 >> 4)*B16) | (imm8 & 0xf),
356 sd, S0, S0);
357 return true;
358 }
359 return false;
360}
361
362
363bool Arm32Assembler::vmovd(DRegister dd, double d_imm, Condition cond) {
364 uint64_t imm64 = bit_cast<uint64_t, double>(d_imm);
365 if (((imm64 & ((1LL << 48) - 1)) == 0) &&
366 ((((imm64 >> 54) & ((1 << 9) - 1)) == (1 << 8)) ||
367 (((imm64 >> 54) & ((1 << 9) - 1)) == ((1 << 8) -1)))) {
368 uint8_t imm8 = ((imm64 >> 63) << 7) | (((imm64 >> 61) & 1) << 6) |
369 ((imm64 >> 48) & ((1 << 6) -1));
370 EmitVFPddd(cond, B23 | B21 | B20 | ((imm8 >> 4)*B16) | B8 | (imm8 & 0xf),
371 dd, D0, D0);
372 return true;
373 }
374 return false;
375}
376
377
378void Arm32Assembler::vadds(SRegister sd, SRegister sn, SRegister sm,
379 Condition cond) {
380 EmitVFPsss(cond, B21 | B20, sd, sn, sm);
381}
382
383
384void Arm32Assembler::vaddd(DRegister dd, DRegister dn, DRegister dm,
385 Condition cond) {
386 EmitVFPddd(cond, B21 | B20, dd, dn, dm);
387}
388
389
390void Arm32Assembler::vsubs(SRegister sd, SRegister sn, SRegister sm,
391 Condition cond) {
392 EmitVFPsss(cond, B21 | B20 | B6, sd, sn, sm);
393}
394
395
396void Arm32Assembler::vsubd(DRegister dd, DRegister dn, DRegister dm,
397 Condition cond) {
398 EmitVFPddd(cond, B21 | B20 | B6, dd, dn, dm);
399}
400
401
402void Arm32Assembler::vmuls(SRegister sd, SRegister sn, SRegister sm,
403 Condition cond) {
404 EmitVFPsss(cond, B21, sd, sn, sm);
405}
406
407
408void Arm32Assembler::vmuld(DRegister dd, DRegister dn, DRegister dm,
409 Condition cond) {
410 EmitVFPddd(cond, B21, dd, dn, dm);
411}
412
413
414void Arm32Assembler::vmlas(SRegister sd, SRegister sn, SRegister sm,
415 Condition cond) {
416 EmitVFPsss(cond, 0, sd, sn, sm);
417}
418
419
420void Arm32Assembler::vmlad(DRegister dd, DRegister dn, DRegister dm,
421 Condition cond) {
422 EmitVFPddd(cond, 0, dd, dn, dm);
423}
424
425
426void Arm32Assembler::vmlss(SRegister sd, SRegister sn, SRegister sm,
427 Condition cond) {
428 EmitVFPsss(cond, B6, sd, sn, sm);
429}
430
431
432void Arm32Assembler::vmlsd(DRegister dd, DRegister dn, DRegister dm,
433 Condition cond) {
434 EmitVFPddd(cond, B6, dd, dn, dm);
435}
436
437
438void Arm32Assembler::vdivs(SRegister sd, SRegister sn, SRegister sm,
439 Condition cond) {
440 EmitVFPsss(cond, B23, sd, sn, sm);
441}
442
443
444void Arm32Assembler::vdivd(DRegister dd, DRegister dn, DRegister dm,
445 Condition cond) {
446 EmitVFPddd(cond, B23, dd, dn, dm);
447}
448
449
450void Arm32Assembler::vabss(SRegister sd, SRegister sm, Condition cond) {
451 EmitVFPsss(cond, B23 | B21 | B20 | B7 | B6, sd, S0, sm);
452}
453
454
455void Arm32Assembler::vabsd(DRegister dd, DRegister dm, Condition cond) {
456 EmitVFPddd(cond, B23 | B21 | B20 | B7 | B6, dd, D0, dm);
457}
458
459
460void Arm32Assembler::vnegs(SRegister sd, SRegister sm, Condition cond) {
461 EmitVFPsss(cond, B23 | B21 | B20 | B16 | B6, sd, S0, sm);
462}
463
464
465void Arm32Assembler::vnegd(DRegister dd, DRegister dm, Condition cond) {
466 EmitVFPddd(cond, B23 | B21 | B20 | B16 | B6, dd, D0, dm);
467}
468
469
470void Arm32Assembler::vsqrts(SRegister sd, SRegister sm, Condition cond) {
471 EmitVFPsss(cond, B23 | B21 | B20 | B16 | B7 | B6, sd, S0, sm);
472}
473
474void Arm32Assembler::vsqrtd(DRegister dd, DRegister dm, Condition cond) {
475 EmitVFPddd(cond, B23 | B21 | B20 | B16 | B7 | B6, dd, D0, dm);
476}
477
478
479void Arm32Assembler::vcvtsd(SRegister sd, DRegister dm, Condition cond) {
480 EmitVFPsd(cond, B23 | B21 | B20 | B18 | B17 | B16 | B8 | B7 | B6, sd, dm);
481}
482
483
484void Arm32Assembler::vcvtds(DRegister dd, SRegister sm, Condition cond) {
485 EmitVFPds(cond, B23 | B21 | B20 | B18 | B17 | B16 | B7 | B6, dd, sm);
486}
487
488
489void Arm32Assembler::vcvtis(SRegister sd, SRegister sm, Condition cond) {
490 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B18 | B16 | B7 | B6, sd, S0, sm);
491}
492
493
494void Arm32Assembler::vcvtid(SRegister sd, DRegister dm, Condition cond) {
495 EmitVFPsd(cond, B23 | B21 | B20 | B19 | B18 | B16 | B8 | B7 | B6, sd, dm);
496}
497
498
499void Arm32Assembler::vcvtsi(SRegister sd, SRegister sm, Condition cond) {
500 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B7 | B6, sd, S0, sm);
501}
502
503
504void Arm32Assembler::vcvtdi(DRegister dd, SRegister sm, Condition cond) {
505 EmitVFPds(cond, B23 | B21 | B20 | B19 | B8 | B7 | B6, dd, sm);
506}
507
508
509void Arm32Assembler::vcvtus(SRegister sd, SRegister sm, Condition cond) {
510 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B18 | B7 | B6, sd, S0, sm);
511}
512
513
514void Arm32Assembler::vcvtud(SRegister sd, DRegister dm, Condition cond) {
515 EmitVFPsd(cond, B23 | B21 | B20 | B19 | B18 | B8 | B7 | B6, sd, dm);
516}
517
518
519void Arm32Assembler::vcvtsu(SRegister sd, SRegister sm, Condition cond) {
520 EmitVFPsss(cond, B23 | B21 | B20 | B19 | B6, sd, S0, sm);
521}
522
523
524void Arm32Assembler::vcvtdu(DRegister dd, SRegister sm, Condition cond) {
525 EmitVFPds(cond, B23 | B21 | B20 | B19 | B8 | B6, dd, sm);
526}
527
528
529void Arm32Assembler::vcmps(SRegister sd, SRegister sm, Condition cond) {
530 EmitVFPsss(cond, B23 | B21 | B20 | B18 | B6, sd, S0, sm);
531}
532
533
534void Arm32Assembler::vcmpd(DRegister dd, DRegister dm, Condition cond) {
535 EmitVFPddd(cond, B23 | B21 | B20 | B18 | B6, dd, D0, dm);
536}
537
538
539void Arm32Assembler::vcmpsz(SRegister sd, Condition cond) {
540 EmitVFPsss(cond, B23 | B21 | B20 | B18 | B16 | B6, sd, S0, S0);
541}
542
543
544void Arm32Assembler::vcmpdz(DRegister dd, Condition cond) {
545 EmitVFPddd(cond, B23 | B21 | B20 | B18 | B16 | B6, dd, D0, D0);
546}
547
548void Arm32Assembler::b(Label* label, Condition cond) {
549 EmitBranch(cond, label, false);
550}
551
552
553void Arm32Assembler::bl(Label* label, Condition cond) {
554 EmitBranch(cond, label, true);
555}
556
557
558void Arm32Assembler::MarkExceptionHandler(Label* label) {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100559 EmitType01(AL, 1, TST, kCcSet, PC, R0, ShifterOperand(0));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700560 Label l;
561 b(&l);
562 EmitBranch(AL, label, false);
563 Bind(&l);
564}
565
566
567void Arm32Assembler::Emit(int32_t value) {
568 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
569 buffer_.Emit<int32_t>(value);
570}
571
572
573void Arm32Assembler::EmitType01(Condition cond,
574 int type,
575 Opcode opcode,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100576 SetCc set_cc,
Dave Allison65fcc2c2014-04-28 13:45:27 -0700577 Register rn,
578 Register rd,
579 const ShifterOperand& so) {
580 CHECK_NE(rd, kNoRegister);
581 CHECK_NE(cond, kNoCondition);
582 int32_t encoding = static_cast<int32_t>(cond) << kConditionShift |
583 type << kTypeShift |
584 static_cast<int32_t>(opcode) << kOpcodeShift |
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100585 (set_cc == kCcSet ? 1 : 0) << kSShift |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700586 static_cast<int32_t>(rn) << kRnShift |
587 static_cast<int32_t>(rd) << kRdShift |
588 so.encodingArm();
589 Emit(encoding);
590}
591
592
593void Arm32Assembler::EmitType5(Condition cond, int offset, bool link) {
594 CHECK_NE(cond, kNoCondition);
595 int32_t encoding = static_cast<int32_t>(cond) << kConditionShift |
596 5 << kTypeShift |
597 (link ? 1 : 0) << kLinkShift;
598 Emit(Arm32Assembler::EncodeBranchOffset(offset, encoding));
599}
600
601
602void Arm32Assembler::EmitMemOp(Condition cond,
Dave Allison45fdb932014-06-25 12:37:10 -0700603 bool load,
604 bool byte,
605 Register rd,
606 const Address& ad) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700607 CHECK_NE(rd, kNoRegister);
608 CHECK_NE(cond, kNoCondition);
609 const Address& addr = static_cast<const Address&>(ad);
610
Dave Allison45fdb932014-06-25 12:37:10 -0700611 int32_t encoding = 0;
612 if (!ad.IsImmediate() && ad.GetRegisterOffset() == PC) {
613 // PC relative LDR(literal)
614 int32_t offset = ad.GetOffset();
615 int32_t u = B23;
616 if (offset < 0) {
617 offset = -offset;
618 u = 0;
619 }
620 CHECK_LT(offset, (1 << 12));
621 encoding = (static_cast<int32_t>(cond) << kConditionShift) |
622 B26 | B24 | u | B20 |
623 (load ? L : 0) |
624 (byte ? B : 0) |
625 (static_cast<int32_t>(rd) << kRdShift) |
626 0xf << 16 |
627 (offset & 0xfff);
628
629 } else {
630 encoding = (static_cast<int32_t>(cond) << kConditionShift) |
631 B26 |
632 (load ? L : 0) |
633 (byte ? B : 0) |
634 (static_cast<int32_t>(rd) << kRdShift) |
635 addr.encodingArm();
636 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700637 Emit(encoding);
638}
639
640
641void Arm32Assembler::EmitMemOpAddressMode3(Condition cond,
642 int32_t mode,
643 Register rd,
644 const Address& ad) {
645 CHECK_NE(rd, kNoRegister);
646 CHECK_NE(cond, kNoCondition);
647 const Address& addr = static_cast<const Address&>(ad);
648 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
649 B22 |
650 mode |
651 (static_cast<int32_t>(rd) << kRdShift) |
652 addr.encoding3();
653 Emit(encoding);
654}
655
656
657void Arm32Assembler::EmitMultiMemOp(Condition cond,
658 BlockAddressMode am,
659 bool load,
660 Register base,
661 RegList regs) {
662 CHECK_NE(base, kNoRegister);
663 CHECK_NE(cond, kNoCondition);
664 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
665 B27 |
666 am |
667 (load ? L : 0) |
668 (static_cast<int32_t>(base) << kRnShift) |
669 regs;
670 Emit(encoding);
671}
672
673
674void Arm32Assembler::EmitShiftImmediate(Condition cond,
675 Shift opcode,
676 Register rd,
677 Register rm,
678 const ShifterOperand& so) {
679 CHECK_NE(cond, kNoCondition);
680 CHECK(so.IsImmediate());
681 int32_t encoding = static_cast<int32_t>(cond) << kConditionShift |
682 static_cast<int32_t>(MOV) << kOpcodeShift |
683 static_cast<int32_t>(rd) << kRdShift |
684 so.encodingArm() << kShiftImmShift |
685 static_cast<int32_t>(opcode) << kShiftShift |
686 static_cast<int32_t>(rm);
687 Emit(encoding);
688}
689
690
691void Arm32Assembler::EmitShiftRegister(Condition cond,
692 Shift opcode,
693 Register rd,
694 Register rm,
695 const ShifterOperand& so) {
696 CHECK_NE(cond, kNoCondition);
697 CHECK(so.IsRegister());
698 int32_t encoding = static_cast<int32_t>(cond) << kConditionShift |
699 static_cast<int32_t>(MOV) << kOpcodeShift |
700 static_cast<int32_t>(rd) << kRdShift |
701 so.encodingArm() << kShiftRegisterShift |
702 static_cast<int32_t>(opcode) << kShiftShift |
703 B4 |
704 static_cast<int32_t>(rm);
705 Emit(encoding);
706}
707
708
709void Arm32Assembler::EmitBranch(Condition cond, Label* label, bool link) {
710 if (label->IsBound()) {
711 EmitType5(cond, label->Position() - buffer_.Size(), link);
712 } else {
713 int position = buffer_.Size();
714 // Use the offset field of the branch instruction for linking the sites.
715 EmitType5(cond, label->position_, link);
716 label->LinkTo(position);
717 }
718}
719
720
721void Arm32Assembler::clz(Register rd, Register rm, Condition cond) {
722 CHECK_NE(rd, kNoRegister);
723 CHECK_NE(rm, kNoRegister);
724 CHECK_NE(cond, kNoCondition);
725 CHECK_NE(rd, PC);
726 CHECK_NE(rm, PC);
727 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
728 B24 | B22 | B21 | (0xf << 16) |
729 (static_cast<int32_t>(rd) << kRdShift) |
730 (0xf << 8) | B4 | static_cast<int32_t>(rm);
731 Emit(encoding);
732}
733
734
735void Arm32Assembler::movw(Register rd, uint16_t imm16, Condition cond) {
736 CHECK_NE(cond, kNoCondition);
737 int32_t encoding = static_cast<int32_t>(cond) << kConditionShift |
738 B25 | B24 | ((imm16 >> 12) << 16) |
739 static_cast<int32_t>(rd) << kRdShift | (imm16 & 0xfff);
740 Emit(encoding);
741}
742
743
744void Arm32Assembler::movt(Register rd, uint16_t imm16, Condition cond) {
745 CHECK_NE(cond, kNoCondition);
746 int32_t encoding = static_cast<int32_t>(cond) << kConditionShift |
747 B25 | B24 | B22 | ((imm16 >> 12) << 16) |
748 static_cast<int32_t>(rd) << kRdShift | (imm16 & 0xfff);
749 Emit(encoding);
750}
751
752
Scott Wakeling9ee23f42015-07-23 10:44:35 +0100753void Arm32Assembler::rbit(Register rd, Register rm, Condition cond) {
754 CHECK_NE(rd, kNoRegister);
755 CHECK_NE(rm, kNoRegister);
756 CHECK_NE(cond, kNoCondition);
757 CHECK_NE(rd, PC);
758 CHECK_NE(rm, PC);
759 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
760 B26 | B25 | B23 | B22 | B21 | B20 | (0xf << 16) |
761 (static_cast<int32_t>(rd) << kRdShift) |
762 (0xf << 8) | B5 | B4 | static_cast<int32_t>(rm);
763 Emit(encoding);
764}
765
766
Dave Allison65fcc2c2014-04-28 13:45:27 -0700767void Arm32Assembler::EmitMulOp(Condition cond, int32_t opcode,
768 Register rd, Register rn,
769 Register rm, Register rs) {
770 CHECK_NE(rd, kNoRegister);
771 CHECK_NE(rn, kNoRegister);
772 CHECK_NE(rm, kNoRegister);
773 CHECK_NE(rs, kNoRegister);
774 CHECK_NE(cond, kNoCondition);
775 int32_t encoding = opcode |
776 (static_cast<int32_t>(cond) << kConditionShift) |
777 (static_cast<int32_t>(rn) << kRnShift) |
778 (static_cast<int32_t>(rd) << kRdShift) |
779 (static_cast<int32_t>(rs) << kRsShift) |
780 B7 | B4 |
781 (static_cast<int32_t>(rm) << kRmShift);
782 Emit(encoding);
783}
784
Calin Juravle52c48962014-12-16 17:02:57 +0000785
Dave Allison65fcc2c2014-04-28 13:45:27 -0700786void Arm32Assembler::ldrex(Register rt, Register rn, Condition cond) {
787 CHECK_NE(rn, kNoRegister);
788 CHECK_NE(rt, kNoRegister);
789 CHECK_NE(cond, kNoCondition);
790 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
791 B24 |
792 B23 |
793 L |
794 (static_cast<int32_t>(rn) << kLdExRnShift) |
795 (static_cast<int32_t>(rt) << kLdExRtShift) |
796 B11 | B10 | B9 | B8 | B7 | B4 | B3 | B2 | B1 | B0;
797 Emit(encoding);
798}
799
800
Calin Juravle52c48962014-12-16 17:02:57 +0000801void Arm32Assembler::ldrexd(Register rt, Register rt2, Register rn, Condition cond) {
802 CHECK_NE(rn, kNoRegister);
803 CHECK_NE(rt, kNoRegister);
804 CHECK_NE(rt2, kNoRegister);
805 CHECK_NE(rt, R14);
806 CHECK_EQ(0u, static_cast<uint32_t>(rt) % 2);
807 CHECK_EQ(static_cast<uint32_t>(rt) + 1, static_cast<uint32_t>(rt2));
808 CHECK_NE(cond, kNoCondition);
809
810 int32_t encoding =
811 (static_cast<uint32_t>(cond) << kConditionShift) |
812 B24 | B23 | B21 | B20 |
813 static_cast<uint32_t>(rn) << 16 |
814 static_cast<uint32_t>(rt) << 12 |
815 B11 | B10 | B9 | B8 | B7 | B4 | B3 | B2 | B1 | B0;
816 Emit(encoding);
817}
818
819
Dave Allison65fcc2c2014-04-28 13:45:27 -0700820void Arm32Assembler::strex(Register rd,
821 Register rt,
822 Register rn,
823 Condition cond) {
824 CHECK_NE(rn, kNoRegister);
825 CHECK_NE(rd, kNoRegister);
826 CHECK_NE(rt, kNoRegister);
827 CHECK_NE(cond, kNoCondition);
828 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
829 B24 |
830 B23 |
831 (static_cast<int32_t>(rn) << kStrExRnShift) |
832 (static_cast<int32_t>(rd) << kStrExRdShift) |
833 B11 | B10 | B9 | B8 | B7 | B4 |
834 (static_cast<int32_t>(rt) << kStrExRtShift);
835 Emit(encoding);
836}
837
Calin Juravle52c48962014-12-16 17:02:57 +0000838void Arm32Assembler::strexd(Register rd, Register rt, Register rt2, Register rn, Condition cond) {
839 CHECK_NE(rd, kNoRegister);
840 CHECK_NE(rn, kNoRegister);
841 CHECK_NE(rt, kNoRegister);
842 CHECK_NE(rt2, kNoRegister);
843 CHECK_NE(rt, R14);
844 CHECK_NE(rd, rt);
845 CHECK_NE(rd, rt2);
846 CHECK_EQ(0u, static_cast<uint32_t>(rt) % 2);
847 CHECK_EQ(static_cast<uint32_t>(rt) + 1, static_cast<uint32_t>(rt2));
848 CHECK_NE(cond, kNoCondition);
849
850 int32_t encoding =
851 (static_cast<uint32_t>(cond) << kConditionShift) |
852 B24 | B23 | B21 |
853 static_cast<uint32_t>(rn) << 16 |
854 static_cast<uint32_t>(rd) << 12 |
855 B11 | B10 | B9 | B8 | B7 | B4 |
856 static_cast<uint32_t>(rt);
857 Emit(encoding);
858}
859
Dave Allison65fcc2c2014-04-28 13:45:27 -0700860
861void Arm32Assembler::clrex(Condition cond) {
862 CHECK_EQ(cond, AL); // This cannot be conditional on ARM.
863 int32_t encoding = (kSpecialCondition << kConditionShift) |
864 B26 | B24 | B22 | B21 | B20 | (0xff << 12) | B4 | 0xf;
865 Emit(encoding);
866}
867
868
869void Arm32Assembler::nop(Condition cond) {
870 CHECK_NE(cond, kNoCondition);
871 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
872 B25 | B24 | B21 | (0xf << 12);
873 Emit(encoding);
874}
875
876
877void Arm32Assembler::vmovsr(SRegister sn, Register rt, Condition cond) {
878 CHECK_NE(sn, kNoSRegister);
879 CHECK_NE(rt, kNoRegister);
880 CHECK_NE(rt, SP);
881 CHECK_NE(rt, PC);
882 CHECK_NE(cond, kNoCondition);
883 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
884 B27 | B26 | B25 |
885 ((static_cast<int32_t>(sn) >> 1)*B16) |
886 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
887 ((static_cast<int32_t>(sn) & 1)*B7) | B4;
888 Emit(encoding);
889}
890
891
892void Arm32Assembler::vmovrs(Register rt, SRegister sn, Condition cond) {
893 CHECK_NE(sn, kNoSRegister);
894 CHECK_NE(rt, kNoRegister);
895 CHECK_NE(rt, SP);
896 CHECK_NE(rt, PC);
897 CHECK_NE(cond, kNoCondition);
898 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
899 B27 | B26 | B25 | B20 |
900 ((static_cast<int32_t>(sn) >> 1)*B16) |
901 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
902 ((static_cast<int32_t>(sn) & 1)*B7) | B4;
903 Emit(encoding);
904}
905
906
907void Arm32Assembler::vmovsrr(SRegister sm, Register rt, Register rt2,
908 Condition cond) {
909 CHECK_NE(sm, kNoSRegister);
910 CHECK_NE(sm, S31);
911 CHECK_NE(rt, kNoRegister);
912 CHECK_NE(rt, SP);
913 CHECK_NE(rt, PC);
914 CHECK_NE(rt2, kNoRegister);
915 CHECK_NE(rt2, SP);
916 CHECK_NE(rt2, PC);
917 CHECK_NE(cond, kNoCondition);
918 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
919 B27 | B26 | B22 |
920 (static_cast<int32_t>(rt2)*B16) |
921 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
922 ((static_cast<int32_t>(sm) & 1)*B5) | B4 |
923 (static_cast<int32_t>(sm) >> 1);
924 Emit(encoding);
925}
926
927
928void Arm32Assembler::vmovrrs(Register rt, Register rt2, SRegister sm,
929 Condition cond) {
930 CHECK_NE(sm, kNoSRegister);
931 CHECK_NE(sm, S31);
932 CHECK_NE(rt, kNoRegister);
933 CHECK_NE(rt, SP);
934 CHECK_NE(rt, PC);
935 CHECK_NE(rt2, kNoRegister);
936 CHECK_NE(rt2, SP);
937 CHECK_NE(rt2, PC);
938 CHECK_NE(rt, rt2);
939 CHECK_NE(cond, kNoCondition);
940 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
941 B27 | B26 | B22 | B20 |
942 (static_cast<int32_t>(rt2)*B16) |
943 (static_cast<int32_t>(rt)*B12) | B11 | B9 |
944 ((static_cast<int32_t>(sm) & 1)*B5) | B4 |
945 (static_cast<int32_t>(sm) >> 1);
946 Emit(encoding);
947}
948
949
950void Arm32Assembler::vmovdrr(DRegister dm, Register rt, Register rt2,
951 Condition cond) {
952 CHECK_NE(dm, kNoDRegister);
953 CHECK_NE(rt, kNoRegister);
954 CHECK_NE(rt, SP);
955 CHECK_NE(rt, PC);
956 CHECK_NE(rt2, kNoRegister);
957 CHECK_NE(rt2, SP);
958 CHECK_NE(rt2, PC);
959 CHECK_NE(cond, kNoCondition);
960 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
961 B27 | B26 | B22 |
962 (static_cast<int32_t>(rt2)*B16) |
963 (static_cast<int32_t>(rt)*B12) | B11 | B9 | B8 |
964 ((static_cast<int32_t>(dm) >> 4)*B5) | B4 |
965 (static_cast<int32_t>(dm) & 0xf);
966 Emit(encoding);
967}
968
969
970void Arm32Assembler::vmovrrd(Register rt, Register rt2, DRegister dm,
971 Condition cond) {
972 CHECK_NE(dm, kNoDRegister);
973 CHECK_NE(rt, kNoRegister);
974 CHECK_NE(rt, SP);
975 CHECK_NE(rt, PC);
976 CHECK_NE(rt2, kNoRegister);
977 CHECK_NE(rt2, SP);
978 CHECK_NE(rt2, PC);
979 CHECK_NE(rt, rt2);
980 CHECK_NE(cond, kNoCondition);
981 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
982 B27 | B26 | B22 | B20 |
983 (static_cast<int32_t>(rt2)*B16) |
984 (static_cast<int32_t>(rt)*B12) | B11 | B9 | B8 |
985 ((static_cast<int32_t>(dm) >> 4)*B5) | B4 |
986 (static_cast<int32_t>(dm) & 0xf);
987 Emit(encoding);
988}
989
990
991void Arm32Assembler::vldrs(SRegister sd, const Address& ad, Condition cond) {
992 const Address& addr = static_cast<const Address&>(ad);
993 CHECK_NE(sd, kNoSRegister);
994 CHECK_NE(cond, kNoCondition);
995 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
996 B27 | B26 | B24 | B20 |
997 ((static_cast<int32_t>(sd) & 1)*B22) |
998 ((static_cast<int32_t>(sd) >> 1)*B12) |
999 B11 | B9 | addr.vencoding();
1000 Emit(encoding);
1001}
1002
1003
1004void Arm32Assembler::vstrs(SRegister sd, const Address& ad, Condition cond) {
1005 const Address& addr = static_cast<const Address&>(ad);
1006 CHECK_NE(static_cast<Register>(addr.encodingArm() & (0xf << kRnShift)), PC);
1007 CHECK_NE(sd, kNoSRegister);
1008 CHECK_NE(cond, kNoCondition);
1009 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1010 B27 | B26 | B24 |
1011 ((static_cast<int32_t>(sd) & 1)*B22) |
1012 ((static_cast<int32_t>(sd) >> 1)*B12) |
1013 B11 | B9 | addr.vencoding();
1014 Emit(encoding);
1015}
1016
1017
1018void Arm32Assembler::vldrd(DRegister dd, const Address& ad, Condition cond) {
1019 const Address& addr = static_cast<const Address&>(ad);
1020 CHECK_NE(dd, kNoDRegister);
1021 CHECK_NE(cond, kNoCondition);
1022 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1023 B27 | B26 | B24 | B20 |
1024 ((static_cast<int32_t>(dd) >> 4)*B22) |
1025 ((static_cast<int32_t>(dd) & 0xf)*B12) |
1026 B11 | B9 | B8 | addr.vencoding();
1027 Emit(encoding);
1028}
1029
1030
1031void Arm32Assembler::vstrd(DRegister dd, const Address& ad, Condition cond) {
1032 const Address& addr = static_cast<const Address&>(ad);
1033 CHECK_NE(static_cast<Register>(addr.encodingArm() & (0xf << kRnShift)), PC);
1034 CHECK_NE(dd, kNoDRegister);
1035 CHECK_NE(cond, kNoCondition);
1036 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1037 B27 | B26 | B24 |
1038 ((static_cast<int32_t>(dd) >> 4)*B22) |
1039 ((static_cast<int32_t>(dd) & 0xf)*B12) |
1040 B11 | B9 | B8 | addr.vencoding();
1041 Emit(encoding);
1042}
1043
1044
1045void Arm32Assembler::vpushs(SRegister reg, int nregs, Condition cond) {
1046 EmitVPushPop(static_cast<uint32_t>(reg), nregs, true, false, cond);
1047}
1048
1049
1050void Arm32Assembler::vpushd(DRegister reg, int nregs, Condition cond) {
1051 EmitVPushPop(static_cast<uint32_t>(reg), nregs, true, true, cond);
1052}
1053
1054
1055void Arm32Assembler::vpops(SRegister reg, int nregs, Condition cond) {
1056 EmitVPushPop(static_cast<uint32_t>(reg), nregs, false, false, cond);
1057}
1058
1059
1060void Arm32Assembler::vpopd(DRegister reg, int nregs, Condition cond) {
1061 EmitVPushPop(static_cast<uint32_t>(reg), nregs, false, true, cond);
1062}
1063
1064
1065void Arm32Assembler::EmitVPushPop(uint32_t reg, int nregs, bool push, bool dbl, Condition cond) {
1066 CHECK_NE(cond, kNoCondition);
1067 CHECK_GT(nregs, 0);
1068 uint32_t D;
1069 uint32_t Vd;
1070 if (dbl) {
1071 // Encoded as D:Vd.
1072 D = (reg >> 4) & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001073 Vd = reg & 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001074 } else {
1075 // Encoded as Vd:D.
1076 D = reg & 1;
Andreas Gampec8ccf682014-09-29 20:07:43 -07001077 Vd = (reg >> 1) & 15U /* 0b1111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001078 }
1079 int32_t encoding = B27 | B26 | B21 | B19 | B18 | B16 |
1080 B11 | B9 |
1081 (dbl ? B8 : 0) |
1082 (push ? B24 : (B23 | B20)) |
1083 static_cast<int32_t>(cond) << kConditionShift |
1084 nregs << (dbl ? 1 : 0) |
1085 D << 22 |
1086 Vd << 12;
1087 Emit(encoding);
1088}
1089
1090
1091void Arm32Assembler::EmitVFPsss(Condition cond, int32_t opcode,
1092 SRegister sd, SRegister sn, SRegister sm) {
1093 CHECK_NE(sd, kNoSRegister);
1094 CHECK_NE(sn, kNoSRegister);
1095 CHECK_NE(sm, kNoSRegister);
1096 CHECK_NE(cond, kNoCondition);
1097 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1098 B27 | B26 | B25 | B11 | B9 | opcode |
1099 ((static_cast<int32_t>(sd) & 1)*B22) |
1100 ((static_cast<int32_t>(sn) >> 1)*B16) |
1101 ((static_cast<int32_t>(sd) >> 1)*B12) |
1102 ((static_cast<int32_t>(sn) & 1)*B7) |
1103 ((static_cast<int32_t>(sm) & 1)*B5) |
1104 (static_cast<int32_t>(sm) >> 1);
1105 Emit(encoding);
1106}
1107
1108
1109void Arm32Assembler::EmitVFPddd(Condition cond, int32_t opcode,
1110 DRegister dd, DRegister dn, DRegister dm) {
1111 CHECK_NE(dd, kNoDRegister);
1112 CHECK_NE(dn, kNoDRegister);
1113 CHECK_NE(dm, kNoDRegister);
1114 CHECK_NE(cond, kNoCondition);
1115 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1116 B27 | B26 | B25 | B11 | B9 | B8 | opcode |
1117 ((static_cast<int32_t>(dd) >> 4)*B22) |
1118 ((static_cast<int32_t>(dn) & 0xf)*B16) |
1119 ((static_cast<int32_t>(dd) & 0xf)*B12) |
1120 ((static_cast<int32_t>(dn) >> 4)*B7) |
1121 ((static_cast<int32_t>(dm) >> 4)*B5) |
1122 (static_cast<int32_t>(dm) & 0xf);
1123 Emit(encoding);
1124}
1125
1126
1127void Arm32Assembler::EmitVFPsd(Condition cond, int32_t opcode,
1128 SRegister sd, DRegister dm) {
1129 CHECK_NE(sd, kNoSRegister);
1130 CHECK_NE(dm, kNoDRegister);
1131 CHECK_NE(cond, kNoCondition);
1132 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1133 B27 | B26 | B25 | B11 | B9 | opcode |
1134 ((static_cast<int32_t>(sd) & 1)*B22) |
1135 ((static_cast<int32_t>(sd) >> 1)*B12) |
1136 ((static_cast<int32_t>(dm) >> 4)*B5) |
1137 (static_cast<int32_t>(dm) & 0xf);
1138 Emit(encoding);
1139}
1140
1141
1142void Arm32Assembler::EmitVFPds(Condition cond, int32_t opcode,
1143 DRegister dd, SRegister sm) {
1144 CHECK_NE(dd, kNoDRegister);
1145 CHECK_NE(sm, kNoSRegister);
1146 CHECK_NE(cond, kNoCondition);
1147 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1148 B27 | B26 | B25 | B11 | B9 | opcode |
1149 ((static_cast<int32_t>(dd) >> 4)*B22) |
1150 ((static_cast<int32_t>(dd) & 0xf)*B12) |
1151 ((static_cast<int32_t>(sm) & 1)*B5) |
1152 (static_cast<int32_t>(sm) >> 1);
1153 Emit(encoding);
1154}
1155
1156
1157void Arm32Assembler::Lsl(Register rd, Register rm, uint32_t shift_imm,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001158 Condition cond, SetCc set_cc) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00001159 CHECK_LE(shift_imm, 31u);
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001160 mov(rd, ShifterOperand(rm, LSL, shift_imm), cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001161}
1162
1163
1164void Arm32Assembler::Lsr(Register rd, Register rm, uint32_t shift_imm,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001165 Condition cond, SetCc set_cc) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00001166 CHECK(1u <= shift_imm && shift_imm <= 32u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001167 if (shift_imm == 32) shift_imm = 0; // Comply to UAL syntax.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001168 mov(rd, ShifterOperand(rm, LSR, shift_imm), cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001169}
1170
1171
1172void Arm32Assembler::Asr(Register rd, Register rm, uint32_t shift_imm,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001173 Condition cond, SetCc set_cc) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00001174 CHECK(1u <= shift_imm && shift_imm <= 32u);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001175 if (shift_imm == 32) shift_imm = 0; // Comply to UAL syntax.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001176 mov(rd, ShifterOperand(rm, ASR, shift_imm), cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001177}
1178
1179
1180void Arm32Assembler::Ror(Register rd, Register rm, uint32_t shift_imm,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001181 Condition cond, SetCc set_cc) {
Calin Juravle9aec02f2014-11-18 23:06:35 +00001182 CHECK(1u <= shift_imm && shift_imm <= 31u);
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001183 mov(rd, ShifterOperand(rm, ROR, shift_imm), cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001184}
1185
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001186void Arm32Assembler::Rrx(Register rd, Register rm, Condition cond, SetCc set_cc) {
1187 mov(rd, ShifterOperand(rm, ROR, 0), cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001188}
1189
1190
Dave Allison45fdb932014-06-25 12:37:10 -07001191void Arm32Assembler::Lsl(Register rd, Register rm, Register rn,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001192 Condition cond, SetCc set_cc) {
1193 mov(rd, ShifterOperand(rm, LSL, rn), cond, set_cc);
Dave Allison45fdb932014-06-25 12:37:10 -07001194}
1195
1196
1197void Arm32Assembler::Lsr(Register rd, Register rm, Register rn,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001198 Condition cond, SetCc set_cc) {
1199 mov(rd, ShifterOperand(rm, LSR, rn), cond, set_cc);
Dave Allison45fdb932014-06-25 12:37:10 -07001200}
1201
1202
1203void Arm32Assembler::Asr(Register rd, Register rm, Register rn,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001204 Condition cond, SetCc set_cc) {
1205 mov(rd, ShifterOperand(rm, ASR, rn), cond, set_cc);
Dave Allison45fdb932014-06-25 12:37:10 -07001206}
1207
1208
1209void Arm32Assembler::Ror(Register rd, Register rm, Register rn,
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001210 Condition cond, SetCc set_cc) {
1211 mov(rd, ShifterOperand(rm, ROR, rn), cond, set_cc);
Dave Allison45fdb932014-06-25 12:37:10 -07001212}
1213
Dave Allison65fcc2c2014-04-28 13:45:27 -07001214void Arm32Assembler::vmstat(Condition cond) { // VMRS APSR_nzcv, FPSCR
1215 CHECK_NE(cond, kNoCondition);
1216 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1217 B27 | B26 | B25 | B23 | B22 | B21 | B20 | B16 |
1218 (static_cast<int32_t>(PC)*B12) |
1219 B11 | B9 | B4;
1220 Emit(encoding);
1221}
1222
1223
1224void Arm32Assembler::svc(uint32_t imm24) {
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001225 CHECK(IsUint<24>(imm24)) << imm24;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001226 int32_t encoding = (AL << kConditionShift) | B27 | B26 | B25 | B24 | imm24;
1227 Emit(encoding);
1228}
1229
1230
1231void Arm32Assembler::bkpt(uint16_t imm16) {
1232 int32_t encoding = (AL << kConditionShift) | B24 | B21 |
1233 ((imm16 >> 4) << 8) | B6 | B5 | B4 | (imm16 & 0xf);
1234 Emit(encoding);
1235}
1236
1237
1238void Arm32Assembler::blx(Register rm, Condition cond) {
1239 CHECK_NE(rm, kNoRegister);
1240 CHECK_NE(cond, kNoCondition);
1241 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1242 B24 | B21 | (0xfff << 8) | B5 | B4 |
1243 (static_cast<int32_t>(rm) << kRmShift);
1244 Emit(encoding);
1245}
1246
1247
1248void Arm32Assembler::bx(Register rm, Condition cond) {
1249 CHECK_NE(rm, kNoRegister);
1250 CHECK_NE(cond, kNoCondition);
1251 int32_t encoding = (static_cast<int32_t>(cond) << kConditionShift) |
1252 B24 | B21 | (0xfff << 8) | B4 |
1253 (static_cast<int32_t>(rm) << kRmShift);
1254 Emit(encoding);
1255}
1256
1257
1258void Arm32Assembler::Push(Register rd, Condition cond) {
1259 str(rd, Address(SP, -kRegisterSize, Address::PreIndex), cond);
1260}
1261
1262
1263void Arm32Assembler::Pop(Register rd, Condition cond) {
1264 ldr(rd, Address(SP, kRegisterSize, Address::PostIndex), cond);
1265}
1266
1267
1268void Arm32Assembler::PushList(RegList regs, Condition cond) {
1269 stm(DB_W, SP, regs, cond);
1270}
1271
1272
1273void Arm32Assembler::PopList(RegList regs, Condition cond) {
1274 ldm(IA_W, SP, regs, cond);
1275}
1276
1277
1278void Arm32Assembler::Mov(Register rd, Register rm, Condition cond) {
1279 if (rd != rm) {
1280 mov(rd, ShifterOperand(rm), cond);
1281 }
1282}
1283
1284
1285void Arm32Assembler::Bind(Label* label) {
1286 CHECK(!label->IsBound());
1287 int bound_pc = buffer_.Size();
1288 while (label->IsLinked()) {
1289 int32_t position = label->Position();
1290 int32_t next = buffer_.Load<int32_t>(position);
1291 int32_t encoded = Arm32Assembler::EncodeBranchOffset(bound_pc - position, next);
1292 buffer_.Store<int32_t>(position, encoded);
1293 label->position_ = Arm32Assembler::DecodeBranchOffset(next);
1294 }
1295 label->BindTo(bound_pc);
1296}
1297
1298
1299int32_t Arm32Assembler::EncodeBranchOffset(int offset, int32_t inst) {
1300 // The offset is off by 8 due to the way the ARM CPUs read PC.
1301 offset -= 8;
1302 CHECK_ALIGNED(offset, 4);
1303 CHECK(IsInt(POPCOUNT(kBranchOffsetMask), offset)) << offset;
1304
1305 // Properly preserve only the bits supported in the instruction.
1306 offset >>= 2;
1307 offset &= kBranchOffsetMask;
1308 return (inst & ~kBranchOffsetMask) | offset;
1309}
1310
1311
1312int Arm32Assembler::DecodeBranchOffset(int32_t inst) {
1313 // Sign-extend, left-shift by 2, then add 8.
1314 return ((((inst & kBranchOffsetMask) << 8) >> 6) + 8);
1315}
1316
1317
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001318uint32_t Arm32Assembler::GetAdjustedPosition(uint32_t old_position ATTRIBUTE_UNUSED) {
1319 LOG(FATAL) << "Unimplemented.";
1320 UNREACHABLE();
1321}
1322
1323Literal* Arm32Assembler::NewLiteral(size_t size ATTRIBUTE_UNUSED,
1324 const uint8_t* data ATTRIBUTE_UNUSED) {
1325 LOG(FATAL) << "Unimplemented.";
1326 UNREACHABLE();
1327}
1328
1329void Arm32Assembler::LoadLiteral(Register rt ATTRIBUTE_UNUSED,
1330 Literal* literal ATTRIBUTE_UNUSED) {
1331 LOG(FATAL) << "Unimplemented.";
1332 UNREACHABLE();
1333}
1334
1335void Arm32Assembler::LoadLiteral(Register rt ATTRIBUTE_UNUSED, Register rt2 ATTRIBUTE_UNUSED,
1336 Literal* literal ATTRIBUTE_UNUSED) {
1337 LOG(FATAL) << "Unimplemented.";
1338 UNREACHABLE();
1339}
1340
1341void Arm32Assembler::LoadLiteral(SRegister sd ATTRIBUTE_UNUSED,
1342 Literal* literal ATTRIBUTE_UNUSED) {
1343 LOG(FATAL) << "Unimplemented.";
1344 UNREACHABLE();
1345}
1346
1347void Arm32Assembler::LoadLiteral(DRegister dd ATTRIBUTE_UNUSED,
1348 Literal* literal ATTRIBUTE_UNUSED) {
1349 LOG(FATAL) << "Unimplemented.";
1350 UNREACHABLE();
1351}
1352
Dave Allison65fcc2c2014-04-28 13:45:27 -07001353
1354void Arm32Assembler::AddConstant(Register rd, Register rn, int32_t value,
Vladimir Marko449b1092015-09-08 12:16:45 +01001355 Condition cond, SetCc set_cc) {
1356 if (value == 0 && set_cc != kCcSet) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001357 if (rd != rn) {
Vladimir Marko449b1092015-09-08 12:16:45 +01001358 mov(rd, ShifterOperand(rn), cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001359 }
1360 return;
1361 }
1362 // We prefer to select the shorter code sequence rather than selecting add for
1363 // positive values and sub for negatives ones, which would slightly improve
1364 // the readability of generated code for some constants.
1365 ShifterOperand shifter_op;
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00001366 if (ShifterOperandCanHoldArm32(value, &shifter_op)) {
Vladimir Marko449b1092015-09-08 12:16:45 +01001367 add(rd, rn, shifter_op, cond, set_cc);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00001368 } else if (ShifterOperandCanHoldArm32(-value, &shifter_op)) {
Vladimir Marko449b1092015-09-08 12:16:45 +01001369 sub(rd, rn, shifter_op, cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001370 } else {
1371 CHECK(rn != IP);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00001372 if (ShifterOperandCanHoldArm32(~value, &shifter_op)) {
Vladimir Marko449b1092015-09-08 12:16:45 +01001373 mvn(IP, shifter_op, cond, kCcKeep);
1374 add(rd, rn, ShifterOperand(IP), cond, set_cc);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00001375 } else if (ShifterOperandCanHoldArm32(~(-value), &shifter_op)) {
Vladimir Marko449b1092015-09-08 12:16:45 +01001376 mvn(IP, shifter_op, cond, kCcKeep);
1377 sub(rd, rn, ShifterOperand(IP), cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001378 } else {
1379 movw(IP, Low16Bits(value), cond);
1380 uint16_t value_high = High16Bits(value);
1381 if (value_high != 0) {
1382 movt(IP, value_high, cond);
1383 }
Vladimir Marko449b1092015-09-08 12:16:45 +01001384 add(rd, rn, ShifterOperand(IP), cond, set_cc);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001385 }
1386 }
1387}
1388
Andreas Gampe7cffc3b2015-10-19 21:31:53 -07001389void Arm32Assembler::CmpConstant(Register rn, int32_t value, Condition cond) {
1390 ShifterOperand shifter_op;
1391 if (ShifterOperandCanHoldArm32(value, &shifter_op)) {
1392 cmp(rn, shifter_op, cond);
1393 } else if (ShifterOperandCanHoldArm32(~value, &shifter_op)) {
1394 cmn(rn, shifter_op, cond);
1395 } else {
1396 movw(IP, Low16Bits(value), cond);
1397 uint16_t value_high = High16Bits(value);
1398 if (value_high != 0) {
1399 movt(IP, value_high, cond);
1400 }
1401 cmp(rn, ShifterOperand(IP), cond);
1402 }
1403}
Dave Allison65fcc2c2014-04-28 13:45:27 -07001404
Dave Allison65fcc2c2014-04-28 13:45:27 -07001405void Arm32Assembler::LoadImmediate(Register rd, int32_t value, Condition cond) {
1406 ShifterOperand shifter_op;
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00001407 if (ShifterOperandCanHoldArm32(value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001408 mov(rd, shifter_op, cond);
Nicolas Geoffray3bcc8ea2014-11-28 15:00:02 +00001409 } else if (ShifterOperandCanHoldArm32(~value, &shifter_op)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001410 mvn(rd, shifter_op, cond);
1411 } else {
1412 movw(rd, Low16Bits(value), cond);
1413 uint16_t value_high = High16Bits(value);
1414 if (value_high != 0) {
1415 movt(rd, value_high, cond);
1416 }
1417 }
1418}
1419
1420
1421// Implementation note: this method must emit at most one instruction when
1422// Address::CanHoldLoadOffsetArm.
1423void Arm32Assembler::LoadFromOffset(LoadOperandType type,
1424 Register reg,
1425 Register base,
1426 int32_t offset,
1427 Condition cond) {
1428 if (!Address::CanHoldLoadOffsetArm(type, offset)) {
1429 CHECK(base != IP);
1430 LoadImmediate(IP, offset, cond);
1431 add(IP, IP, ShifterOperand(base), cond);
1432 base = IP;
1433 offset = 0;
1434 }
1435 CHECK(Address::CanHoldLoadOffsetArm(type, offset));
1436 switch (type) {
1437 case kLoadSignedByte:
1438 ldrsb(reg, Address(base, offset), cond);
1439 break;
1440 case kLoadUnsignedByte:
1441 ldrb(reg, Address(base, offset), cond);
1442 break;
1443 case kLoadSignedHalfword:
1444 ldrsh(reg, Address(base, offset), cond);
1445 break;
1446 case kLoadUnsignedHalfword:
1447 ldrh(reg, Address(base, offset), cond);
1448 break;
1449 case kLoadWord:
1450 ldr(reg, Address(base, offset), cond);
1451 break;
1452 case kLoadWordPair:
1453 ldrd(reg, Address(base, offset), cond);
1454 break;
1455 default:
1456 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -07001457 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001458 }
1459}
1460
1461
1462// Implementation note: this method must emit at most one instruction when
1463// Address::CanHoldLoadOffsetArm, as expected by JIT::GuardedLoadFromOffset.
1464void Arm32Assembler::LoadSFromOffset(SRegister reg,
1465 Register base,
1466 int32_t offset,
1467 Condition cond) {
1468 if (!Address::CanHoldLoadOffsetArm(kLoadSWord, offset)) {
1469 CHECK_NE(base, IP);
1470 LoadImmediate(IP, offset, cond);
1471 add(IP, IP, ShifterOperand(base), cond);
1472 base = IP;
1473 offset = 0;
1474 }
1475 CHECK(Address::CanHoldLoadOffsetArm(kLoadSWord, offset));
1476 vldrs(reg, Address(base, offset), cond);
1477}
1478
1479
1480// Implementation note: this method must emit at most one instruction when
1481// Address::CanHoldLoadOffsetArm, as expected by JIT::GuardedLoadFromOffset.
1482void Arm32Assembler::LoadDFromOffset(DRegister reg,
1483 Register base,
1484 int32_t offset,
1485 Condition cond) {
1486 if (!Address::CanHoldLoadOffsetArm(kLoadDWord, offset)) {
1487 CHECK_NE(base, IP);
1488 LoadImmediate(IP, offset, cond);
1489 add(IP, IP, ShifterOperand(base), cond);
1490 base = IP;
1491 offset = 0;
1492 }
1493 CHECK(Address::CanHoldLoadOffsetArm(kLoadDWord, offset));
1494 vldrd(reg, Address(base, offset), cond);
1495}
1496
1497
1498// Implementation note: this method must emit at most one instruction when
1499// Address::CanHoldStoreOffsetArm.
1500void Arm32Assembler::StoreToOffset(StoreOperandType type,
1501 Register reg,
1502 Register base,
1503 int32_t offset,
1504 Condition cond) {
1505 if (!Address::CanHoldStoreOffsetArm(type, offset)) {
1506 CHECK(reg != IP);
1507 CHECK(base != IP);
1508 LoadImmediate(IP, offset, cond);
1509 add(IP, IP, ShifterOperand(base), cond);
1510 base = IP;
1511 offset = 0;
1512 }
1513 CHECK(Address::CanHoldStoreOffsetArm(type, offset));
1514 switch (type) {
1515 case kStoreByte:
1516 strb(reg, Address(base, offset), cond);
1517 break;
1518 case kStoreHalfword:
1519 strh(reg, Address(base, offset), cond);
1520 break;
1521 case kStoreWord:
1522 str(reg, Address(base, offset), cond);
1523 break;
1524 case kStoreWordPair:
1525 strd(reg, Address(base, offset), cond);
1526 break;
1527 default:
1528 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -07001529 UNREACHABLE();
Dave Allison65fcc2c2014-04-28 13:45:27 -07001530 }
1531}
1532
1533
1534// Implementation note: this method must emit at most one instruction when
1535// Address::CanHoldStoreOffsetArm, as expected by JIT::GuardedStoreToOffset.
1536void Arm32Assembler::StoreSToOffset(SRegister reg,
1537 Register base,
1538 int32_t offset,
1539 Condition cond) {
1540 if (!Address::CanHoldStoreOffsetArm(kStoreSWord, offset)) {
1541 CHECK_NE(base, IP);
1542 LoadImmediate(IP, offset, cond);
1543 add(IP, IP, ShifterOperand(base), cond);
1544 base = IP;
1545 offset = 0;
1546 }
1547 CHECK(Address::CanHoldStoreOffsetArm(kStoreSWord, offset));
1548 vstrs(reg, Address(base, offset), cond);
1549}
1550
1551
1552// Implementation note: this method must emit at most one instruction when
1553// Address::CanHoldStoreOffsetArm, as expected by JIT::GuardedStoreSToOffset.
1554void Arm32Assembler::StoreDToOffset(DRegister reg,
1555 Register base,
1556 int32_t offset,
1557 Condition cond) {
1558 if (!Address::CanHoldStoreOffsetArm(kStoreDWord, offset)) {
1559 CHECK_NE(base, IP);
1560 LoadImmediate(IP, offset, cond);
1561 add(IP, IP, ShifterOperand(base), cond);
1562 base = IP;
1563 offset = 0;
1564 }
1565 CHECK(Address::CanHoldStoreOffsetArm(kStoreDWord, offset));
1566 vstrd(reg, Address(base, offset), cond);
1567}
1568
1569
1570void Arm32Assembler::MemoryBarrier(ManagedRegister mscratch) {
1571 CHECK_EQ(mscratch.AsArm().AsCoreRegister(), R12);
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01001572 dmb(SY);
1573}
1574
1575
1576void Arm32Assembler::dmb(DmbOptions flavor) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001577 int32_t encoding = 0xf57ff05f; // dmb
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +01001578 Emit(encoding | flavor);
Dave Allison65fcc2c2014-04-28 13:45:27 -07001579}
1580
1581
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001582void Arm32Assembler::cbz(Register rn ATTRIBUTE_UNUSED, Label* target ATTRIBUTE_UNUSED) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001583 LOG(FATAL) << "cbz is not supported on ARM32";
1584}
1585
1586
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001587void Arm32Assembler::cbnz(Register rn ATTRIBUTE_UNUSED, Label* target ATTRIBUTE_UNUSED) {
Dave Allison65fcc2c2014-04-28 13:45:27 -07001588 LOG(FATAL) << "cbnz is not supported on ARM32";
1589}
1590
1591
1592void Arm32Assembler::CompareAndBranchIfZero(Register r, Label* label) {
1593 cmp(r, ShifterOperand(0));
1594 b(label, EQ);
1595}
1596
1597
1598void Arm32Assembler::CompareAndBranchIfNonZero(Register r, Label* label) {
1599 cmp(r, ShifterOperand(0));
1600 b(label, NE);
1601}
1602
Andreas Gampe7cffc3b2015-10-19 21:31:53 -07001603JumpTable* Arm32Assembler::CreateJumpTable(std::vector<Label*>&& labels ATTRIBUTE_UNUSED,
1604 Register base_reg ATTRIBUTE_UNUSED) {
1605 LOG(FATAL) << "CreateJumpTable is not supported on ARM32";
1606 UNREACHABLE();
1607}
1608
1609void Arm32Assembler::EmitJumpTableDispatch(JumpTable* jump_table ATTRIBUTE_UNUSED,
1610 Register displacement_reg ATTRIBUTE_UNUSED) {
1611 LOG(FATAL) << "EmitJumpTableDispatch is not supported on ARM32";
1612 UNREACHABLE();
1613}
1614
1615void Arm32Assembler::FinalizeCode() {
1616 ArmAssembler::FinalizeCode();
1617 // Currently the arm32 assembler does not support fixups, and thus no tracking. We must not call
1618 // FinalizeTrackedLabels(), which would lead to an abort.
1619}
Dave Allison65fcc2c2014-04-28 13:45:27 -07001620
1621} // namespace arm
1622} // namespace art