blob: 82f6e8d8e23435f3a0457bc445bfada114aac75b [file] [log] [blame]
Eugene Zelenko38409752017-09-22 23:46:57 +00001//===- InterferenceCache.cpp - Caching per-block interference -------------===//
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// InterferenceCache remembers per-block interference in LiveIntervalUnions.
11//
12//===----------------------------------------------------------------------===//
13
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +000014#include "InterferenceCache.h"
Eugene Zelenko38409752017-09-22 23:46:57 +000015#include "llvm/ADT/ArrayRef.h"
16#include "llvm/CodeGen/LiveInterval.h"
Eugene Zelenko38409752017-09-22 23:46:57 +000017#include "llvm/CodeGen/LiveIntervalUnion.h"
Matthias Braunfa621d22017-12-13 02:51:04 +000018#include "llvm/CodeGen/LiveIntervals.h"
Eugene Zelenko38409752017-09-22 23:46:57 +000019#include "llvm/CodeGen/MachineBasicBlock.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineOperand.h"
22#include "llvm/CodeGen/SlotIndexes.h"
David Blaikiee3a9b4c2017-11-17 01:07:10 +000023#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko38409752017-09-22 23:46:57 +000024#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000025#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko38409752017-09-22 23:46:57 +000026#include <cassert>
27#include <cstdint>
28#include <cstdlib>
29#include <tuple>
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +000030
31using namespace llvm;
32
Chandler Carruth8677f2f2014-04-22 02:02:50 +000033#define DEBUG_TYPE "regalloc"
34
Jakob Stoklund Olesenc7931fd2011-07-23 03:10:17 +000035// Static member used for null interference cursors.
Benjamin Kramerc8a95a82015-03-08 16:07:39 +000036const InterferenceCache::BlockInterference
37 InterferenceCache::Cursor::NoInterference;
Jakob Stoklund Olesenc7931fd2011-07-23 03:10:17 +000038
Puyan Lotfi9f2252f2014-02-06 09:23:24 +000039// Initializes PhysRegEntries (instead of a SmallVector, PhysRegEntries is a
40// buffer of size NumPhysRegs to speed up alloc/clear for targets with large
41// reg files). Calloced memory is used for good form, and quites tools like
42// Valgrind too, but zero initialized memory is not required by the algorithm:
43// this is because PhysRegEntries works like a SparseSet and its entries are
44// only valid when there is a corresponding CacheEntries assignment. There is
45// also support for when pass managers are reused for targets with different
46// numbers of PhysRegs: in this case PhysRegEntries is freed and reinitialized.
47void InterferenceCache::reinitPhysRegEntries() {
48 if (PhysRegEntriesCount == TRI->getNumRegs()) return;
49 free(PhysRegEntries);
50 PhysRegEntriesCount = TRI->getNumRegs();
Serge Pavlov06c71d82018-02-20 05:41:26 +000051 PhysRegEntries = static_cast<unsigned char*>(
52 safe_calloc(PhysRegEntriesCount, sizeof(unsigned char)));
Puyan Lotfi9f2252f2014-02-06 09:23:24 +000053}
54
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +000055void InterferenceCache::init(MachineFunction *mf,
56 LiveIntervalUnion *liuarray,
57 SlotIndexes *indexes,
Jakob Stoklund Olesen6ef7da02012-02-10 18:58:34 +000058 LiveIntervals *lis,
Jakob Stoklund Olesenc7931fd2011-07-23 03:10:17 +000059 const TargetRegisterInfo *tri) {
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +000060 MF = mf;
61 LIUArray = liuarray;
62 TRI = tri;
Puyan Lotfi9f2252f2014-02-06 09:23:24 +000063 reinitPhysRegEntries();
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +000064 for (unsigned i = 0; i != CacheEntries; ++i)
Jakob Stoklund Olesen6ef7da02012-02-10 18:58:34 +000065 Entries[i].clear(mf, indexes, lis);
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +000066}
67
68InterferenceCache::Entry *InterferenceCache::get(unsigned PhysReg) {
69 unsigned E = PhysRegEntries[PhysReg];
70 if (E < CacheEntries && Entries[E].getPhysReg() == PhysReg) {
71 if (!Entries[E].valid(LIUArray, TRI))
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +000072 Entries[E].revalidate(LIUArray, TRI);
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +000073 return &Entries[E];
74 }
75 // No valid entry exists, pick the next round-robin entry.
76 E = RoundRobin;
77 if (++RoundRobin == CacheEntries)
78 RoundRobin = 0;
Jakob Stoklund Olesenf1c70982011-07-14 05:35:11 +000079 for (unsigned i = 0; i != CacheEntries; ++i) {
80 // Skip entries that are in use.
81 if (Entries[E].hasRefs()) {
82 if (++E == CacheEntries)
83 E = 0;
84 continue;
85 }
86 Entries[E].reset(PhysReg, LIUArray, TRI, MF);
87 PhysRegEntries[PhysReg] = E;
88 return &Entries[E];
89 }
90 llvm_unreachable("Ran out of interference cache entries.");
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +000091}
92
93/// revalidate - LIU contents have changed, update tags.
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +000094void InterferenceCache::Entry::revalidate(LiveIntervalUnion *LIUArray,
95 const TargetRegisterInfo *TRI) {
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +000096 // Invalidate all block entries.
97 ++Tag;
98 // Invalidate all iterators.
99 PrevPos = SlotIndex();
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +0000100 unsigned i = 0;
101 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units, ++i)
102 RegUnits[i].VirtTag = LIUArray[*Units].getTag();
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000103}
104
105void InterferenceCache::Entry::reset(unsigned physReg,
106 LiveIntervalUnion *LIUArray,
107 const TargetRegisterInfo *TRI,
108 const MachineFunction *MF) {
Jakob Stoklund Olesenf1c70982011-07-14 05:35:11 +0000109 assert(!hasRefs() && "Cannot reset cache entry with references");
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000110 // LIU's changed, invalidate cache.
111 ++Tag;
112 PhysReg = physReg;
113 Blocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000114
115 // Reset iterators.
116 PrevPos = SlotIndex();
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +0000117 RegUnits.clear();
118 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
119 RegUnits.push_back(LIUArray[*Units]);
120 RegUnits.back().Fixed = &LIS->getRegUnit(*Units);
121 }
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000122}
123
124bool InterferenceCache::Entry::valid(LiveIntervalUnion *LIUArray,
125 const TargetRegisterInfo *TRI) {
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +0000126 unsigned i = 0, e = RegUnits.size();
127 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units, ++i) {
128 if (i == e)
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000129 return false;
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +0000130 if (LIUArray[*Units].changedSince(RegUnits[i].VirtTag))
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000131 return false;
132 }
133 return i == e;
134}
135
136void InterferenceCache::Entry::update(unsigned MBBNum) {
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000137 SlotIndex Start, Stop;
Benjamin Kramera4f0aad2014-03-02 13:30:33 +0000138 std::tie(Start, Stop) = Indexes->getMBBRange(MBBNum);
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000139
140 // Use advanceTo only when possible.
Jakob Stoklund Olesenf34ae322011-04-07 17:27:50 +0000141 if (PrevPos != Start) {
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +0000142 if (!PrevPos.isValid() || Start < PrevPos) {
143 for (unsigned i = 0, e = RegUnits.size(); i != e; ++i) {
144 RegUnitInfo &RUI = RegUnits[i];
145 RUI.VirtI.find(Start);
146 RUI.FixedI = RUI.Fixed->find(Start);
147 }
148 } else {
149 for (unsigned i = 0, e = RegUnits.size(); i != e; ++i) {
150 RegUnitInfo &RUI = RegUnits[i];
151 RUI.VirtI.advanceTo(Start);
152 if (RUI.FixedI != RUI.Fixed->end())
153 RUI.FixedI = RUI.Fixed->advanceTo(RUI.FixedI, Start);
154 }
155 }
Jakob Stoklund Olesenf34ae322011-04-07 17:27:50 +0000156 PrevPos = Start;
157 }
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000158
Duncan P. N. Exon Smith3f2c43f2015-10-09 19:13:58 +0000159 MachineFunction::const_iterator MFI =
160 MF->getBlockNumbered(MBBNum)->getIterator();
Jakob Stoklund Olesen9d29cba2011-04-09 02:59:05 +0000161 BlockInterference *BI = &Blocks[MBBNum];
Jakob Stoklund Olesen6ef7da02012-02-10 18:58:34 +0000162 ArrayRef<SlotIndex> RegMaskSlots;
163 ArrayRef<const uint32_t*> RegMaskBits;
Eugene Zelenko38409752017-09-22 23:46:57 +0000164 while (true) {
Jakob Stoklund Olesen9d29cba2011-04-09 02:59:05 +0000165 BI->Tag = Tag;
166 BI->First = BI->Last = SlotIndex();
167
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +0000168 // Check for first interference from virtregs.
169 for (unsigned i = 0, e = RegUnits.size(); i != e; ++i) {
170 LiveIntervalUnion::SegmentIter &I = RegUnits[i].VirtI;
Jakob Stoklund Olesen9d29cba2011-04-09 02:59:05 +0000171 if (!I.valid())
172 continue;
173 SlotIndex StartI = I.start();
174 if (StartI >= Stop)
175 continue;
176 if (!BI->First.isValid() || StartI < BI->First)
177 BI->First = StartI;
178 }
179
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +0000180 // Same thing for fixed interference.
181 for (unsigned i = 0, e = RegUnits.size(); i != e; ++i) {
182 LiveInterval::const_iterator I = RegUnits[i].FixedI;
183 LiveInterval::const_iterator E = RegUnits[i].Fixed->end();
184 if (I == E)
185 continue;
186 SlotIndex StartI = I->start;
187 if (StartI >= Stop)
188 continue;
189 if (!BI->First.isValid() || StartI < BI->First)
190 BI->First = StartI;
191 }
192
Jakob Stoklund Olesen6ef7da02012-02-10 18:58:34 +0000193 // Also check for register mask interference.
194 RegMaskSlots = LIS->getRegMaskSlotsInBlock(MBBNum);
195 RegMaskBits = LIS->getRegMaskBitsInBlock(MBBNum);
196 SlotIndex Limit = BI->First.isValid() ? BI->First : Stop;
197 for (unsigned i = 0, e = RegMaskSlots.size();
198 i != e && RegMaskSlots[i] < Limit; ++i)
Jakob Stoklund Olesen93820082012-02-10 19:23:53 +0000199 if (MachineOperand::clobbersPhysReg(RegMaskBits[i], PhysReg)) {
Jakob Stoklund Olesen6ef7da02012-02-10 18:58:34 +0000200 // Register mask i clobbers PhysReg before the LIU interference.
201 BI->First = RegMaskSlots[i];
202 break;
203 }
204
Jakob Stoklund Olesen9d29cba2011-04-09 02:59:05 +0000205 PrevPos = Stop;
206 if (BI->First.isValid())
207 break;
208
209 // No interference in this block? Go ahead and precompute the next block.
210 if (++MFI == MF->end())
211 return;
212 MBBNum = MFI->getNumber();
213 BI = &Blocks[MBBNum];
214 if (BI->Tag == Tag)
215 return;
Benjamin Kramera4f0aad2014-03-02 13:30:33 +0000216 std::tie(Start, Stop) = Indexes->getMBBRange(MBBNum);
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000217 }
218
Jakob Stoklund Olesen9d29cba2011-04-09 02:59:05 +0000219 // Check for last interference in block.
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +0000220 for (unsigned i = 0, e = RegUnits.size(); i != e; ++i) {
221 LiveIntervalUnion::SegmentIter &I = RegUnits[i].VirtI;
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000222 if (!I.valid() || I.start() >= Stop)
223 continue;
224 I.advanceTo(Stop);
Jakob Stoklund Olesenf34ae322011-04-07 17:27:50 +0000225 bool Backup = !I.valid() || I.start() >= Stop;
226 if (Backup)
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000227 --I;
228 SlotIndex StopI = I.stop();
229 if (!BI->Last.isValid() || StopI > BI->Last)
230 BI->Last = StopI;
Jakob Stoklund Olesenf34ae322011-04-07 17:27:50 +0000231 if (Backup)
232 ++I;
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000233 }
Jakob Stoklund Olesen6ef7da02012-02-10 18:58:34 +0000234
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +0000235 // Fixed interference.
236 for (unsigned i = 0, e = RegUnits.size(); i != e; ++i) {
237 LiveInterval::iterator &I = RegUnits[i].FixedI;
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000238 LiveRange *LR = RegUnits[i].Fixed;
239 if (I == LR->end() || I->start >= Stop)
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +0000240 continue;
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000241 I = LR->advanceTo(I, Stop);
242 bool Backup = I == LR->end() || I->start >= Stop;
Jakob Stoklund Olesen042888d2012-06-20 22:52:26 +0000243 if (Backup)
244 --I;
245 SlotIndex StopI = I->end;
246 if (!BI->Last.isValid() || StopI > BI->Last)
247 BI->Last = StopI;
248 if (Backup)
249 ++I;
250 }
251
Jakob Stoklund Olesen6ef7da02012-02-10 18:58:34 +0000252 // Also check for register mask interference.
253 SlotIndex Limit = BI->Last.isValid() ? BI->Last : Start;
Jakob Stoklund Olesend5d61ed2012-02-14 23:53:23 +0000254 for (unsigned i = RegMaskSlots.size();
255 i && RegMaskSlots[i-1].getDeadSlot() > Limit; --i)
Jakob Stoklund Olesen93820082012-02-10 19:23:53 +0000256 if (MachineOperand::clobbersPhysReg(RegMaskBits[i-1], PhysReg)) {
Jakob Stoklund Olesen6ef7da02012-02-10 18:58:34 +0000257 // Register mask i-1 clobbers PhysReg after the LIU interference.
258 // Model the regmask clobber as a dead def.
259 BI->Last = RegMaskSlots[i-1].getDeadSlot();
260 break;
261 }
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +0000262}