Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 1 | //===- lib/CodeGen/MachineOperand.cpp -------------------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Francis Visoiu Mistrih | 5e75583 | 2017-11-28 19:23:39 +0000 | [diff] [blame] | 10 | /// \file Methods common to all machine operands. |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "llvm/CodeGen/MachineOperand.h" |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 15 | #include "llvm/ADT/StringExtras.h" |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 16 | #include "llvm/Analysis/Loads.h" |
Krzysztof Parzyszek | 7e54adc | 2018-08-20 20:37:57 +0000 | [diff] [blame] | 17 | #include "llvm/Analysis/MemoryLocation.h" |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MIRPrinter.h" |
Francis Visoiu Mistrih | 38e881d | 2017-12-15 16:33:45 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Francis Visoiu Mistrih | d347e97 | 2017-12-13 10:30:59 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Francis Visoiu Mistrih | 2b16863 | 2017-12-13 10:30:51 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/TargetInstrInfo.h" |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/TargetRegisterInfo.h" |
Nico Weber | 0f38c60 | 2018-04-30 14:59:11 +0000 | [diff] [blame] | 24 | #include "llvm/Config/llvm-config.h" |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 25 | #include "llvm/IR/Constants.h" |
Francis Visoiu Mistrih | d398775 | 2017-12-14 10:02:58 +0000 | [diff] [blame] | 26 | #include "llvm/IR/IRPrintingPasses.h" |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 27 | #include "llvm/IR/ModuleSlotTracker.h" |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetIntrinsicInfo.h" |
| 29 | #include "llvm/Target/TargetMachine.h" |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 30 | |
| 31 | using namespace llvm; |
| 32 | |
| 33 | static cl::opt<int> |
| 34 | PrintRegMaskNumRegs("print-regmask-num-regs", |
| 35 | cl::desc("Number of registers to limit to when " |
| 36 | "printing regmask operands in IR dumps. " |
| 37 | "unlimited = -1"), |
| 38 | cl::init(32), cl::Hidden); |
| 39 | |
Francis Visoiu Mistrih | f8f387e | 2017-12-06 11:55:42 +0000 | [diff] [blame] | 40 | static const MachineFunction *getMFIfAvailable(const MachineOperand &MO) { |
| 41 | if (const MachineInstr *MI = MO.getParent()) |
| 42 | if (const MachineBasicBlock *MBB = MI->getParent()) |
| 43 | if (const MachineFunction *MF = MBB->getParent()) |
| 44 | return MF; |
| 45 | return nullptr; |
| 46 | } |
| 47 | static MachineFunction *getMFIfAvailable(MachineOperand &MO) { |
| 48 | return const_cast<MachineFunction *>( |
| 49 | getMFIfAvailable(const_cast<const MachineOperand &>(MO))); |
| 50 | } |
| 51 | |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 52 | void MachineOperand::setReg(unsigned Reg) { |
| 53 | if (getReg() == Reg) |
| 54 | return; // No change. |
| 55 | |
Geoff Berry | 13357c9 | 2018-02-23 18:25:08 +0000 | [diff] [blame] | 56 | // Clear the IsRenamable bit to keep it conservatively correct. |
| 57 | IsRenamable = false; |
| 58 | |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 59 | // Otherwise, we have to change the register. If this operand is embedded |
| 60 | // into a machine function, we need to update the old and new register's |
| 61 | // use/def lists. |
Francis Visoiu Mistrih | f8f387e | 2017-12-06 11:55:42 +0000 | [diff] [blame] | 62 | if (MachineFunction *MF = getMFIfAvailable(*this)) { |
| 63 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 64 | MRI.removeRegOperandFromUseList(this); |
| 65 | SmallContents.RegNo = Reg; |
| 66 | MRI.addRegOperandToUseList(this); |
| 67 | return; |
Francis Visoiu Mistrih | 1c29733 | 2017-12-06 11:57:53 +0000 | [diff] [blame] | 68 | } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 69 | |
| 70 | // Otherwise, just change the register, no problem. :) |
| 71 | SmallContents.RegNo = Reg; |
| 72 | } |
| 73 | |
| 74 | void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx, |
| 75 | const TargetRegisterInfo &TRI) { |
| 76 | assert(TargetRegisterInfo::isVirtualRegister(Reg)); |
| 77 | if (SubIdx && getSubReg()) |
| 78 | SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg()); |
| 79 | setReg(Reg); |
| 80 | if (SubIdx) |
| 81 | setSubReg(SubIdx); |
| 82 | } |
| 83 | |
| 84 | void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) { |
| 85 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); |
| 86 | if (getSubReg()) { |
| 87 | Reg = TRI.getSubReg(Reg, getSubReg()); |
| 88 | // Note that getSubReg() may return 0 if the sub-register doesn't exist. |
| 89 | // That won't happen in legal code. |
| 90 | setSubReg(0); |
| 91 | if (isDef()) |
| 92 | setIsUndef(false); |
| 93 | } |
| 94 | setReg(Reg); |
| 95 | } |
| 96 | |
| 97 | /// Change a def to a use, or a use to a def. |
| 98 | void MachineOperand::setIsDef(bool Val) { |
| 99 | assert(isReg() && "Wrong MachineOperand accessor"); |
| 100 | assert((!Val || !isDebug()) && "Marking a debug operation as def"); |
| 101 | if (IsDef == Val) |
| 102 | return; |
Geoff Berry | 3b391fe | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 103 | assert(!IsDeadOrKill && "Changing def/use with dead/kill set not supported"); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 104 | // MRI may keep uses and defs in different list positions. |
Francis Visoiu Mistrih | f8f387e | 2017-12-06 11:55:42 +0000 | [diff] [blame] | 105 | if (MachineFunction *MF = getMFIfAvailable(*this)) { |
| 106 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 107 | MRI.removeRegOperandFromUseList(this); |
| 108 | IsDef = Val; |
| 109 | MRI.addRegOperandToUseList(this); |
| 110 | return; |
| 111 | } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 112 | IsDef = Val; |
| 113 | } |
| 114 | |
Geoff Berry | 3b391fe | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 115 | bool MachineOperand::isRenamable() const { |
| 116 | assert(isReg() && "Wrong MachineOperand accessor"); |
| 117 | assert(TargetRegisterInfo::isPhysicalRegister(getReg()) && |
| 118 | "isRenamable should only be checked on physical registers"); |
Geoff Berry | 13357c9 | 2018-02-23 18:25:08 +0000 | [diff] [blame] | 119 | if (!IsRenamable) |
| 120 | return false; |
| 121 | |
| 122 | const MachineInstr *MI = getParent(); |
| 123 | if (!MI) |
| 124 | return true; |
| 125 | |
| 126 | if (isDef()) |
| 127 | return !MI->hasExtraDefRegAllocReq(MachineInstr::IgnoreBundle); |
| 128 | |
| 129 | assert(isUse() && "Reg is not def or use"); |
| 130 | return !MI->hasExtraSrcRegAllocReq(MachineInstr::IgnoreBundle); |
Geoff Berry | 3b391fe | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 131 | } |
| 132 | |
| 133 | void MachineOperand::setIsRenamable(bool Val) { |
| 134 | assert(isReg() && "Wrong MachineOperand accessor"); |
| 135 | assert(TargetRegisterInfo::isPhysicalRegister(getReg()) && |
| 136 | "setIsRenamable should only be called on physical registers"); |
Geoff Berry | 3b391fe | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 137 | IsRenamable = Val; |
| 138 | } |
| 139 | |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 140 | // If this operand is currently a register operand, and if this is in a |
| 141 | // function, deregister the operand from the register's use/def list. |
| 142 | void MachineOperand::removeRegFromUses() { |
| 143 | if (!isReg() || !isOnRegUseList()) |
| 144 | return; |
| 145 | |
Francis Visoiu Mistrih | f8f387e | 2017-12-06 11:55:42 +0000 | [diff] [blame] | 146 | if (MachineFunction *MF = getMFIfAvailable(*this)) |
| 147 | MF->getRegInfo().removeRegOperandFromUseList(this); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 148 | } |
| 149 | |
| 150 | /// ChangeToImmediate - Replace this operand with a new immediate operand of |
| 151 | /// the specified value. If an operand is known to be an immediate already, |
| 152 | /// the setImm method should be used. |
| 153 | void MachineOperand::ChangeToImmediate(int64_t ImmVal) { |
| 154 | assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); |
| 155 | |
| 156 | removeRegFromUses(); |
| 157 | |
| 158 | OpKind = MO_Immediate; |
| 159 | Contents.ImmVal = ImmVal; |
| 160 | } |
| 161 | |
| 162 | void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) { |
| 163 | assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); |
| 164 | |
| 165 | removeRegFromUses(); |
| 166 | |
| 167 | OpKind = MO_FPImmediate; |
| 168 | Contents.CFP = FPImm; |
| 169 | } |
| 170 | |
| 171 | void MachineOperand::ChangeToES(const char *SymName, |
| 172 | unsigned char TargetFlags) { |
| 173 | assert((!isReg() || !isTied()) && |
| 174 | "Cannot change a tied operand into an external symbol"); |
| 175 | |
| 176 | removeRegFromUses(); |
| 177 | |
| 178 | OpKind = MO_ExternalSymbol; |
| 179 | Contents.OffsetedInfo.Val.SymbolName = SymName; |
| 180 | setOffset(0); // Offset is always 0. |
| 181 | setTargetFlags(TargetFlags); |
| 182 | } |
| 183 | |
| 184 | void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) { |
| 185 | assert((!isReg() || !isTied()) && |
| 186 | "Cannot change a tied operand into an MCSymbol"); |
| 187 | |
| 188 | removeRegFromUses(); |
| 189 | |
| 190 | OpKind = MO_MCSymbol; |
| 191 | Contents.Sym = Sym; |
| 192 | } |
| 193 | |
| 194 | void MachineOperand::ChangeToFrameIndex(int Idx) { |
| 195 | assert((!isReg() || !isTied()) && |
| 196 | "Cannot change a tied operand into a FrameIndex"); |
| 197 | |
| 198 | removeRegFromUses(); |
| 199 | |
| 200 | OpKind = MO_FrameIndex; |
| 201 | setIndex(Idx); |
| 202 | } |
| 203 | |
| 204 | void MachineOperand::ChangeToTargetIndex(unsigned Idx, int64_t Offset, |
| 205 | unsigned char TargetFlags) { |
| 206 | assert((!isReg() || !isTied()) && |
| 207 | "Cannot change a tied operand into a FrameIndex"); |
| 208 | |
| 209 | removeRegFromUses(); |
| 210 | |
| 211 | OpKind = MO_TargetIndex; |
| 212 | setIndex(Idx); |
| 213 | setOffset(Offset); |
| 214 | setTargetFlags(TargetFlags); |
| 215 | } |
| 216 | |
| 217 | /// ChangeToRegister - Replace this operand with a new register operand of |
| 218 | /// the specified value. If an operand is known to be an register already, |
| 219 | /// the setReg method should be used. |
| 220 | void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp, |
| 221 | bool isKill, bool isDead, bool isUndef, |
| 222 | bool isDebug) { |
| 223 | MachineRegisterInfo *RegInfo = nullptr; |
Francis Visoiu Mistrih | f8f387e | 2017-12-06 11:55:42 +0000 | [diff] [blame] | 224 | if (MachineFunction *MF = getMFIfAvailable(*this)) |
| 225 | RegInfo = &MF->getRegInfo(); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 226 | // If this operand is already a register operand, remove it from the |
| 227 | // register's use/def lists. |
| 228 | bool WasReg = isReg(); |
| 229 | if (RegInfo && WasReg) |
| 230 | RegInfo->removeRegOperandFromUseList(this); |
| 231 | |
| 232 | // Change this to a register and set the reg#. |
Geoff Berry | 3b391fe | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 233 | assert(!(isDead && !isDef) && "Dead flag on non-def"); |
| 234 | assert(!(isKill && isDef) && "Kill flag on def"); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 235 | OpKind = MO_Register; |
| 236 | SmallContents.RegNo = Reg; |
| 237 | SubReg_TargetFlags = 0; |
| 238 | IsDef = isDef; |
| 239 | IsImp = isImp; |
Geoff Berry | 3b391fe | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 240 | IsDeadOrKill = isKill | isDead; |
| 241 | IsRenamable = false; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 242 | IsUndef = isUndef; |
| 243 | IsInternalRead = false; |
| 244 | IsEarlyClobber = false; |
| 245 | IsDebug = isDebug; |
| 246 | // Ensure isOnRegUseList() returns false. |
| 247 | Contents.Reg.Prev = nullptr; |
| 248 | // Preserve the tie when the operand was already a register. |
| 249 | if (!WasReg) |
| 250 | TiedTo = 0; |
| 251 | |
| 252 | // If this operand is embedded in a function, add the operand to the |
| 253 | // register's use/def list. |
| 254 | if (RegInfo) |
| 255 | RegInfo->addRegOperandToUseList(this); |
| 256 | } |
| 257 | |
| 258 | /// isIdenticalTo - Return true if this operand is identical to the specified |
| 259 | /// operand. Note that this should stay in sync with the hash_value overload |
| 260 | /// below. |
| 261 | bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const { |
| 262 | if (getType() != Other.getType() || |
| 263 | getTargetFlags() != Other.getTargetFlags()) |
| 264 | return false; |
| 265 | |
| 266 | switch (getType()) { |
| 267 | case MachineOperand::MO_Register: |
| 268 | return getReg() == Other.getReg() && isDef() == Other.isDef() && |
| 269 | getSubReg() == Other.getSubReg(); |
| 270 | case MachineOperand::MO_Immediate: |
| 271 | return getImm() == Other.getImm(); |
| 272 | case MachineOperand::MO_CImmediate: |
| 273 | return getCImm() == Other.getCImm(); |
| 274 | case MachineOperand::MO_FPImmediate: |
| 275 | return getFPImm() == Other.getFPImm(); |
| 276 | case MachineOperand::MO_MachineBasicBlock: |
| 277 | return getMBB() == Other.getMBB(); |
| 278 | case MachineOperand::MO_FrameIndex: |
| 279 | return getIndex() == Other.getIndex(); |
| 280 | case MachineOperand::MO_ConstantPoolIndex: |
| 281 | case MachineOperand::MO_TargetIndex: |
| 282 | return getIndex() == Other.getIndex() && getOffset() == Other.getOffset(); |
| 283 | case MachineOperand::MO_JumpTableIndex: |
| 284 | return getIndex() == Other.getIndex(); |
| 285 | case MachineOperand::MO_GlobalAddress: |
| 286 | return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset(); |
| 287 | case MachineOperand::MO_ExternalSymbol: |
| 288 | return strcmp(getSymbolName(), Other.getSymbolName()) == 0 && |
| 289 | getOffset() == Other.getOffset(); |
| 290 | case MachineOperand::MO_BlockAddress: |
| 291 | return getBlockAddress() == Other.getBlockAddress() && |
| 292 | getOffset() == Other.getOffset(); |
| 293 | case MachineOperand::MO_RegisterMask: |
| 294 | case MachineOperand::MO_RegisterLiveOut: { |
| 295 | // Shallow compare of the two RegMasks |
| 296 | const uint32_t *RegMask = getRegMask(); |
| 297 | const uint32_t *OtherRegMask = Other.getRegMask(); |
| 298 | if (RegMask == OtherRegMask) |
| 299 | return true; |
| 300 | |
Francis Visoiu Mistrih | f8f387e | 2017-12-06 11:55:42 +0000 | [diff] [blame] | 301 | if (const MachineFunction *MF = getMFIfAvailable(*this)) { |
| 302 | // Calculate the size of the RegMask |
| 303 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
| 304 | unsigned RegMaskSize = (TRI->getNumRegs() + 31) / 32; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 305 | |
Francis Visoiu Mistrih | f8f387e | 2017-12-06 11:55:42 +0000 | [diff] [blame] | 306 | // Deep compare of the two RegMasks |
| 307 | return std::equal(RegMask, RegMask + RegMaskSize, OtherRegMask); |
| 308 | } |
| 309 | // We don't know the size of the RegMask, so we can't deep compare the two |
| 310 | // reg masks. |
| 311 | return false; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 312 | } |
| 313 | case MachineOperand::MO_MCSymbol: |
| 314 | return getMCSymbol() == Other.getMCSymbol(); |
| 315 | case MachineOperand::MO_CFIIndex: |
| 316 | return getCFIIndex() == Other.getCFIIndex(); |
| 317 | case MachineOperand::MO_Metadata: |
| 318 | return getMetadata() == Other.getMetadata(); |
| 319 | case MachineOperand::MO_IntrinsicID: |
| 320 | return getIntrinsicID() == Other.getIntrinsicID(); |
| 321 | case MachineOperand::MO_Predicate: |
| 322 | return getPredicate() == Other.getPredicate(); |
| 323 | } |
| 324 | llvm_unreachable("Invalid machine operand type"); |
| 325 | } |
| 326 | |
| 327 | // Note: this must stay exactly in sync with isIdenticalTo above. |
| 328 | hash_code llvm::hash_value(const MachineOperand &MO) { |
| 329 | switch (MO.getType()) { |
| 330 | case MachineOperand::MO_Register: |
| 331 | // Register operands don't have target flags. |
| 332 | return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef()); |
| 333 | case MachineOperand::MO_Immediate: |
| 334 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm()); |
| 335 | case MachineOperand::MO_CImmediate: |
| 336 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm()); |
| 337 | case MachineOperand::MO_FPImmediate: |
| 338 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm()); |
| 339 | case MachineOperand::MO_MachineBasicBlock: |
| 340 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB()); |
| 341 | case MachineOperand::MO_FrameIndex: |
| 342 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); |
| 343 | case MachineOperand::MO_ConstantPoolIndex: |
| 344 | case MachineOperand::MO_TargetIndex: |
| 345 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(), |
| 346 | MO.getOffset()); |
| 347 | case MachineOperand::MO_JumpTableIndex: |
| 348 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); |
| 349 | case MachineOperand::MO_ExternalSymbol: |
| 350 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(), |
| 351 | MO.getSymbolName()); |
| 352 | case MachineOperand::MO_GlobalAddress: |
| 353 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(), |
| 354 | MO.getOffset()); |
| 355 | case MachineOperand::MO_BlockAddress: |
| 356 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getBlockAddress(), |
| 357 | MO.getOffset()); |
| 358 | case MachineOperand::MO_RegisterMask: |
| 359 | case MachineOperand::MO_RegisterLiveOut: |
| 360 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask()); |
| 361 | case MachineOperand::MO_Metadata: |
| 362 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata()); |
| 363 | case MachineOperand::MO_MCSymbol: |
| 364 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol()); |
| 365 | case MachineOperand::MO_CFIIndex: |
| 366 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex()); |
| 367 | case MachineOperand::MO_IntrinsicID: |
| 368 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIntrinsicID()); |
| 369 | case MachineOperand::MO_Predicate: |
| 370 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getPredicate()); |
| 371 | } |
| 372 | llvm_unreachable("Invalid machine operand type"); |
| 373 | } |
| 374 | |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 375 | // Try to crawl up to the machine function and get TRI and IntrinsicInfo from |
| 376 | // it. |
| 377 | static void tryToGetTargetInfo(const MachineOperand &MO, |
| 378 | const TargetRegisterInfo *&TRI, |
| 379 | const TargetIntrinsicInfo *&IntrinsicInfo) { |
Francis Visoiu Mistrih | e8c40f0 | 2017-12-07 14:32:15 +0000 | [diff] [blame] | 380 | if (const MachineFunction *MF = getMFIfAvailable(MO)) { |
| 381 | TRI = MF->getSubtarget().getRegisterInfo(); |
| 382 | IntrinsicInfo = MF->getTarget().getIntrinsicInfo(); |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 383 | } |
| 384 | } |
| 385 | |
Francis Visoiu Mistrih | 2b16863 | 2017-12-13 10:30:51 +0000 | [diff] [blame] | 386 | static const char *getTargetIndexName(const MachineFunction &MF, int Index) { |
| 387 | const auto *TII = MF.getSubtarget().getInstrInfo(); |
| 388 | assert(TII && "expected instruction info"); |
| 389 | auto Indices = TII->getSerializableTargetIndices(); |
| 390 | auto Found = find_if(Indices, [&](const std::pair<int, const char *> &I) { |
| 391 | return I.first == Index; |
| 392 | }); |
| 393 | if (Found != Indices.end()) |
| 394 | return Found->second; |
| 395 | return nullptr; |
| 396 | } |
| 397 | |
Francis Visoiu Mistrih | 3f63013f | 2017-12-14 10:03:09 +0000 | [diff] [blame] | 398 | static const char *getTargetFlagName(const TargetInstrInfo *TII, unsigned TF) { |
| 399 | auto Flags = TII->getSerializableDirectMachineOperandTargetFlags(); |
| 400 | for (const auto &I : Flags) { |
| 401 | if (I.first == TF) { |
| 402 | return I.second; |
| 403 | } |
| 404 | } |
| 405 | return nullptr; |
| 406 | } |
| 407 | |
Francis Visoiu Mistrih | fcfc7b2 | 2017-12-19 16:51:52 +0000 | [diff] [blame] | 408 | static void printCFIRegister(unsigned DwarfReg, raw_ostream &OS, |
| 409 | const TargetRegisterInfo *TRI) { |
| 410 | if (!TRI) { |
| 411 | OS << "%dwarfreg." << DwarfReg; |
| 412 | return; |
| 413 | } |
| 414 | |
| 415 | int Reg = TRI->getLLVMRegNum(DwarfReg, true); |
| 416 | if (Reg == -1) { |
| 417 | OS << "<badreg>"; |
| 418 | return; |
| 419 | } |
| 420 | OS << printReg(Reg, TRI); |
| 421 | } |
| 422 | |
Francis Visoiu Mistrih | 235e856 | 2017-12-19 21:47:14 +0000 | [diff] [blame] | 423 | static void printIRBlockReference(raw_ostream &OS, const BasicBlock &BB, |
| 424 | ModuleSlotTracker &MST) { |
| 425 | OS << "%ir-block."; |
| 426 | if (BB.hasName()) { |
| 427 | printLLVMNameWithoutPrefix(OS, BB.getName()); |
| 428 | return; |
| 429 | } |
| 430 | Optional<int> Slot; |
| 431 | if (const Function *F = BB.getParent()) { |
| 432 | if (F == MST.getCurrentFunction()) { |
| 433 | Slot = MST.getLocalSlot(&BB); |
| 434 | } else if (const Module *M = F->getParent()) { |
| 435 | ModuleSlotTracker CustomMST(M, /*ShouldInitializeAllMetadata=*/false); |
| 436 | CustomMST.incorporateFunction(*F); |
| 437 | Slot = CustomMST.getLocalSlot(&BB); |
| 438 | } |
| 439 | } |
| 440 | if (Slot) |
| 441 | MachineOperand::printIRSlotNumber(OS, *Slot); |
| 442 | else |
| 443 | OS << "<unknown>"; |
| 444 | } |
| 445 | |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 446 | static void printIRValueReference(raw_ostream &OS, const Value &V, |
| 447 | ModuleSlotTracker &MST) { |
| 448 | if (isa<GlobalValue>(V)) { |
| 449 | V.printAsOperand(OS, /*PrintType=*/false, MST); |
| 450 | return; |
| 451 | } |
| 452 | if (isa<Constant>(V)) { |
| 453 | // Machine memory operands can load/store to/from constant value pointers. |
| 454 | OS << '`'; |
| 455 | V.printAsOperand(OS, /*PrintType=*/true, MST); |
| 456 | OS << '`'; |
| 457 | return; |
| 458 | } |
| 459 | OS << "%ir."; |
| 460 | if (V.hasName()) { |
| 461 | printLLVMNameWithoutPrefix(OS, V.getName()); |
| 462 | return; |
| 463 | } |
Jonas Paulsson | b829dc3 | 2018-10-25 23:39:07 +0000 | [diff] [blame] | 464 | int Slot = MST.getCurrentFunction() ? MST.getLocalSlot(&V) : -1; |
| 465 | MachineOperand::printIRSlotNumber(OS, Slot); |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 466 | } |
| 467 | |
| 468 | static void printSyncScope(raw_ostream &OS, const LLVMContext &Context, |
| 469 | SyncScope::ID SSID, |
| 470 | SmallVectorImpl<StringRef> &SSNs) { |
| 471 | switch (SSID) { |
| 472 | case SyncScope::System: |
| 473 | break; |
| 474 | default: |
| 475 | if (SSNs.empty()) |
| 476 | Context.getSyncScopeNames(SSNs); |
| 477 | |
| 478 | OS << "syncscope(\""; |
Jonas Devlieghere | 7eeba25 | 2018-05-31 17:01:42 +0000 | [diff] [blame] | 479 | printEscapedString(SSNs[SSID], OS); |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 480 | OS << "\") "; |
| 481 | break; |
| 482 | } |
| 483 | } |
| 484 | |
| 485 | static const char *getTargetMMOFlagName(const TargetInstrInfo &TII, |
| 486 | unsigned TMMOFlag) { |
| 487 | auto Flags = TII.getSerializableMachineMemOperandTargetFlags(); |
| 488 | for (const auto &I : Flags) { |
| 489 | if (I.first == TMMOFlag) { |
| 490 | return I.second; |
| 491 | } |
| 492 | } |
| 493 | return nullptr; |
| 494 | } |
| 495 | |
| 496 | static void printFrameIndex(raw_ostream& OS, int FrameIndex, bool IsFixed, |
| 497 | const MachineFrameInfo *MFI) { |
| 498 | StringRef Name; |
| 499 | if (MFI) { |
| 500 | IsFixed = MFI->isFixedObjectIndex(FrameIndex); |
| 501 | if (const AllocaInst *Alloca = MFI->getObjectAllocation(FrameIndex)) |
| 502 | if (Alloca->hasName()) |
| 503 | Name = Alloca->getName(); |
| 504 | if (IsFixed) |
| 505 | FrameIndex -= MFI->getObjectIndexBegin(); |
| 506 | } |
| 507 | MachineOperand::printStackObjectReference(OS, FrameIndex, IsFixed, Name); |
| 508 | } |
| 509 | |
Francis Visoiu Mistrih | 19988dd | 2018-01-16 10:53:11 +0000 | [diff] [blame] | 510 | void MachineOperand::printSubRegIdx(raw_ostream &OS, uint64_t Index, |
Francis Visoiu Mistrih | e28484a | 2017-12-08 22:53:21 +0000 | [diff] [blame] | 511 | const TargetRegisterInfo *TRI) { |
| 512 | OS << "%subreg."; |
| 513 | if (TRI) |
| 514 | OS << TRI->getSubRegIndexName(Index); |
| 515 | else |
| 516 | OS << Index; |
| 517 | } |
| 518 | |
Francis Visoiu Mistrih | 3f63013f | 2017-12-14 10:03:09 +0000 | [diff] [blame] | 519 | void MachineOperand::printTargetFlags(raw_ostream &OS, |
| 520 | const MachineOperand &Op) { |
| 521 | if (!Op.getTargetFlags()) |
| 522 | return; |
| 523 | const MachineFunction *MF = getMFIfAvailable(Op); |
| 524 | if (!MF) |
| 525 | return; |
| 526 | |
| 527 | const auto *TII = MF->getSubtarget().getInstrInfo(); |
| 528 | assert(TII && "expected instruction info"); |
| 529 | auto Flags = TII->decomposeMachineOperandsTargetFlags(Op.getTargetFlags()); |
| 530 | OS << "target-flags("; |
| 531 | const bool HasDirectFlags = Flags.first; |
| 532 | const bool HasBitmaskFlags = Flags.second; |
| 533 | if (!HasDirectFlags && !HasBitmaskFlags) { |
| 534 | OS << "<unknown>) "; |
| 535 | return; |
| 536 | } |
| 537 | if (HasDirectFlags) { |
| 538 | if (const auto *Name = getTargetFlagName(TII, Flags.first)) |
| 539 | OS << Name; |
| 540 | else |
| 541 | OS << "<unknown target flag>"; |
| 542 | } |
| 543 | if (!HasBitmaskFlags) { |
| 544 | OS << ") "; |
| 545 | return; |
| 546 | } |
| 547 | bool IsCommaNeeded = HasDirectFlags; |
| 548 | unsigned BitMask = Flags.second; |
| 549 | auto BitMasks = TII->getSerializableBitmaskMachineOperandTargetFlags(); |
| 550 | for (const auto &Mask : BitMasks) { |
| 551 | // Check if the flag's bitmask has the bits of the current mask set. |
| 552 | if ((BitMask & Mask.first) == Mask.first) { |
| 553 | if (IsCommaNeeded) |
| 554 | OS << ", "; |
| 555 | IsCommaNeeded = true; |
| 556 | OS << Mask.second; |
| 557 | // Clear the bits which were serialized from the flag's bitmask. |
| 558 | BitMask &= ~(Mask.first); |
| 559 | } |
| 560 | } |
| 561 | if (BitMask) { |
| 562 | // When the resulting flag's bitmask isn't zero, we know that we didn't |
| 563 | // serialize all of the bit flags. |
| 564 | if (IsCommaNeeded) |
| 565 | OS << ", "; |
| 566 | OS << "<unknown bitmask target flag>"; |
| 567 | } |
| 568 | OS << ") "; |
| 569 | } |
| 570 | |
Francis Visoiu Mistrih | 278b31c | 2017-12-15 15:17:18 +0000 | [diff] [blame] | 571 | void MachineOperand::printSymbol(raw_ostream &OS, MCSymbol &Sym) { |
| 572 | OS << "<mcsymbol " << Sym << ">"; |
| 573 | } |
| 574 | |
Francis Visoiu Mistrih | 38e881d | 2017-12-15 16:33:45 +0000 | [diff] [blame] | 575 | void MachineOperand::printStackObjectReference(raw_ostream &OS, |
| 576 | unsigned FrameIndex, |
| 577 | bool IsFixed, StringRef Name) { |
| 578 | if (IsFixed) { |
| 579 | OS << "%fixed-stack." << FrameIndex; |
| 580 | return; |
| 581 | } |
| 582 | |
| 583 | OS << "%stack." << FrameIndex; |
| 584 | if (!Name.empty()) |
| 585 | OS << '.' << Name; |
| 586 | } |
| 587 | |
Francis Visoiu Mistrih | a6e4a6b | 2017-12-19 21:46:55 +0000 | [diff] [blame] | 588 | void MachineOperand::printOperandOffset(raw_ostream &OS, int64_t Offset) { |
| 589 | if (Offset == 0) |
| 590 | return; |
| 591 | if (Offset < 0) { |
| 592 | OS << " - " << -Offset; |
| 593 | return; |
| 594 | } |
| 595 | OS << " + " << Offset; |
| 596 | } |
| 597 | |
Francis Visoiu Mistrih | 235e856 | 2017-12-19 21:47:14 +0000 | [diff] [blame] | 598 | void MachineOperand::printIRSlotNumber(raw_ostream &OS, int Slot) { |
| 599 | if (Slot == -1) |
| 600 | OS << "<badref>"; |
| 601 | else |
| 602 | OS << Slot; |
| 603 | } |
| 604 | |
Francis Visoiu Mistrih | fcfc7b2 | 2017-12-19 16:51:52 +0000 | [diff] [blame] | 605 | static void printCFI(raw_ostream &OS, const MCCFIInstruction &CFI, |
| 606 | const TargetRegisterInfo *TRI) { |
| 607 | switch (CFI.getOperation()) { |
| 608 | case MCCFIInstruction::OpSameValue: |
| 609 | OS << "same_value "; |
| 610 | if (MCSymbol *Label = CFI.getLabel()) |
| 611 | MachineOperand::printSymbol(OS, *Label); |
| 612 | printCFIRegister(CFI.getRegister(), OS, TRI); |
| 613 | break; |
| 614 | case MCCFIInstruction::OpRememberState: |
| 615 | OS << "remember_state "; |
| 616 | if (MCSymbol *Label = CFI.getLabel()) |
| 617 | MachineOperand::printSymbol(OS, *Label); |
| 618 | break; |
| 619 | case MCCFIInstruction::OpRestoreState: |
| 620 | OS << "restore_state "; |
| 621 | if (MCSymbol *Label = CFI.getLabel()) |
| 622 | MachineOperand::printSymbol(OS, *Label); |
| 623 | break; |
| 624 | case MCCFIInstruction::OpOffset: |
| 625 | OS << "offset "; |
| 626 | if (MCSymbol *Label = CFI.getLabel()) |
| 627 | MachineOperand::printSymbol(OS, *Label); |
| 628 | printCFIRegister(CFI.getRegister(), OS, TRI); |
| 629 | OS << ", " << CFI.getOffset(); |
| 630 | break; |
| 631 | case MCCFIInstruction::OpDefCfaRegister: |
| 632 | OS << "def_cfa_register "; |
| 633 | if (MCSymbol *Label = CFI.getLabel()) |
| 634 | MachineOperand::printSymbol(OS, *Label); |
| 635 | printCFIRegister(CFI.getRegister(), OS, TRI); |
| 636 | break; |
| 637 | case MCCFIInstruction::OpDefCfaOffset: |
| 638 | OS << "def_cfa_offset "; |
| 639 | if (MCSymbol *Label = CFI.getLabel()) |
| 640 | MachineOperand::printSymbol(OS, *Label); |
| 641 | OS << CFI.getOffset(); |
| 642 | break; |
| 643 | case MCCFIInstruction::OpDefCfa: |
| 644 | OS << "def_cfa "; |
| 645 | if (MCSymbol *Label = CFI.getLabel()) |
| 646 | MachineOperand::printSymbol(OS, *Label); |
| 647 | printCFIRegister(CFI.getRegister(), OS, TRI); |
| 648 | OS << ", " << CFI.getOffset(); |
| 649 | break; |
| 650 | case MCCFIInstruction::OpRelOffset: |
| 651 | OS << "rel_offset "; |
| 652 | if (MCSymbol *Label = CFI.getLabel()) |
| 653 | MachineOperand::printSymbol(OS, *Label); |
| 654 | printCFIRegister(CFI.getRegister(), OS, TRI); |
| 655 | OS << ", " << CFI.getOffset(); |
| 656 | break; |
| 657 | case MCCFIInstruction::OpAdjustCfaOffset: |
| 658 | OS << "adjust_cfa_offset "; |
| 659 | if (MCSymbol *Label = CFI.getLabel()) |
| 660 | MachineOperand::printSymbol(OS, *Label); |
| 661 | OS << CFI.getOffset(); |
| 662 | break; |
| 663 | case MCCFIInstruction::OpRestore: |
| 664 | OS << "restore "; |
| 665 | if (MCSymbol *Label = CFI.getLabel()) |
| 666 | MachineOperand::printSymbol(OS, *Label); |
| 667 | printCFIRegister(CFI.getRegister(), OS, TRI); |
| 668 | break; |
| 669 | case MCCFIInstruction::OpEscape: { |
| 670 | OS << "escape "; |
| 671 | if (MCSymbol *Label = CFI.getLabel()) |
| 672 | MachineOperand::printSymbol(OS, *Label); |
| 673 | if (!CFI.getValues().empty()) { |
| 674 | size_t e = CFI.getValues().size() - 1; |
| 675 | for (size_t i = 0; i < e; ++i) |
| 676 | OS << format("0x%02x", uint8_t(CFI.getValues()[i])) << ", "; |
| 677 | OS << format("0x%02x", uint8_t(CFI.getValues()[e])) << ", "; |
| 678 | } |
| 679 | break; |
| 680 | } |
| 681 | case MCCFIInstruction::OpUndefined: |
| 682 | OS << "undefined "; |
| 683 | if (MCSymbol *Label = CFI.getLabel()) |
| 684 | MachineOperand::printSymbol(OS, *Label); |
| 685 | printCFIRegister(CFI.getRegister(), OS, TRI); |
| 686 | break; |
| 687 | case MCCFIInstruction::OpRegister: |
| 688 | OS << "register "; |
| 689 | if (MCSymbol *Label = CFI.getLabel()) |
| 690 | MachineOperand::printSymbol(OS, *Label); |
| 691 | printCFIRegister(CFI.getRegister(), OS, TRI); |
| 692 | OS << ", "; |
| 693 | printCFIRegister(CFI.getRegister2(), OS, TRI); |
| 694 | break; |
| 695 | case MCCFIInstruction::OpWindowSave: |
| 696 | OS << "window_save "; |
| 697 | if (MCSymbol *Label = CFI.getLabel()) |
| 698 | MachineOperand::printSymbol(OS, *Label); |
| 699 | break; |
Luke Cheeseman | a0875a9 | 2018-12-18 10:37:42 +0000 | [diff] [blame] | 700 | case MCCFIInstruction::OpNegateRAState: |
| 701 | OS << "negate_ra_sign_state "; |
| 702 | if (MCSymbol *Label = CFI.getLabel()) |
| 703 | MachineOperand::printSymbol(OS, *Label); |
| 704 | break; |
Francis Visoiu Mistrih | fcfc7b2 | 2017-12-19 16:51:52 +0000 | [diff] [blame] | 705 | default: |
| 706 | // TODO: Print the other CFI Operations. |
| 707 | OS << "<unserializable cfi directive>"; |
| 708 | break; |
| 709 | } |
| 710 | } |
| 711 | |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 712 | void MachineOperand::print(raw_ostream &OS, const TargetRegisterInfo *TRI, |
| 713 | const TargetIntrinsicInfo *IntrinsicInfo) const { |
Roman Tereshin | 481686f | 2018-05-07 22:31:12 +0000 | [diff] [blame] | 714 | print(OS, LLT{}, TRI, IntrinsicInfo); |
| 715 | } |
| 716 | |
| 717 | void MachineOperand::print(raw_ostream &OS, LLT TypeToPrint, |
| 718 | const TargetRegisterInfo *TRI, |
| 719 | const TargetIntrinsicInfo *IntrinsicInfo) const { |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 720 | tryToGetTargetInfo(*this, TRI, IntrinsicInfo); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 721 | ModuleSlotTracker DummyMST(nullptr); |
Roman Tereshin | 481686f | 2018-05-07 22:31:12 +0000 | [diff] [blame] | 722 | print(OS, DummyMST, TypeToPrint, /*PrintDef=*/false, /*IsStandalone=*/true, |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 723 | /*ShouldPrintRegisterTies=*/true, |
| 724 | /*TiedOperandIdx=*/0, TRI, IntrinsicInfo); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 725 | } |
| 726 | |
| 727 | void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST, |
Francis Visoiu Mistrih | 7bee1ce | 2018-01-18 18:05:15 +0000 | [diff] [blame] | 728 | LLT TypeToPrint, bool PrintDef, bool IsStandalone, |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 729 | bool ShouldPrintRegisterTies, |
| 730 | unsigned TiedOperandIdx, |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 731 | const TargetRegisterInfo *TRI, |
| 732 | const TargetIntrinsicInfo *IntrinsicInfo) const { |
Francis Visoiu Mistrih | 3f63013f | 2017-12-14 10:03:09 +0000 | [diff] [blame] | 733 | printTargetFlags(OS, *this); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 734 | switch (getType()) { |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 735 | case MachineOperand::MO_Register: { |
| 736 | unsigned Reg = getReg(); |
| 737 | if (isImplicit()) |
| 738 | OS << (isDef() ? "implicit-def " : "implicit "); |
| 739 | else if (PrintDef && isDef()) |
| 740 | // Print the 'def' flag only when the operand is defined after '='. |
| 741 | OS << "def "; |
| 742 | if (isInternalRead()) |
| 743 | OS << "internal "; |
| 744 | if (isDead()) |
| 745 | OS << "dead "; |
| 746 | if (isKill()) |
| 747 | OS << "killed "; |
| 748 | if (isUndef()) |
| 749 | OS << "undef "; |
| 750 | if (isEarlyClobber()) |
| 751 | OS << "early-clobber "; |
Geoff Berry | 3b391fe | 2017-12-12 17:53:59 +0000 | [diff] [blame] | 752 | if (TargetRegisterInfo::isPhysicalRegister(getReg()) && isRenamable()) |
| 753 | OS << "renamable "; |
Matthias Braun | 83c015b | 2018-10-30 23:28:27 +0000 | [diff] [blame] | 754 | // isDebug() is exactly true for register operands of a DBG_VALUE. So we |
| 755 | // simply infer it when parsing and do not need to print it. |
Puyan Lotfi | eed988e | 2018-03-30 18:15:54 +0000 | [diff] [blame] | 756 | |
| 757 | const MachineRegisterInfo *MRI = nullptr; |
| 758 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
| 759 | if (const MachineFunction *MF = getMFIfAvailable(*this)) { |
| 760 | MRI = &MF->getRegInfo(); |
| 761 | } |
| 762 | } |
| 763 | |
| 764 | OS << printReg(Reg, TRI, 0, MRI); |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 765 | // Print the sub register. |
| 766 | if (unsigned SubReg = getSubReg()) { |
| 767 | if (TRI) |
| 768 | OS << '.' << TRI->getSubRegIndexName(SubReg); |
| 769 | else |
| 770 | OS << ".subreg" << SubReg; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 771 | } |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 772 | // Print the register class / bank. |
| 773 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
Francis Visoiu Mistrih | e8c40f0 | 2017-12-07 14:32:15 +0000 | [diff] [blame] | 774 | if (const MachineFunction *MF = getMFIfAvailable(*this)) { |
| 775 | const MachineRegisterInfo &MRI = MF->getRegInfo(); |
Francis Visoiu Mistrih | 7bee1ce | 2018-01-18 18:05:15 +0000 | [diff] [blame] | 776 | if (IsStandalone || !PrintDef || MRI.def_empty(Reg)) { |
Francis Visoiu Mistrih | e8c40f0 | 2017-12-07 14:32:15 +0000 | [diff] [blame] | 777 | OS << ':'; |
| 778 | OS << printRegClassOrBank(Reg, MRI, TRI); |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 779 | } |
| 780 | } |
| 781 | } |
| 782 | // Print ties. |
| 783 | if (ShouldPrintRegisterTies && isTied() && !isDef()) |
| 784 | OS << "(tied-def " << TiedOperandIdx << ")"; |
| 785 | // Print types. |
| 786 | if (TypeToPrint.isValid()) |
| 787 | OS << '(' << TypeToPrint << ')'; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 788 | break; |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 789 | } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 790 | case MachineOperand::MO_Immediate: |
| 791 | OS << getImm(); |
| 792 | break; |
| 793 | case MachineOperand::MO_CImmediate: |
Francis Visoiu Mistrih | ab9bb80 | 2017-12-08 11:40:06 +0000 | [diff] [blame] | 794 | getCImm()->printAsOperand(OS, /*PrintType=*/true, MST); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 795 | break; |
| 796 | case MachineOperand::MO_FPImmediate: |
Francis Visoiu Mistrih | 30e8e01 | 2017-12-19 21:47:00 +0000 | [diff] [blame] | 797 | getFPImm()->printAsOperand(OS, /*PrintType=*/true, MST); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 798 | break; |
| 799 | case MachineOperand::MO_MachineBasicBlock: |
Francis Visoiu Mistrih | ca0df55 | 2017-12-04 17:18:51 +0000 | [diff] [blame] | 800 | OS << printMBBReference(*getMBB()); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 801 | break; |
Francis Visoiu Mistrih | 38e881d | 2017-12-15 16:33:45 +0000 | [diff] [blame] | 802 | case MachineOperand::MO_FrameIndex: { |
| 803 | int FrameIndex = getIndex(); |
| 804 | bool IsFixed = false; |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 805 | const MachineFrameInfo *MFI = nullptr; |
| 806 | if (const MachineFunction *MF = getMFIfAvailable(*this)) |
| 807 | MFI = &MF->getFrameInfo(); |
| 808 | printFrameIndex(OS, FrameIndex, IsFixed, MFI); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 809 | break; |
Francis Visoiu Mistrih | 38e881d | 2017-12-15 16:33:45 +0000 | [diff] [blame] | 810 | } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 811 | case MachineOperand::MO_ConstantPoolIndex: |
Francis Visoiu Mistrih | c846909 | 2017-12-13 10:30:45 +0000 | [diff] [blame] | 812 | OS << "%const." << getIndex(); |
Francis Visoiu Mistrih | a6e4a6b | 2017-12-19 21:46:55 +0000 | [diff] [blame] | 813 | printOperandOffset(OS, getOffset()); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 814 | break; |
Francis Visoiu Mistrih | 2b16863 | 2017-12-13 10:30:51 +0000 | [diff] [blame] | 815 | case MachineOperand::MO_TargetIndex: { |
| 816 | OS << "target-index("; |
| 817 | const char *Name = "<unknown>"; |
| 818 | if (const MachineFunction *MF = getMFIfAvailable(*this)) |
| 819 | if (const auto *TargetIndexName = getTargetIndexName(*MF, getIndex())) |
| 820 | Name = TargetIndexName; |
| 821 | OS << Name << ')'; |
Francis Visoiu Mistrih | a6e4a6b | 2017-12-19 21:46:55 +0000 | [diff] [blame] | 822 | printOperandOffset(OS, getOffset()); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 823 | break; |
Francis Visoiu Mistrih | 2b16863 | 2017-12-13 10:30:51 +0000 | [diff] [blame] | 824 | } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 825 | case MachineOperand::MO_JumpTableIndex: |
Francis Visoiu Mistrih | d347e97 | 2017-12-13 10:30:59 +0000 | [diff] [blame] | 826 | OS << printJumpTableEntryReference(getIndex()); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 827 | break; |
| 828 | case MachineOperand::MO_GlobalAddress: |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 829 | getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST); |
Francis Visoiu Mistrih | a6e4a6b | 2017-12-19 21:46:55 +0000 | [diff] [blame] | 830 | printOperandOffset(OS, getOffset()); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 831 | break; |
Francis Visoiu Mistrih | d398775 | 2017-12-14 10:02:58 +0000 | [diff] [blame] | 832 | case MachineOperand::MO_ExternalSymbol: { |
| 833 | StringRef Name = getSymbolName(); |
Puyan Lotfi | b931375 | 2018-01-10 00:56:48 +0000 | [diff] [blame] | 834 | OS << '&'; |
Francis Visoiu Mistrih | d398775 | 2017-12-14 10:02:58 +0000 | [diff] [blame] | 835 | if (Name.empty()) { |
| 836 | OS << "\"\""; |
| 837 | } else { |
| 838 | printLLVMNameWithoutPrefix(OS, Name); |
| 839 | } |
Francis Visoiu Mistrih | a6e4a6b | 2017-12-19 21:46:55 +0000 | [diff] [blame] | 840 | printOperandOffset(OS, getOffset()); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 841 | break; |
Francis Visoiu Mistrih | d398775 | 2017-12-14 10:02:58 +0000 | [diff] [blame] | 842 | } |
Francis Visoiu Mistrih | 235e856 | 2017-12-19 21:47:14 +0000 | [diff] [blame] | 843 | case MachineOperand::MO_BlockAddress: { |
| 844 | OS << "blockaddress("; |
| 845 | getBlockAddress()->getFunction()->printAsOperand(OS, /*PrintType=*/false, |
| 846 | MST); |
| 847 | OS << ", "; |
| 848 | printIRBlockReference(OS, *getBlockAddress()->getBasicBlock(), MST); |
| 849 | OS << ')'; |
| 850 | MachineOperand::printOperandOffset(OS, getOffset()); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 851 | break; |
Francis Visoiu Mistrih | 235e856 | 2017-12-19 21:47:14 +0000 | [diff] [blame] | 852 | } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 853 | case MachineOperand::MO_RegisterMask: { |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 854 | OS << "<regmask"; |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 855 | if (TRI) { |
| 856 | unsigned NumRegsInMask = 0; |
| 857 | unsigned NumRegsEmitted = 0; |
| 858 | for (unsigned i = 0; i < TRI->getNumRegs(); ++i) { |
| 859 | unsigned MaskWord = i / 32; |
| 860 | unsigned MaskBit = i % 32; |
| 861 | if (getRegMask()[MaskWord] & (1 << MaskBit)) { |
| 862 | if (PrintRegMaskNumRegs < 0 || |
| 863 | NumRegsEmitted <= static_cast<unsigned>(PrintRegMaskNumRegs)) { |
| 864 | OS << " " << printReg(i, TRI); |
| 865 | NumRegsEmitted++; |
| 866 | } |
| 867 | NumRegsInMask++; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 868 | } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 869 | } |
Francis Visoiu Mistrih | fd11bc0 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 870 | if (NumRegsEmitted != NumRegsInMask) |
| 871 | OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more..."; |
| 872 | } else { |
| 873 | OS << " ..."; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 874 | } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 875 | OS << ">"; |
| 876 | break; |
| 877 | } |
Francis Visoiu Mistrih | f6cd582 | 2017-12-14 10:03:14 +0000 | [diff] [blame] | 878 | case MachineOperand::MO_RegisterLiveOut: { |
| 879 | const uint32_t *RegMask = getRegLiveOut(); |
| 880 | OS << "liveout("; |
| 881 | if (!TRI) { |
| 882 | OS << "<unknown>"; |
| 883 | } else { |
| 884 | bool IsCommaNeeded = false; |
| 885 | for (unsigned Reg = 0, E = TRI->getNumRegs(); Reg < E; ++Reg) { |
| 886 | if (RegMask[Reg / 32] & (1U << (Reg % 32))) { |
| 887 | if (IsCommaNeeded) |
| 888 | OS << ", "; |
| 889 | OS << printReg(Reg, TRI); |
| 890 | IsCommaNeeded = true; |
| 891 | } |
| 892 | } |
| 893 | } |
| 894 | OS << ")"; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 895 | break; |
Francis Visoiu Mistrih | f6cd582 | 2017-12-14 10:03:14 +0000 | [diff] [blame] | 896 | } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 897 | case MachineOperand::MO_Metadata: |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 898 | getMetadata()->printAsOperand(OS, MST); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 899 | break; |
| 900 | case MachineOperand::MO_MCSymbol: |
Francis Visoiu Mistrih | 278b31c | 2017-12-15 15:17:18 +0000 | [diff] [blame] | 901 | printSymbol(OS, *getMCSymbol()); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 902 | break; |
Francis Visoiu Mistrih | fcfc7b2 | 2017-12-19 16:51:52 +0000 | [diff] [blame] | 903 | case MachineOperand::MO_CFIIndex: { |
| 904 | if (const MachineFunction *MF = getMFIfAvailable(*this)) |
| 905 | printCFI(OS, MF->getFrameInstructions()[getCFIIndex()], TRI); |
| 906 | else |
| 907 | OS << "<cfi directive>"; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 908 | break; |
Francis Visoiu Mistrih | fcfc7b2 | 2017-12-19 16:51:52 +0000 | [diff] [blame] | 909 | } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 910 | case MachineOperand::MO_IntrinsicID: { |
| 911 | Intrinsic::ID ID = getIntrinsicID(); |
| 912 | if (ID < Intrinsic::num_intrinsics) |
Francis Visoiu Mistrih | 43c2ba7 | 2017-12-19 21:47:05 +0000 | [diff] [blame] | 913 | OS << "intrinsic(@" << Intrinsic::getName(ID, None) << ')'; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 914 | else if (IntrinsicInfo) |
Francis Visoiu Mistrih | 43c2ba7 | 2017-12-19 21:47:05 +0000 | [diff] [blame] | 915 | OS << "intrinsic(@" << IntrinsicInfo->getName(ID) << ')'; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 916 | else |
Francis Visoiu Mistrih | 43c2ba7 | 2017-12-19 21:47:05 +0000 | [diff] [blame] | 917 | OS << "intrinsic(" << ID << ')'; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 918 | break; |
| 919 | } |
| 920 | case MachineOperand::MO_Predicate: { |
| 921 | auto Pred = static_cast<CmpInst::Predicate>(getPredicate()); |
Francis Visoiu Mistrih | 234b36e | 2017-12-19 21:47:10 +0000 | [diff] [blame] | 922 | OS << (CmpInst::isIntPredicate(Pred) ? "int" : "float") << "pred(" |
| 923 | << CmpInst::getPredicateName(Pred) << ')'; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 924 | break; |
| 925 | } |
| 926 | } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 927 | } |
| 928 | |
| 929 | #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) |
| 930 | LLVM_DUMP_METHOD void MachineOperand::dump() const { dbgs() << *this << '\n'; } |
| 931 | #endif |
| 932 | |
| 933 | //===----------------------------------------------------------------------===// |
| 934 | // MachineMemOperand Implementation |
| 935 | //===----------------------------------------------------------------------===// |
| 936 | |
| 937 | /// getAddrSpace - Return the LLVM IR address space number that this pointer |
| 938 | /// points into. |
Yaxun Liu | dcc00b1 | 2017-12-02 22:13:22 +0000 | [diff] [blame] | 939 | unsigned MachinePointerInfo::getAddrSpace() const { return AddrSpace; } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 940 | |
| 941 | /// isDereferenceable - Return true if V is always dereferenceable for |
| 942 | /// Offset + Size byte. |
| 943 | bool MachinePointerInfo::isDereferenceable(unsigned Size, LLVMContext &C, |
| 944 | const DataLayout &DL) const { |
| 945 | if (!V.is<const Value *>()) |
| 946 | return false; |
| 947 | |
| 948 | const Value *BasePtr = V.get<const Value *>(); |
| 949 | if (BasePtr == nullptr) |
| 950 | return false; |
| 951 | |
| 952 | return isDereferenceableAndAlignedPointer( |
| 953 | BasePtr, 1, APInt(DL.getPointerSizeInBits(), Offset + Size), DL); |
| 954 | } |
| 955 | |
| 956 | /// getConstantPool - Return a MachinePointerInfo record that refers to the |
| 957 | /// constant pool. |
| 958 | MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) { |
| 959 | return MachinePointerInfo(MF.getPSVManager().getConstantPool()); |
| 960 | } |
| 961 | |
| 962 | /// getFixedStack - Return a MachinePointerInfo record that refers to the |
| 963 | /// the specified FrameIndex. |
| 964 | MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF, |
| 965 | int FI, int64_t Offset) { |
| 966 | return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset); |
| 967 | } |
| 968 | |
| 969 | MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) { |
| 970 | return MachinePointerInfo(MF.getPSVManager().getJumpTable()); |
| 971 | } |
| 972 | |
| 973 | MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) { |
| 974 | return MachinePointerInfo(MF.getPSVManager().getGOT()); |
| 975 | } |
| 976 | |
| 977 | MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF, |
| 978 | int64_t Offset, uint8_t ID) { |
| 979 | return MachinePointerInfo(MF.getPSVManager().getStack(), Offset, ID); |
| 980 | } |
| 981 | |
Yaxun Liu | dcc00b1 | 2017-12-02 22:13:22 +0000 | [diff] [blame] | 982 | MachinePointerInfo MachinePointerInfo::getUnknownStack(MachineFunction &MF) { |
| 983 | return MachinePointerInfo(MF.getDataLayout().getAllocaAddrSpace()); |
| 984 | } |
| 985 | |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 986 | MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f, |
Daniel Sanders | 0e32281 | 2018-04-09 18:42:19 +0000 | [diff] [blame] | 987 | uint64_t s, uint64_t a, |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 988 | const AAMDNodes &AAInfo, |
| 989 | const MDNode *Ranges, SyncScope::ID SSID, |
| 990 | AtomicOrdering Ordering, |
| 991 | AtomicOrdering FailureOrdering) |
| 992 | : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1), |
| 993 | AAInfo(AAInfo), Ranges(Ranges) { |
| 994 | assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue *>() || |
| 995 | isa<PointerType>(PtrInfo.V.get<const Value *>()->getType())) && |
| 996 | "invalid pointer value"); |
| 997 | assert(getBaseAlignment() == a && "Alignment is not a power of 2!"); |
| 998 | assert((isLoad() || isStore()) && "Not a load/store!"); |
| 999 | |
| 1000 | AtomicInfo.SSID = static_cast<unsigned>(SSID); |
| 1001 | assert(getSyncScopeID() == SSID && "Value truncated"); |
| 1002 | AtomicInfo.Ordering = static_cast<unsigned>(Ordering); |
| 1003 | assert(getOrdering() == Ordering && "Value truncated"); |
| 1004 | AtomicInfo.FailureOrdering = static_cast<unsigned>(FailureOrdering); |
| 1005 | assert(getFailureOrdering() == FailureOrdering && "Value truncated"); |
| 1006 | } |
| 1007 | |
| 1008 | /// Profile - Gather unique data for the object. |
| 1009 | /// |
| 1010 | void MachineMemOperand::Profile(FoldingSetNodeID &ID) const { |
| 1011 | ID.AddInteger(getOffset()); |
| 1012 | ID.AddInteger(Size); |
| 1013 | ID.AddPointer(getOpaqueValue()); |
| 1014 | ID.AddInteger(getFlags()); |
| 1015 | ID.AddInteger(getBaseAlignment()); |
| 1016 | } |
| 1017 | |
| 1018 | void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) { |
| 1019 | // The Value and Offset may differ due to CSE. But the flags and size |
| 1020 | // should be the same. |
| 1021 | assert(MMO->getFlags() == getFlags() && "Flags mismatch!"); |
| 1022 | assert(MMO->getSize() == getSize() && "Size mismatch!"); |
| 1023 | |
| 1024 | if (MMO->getBaseAlignment() >= getBaseAlignment()) { |
| 1025 | // Update the alignment value. |
| 1026 | BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1; |
| 1027 | // Also update the base and offset, because the new alignment may |
| 1028 | // not be applicable with the old ones. |
| 1029 | PtrInfo = MMO->PtrInfo; |
| 1030 | } |
| 1031 | } |
| 1032 | |
| 1033 | /// getAlignment - Return the minimum known alignment in bytes of the |
| 1034 | /// actual memory reference. |
| 1035 | uint64_t MachineMemOperand::getAlignment() const { |
| 1036 | return MinAlign(getBaseAlignment(), getOffset()); |
| 1037 | } |
| 1038 | |
| 1039 | void MachineMemOperand::print(raw_ostream &OS) const { |
| 1040 | ModuleSlotTracker DummyMST(nullptr); |
| 1041 | print(OS, DummyMST); |
| 1042 | } |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 1043 | |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 1044 | void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST) const { |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 1045 | SmallVector<StringRef, 0> SSNs; |
| 1046 | LLVMContext Ctx; |
| 1047 | print(OS, MST, SSNs, Ctx, nullptr, nullptr); |
| 1048 | } |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 1049 | |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 1050 | void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST, |
| 1051 | SmallVectorImpl<StringRef> &SSNs, |
| 1052 | const LLVMContext &Context, |
| 1053 | const MachineFrameInfo *MFI, |
| 1054 | const TargetInstrInfo *TII) const { |
| 1055 | OS << '('; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 1056 | if (isVolatile()) |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 1057 | OS << "volatile "; |
| 1058 | if (isNonTemporal()) |
| 1059 | OS << "non-temporal "; |
| 1060 | if (isDereferenceable()) |
| 1061 | OS << "dereferenceable "; |
| 1062 | if (isInvariant()) |
| 1063 | OS << "invariant "; |
| 1064 | if (getFlags() & MachineMemOperand::MOTargetFlag1) |
| 1065 | OS << '"' << getTargetMMOFlagName(*TII, MachineMemOperand::MOTargetFlag1) |
| 1066 | << "\" "; |
| 1067 | if (getFlags() & MachineMemOperand::MOTargetFlag2) |
| 1068 | OS << '"' << getTargetMMOFlagName(*TII, MachineMemOperand::MOTargetFlag2) |
| 1069 | << "\" "; |
| 1070 | if (getFlags() & MachineMemOperand::MOTargetFlag3) |
| 1071 | OS << '"' << getTargetMMOFlagName(*TII, MachineMemOperand::MOTargetFlag3) |
| 1072 | << "\" "; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 1073 | |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 1074 | assert((isLoad() || isStore()) && |
| 1075 | "machine memory operand must be a load or store (or both)"); |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 1076 | if (isLoad()) |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 1077 | OS << "load "; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 1078 | if (isStore()) |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 1079 | OS << "store "; |
| 1080 | |
| 1081 | printSyncScope(OS, Context, getSyncScopeID(), SSNs); |
| 1082 | |
| 1083 | if (getOrdering() != AtomicOrdering::NotAtomic) |
| 1084 | OS << toIRString(getOrdering()) << ' '; |
| 1085 | if (getFailureOrdering() != AtomicOrdering::NotAtomic) |
| 1086 | OS << toIRString(getFailureOrdering()) << ' '; |
| 1087 | |
Krzysztof Parzyszek | 7e54adc | 2018-08-20 20:37:57 +0000 | [diff] [blame] | 1088 | if (getSize() == MemoryLocation::UnknownSize) |
| 1089 | OS << "unknown-size"; |
| 1090 | else |
| 1091 | OS << getSize(); |
| 1092 | |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 1093 | if (const Value *Val = getValue()) { |
| 1094 | OS << ((isLoad() && isStore()) ? " on " : isLoad() ? " from " : " into "); |
| 1095 | printIRValueReference(OS, *Val, MST); |
| 1096 | } else if (const PseudoSourceValue *PVal = getPseudoValue()) { |
| 1097 | OS << ((isLoad() && isStore()) ? " on " : isLoad() ? " from " : " into "); |
| 1098 | assert(PVal && "Expected a pseudo source value"); |
| 1099 | switch (PVal->kind()) { |
| 1100 | case PseudoSourceValue::Stack: |
| 1101 | OS << "stack"; |
| 1102 | break; |
| 1103 | case PseudoSourceValue::GOT: |
| 1104 | OS << "got"; |
| 1105 | break; |
| 1106 | case PseudoSourceValue::JumpTable: |
| 1107 | OS << "jump-table"; |
| 1108 | break; |
| 1109 | case PseudoSourceValue::ConstantPool: |
| 1110 | OS << "constant-pool"; |
| 1111 | break; |
| 1112 | case PseudoSourceValue::FixedStack: { |
| 1113 | int FrameIndex = cast<FixedStackPseudoSourceValue>(PVal)->getFrameIndex(); |
| 1114 | bool IsFixed = true; |
| 1115 | printFrameIndex(OS, FrameIndex, IsFixed, MFI); |
| 1116 | break; |
| 1117 | } |
| 1118 | case PseudoSourceValue::GlobalValueCallEntry: |
| 1119 | OS << "call-entry "; |
| 1120 | cast<GlobalValuePseudoSourceValue>(PVal)->getValue()->printAsOperand( |
| 1121 | OS, /*PrintType=*/false, MST); |
| 1122 | break; |
| 1123 | case PseudoSourceValue::ExternalSymbolCallEntry: |
| 1124 | OS << "call-entry &"; |
| 1125 | printLLVMNameWithoutPrefix( |
| 1126 | OS, cast<ExternalSymbolPseudoSourceValue>(PVal)->getSymbol()); |
| 1127 | break; |
| 1128 | case PseudoSourceValue::TargetCustom: |
Tim Renouf | fcccedd | 2018-03-27 21:14:04 +0000 | [diff] [blame] | 1129 | // FIXME: This is not necessarily the correct MIR serialization format for |
| 1130 | // a custom pseudo source value, but at least it allows |
| 1131 | // -print-machineinstrs to work on a target with custom pseudo source |
| 1132 | // values. |
| 1133 | OS << "custom "; |
| 1134 | PVal->printCustom(OS); |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 1135 | break; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 1136 | } |
| 1137 | } |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 1138 | MachineOperand::printOperandOffset(OS, getOffset()); |
| 1139 | if (getBaseAlignment() != getSize()) |
| 1140 | OS << ", align " << getBaseAlignment(); |
| 1141 | auto AAInfo = getAAInfo(); |
| 1142 | if (AAInfo.TBAA) { |
| 1143 | OS << ", !tbaa "; |
| 1144 | AAInfo.TBAA->printAsOperand(OS, MST); |
| 1145 | } |
| 1146 | if (AAInfo.Scope) { |
| 1147 | OS << ", !alias.scope "; |
| 1148 | AAInfo.Scope->printAsOperand(OS, MST); |
| 1149 | } |
| 1150 | if (AAInfo.NoAlias) { |
| 1151 | OS << ", !noalias "; |
| 1152 | AAInfo.NoAlias->printAsOperand(OS, MST); |
| 1153 | } |
| 1154 | if (getRanges()) { |
| 1155 | OS << ", !range "; |
| 1156 | getRanges()->printAsOperand(OS, MST); |
| 1157 | } |
| 1158 | // FIXME: Implement addrspace printing/parsing in MIR. |
| 1159 | // For now, print this even though parsing it is not available in MIR. |
| 1160 | if (unsigned AS = getAddrSpace()) |
| 1161 | OS << ", addrspace " << AS; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 1162 | |
Francis Visoiu Mistrih | 0d758f3 | 2018-03-14 21:52:13 +0000 | [diff] [blame] | 1163 | OS << ')'; |
Francis Visoiu Mistrih | b58eb1a | 2017-11-28 17:58:43 +0000 | [diff] [blame] | 1164 | } |